blob: e8abfce40976c74a2f9cff93c4d93c897eda112e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040048 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080051 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020052 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000053};
54
Daniel Vetter540a8952012-07-11 16:27:57 +020055static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080056{
Daniel Vetter540a8952012-07-11 16:27:57 +020057 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070058}
59
Daniel Vettereebe6f02013-07-21 21:37:03 +020060static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
61{
62 return intel_encoder_to_crt(intel_attached_encoder(connector));
63}
64
Daniel Vettere403fc92012-07-02 13:41:21 +020065static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
66 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070067{
Daniel Vettere403fc92012-07-02 13:41:21 +020068 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070069 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020070 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020071 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020072 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080073
Imre Deak6d129be2014-03-05 16:20:54 +020074 power_domain = intel_display_port_power_domain(encoder);
75 if (!intel_display_power_enabled(dev_priv, power_domain))
76 return false;
77
Daniel Vettere403fc92012-07-02 13:41:21 +020078 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080079
Daniel Vettere403fc92012-07-02 13:41:21 +020080 if (!(tmp & ADPA_DAC_ENABLE))
81 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070082
Daniel Vettere403fc92012-07-02 13:41:21 +020083 if (HAS_PCH_CPT(dev))
84 *pipe = PORT_TO_PIPE_CPT(tmp);
85 else
86 *pipe = PORT_TO_PIPE(tmp);
87
88 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070089}
90
Ville Syrjälä6801c182013-09-24 14:24:05 +030091static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070092{
93 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
94 struct intel_crt *crt = intel_encoder_to_crt(encoder);
95 u32 tmp, flags = 0;
96
97 tmp = I915_READ(crt->adpa_reg);
98
99 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
100 flags |= DRM_MODE_FLAG_PHSYNC;
101 else
102 flags |= DRM_MODE_FLAG_NHSYNC;
103
104 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
105 flags |= DRM_MODE_FLAG_PVSYNC;
106 else
107 flags |= DRM_MODE_FLAG_NVSYNC;
108
Ville Syrjälä6801c182013-09-24 14:24:05 +0300109 return flags;
110}
111
112static void intel_crt_get_config(struct intel_encoder *encoder,
113 struct intel_crtc_config *pipe_config)
114{
115 struct drm_device *dev = encoder->base.dev;
116 int dotclock;
117
118 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300119
120 dotclock = pipe_config->port_clock;
121
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä18442d02013-09-13 16:00:08 +0300123 ironlake_check_encoder_dotclock(pipe_config, dotclock);
124
Damien Lespiau241bfc32013-09-25 16:45:37 +0100125 pipe_config->adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
129 struct intel_crtc_config *pipe_config)
130{
131 intel_ddi_get_config(encoder, pipe_config);
132
133 pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
134 DRM_MODE_FLAG_NHSYNC |
135 DRM_MODE_FLAG_PVSYNC |
136 DRM_MODE_FLAG_NVSYNC);
137 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
138}
139
Daniel Vetter082717e2014-06-25 22:01:51 +0300140static void hsw_crt_pre_enable(struct intel_encoder *encoder)
141{
142 struct drm_device *dev = encoder->base.dev;
143 struct drm_i915_private *dev_priv = dev->dev_private;
144
145 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL already enabled\n");
146 I915_WRITE(SPLL_CTL,
147 SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC);
148 POSTING_READ(SPLL_CTL);
149 udelay(20);
150}
151
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200152/* Note: The caller is required to filter out dpms modes not supported by the
153 * platform. */
154static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800155{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200156 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200158 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200159 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
160 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
161 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800162
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200163 if (INTEL_INFO(dev)->gen >= 5)
164 adpa = ADPA_HOTPLUG_BITS;
165 else
166 adpa = 0;
167
168 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
169 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
170 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
171 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
172
173 /* For CPT allow 3 pipe config, for others just use A or B */
174 if (HAS_PCH_LPT(dev))
175 ; /* Those bits don't exist here */
176 else if (HAS_PCH_CPT(dev))
177 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
178 else if (crtc->pipe == 0)
179 adpa |= ADPA_PIPE_A_SELECT;
180 else
181 adpa |= ADPA_PIPE_B_SELECT;
182
183 if (!HAS_PCH_SPLIT(dev))
184 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700185
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800187 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200188 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800189 break;
190 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200191 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800192 break;
193 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200194 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800195 break;
196 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200197 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800198 break;
199 }
200
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200201 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200202}
203
Adam Jackson637f44d2013-03-25 15:40:05 -0400204static void intel_disable_crt(struct intel_encoder *encoder)
205{
206 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
207}
208
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300209
210static void hsw_crt_post_disable(struct intel_encoder *encoder)
211{
212 struct drm_device *dev = encoder->base.dev;
213 struct drm_i915_private *dev_priv = dev->dev_private;
214 uint32_t val;
215
216 DRM_DEBUG_KMS("Disabling SPLL\n");
217 val = I915_READ(SPLL_CTL);
218 WARN_ON(!(val & SPLL_PLL_ENABLE));
219 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
220 POSTING_READ(SPLL_CTL);
221}
222
Adam Jackson637f44d2013-03-25 15:40:05 -0400223static void intel_enable_crt(struct intel_encoder *encoder)
224{
225 struct intel_crt *crt = intel_encoder_to_crt(encoder);
226
227 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
228}
229
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300230/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200231static void intel_crt_dpms(struct drm_connector *connector, int mode)
232{
233 struct drm_device *dev = connector->dev;
234 struct intel_encoder *encoder = intel_attached_encoder(connector);
235 struct drm_crtc *crtc;
236 int old_dpms;
237
238 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200239 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200240 mode = DRM_MODE_DPMS_OFF;
241
242 if (mode == connector->dpms)
243 return;
244
245 old_dpms = connector->dpms;
246 connector->dpms = mode;
247
248 /* Only need to change hw state when actually enabled */
249 crtc = encoder->base.crtc;
250 if (!crtc) {
251 encoder->connectors_active = false;
252 return;
253 }
254
255 /* We need the pipe to run for anything but OFF. */
256 if (mode == DRM_MODE_DPMS_OFF)
257 encoder->connectors_active = false;
258 else
259 encoder->connectors_active = true;
260
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300261 /* We call connector dpms manually below in case pipe dpms doesn't
262 * change due to cloning. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200263 if (mode < old_dpms) {
264 /* From off to on, enable the pipe first. */
265 intel_crtc_update_dpms(crtc);
266
267 intel_crt_set_dpms(encoder, mode);
268 } else {
269 intel_crt_set_dpms(encoder, mode);
270
271 intel_crtc_update_dpms(crtc);
272 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200273
Daniel Vetterb9805142012-08-31 17:37:33 +0200274 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800275}
276
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000277static enum drm_mode_status
278intel_crt_mode_valid(struct drm_connector *connector,
279 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800280{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800281 struct drm_device *dev = connector->dev;
282
283 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800284 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
285 return MODE_NO_DBLESCAN;
286
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800287 if (mode->clock < 25000)
288 return MODE_CLOCK_LOW;
289
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100290 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800291 max_clock = 350000;
292 else
293 max_clock = 400000;
294 if (mode->clock > max_clock)
295 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800296
Paulo Zanonid4b19312012-11-29 11:29:32 -0200297 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
298 if (HAS_PCH_LPT(dev) &&
299 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
300 return MODE_CLOCK_HIGH;
301
Jesse Barnes79e53942008-11-07 14:24:08 -0800302 return MODE_OK;
303}
304
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100305static bool intel_crt_compute_config(struct intel_encoder *encoder,
306 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800307{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100308 struct drm_device *dev = encoder->base.dev;
309
310 if (HAS_PCH_SPLIT(dev))
311 pipe_config->has_pch_encoder = true;
312
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200313 /* LPT FDI RX only supports 8bpc. */
314 if (HAS_PCH_LPT(dev))
315 pipe_config->pipe_bpp = 24;
316
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200317 /* FDI must always be 2.7 GHz */
Daniel Vetter0e503382014-07-04 11:26:04 -0300318 if (HAS_DDI(dev)) {
319 pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200320 pipe_config->port_clock = 135000 * 2;
Daniel Vetter0e503382014-07-04 11:26:04 -0300321 }
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200322
Jesse Barnes79e53942008-11-07 14:24:08 -0800323 return true;
324}
325
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500326static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800327{
328 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800329 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800330 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800331 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800332 bool ret;
333
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800334 /* The first time through, trigger an explicit detection cycle */
335 if (crt->force_hotplug_required) {
336 bool turn_off_dac = HAS_PCH_SPLIT(dev);
337 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800338
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800339 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000340
Ville Syrjäläca54b812013-01-25 21:44:42 +0200341 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800342 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000343
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800344 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
345 if (turn_off_dac)
346 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800347
Ville Syrjäläca54b812013-01-25 21:44:42 +0200348 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800349
Ville Syrjäläca54b812013-01-25 21:44:42 +0200350 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800351 1000))
352 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800354 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200355 I915_WRITE(crt->adpa_reg, save_adpa);
356 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800357 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800358 }
359
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200361 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800362 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800363 ret = true;
364 else
365 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800366 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800367
Zhenyu Wang2c072452009-06-05 15:38:42 +0800368 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800369}
370
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700371static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
372{
373 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200374 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376 u32 adpa;
377 bool ret;
378 u32 save_adpa;
379
Ville Syrjäläca54b812013-01-25 21:44:42 +0200380 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700381 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
382
383 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
384
Ville Syrjäläca54b812013-01-25 21:44:42 +0200385 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700386
Ville Syrjäläca54b812013-01-25 21:44:42 +0200387 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700388 1000)) {
389 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200390 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700391 }
392
393 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200394 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700395 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
396 ret = true;
397 else
398 ret = false;
399
400 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
401
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700402 return ret;
403}
404
Jesse Barnes79e53942008-11-07 14:24:08 -0800405/**
406 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
407 *
408 * Not for i915G/i915GM
409 *
410 * \return true if CRT is connected.
411 * \return false if CRT is disconnected.
412 */
413static bool intel_crt_detect_hotplug(struct drm_connector *connector)
414{
415 struct drm_device *dev = connector->dev;
416 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400417 u32 hotplug_en, orig, stat;
418 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800419 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800420
Eric Anholtbad720f2009-10-22 16:11:14 -0700421 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500422 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700424 if (IS_VALLEYVIEW(dev))
425 return valleyview_crt_detect_hotplug(connector);
426
Zhao Yakui771cb082009-03-03 18:07:52 +0800427 /*
428 * On 4 series desktop, CRT detect sequence need to be done twice
429 * to get a reliable result.
430 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800431
Zhao Yakui771cb082009-03-03 18:07:52 +0800432 if (IS_G4X(dev) && !IS_GM45(dev))
433 tries = 2;
434 else
435 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400436 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800437 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438
Zhao Yakui771cb082009-03-03 18:07:52 +0800439 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800440 /* turn on the FORCE_DETECT */
441 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800442 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100443 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
444 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100445 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100446 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800447 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800448
Adam Jackson7a772c42010-05-24 16:46:29 -0400449 stat = I915_READ(PORT_HOTPLUG_STAT);
450 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
451 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800452
Adam Jackson7a772c42010-05-24 16:46:29 -0400453 /* clear the interrupt we just generated, if any */
454 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
455
456 /* and put the bits back */
457 I915_WRITE(PORT_HOTPLUG_EN, orig);
458
459 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800460}
461
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300462static struct edid *intel_crt_get_edid(struct drm_connector *connector,
463 struct i2c_adapter *i2c)
464{
465 struct edid *edid;
466
467 edid = drm_get_edid(connector, i2c);
468
469 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
470 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
471 intel_gmbus_force_bit(i2c, true);
472 edid = drm_get_edid(connector, i2c);
473 intel_gmbus_force_bit(i2c, false);
474 }
475
476 return edid;
477}
478
479/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
480static int intel_crt_ddc_get_modes(struct drm_connector *connector,
481 struct i2c_adapter *adapter)
482{
483 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300484 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300485
486 edid = intel_crt_get_edid(connector, adapter);
487 if (!edid)
488 return 0;
489
Jani Nikulaebda95a2012-10-19 14:51:51 +0300490 ret = intel_connector_update_modes(connector, edid);
491 kfree(edid);
492
493 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300494}
495
David Müllerf5afcd32011-01-06 12:29:32 +0000496static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800497{
David Müllerf5afcd32011-01-06 12:29:32 +0000498 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000499 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200500 struct edid *edid;
501 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800502
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200503 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800504
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300505 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300506 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000507
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200508 if (edid) {
509 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
510
David Müllerf5afcd32011-01-06 12:29:32 +0000511 /*
512 * This may be a DVI-I connector with a shared DDC
513 * link between analog and digital outputs, so we
514 * have to check the EDID input spec of the attached device.
515 */
David Müllerf5afcd32011-01-06 12:29:32 +0000516 if (!is_digital) {
517 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
518 return true;
519 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200520
521 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
522 } else {
523 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100524 }
525
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200526 kfree(edid);
527
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100528 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800529}
530
Ma Linge4a5d542009-05-26 11:31:00 +0800531static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100532intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800533{
Chris Wilson71731882011-04-19 23:10:58 +0100534 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800535 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100536 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800537 uint32_t save_bclrpat;
538 uint32_t save_vtotal;
539 uint32_t vtotal, vactive;
540 uint32_t vsample;
541 uint32_t vblank, vblank_start, vblank_end;
542 uint32_t dsl;
543 uint32_t bclrpat_reg;
544 uint32_t vtotal_reg;
545 uint32_t vblank_reg;
546 uint32_t vsync_reg;
547 uint32_t pipeconf_reg;
548 uint32_t pipe_dsl_reg;
549 uint8_t st00;
550 enum drm_connector_status status;
551
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100552 DRM_DEBUG_KMS("starting load-detect on CRT\n");
553
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800554 bclrpat_reg = BCLRPAT(pipe);
555 vtotal_reg = VTOTAL(pipe);
556 vblank_reg = VBLANK(pipe);
557 vsync_reg = VSYNC(pipe);
558 pipeconf_reg = PIPECONF(pipe);
559 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800560
561 save_bclrpat = I915_READ(bclrpat_reg);
562 save_vtotal = I915_READ(vtotal_reg);
563 vblank = I915_READ(vblank_reg);
564
565 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
566 vactive = (save_vtotal & 0x7ff) + 1;
567
568 vblank_start = (vblank & 0xfff) + 1;
569 vblank_end = ((vblank >> 16) & 0xfff) + 1;
570
571 /* Set the border color to purple. */
572 I915_WRITE(bclrpat_reg, 0x500050);
573
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100574 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800575 uint32_t pipeconf = I915_READ(pipeconf_reg);
576 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100577 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800578 /* Wait for next Vblank to substitue
579 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700580 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800581 st00 = I915_READ8(VGA_MSR_WRITE);
582 status = ((st00 & (1 << 4)) != 0) ?
583 connector_status_connected :
584 connector_status_disconnected;
585
586 I915_WRITE(pipeconf_reg, pipeconf);
587 } else {
588 bool restore_vblank = false;
589 int count, detect;
590
591 /*
592 * If there isn't any border, add some.
593 * Yes, this will flicker
594 */
595 if (vblank_start <= vactive && vblank_end >= vtotal) {
596 uint32_t vsync = I915_READ(vsync_reg);
597 uint32_t vsync_start = (vsync & 0xffff) + 1;
598
599 vblank_start = vsync_start;
600 I915_WRITE(vblank_reg,
601 (vblank_start - 1) |
602 ((vblank_end - 1) << 16));
603 restore_vblank = true;
604 }
605 /* sample in the vertical border, selecting the larger one */
606 if (vblank_start - vactive >= vtotal - vblank_end)
607 vsample = (vblank_start + vactive) >> 1;
608 else
609 vsample = (vtotal + vblank_end) >> 1;
610
611 /*
612 * Wait for the border to be displayed
613 */
614 while (I915_READ(pipe_dsl_reg) >= vactive)
615 ;
616 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
617 ;
618 /*
619 * Watch ST00 for an entire scanline
620 */
621 detect = 0;
622 count = 0;
623 do {
624 count++;
625 /* Read the ST00 VGA status register */
626 st00 = I915_READ8(VGA_MSR_WRITE);
627 if (st00 & (1 << 4))
628 detect++;
629 } while ((I915_READ(pipe_dsl_reg) == dsl));
630
631 /* restore vblank if necessary */
632 if (restore_vblank)
633 I915_WRITE(vblank_reg, vblank);
634 /*
635 * If more than 3/4 of the scanline detected a monitor,
636 * then it is assumed to be present. This works even on i830,
637 * where there isn't any way to force the border color across
638 * the screen
639 */
640 status = detect * 4 > count * 3 ?
641 connector_status_connected :
642 connector_status_disconnected;
643 }
644
645 /* Restore previous settings */
646 I915_WRITE(bclrpat_reg, save_bclrpat);
647
648 return status;
649}
650
Chris Wilson7b334fc2010-09-09 23:51:02 +0100651static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100652intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800653{
654 struct drm_device *dev = connector->dev;
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000656 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200657 struct intel_encoder *intel_encoder = &crt->base;
658 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800659 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200660 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500661 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662
Chris Wilson164c8592013-07-20 20:27:08 +0100663 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300664 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100665 force);
666
Imre Deak671dedd2014-03-05 16:20:53 +0200667 power_domain = intel_display_port_power_domain(intel_encoder);
668 intel_display_power_get(dev_priv, power_domain);
669
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100670 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200671 /* We can not rely on the HPD pin always being correctly wired
672 * up, for example many KVM do not pass it through, and so
673 * only trust an assertion that the monitor is connected.
674 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100675 if (intel_crt_detect_hotplug(connector)) {
676 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300677 status = connector_status_connected;
678 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200679 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800680 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 }
682
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300683 if (intel_crt_detect_ddc(connector)) {
684 status = connector_status_connected;
685 goto out;
686 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Daniel Vetteraaa37732012-06-16 15:30:32 +0200688 /* Load detection is broken on HPD capable machines. Whoever wants a
689 * broken monitor (without edid) to work behind a broken kvm (that fails
690 * to have the right resistors for HP detection) needs to fix this up.
691 * For now just bail out. */
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300692 if (I915_HAS_HOTPLUG(dev)) {
693 status = connector_status_disconnected;
694 goto out;
695 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200696
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300697 if (!force) {
698 status = connector->status;
699 goto out;
700 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100701
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300702 drm_modeset_acquire_init(&ctx, 0);
703
Ma Linge4a5d542009-05-26 11:31:00 +0800704 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500705 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200706 if (intel_crt_detect_ddc(connector))
707 status = connector_status_connected;
708 else
709 status = intel_crt_load_detect(crt);
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300710 intel_release_load_detect_pipe(connector, &tmp);
Daniel Vettere95c8432012-04-20 21:03:36 +0200711 } else
712 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800713
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300714 drm_modeset_drop_locks(&ctx);
715 drm_modeset_acquire_fini(&ctx);
716
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300717out:
Imre Deak671dedd2014-03-05 16:20:53 +0200718 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800719 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800720}
721
722static void intel_crt_destroy(struct drm_connector *connector)
723{
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 drm_connector_cleanup(connector);
725 kfree(connector);
726}
727
728static int intel_crt_get_modes(struct drm_connector *connector)
729{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800730 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700731 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +0200732 struct intel_crt *crt = intel_attached_crt(connector);
733 struct intel_encoder *intel_encoder = &crt->base;
734 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100735 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800736 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800737
Imre Deak671dedd2014-03-05 16:20:53 +0200738 power_domain = intel_display_port_power_domain(intel_encoder);
739 intel_display_power_get(dev_priv, power_domain);
740
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300741 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300742 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800743 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200744 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800745
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800746 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800747 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200748 ret = intel_crt_ddc_get_modes(connector, i2c);
749
750out:
751 intel_display_power_put(dev_priv, power_domain);
752
753 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754}
755
756static int intel_crt_set_property(struct drm_connector *connector,
757 struct drm_property *property,
758 uint64_t value)
759{
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 return 0;
761}
762
Chris Wilsonf3269052011-01-24 15:17:08 +0000763static void intel_crt_reset(struct drm_connector *connector)
764{
765 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200766 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000767 struct intel_crt *crt = intel_attached_crt(connector);
768
Chris Wilson10603ca2013-08-26 19:51:06 -0300769 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200770 u32 adpa;
771
Ville Syrjäläca54b812013-01-25 21:44:42 +0200772 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200773 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
774 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200775 I915_WRITE(crt->adpa_reg, adpa);
776 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200777
778 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000779 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200780 }
781
Chris Wilsonf3269052011-01-24 15:17:08 +0000782}
783
Jesse Barnes79e53942008-11-07 14:24:08 -0800784/*
785 * Routines for controlling stuff on the analog port
786 */
787
Jesse Barnes79e53942008-11-07 14:24:08 -0800788static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000789 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200790 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800791 .detect = intel_crt_detect,
792 .fill_modes = drm_helper_probe_single_connector_modes,
793 .destroy = intel_crt_destroy,
794 .set_property = intel_crt_set_property,
795};
796
797static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
798 .mode_valid = intel_crt_mode_valid,
799 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100800 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800801};
802
Jesse Barnes79e53942008-11-07 14:24:08 -0800803static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100804 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800805};
806
Duncan Laurie8ca40132011-10-25 15:42:21 -0700807static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
808{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200809 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700810 return 1;
811}
812
813static const struct dmi_system_id intel_no_crt[] = {
814 {
815 .callback = intel_no_crt_dmi_callback,
816 .ident = "ACER ZGB",
817 .matches = {
818 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
819 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
820 },
821 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400822 {
823 .callback = intel_no_crt_dmi_callback,
824 .ident = "DELL XPS 8700",
825 .matches = {
826 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
827 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
828 },
829 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700830 { }
831};
832
Jesse Barnes79e53942008-11-07 14:24:08 -0800833void intel_crt_init(struct drm_device *dev)
834{
835 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000836 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800837 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200838 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800839
Duncan Laurie8ca40132011-10-25 15:42:21 -0700840 /* Skip machines without VGA that falsely report hotplug events */
841 if (dmi_check_system(intel_no_crt))
842 return;
843
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000844 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
845 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 return;
847
Daniel Vetterb14c5672013-09-19 12:18:32 +0200848 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800849 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000850 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800851 return;
852 }
853
854 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400855 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800856 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800857 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
858
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000859 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800860 DRM_MODE_ENCODER_DAC);
861
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000862 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800863
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000864 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200865 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200866 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300867 crt->base.crtc_mask = (1 << 0);
868 else
Keith Packard08268742012-08-13 21:34:45 -0700869 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300870
Daniel Vetterdbb02572012-01-28 14:49:23 +0100871 if (IS_GEN2(dev))
872 connector->interlace_allowed = 0;
873 else
874 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800875 connector->doublescan_allowed = 0;
876
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700877 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200878 crt->adpa_reg = PCH_ADPA;
879 else if (IS_VALLEYVIEW(dev))
880 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700881 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200882 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700883
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100884 crt->base.compute_config = intel_crt_compute_config;
Daniel Vetter21246042012-07-01 14:58:27 +0200885 crt->base.disable = intel_disable_crt;
886 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500887 if (I915_HAS_HOTPLUG(dev))
888 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200889 if (HAS_DDI(dev)) {
890 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200891 crt->base.get_hw_state = intel_ddi_get_hw_state;
Daniel Vetter082717e2014-06-25 22:01:51 +0300892 crt->base.pre_enable = hsw_crt_pre_enable;
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300893 crt->base.post_disable = hsw_crt_post_disable;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200894 } else {
895 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200896 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200897 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200898 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +0200899 intel_connector->unregister = intel_connector_unregister;
Daniel Vetter21246042012-07-01 14:58:27 +0200900
Jesse Barnes79e53942008-11-07 14:24:08 -0800901 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
902
Thomas Wood34ea3d32014-05-29 16:57:41 +0100903 drm_connector_register(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800904
Egbert Eich821450c2013-04-16 13:36:55 +0200905 if (!I915_HAS_HOTPLUG(dev))
906 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000907
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800908 /*
909 * Configure the automatic hotplug detection stuff
910 */
911 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800912
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200913 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000914 * TODO: find a proper way to discover whether we need to set the the
915 * polarity and link reversal bits or not, instead of relying on the
916 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200917 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000918 if (HAS_PCH_LPT(dev)) {
919 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
920 FDI_RX_LINK_REVERSAL_OVERRIDE;
921
922 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
923 }
Daniel Vetter754970e2014-01-16 22:28:44 +0100924
925 intel_crt_reset(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800926}