blob: 7964deb2f36e4a5b9684eea7b2b83aa16e0f660e [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700190 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300191 int cpu;
192 int launched;
193 struct list_head loaded_vmcss_on_cpu_link;
194};
195
Avi Kivity26bb0982009-09-07 11:14:12 +0300196struct shared_msr_entry {
197 unsigned index;
198 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200199 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300200};
201
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300202/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
204 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
205 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
206 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
207 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
208 * More than one of these structures may exist, if L1 runs multiple L2 guests.
209 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
210 * underlying hardware which will be used to run L2.
211 * This structure is packed to ensure that its layout is identical across
212 * machines (necessary for live migration).
213 * If there are changes in this struct, VMCS12_REVISION must be changed.
214 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300215typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300216struct __packed vmcs12 {
217 /* According to the Intel spec, a VMCS region must start with the
218 * following two fields. Then follow implementation-specific data.
219 */
220 u32 revision_id;
221 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300222
Nadav Har'El27d6c862011-05-25 23:06:59 +0300223 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
224 u32 padding[7]; /* room for future expansion */
225
Nadav Har'El22bd0352011-05-25 23:05:57 +0300226 u64 io_bitmap_a;
227 u64 io_bitmap_b;
228 u64 msr_bitmap;
229 u64 vm_exit_msr_store_addr;
230 u64 vm_exit_msr_load_addr;
231 u64 vm_entry_msr_load_addr;
232 u64 tsc_offset;
233 u64 virtual_apic_page_addr;
234 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800235 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800237 u64 eoi_exit_bitmap0;
238 u64 eoi_exit_bitmap1;
239 u64 eoi_exit_bitmap2;
240 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800241 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 guest_physical_address;
243 u64 vmcs_link_pointer;
244 u64 guest_ia32_debugctl;
245 u64 guest_ia32_pat;
246 u64 guest_ia32_efer;
247 u64 guest_ia32_perf_global_ctrl;
248 u64 guest_pdptr0;
249 u64 guest_pdptr1;
250 u64 guest_pdptr2;
251 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100252 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300253 u64 host_ia32_pat;
254 u64 host_ia32_efer;
255 u64 host_ia32_perf_global_ctrl;
256 u64 padding64[8]; /* room for future expansion */
257 /*
258 * To allow migration of L1 (complete with its L2 guests) between
259 * machines of different natural widths (32 or 64 bit), we cannot have
260 * unsigned long fields with no explict size. We use u64 (aliased
261 * natural_width) instead. Luckily, x86 is little-endian.
262 */
263 natural_width cr0_guest_host_mask;
264 natural_width cr4_guest_host_mask;
265 natural_width cr0_read_shadow;
266 natural_width cr4_read_shadow;
267 natural_width cr3_target_value0;
268 natural_width cr3_target_value1;
269 natural_width cr3_target_value2;
270 natural_width cr3_target_value3;
271 natural_width exit_qualification;
272 natural_width guest_linear_address;
273 natural_width guest_cr0;
274 natural_width guest_cr3;
275 natural_width guest_cr4;
276 natural_width guest_es_base;
277 natural_width guest_cs_base;
278 natural_width guest_ss_base;
279 natural_width guest_ds_base;
280 natural_width guest_fs_base;
281 natural_width guest_gs_base;
282 natural_width guest_ldtr_base;
283 natural_width guest_tr_base;
284 natural_width guest_gdtr_base;
285 natural_width guest_idtr_base;
286 natural_width guest_dr7;
287 natural_width guest_rsp;
288 natural_width guest_rip;
289 natural_width guest_rflags;
290 natural_width guest_pending_dbg_exceptions;
291 natural_width guest_sysenter_esp;
292 natural_width guest_sysenter_eip;
293 natural_width host_cr0;
294 natural_width host_cr3;
295 natural_width host_cr4;
296 natural_width host_fs_base;
297 natural_width host_gs_base;
298 natural_width host_tr_base;
299 natural_width host_gdtr_base;
300 natural_width host_idtr_base;
301 natural_width host_ia32_sysenter_esp;
302 natural_width host_ia32_sysenter_eip;
303 natural_width host_rsp;
304 natural_width host_rip;
305 natural_width paddingl[8]; /* room for future expansion */
306 u32 pin_based_vm_exec_control;
307 u32 cpu_based_vm_exec_control;
308 u32 exception_bitmap;
309 u32 page_fault_error_code_mask;
310 u32 page_fault_error_code_match;
311 u32 cr3_target_count;
312 u32 vm_exit_controls;
313 u32 vm_exit_msr_store_count;
314 u32 vm_exit_msr_load_count;
315 u32 vm_entry_controls;
316 u32 vm_entry_msr_load_count;
317 u32 vm_entry_intr_info_field;
318 u32 vm_entry_exception_error_code;
319 u32 vm_entry_instruction_len;
320 u32 tpr_threshold;
321 u32 secondary_vm_exec_control;
322 u32 vm_instruction_error;
323 u32 vm_exit_reason;
324 u32 vm_exit_intr_info;
325 u32 vm_exit_intr_error_code;
326 u32 idt_vectoring_info_field;
327 u32 idt_vectoring_error_code;
328 u32 vm_exit_instruction_len;
329 u32 vmx_instruction_info;
330 u32 guest_es_limit;
331 u32 guest_cs_limit;
332 u32 guest_ss_limit;
333 u32 guest_ds_limit;
334 u32 guest_fs_limit;
335 u32 guest_gs_limit;
336 u32 guest_ldtr_limit;
337 u32 guest_tr_limit;
338 u32 guest_gdtr_limit;
339 u32 guest_idtr_limit;
340 u32 guest_es_ar_bytes;
341 u32 guest_cs_ar_bytes;
342 u32 guest_ss_ar_bytes;
343 u32 guest_ds_ar_bytes;
344 u32 guest_fs_ar_bytes;
345 u32 guest_gs_ar_bytes;
346 u32 guest_ldtr_ar_bytes;
347 u32 guest_tr_ar_bytes;
348 u32 guest_interruptibility_info;
349 u32 guest_activity_state;
350 u32 guest_sysenter_cs;
351 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100352 u32 vmx_preemption_timer_value;
353 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300354 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800355 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300356 u16 guest_es_selector;
357 u16 guest_cs_selector;
358 u16 guest_ss_selector;
359 u16 guest_ds_selector;
360 u16 guest_fs_selector;
361 u16 guest_gs_selector;
362 u16 guest_ldtr_selector;
363 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800364 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300365 u16 host_es_selector;
366 u16 host_cs_selector;
367 u16 host_ss_selector;
368 u16 host_ds_selector;
369 u16 host_fs_selector;
370 u16 host_gs_selector;
371 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300372};
373
374/*
375 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
376 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
377 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
378 */
379#define VMCS12_REVISION 0x11e57ed0
380
381/*
382 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
383 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
384 * current implementation, 4K are reserved to avoid future complications.
385 */
386#define VMCS12_SIZE 0x1000
387
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300388/* Used to remember the last vmcs02 used for some recently used vmcs12s */
389struct vmcs02_list {
390 struct list_head list;
391 gpa_t vmptr;
392 struct loaded_vmcs vmcs02;
393};
394
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300395/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300396 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
397 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
398 */
399struct nested_vmx {
400 /* Has the level1 guest done vmxon? */
401 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400402 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300403
404 /* The guest-physical address of the current VMCS L1 keeps for L2 */
405 gpa_t current_vmptr;
406 /* The host-usable pointer to the above */
407 struct page *current_vmcs12_page;
408 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700409 /*
410 * Cache of the guest's VMCS, existing outside of guest memory.
411 * Loaded from guest memory during VMPTRLD. Flushed to guest
412 * memory during VMXOFF, VMCLEAR, VMPTRLD.
413 */
414 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300415 /*
416 * Indicates if the shadow vmcs must be updated with the
417 * data hold by vmcs12
418 */
419 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300420
421 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
422 struct list_head vmcs02_pool;
423 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200424 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300425 /* L2 must run next, and mustn't decide to exit to L1. */
426 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300427 /*
428 * Guest pages referred to in vmcs02 with host-physical pointers, so
429 * we must keep them pinned while L2 runs.
430 */
431 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800432 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800433 struct page *pi_desc_page;
434 struct pi_desc *pi_desc;
435 bool pi_pending;
436 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100437
Radim Krčmářd048c092016-08-08 20:16:22 +0200438 unsigned long *msr_bitmap;
439
Jan Kiszkaf4124502014-03-07 20:03:13 +0100440 struct hrtimer preemption_timer;
441 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200442
443 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
444 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800445
Wanpeng Li5c614b32015-10-13 09:18:36 -0700446 u16 vpid02;
447 u16 last_vpid;
448
Wincy Vanb9c237b2015-02-03 23:56:30 +0800449 u32 nested_vmx_procbased_ctls_low;
450 u32 nested_vmx_procbased_ctls_high;
451 u32 nested_vmx_true_procbased_ctls_low;
452 u32 nested_vmx_secondary_ctls_low;
453 u32 nested_vmx_secondary_ctls_high;
454 u32 nested_vmx_pinbased_ctls_low;
455 u32 nested_vmx_pinbased_ctls_high;
456 u32 nested_vmx_exit_ctls_low;
457 u32 nested_vmx_exit_ctls_high;
458 u32 nested_vmx_true_exit_ctls_low;
459 u32 nested_vmx_entry_ctls_low;
460 u32 nested_vmx_entry_ctls_high;
461 u32 nested_vmx_true_entry_ctls_low;
462 u32 nested_vmx_misc_low;
463 u32 nested_vmx_misc_high;
464 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700465 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300466};
467
Yang Zhang01e439b2013-04-11 19:25:12 +0800468#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800469#define POSTED_INTR_SN 1
470
Yang Zhang01e439b2013-04-11 19:25:12 +0800471/* Posted-Interrupt Descriptor */
472struct pi_desc {
473 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800474 union {
475 struct {
476 /* bit 256 - Outstanding Notification */
477 u16 on : 1,
478 /* bit 257 - Suppress Notification */
479 sn : 1,
480 /* bit 271:258 - Reserved */
481 rsvd_1 : 14;
482 /* bit 279:272 - Notification Vector */
483 u8 nv;
484 /* bit 287:280 - Reserved */
485 u8 rsvd_2;
486 /* bit 319:288 - Notification Destination */
487 u32 ndst;
488 };
489 u64 control;
490 };
491 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800492} __aligned(64);
493
Yang Zhanga20ed542013-04-11 19:25:15 +0800494static bool pi_test_and_set_on(struct pi_desc *pi_desc)
495{
496 return test_and_set_bit(POSTED_INTR_ON,
497 (unsigned long *)&pi_desc->control);
498}
499
500static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
501{
502 return test_and_clear_bit(POSTED_INTR_ON,
503 (unsigned long *)&pi_desc->control);
504}
505
506static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
507{
508 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
509}
510
Feng Wuebbfc762015-09-18 22:29:46 +0800511static inline void pi_clear_sn(struct pi_desc *pi_desc)
512{
513 return clear_bit(POSTED_INTR_SN,
514 (unsigned long *)&pi_desc->control);
515}
516
517static inline void pi_set_sn(struct pi_desc *pi_desc)
518{
519 return set_bit(POSTED_INTR_SN,
520 (unsigned long *)&pi_desc->control);
521}
522
523static inline int pi_test_on(struct pi_desc *pi_desc)
524{
525 return test_bit(POSTED_INTR_ON,
526 (unsigned long *)&pi_desc->control);
527}
528
529static inline int pi_test_sn(struct pi_desc *pi_desc)
530{
531 return test_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400535struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000536 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300537 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300538 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200539 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300540 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200541 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200542 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300543 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400544 int nmsrs;
545 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800546 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400547#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300548 u64 msr_host_kernel_gs_base;
549 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200551 u32 vm_entry_controls_shadow;
552 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300553 /*
554 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
555 * non-nested (L1) guest, it always points to vmcs01. For a nested
556 * guest (L2), it points to a different VMCS.
557 */
558 struct loaded_vmcs vmcs01;
559 struct loaded_vmcs *loaded_vmcs;
560 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300561 struct msr_autoload {
562 unsigned nr;
563 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
564 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
565 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400566 struct {
567 int loaded;
568 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300569#ifdef CONFIG_X86_64
570 u16 ds_sel, es_sel;
571#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200572 int gs_ldt_reload_needed;
573 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000574 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700575 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400576 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200577 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300578 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300579 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300580 struct kvm_segment segs[8];
581 } rmode;
582 struct {
583 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300584 struct kvm_save_segment {
585 u16 selector;
586 unsigned long base;
587 u32 limit;
588 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300589 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300590 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800591 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300592 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200593
594 /* Support for vnmi-less CPUs */
595 int soft_vnmi_blocked;
596 ktime_t entry_time;
597 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800598 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800599
Yang Zhang01e439b2013-04-11 19:25:12 +0800600 /* Posted interrupt descriptor */
601 struct pi_desc pi_desc;
602
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300603 /* Support for a guest hypervisor (nested VMX) */
604 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200605
606 /* Dynamic PLE window. */
607 int ple_window;
608 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800609
610 /* Support for PML */
611#define PML_ENTITY_NUM 512
612 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800613
Yunhong Jiang64672c92016-06-13 14:19:59 -0700614 /* apic deadline value in host tsc */
615 u64 hv_deadline_tsc;
616
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800617 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800618
619 bool guest_pkru_valid;
620 u32 guest_pkru;
621 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800622
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800623 /*
624 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
625 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
626 * in msr_ia32_feature_control_valid_bits.
627 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800628 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800629 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400630};
631
Avi Kivity2fb92db2011-04-27 19:42:18 +0300632enum segment_cache_field {
633 SEG_FIELD_SEL = 0,
634 SEG_FIELD_BASE = 1,
635 SEG_FIELD_LIMIT = 2,
636 SEG_FIELD_AR = 3,
637
638 SEG_FIELD_NR = 4
639};
640
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400641static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
642{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000643 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400644}
645
Feng Wuefc64402015-09-18 22:29:51 +0800646static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
647{
648 return &(to_vmx(vcpu)->pi_desc);
649}
650
Nadav Har'El22bd0352011-05-25 23:05:57 +0300651#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
652#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
653#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
654 [number##_HIGH] = VMCS12_OFFSET(name)+4
655
Abel Gordon4607c2d2013-04-18 14:35:55 +0300656
Bandan Dasfe2b2012014-04-21 15:20:14 -0400657static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300658 /*
659 * We do NOT shadow fields that are modified when L0
660 * traps and emulates any vmx instruction (e.g. VMPTRLD,
661 * VMXON...) executed by L1.
662 * For example, VM_INSTRUCTION_ERROR is read
663 * by L1 if a vmx instruction fails (part of the error path).
664 * Note the code assumes this logic. If for some reason
665 * we start shadowing these fields then we need to
666 * force a shadow sync when L0 emulates vmx instructions
667 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
668 * by nested_vmx_failValid)
669 */
670 VM_EXIT_REASON,
671 VM_EXIT_INTR_INFO,
672 VM_EXIT_INSTRUCTION_LEN,
673 IDT_VECTORING_INFO_FIELD,
674 IDT_VECTORING_ERROR_CODE,
675 VM_EXIT_INTR_ERROR_CODE,
676 EXIT_QUALIFICATION,
677 GUEST_LINEAR_ADDRESS,
678 GUEST_PHYSICAL_ADDRESS
679};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 ARRAY_SIZE(shadow_read_only_fields);
682
Bandan Dasfe2b2012014-04-21 15:20:14 -0400683static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800684 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300685 GUEST_RIP,
686 GUEST_RSP,
687 GUEST_CR0,
688 GUEST_CR3,
689 GUEST_CR4,
690 GUEST_INTERRUPTIBILITY_INFO,
691 GUEST_RFLAGS,
692 GUEST_CS_SELECTOR,
693 GUEST_CS_AR_BYTES,
694 GUEST_CS_LIMIT,
695 GUEST_CS_BASE,
696 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100697 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300698 CR0_GUEST_HOST_MASK,
699 CR0_READ_SHADOW,
700 CR4_READ_SHADOW,
701 TSC_OFFSET,
702 EXCEPTION_BITMAP,
703 CPU_BASED_VM_EXEC_CONTROL,
704 VM_ENTRY_EXCEPTION_ERROR_CODE,
705 VM_ENTRY_INTR_INFO_FIELD,
706 VM_ENTRY_INSTRUCTION_LEN,
707 VM_ENTRY_EXCEPTION_ERROR_CODE,
708 HOST_FS_BASE,
709 HOST_GS_BASE,
710 HOST_FS_SELECTOR,
711 HOST_GS_SELECTOR
712};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400713static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300714 ARRAY_SIZE(shadow_read_write_fields);
715
Mathias Krause772e0312012-08-30 01:30:19 +0200716static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800718 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300719 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
720 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
721 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
722 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
723 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
724 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
725 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
726 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800727 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300728 FIELD(HOST_ES_SELECTOR, host_es_selector),
729 FIELD(HOST_CS_SELECTOR, host_cs_selector),
730 FIELD(HOST_SS_SELECTOR, host_ss_selector),
731 FIELD(HOST_DS_SELECTOR, host_ds_selector),
732 FIELD(HOST_FS_SELECTOR, host_fs_selector),
733 FIELD(HOST_GS_SELECTOR, host_gs_selector),
734 FIELD(HOST_TR_SELECTOR, host_tr_selector),
735 FIELD64(IO_BITMAP_A, io_bitmap_a),
736 FIELD64(IO_BITMAP_B, io_bitmap_b),
737 FIELD64(MSR_BITMAP, msr_bitmap),
738 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
739 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
740 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
741 FIELD64(TSC_OFFSET, tsc_offset),
742 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
743 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800744 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300745 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800746 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
747 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
748 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
749 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800750 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300751 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
752 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
753 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
754 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
755 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
756 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
757 FIELD64(GUEST_PDPTR0, guest_pdptr0),
758 FIELD64(GUEST_PDPTR1, guest_pdptr1),
759 FIELD64(GUEST_PDPTR2, guest_pdptr2),
760 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100761 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300762 FIELD64(HOST_IA32_PAT, host_ia32_pat),
763 FIELD64(HOST_IA32_EFER, host_ia32_efer),
764 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
765 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
766 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
767 FIELD(EXCEPTION_BITMAP, exception_bitmap),
768 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
769 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
770 FIELD(CR3_TARGET_COUNT, cr3_target_count),
771 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
772 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
773 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
774 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
775 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
776 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
777 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
778 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
779 FIELD(TPR_THRESHOLD, tpr_threshold),
780 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
781 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
782 FIELD(VM_EXIT_REASON, vm_exit_reason),
783 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
784 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
785 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
786 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
787 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
788 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
789 FIELD(GUEST_ES_LIMIT, guest_es_limit),
790 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
791 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
792 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
793 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
794 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
795 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
796 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
797 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
798 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
799 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
800 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
801 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
802 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
803 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
804 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
805 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
806 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
807 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
808 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
809 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
810 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100811 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300812 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
813 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
814 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
815 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
816 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
817 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
818 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
819 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
820 FIELD(EXIT_QUALIFICATION, exit_qualification),
821 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
822 FIELD(GUEST_CR0, guest_cr0),
823 FIELD(GUEST_CR3, guest_cr3),
824 FIELD(GUEST_CR4, guest_cr4),
825 FIELD(GUEST_ES_BASE, guest_es_base),
826 FIELD(GUEST_CS_BASE, guest_cs_base),
827 FIELD(GUEST_SS_BASE, guest_ss_base),
828 FIELD(GUEST_DS_BASE, guest_ds_base),
829 FIELD(GUEST_FS_BASE, guest_fs_base),
830 FIELD(GUEST_GS_BASE, guest_gs_base),
831 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
832 FIELD(GUEST_TR_BASE, guest_tr_base),
833 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
834 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
835 FIELD(GUEST_DR7, guest_dr7),
836 FIELD(GUEST_RSP, guest_rsp),
837 FIELD(GUEST_RIP, guest_rip),
838 FIELD(GUEST_RFLAGS, guest_rflags),
839 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
840 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
841 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
842 FIELD(HOST_CR0, host_cr0),
843 FIELD(HOST_CR3, host_cr3),
844 FIELD(HOST_CR4, host_cr4),
845 FIELD(HOST_FS_BASE, host_fs_base),
846 FIELD(HOST_GS_BASE, host_gs_base),
847 FIELD(HOST_TR_BASE, host_tr_base),
848 FIELD(HOST_GDTR_BASE, host_gdtr_base),
849 FIELD(HOST_IDTR_BASE, host_idtr_base),
850 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
851 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
852 FIELD(HOST_RSP, host_rsp),
853 FIELD(HOST_RIP, host_rip),
854};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300855
856static inline short vmcs_field_to_offset(unsigned long field)
857{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100858 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
859
860 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
861 vmcs_field_to_offset_table[field] == 0)
862 return -ENOENT;
863
Nadav Har'El22bd0352011-05-25 23:05:57 +0300864 return vmcs_field_to_offset_table[field];
865}
866
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300867static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
868{
David Matlack4f2777b2016-07-13 17:16:37 -0700869 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300870}
871
872static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
873{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200874 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800875 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300876 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800877
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300878 return page;
879}
880
881static void nested_release_page(struct page *page)
882{
883 kvm_release_page_dirty(page);
884}
885
886static void nested_release_page_clean(struct page *page)
887{
888 kvm_release_page_clean(page);
889}
890
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300891static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800892static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800893static void kvm_cpu_vmxon(u64 addr);
894static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800895static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200896static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300897static void vmx_set_segment(struct kvm_vcpu *vcpu,
898 struct kvm_segment *var, int seg);
899static void vmx_get_segment(struct kvm_vcpu *vcpu,
900 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200901static bool guest_state_valid(struct kvm_vcpu *vcpu);
902static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300903static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300904static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800905static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300906
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907static DEFINE_PER_CPU(struct vmcs *, vmxarea);
908static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300909/*
910 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
911 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
912 */
913static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300914static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915
Feng Wubf9f6ac2015-09-18 22:29:55 +0800916/*
917 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
918 * can find which vCPU should be waken up.
919 */
920static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
921static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
922
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200923static unsigned long *vmx_io_bitmap_a;
924static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200925static unsigned long *vmx_msr_bitmap_legacy;
926static unsigned long *vmx_msr_bitmap_longmode;
Wanpeng Lic63e4562016-09-23 19:17:16 +0800927static unsigned long *vmx_msr_bitmap_legacy_x2apic_apicv;
928static unsigned long *vmx_msr_bitmap_longmode_x2apic_apicv;
Yang Zhang8d146952013-01-25 10:18:50 +0800929static unsigned long *vmx_msr_bitmap_legacy_x2apic;
930static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300931static unsigned long *vmx_vmread_bitmap;
932static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300933
Avi Kivity110312c2010-12-21 12:54:20 +0200934static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200935static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200936
Sheng Yang2384d2b2008-01-17 15:14:33 +0800937static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
938static DEFINE_SPINLOCK(vmx_vpid_lock);
939
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300940static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800941 int size;
942 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300943 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800944 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300945 u32 pin_based_exec_ctrl;
946 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800947 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300948 u32 vmexit_ctrl;
949 u32 vmentry_ctrl;
950} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800951
Hannes Ederefff9e52008-11-28 17:02:06 +0100952static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800953 u32 ept;
954 u32 vpid;
955} vmx_capability;
956
Avi Kivity6aa8b732006-12-10 02:21:36 -0800957#define VMX_SEGMENT_FIELD(seg) \
958 [VCPU_SREG_##seg] = { \
959 .selector = GUEST_##seg##_SELECTOR, \
960 .base = GUEST_##seg##_BASE, \
961 .limit = GUEST_##seg##_LIMIT, \
962 .ar_bytes = GUEST_##seg##_AR_BYTES, \
963 }
964
Mathias Krause772e0312012-08-30 01:30:19 +0200965static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800966 unsigned selector;
967 unsigned base;
968 unsigned limit;
969 unsigned ar_bytes;
970} kvm_vmx_segment_fields[] = {
971 VMX_SEGMENT_FIELD(CS),
972 VMX_SEGMENT_FIELD(DS),
973 VMX_SEGMENT_FIELD(ES),
974 VMX_SEGMENT_FIELD(FS),
975 VMX_SEGMENT_FIELD(GS),
976 VMX_SEGMENT_FIELD(SS),
977 VMX_SEGMENT_FIELD(TR),
978 VMX_SEGMENT_FIELD(LDTR),
979};
980
Avi Kivity26bb0982009-09-07 11:14:12 +0300981static u64 host_efer;
982
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300983static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
984
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300985/*
Brian Gerst8c065852010-07-17 09:03:26 -0400986 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300987 * away by decrementing the array size.
988 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800990#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300991 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400993 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800995
Jan Kiszka5bb16012016-02-09 20:14:21 +0100996static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800997{
998 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
999 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001000 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1001}
1002
Jan Kiszka6f054852016-02-09 20:15:18 +01001003static inline bool is_debug(u32 intr_info)
1004{
1005 return is_exception_n(intr_info, DB_VECTOR);
1006}
1007
1008static inline bool is_breakpoint(u32 intr_info)
1009{
1010 return is_exception_n(intr_info, BP_VECTOR);
1011}
1012
Jan Kiszka5bb16012016-02-09 20:14:21 +01001013static inline bool is_page_fault(u32 intr_info)
1014{
1015 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001016}
1017
Gui Jianfeng31299942010-03-15 17:29:09 +08001018static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001019{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001020 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001021}
1022
Gui Jianfeng31299942010-03-15 17:29:09 +08001023static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001024{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001025 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001026}
1027
Gui Jianfeng31299942010-03-15 17:29:09 +08001028static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029{
1030 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1031 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1032}
1033
Gui Jianfeng31299942010-03-15 17:29:09 +08001034static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001035{
1036 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1037 INTR_INFO_VALID_MASK)) ==
1038 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1039}
1040
Gui Jianfeng31299942010-03-15 17:29:09 +08001041static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001042{
Sheng Yang04547152009-04-01 15:52:31 +08001043 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001044}
1045
Gui Jianfeng31299942010-03-15 17:29:09 +08001046static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001047{
Sheng Yang04547152009-04-01 15:52:31 +08001048 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001049}
1050
Paolo Bonzini35754c92015-07-29 12:05:37 +02001051static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001052{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001053 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001054}
1055
Gui Jianfeng31299942010-03-15 17:29:09 +08001056static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001057{
Sheng Yang04547152009-04-01 15:52:31 +08001058 return vmcs_config.cpu_based_exec_ctrl &
1059 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001060}
1061
Avi Kivity774ead32007-12-26 13:57:04 +02001062static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001063{
Sheng Yang04547152009-04-01 15:52:31 +08001064 return vmcs_config.cpu_based_2nd_exec_ctrl &
1065 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1066}
1067
Yang Zhang8d146952013-01-25 10:18:50 +08001068static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1069{
1070 return vmcs_config.cpu_based_2nd_exec_ctrl &
1071 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1072}
1073
Yang Zhang83d4c282013-01-25 10:18:49 +08001074static inline bool cpu_has_vmx_apic_register_virt(void)
1075{
1076 return vmcs_config.cpu_based_2nd_exec_ctrl &
1077 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1078}
1079
Yang Zhangc7c9c562013-01-25 10:18:51 +08001080static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1081{
1082 return vmcs_config.cpu_based_2nd_exec_ctrl &
1083 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1084}
1085
Yunhong Jiang64672c92016-06-13 14:19:59 -07001086/*
1087 * Comment's format: document - errata name - stepping - processor name.
1088 * Refer from
1089 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1090 */
1091static u32 vmx_preemption_cpu_tfms[] = {
1092/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10930x000206E6,
1094/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1095/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1096/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10970x00020652,
1098/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10990x00020655,
1100/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1101/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1102/*
1103 * 320767.pdf - AAP86 - B1 -
1104 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1105 */
11060x000106E5,
1107/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11080x000106A0,
1109/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11100x000106A1,
1111/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11120x000106A4,
1113 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1114 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1115 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11160x000106A5,
1117};
1118
1119static inline bool cpu_has_broken_vmx_preemption_timer(void)
1120{
1121 u32 eax = cpuid_eax(0x00000001), i;
1122
1123 /* Clear the reserved bits */
1124 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001125 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001126 if (eax == vmx_preemption_cpu_tfms[i])
1127 return true;
1128
1129 return false;
1130}
1131
1132static inline bool cpu_has_vmx_preemption_timer(void)
1133{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001134 return vmcs_config.pin_based_exec_ctrl &
1135 PIN_BASED_VMX_PREEMPTION_TIMER;
1136}
1137
Yang Zhang01e439b2013-04-11 19:25:12 +08001138static inline bool cpu_has_vmx_posted_intr(void)
1139{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001140 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1141 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001142}
1143
1144static inline bool cpu_has_vmx_apicv(void)
1145{
1146 return cpu_has_vmx_apic_register_virt() &&
1147 cpu_has_vmx_virtual_intr_delivery() &&
1148 cpu_has_vmx_posted_intr();
1149}
1150
Sheng Yang04547152009-04-01 15:52:31 +08001151static inline bool cpu_has_vmx_flexpriority(void)
1152{
1153 return cpu_has_vmx_tpr_shadow() &&
1154 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001155}
1156
Marcelo Tosattie7997942009-06-11 12:07:40 -03001157static inline bool cpu_has_vmx_ept_execute_only(void)
1158{
Gui Jianfeng31299942010-03-15 17:29:09 +08001159 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001160}
1161
Marcelo Tosattie7997942009-06-11 12:07:40 -03001162static inline bool cpu_has_vmx_ept_2m_page(void)
1163{
Gui Jianfeng31299942010-03-15 17:29:09 +08001164 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001165}
1166
Sheng Yang878403b2010-01-05 19:02:29 +08001167static inline bool cpu_has_vmx_ept_1g_page(void)
1168{
Gui Jianfeng31299942010-03-15 17:29:09 +08001169 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001170}
1171
Sheng Yang4bc9b982010-06-02 14:05:24 +08001172static inline bool cpu_has_vmx_ept_4levels(void)
1173{
1174 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1175}
1176
Xudong Hao83c3a332012-05-28 19:33:35 +08001177static inline bool cpu_has_vmx_ept_ad_bits(void)
1178{
1179 return vmx_capability.ept & VMX_EPT_AD_BIT;
1180}
1181
Gui Jianfeng31299942010-03-15 17:29:09 +08001182static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001183{
Gui Jianfeng31299942010-03-15 17:29:09 +08001184 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001185}
1186
Gui Jianfeng31299942010-03-15 17:29:09 +08001187static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001188{
Gui Jianfeng31299942010-03-15 17:29:09 +08001189 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001190}
1191
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001192static inline bool cpu_has_vmx_invvpid_single(void)
1193{
1194 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1195}
1196
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001197static inline bool cpu_has_vmx_invvpid_global(void)
1198{
1199 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1200}
1201
Gui Jianfeng31299942010-03-15 17:29:09 +08001202static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001203{
Sheng Yang04547152009-04-01 15:52:31 +08001204 return vmcs_config.cpu_based_2nd_exec_ctrl &
1205 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001206}
1207
Gui Jianfeng31299942010-03-15 17:29:09 +08001208static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001209{
1210 return vmcs_config.cpu_based_2nd_exec_ctrl &
1211 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1212}
1213
Gui Jianfeng31299942010-03-15 17:29:09 +08001214static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001215{
1216 return vmcs_config.cpu_based_2nd_exec_ctrl &
1217 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1218}
1219
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001220static inline bool cpu_has_vmx_basic_inout(void)
1221{
1222 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1223}
1224
Paolo Bonzini35754c92015-07-29 12:05:37 +02001225static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001226{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001227 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001228}
1229
Gui Jianfeng31299942010-03-15 17:29:09 +08001230static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001231{
Sheng Yang04547152009-04-01 15:52:31 +08001232 return vmcs_config.cpu_based_2nd_exec_ctrl &
1233 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001234}
1235
Gui Jianfeng31299942010-03-15 17:29:09 +08001236static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001237{
1238 return vmcs_config.cpu_based_2nd_exec_ctrl &
1239 SECONDARY_EXEC_RDTSCP;
1240}
1241
Mao, Junjiead756a12012-07-02 01:18:48 +00001242static inline bool cpu_has_vmx_invpcid(void)
1243{
1244 return vmcs_config.cpu_based_2nd_exec_ctrl &
1245 SECONDARY_EXEC_ENABLE_INVPCID;
1246}
1247
Gui Jianfeng31299942010-03-15 17:29:09 +08001248static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001249{
1250 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1251}
1252
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001253static inline bool cpu_has_vmx_wbinvd_exit(void)
1254{
1255 return vmcs_config.cpu_based_2nd_exec_ctrl &
1256 SECONDARY_EXEC_WBINVD_EXITING;
1257}
1258
Abel Gordonabc4fc52013-04-18 14:35:25 +03001259static inline bool cpu_has_vmx_shadow_vmcs(void)
1260{
1261 u64 vmx_msr;
1262 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1263 /* check if the cpu supports writing r/o exit information fields */
1264 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1265 return false;
1266
1267 return vmcs_config.cpu_based_2nd_exec_ctrl &
1268 SECONDARY_EXEC_SHADOW_VMCS;
1269}
1270
Kai Huang843e4332015-01-28 10:54:28 +08001271static inline bool cpu_has_vmx_pml(void)
1272{
1273 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1274}
1275
Haozhong Zhang64903d62015-10-20 15:39:09 +08001276static inline bool cpu_has_vmx_tsc_scaling(void)
1277{
1278 return vmcs_config.cpu_based_2nd_exec_ctrl &
1279 SECONDARY_EXEC_TSC_SCALING;
1280}
1281
Sheng Yang04547152009-04-01 15:52:31 +08001282static inline bool report_flexpriority(void)
1283{
1284 return flexpriority_enabled;
1285}
1286
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001287static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1288{
1289 return vmcs12->cpu_based_vm_exec_control & bit;
1290}
1291
1292static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1293{
1294 return (vmcs12->cpu_based_vm_exec_control &
1295 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1296 (vmcs12->secondary_vm_exec_control & bit);
1297}
1298
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001299static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001300{
1301 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1302}
1303
Jan Kiszkaf4124502014-03-07 20:03:13 +01001304static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1305{
1306 return vmcs12->pin_based_vm_exec_control &
1307 PIN_BASED_VMX_PREEMPTION_TIMER;
1308}
1309
Nadav Har'El155a97a2013-08-05 11:07:16 +03001310static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1311{
1312 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1313}
1314
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001315static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1316{
1317 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1318 vmx_xsaves_supported();
1319}
1320
Wincy Vanf2b93282015-02-03 23:56:03 +08001321static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1322{
1323 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1324}
1325
Wanpeng Li5c614b32015-10-13 09:18:36 -07001326static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1327{
1328 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1329}
1330
Wincy Van82f0dd42015-02-03 23:57:18 +08001331static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1332{
1333 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1334}
1335
Wincy Van608406e2015-02-03 23:57:51 +08001336static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1337{
1338 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1339}
1340
Wincy Van705699a2015-02-03 23:58:17 +08001341static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1342{
1343 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1344}
1345
Nadav Har'El644d7112011-05-25 23:12:35 +03001346static inline bool is_exception(u32 intr_info)
1347{
1348 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1349 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1350}
1351
Jan Kiszka533558b2014-01-04 18:47:20 +01001352static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1353 u32 exit_intr_info,
1354 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001355static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1356 struct vmcs12 *vmcs12,
1357 u32 reason, unsigned long qualification);
1358
Rusty Russell8b9cf982007-07-30 16:31:43 +10001359static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001360{
1361 int i;
1362
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001363 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001364 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001365 return i;
1366 return -1;
1367}
1368
Sheng Yang2384d2b2008-01-17 15:14:33 +08001369static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1370{
1371 struct {
1372 u64 vpid : 16;
1373 u64 rsvd : 48;
1374 u64 gva;
1375 } operand = { vpid, 0, gva };
1376
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001377 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001378 /* CF==1 or ZF==1 --> rc = -1 */
1379 "; ja 1f ; ud2 ; 1:"
1380 : : "a"(&operand), "c"(ext) : "cc", "memory");
1381}
1382
Sheng Yang14394422008-04-28 12:24:45 +08001383static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1384{
1385 struct {
1386 u64 eptp, gpa;
1387 } operand = {eptp, gpa};
1388
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001389 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001390 /* CF==1 or ZF==1 --> rc = -1 */
1391 "; ja 1f ; ud2 ; 1:\n"
1392 : : "a" (&operand), "c" (ext) : "cc", "memory");
1393}
1394
Avi Kivity26bb0982009-09-07 11:14:12 +03001395static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001396{
1397 int i;
1398
Rusty Russell8b9cf982007-07-30 16:31:43 +10001399 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001400 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001401 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001402 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001403}
1404
Avi Kivity6aa8b732006-12-10 02:21:36 -08001405static void vmcs_clear(struct vmcs *vmcs)
1406{
1407 u64 phys_addr = __pa(vmcs);
1408 u8 error;
1409
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001410 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001411 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001412 : "cc", "memory");
1413 if (error)
1414 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1415 vmcs, phys_addr);
1416}
1417
Nadav Har'Eld462b812011-05-24 15:26:10 +03001418static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1419{
1420 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001421 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1422 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001423 loaded_vmcs->cpu = -1;
1424 loaded_vmcs->launched = 0;
1425}
1426
Dongxiao Xu7725b892010-05-11 18:29:38 +08001427static void vmcs_load(struct vmcs *vmcs)
1428{
1429 u64 phys_addr = __pa(vmcs);
1430 u8 error;
1431
1432 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001433 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001434 : "cc", "memory");
1435 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001436 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001437 vmcs, phys_addr);
1438}
1439
Dave Young2965faa2015-09-09 15:38:55 -07001440#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001441/*
1442 * This bitmap is used to indicate whether the vmclear
1443 * operation is enabled on all cpus. All disabled by
1444 * default.
1445 */
1446static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1447
1448static inline void crash_enable_local_vmclear(int cpu)
1449{
1450 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1451}
1452
1453static inline void crash_disable_local_vmclear(int cpu)
1454{
1455 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1456}
1457
1458static inline int crash_local_vmclear_enabled(int cpu)
1459{
1460 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1461}
1462
1463static void crash_vmclear_local_loaded_vmcss(void)
1464{
1465 int cpu = raw_smp_processor_id();
1466 struct loaded_vmcs *v;
1467
1468 if (!crash_local_vmclear_enabled(cpu))
1469 return;
1470
1471 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1472 loaded_vmcss_on_cpu_link)
1473 vmcs_clear(v->vmcs);
1474}
1475#else
1476static inline void crash_enable_local_vmclear(int cpu) { }
1477static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001478#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001479
Nadav Har'Eld462b812011-05-24 15:26:10 +03001480static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001481{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001482 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001483 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484
Nadav Har'Eld462b812011-05-24 15:26:10 +03001485 if (loaded_vmcs->cpu != cpu)
1486 return; /* vcpu migration can race with cpu offline */
1487 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001488 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001489 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001490 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001491
1492 /*
1493 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1494 * is before setting loaded_vmcs->vcpu to -1 which is done in
1495 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1496 * then adds the vmcs into percpu list before it is deleted.
1497 */
1498 smp_wmb();
1499
Nadav Har'Eld462b812011-05-24 15:26:10 +03001500 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001501 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001502}
1503
Nadav Har'Eld462b812011-05-24 15:26:10 +03001504static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001505{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001506 int cpu = loaded_vmcs->cpu;
1507
1508 if (cpu != -1)
1509 smp_call_function_single(cpu,
1510 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001511}
1512
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001513static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001514{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001515 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001516 return;
1517
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001518 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001519 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001520}
1521
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001522static inline void vpid_sync_vcpu_global(void)
1523{
1524 if (cpu_has_vmx_invvpid_global())
1525 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1526}
1527
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001528static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001529{
1530 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001531 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001532 else
1533 vpid_sync_vcpu_global();
1534}
1535
Sheng Yang14394422008-04-28 12:24:45 +08001536static inline void ept_sync_global(void)
1537{
1538 if (cpu_has_vmx_invept_global())
1539 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1540}
1541
1542static inline void ept_sync_context(u64 eptp)
1543{
Avi Kivity089d0342009-03-23 18:26:32 +02001544 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001545 if (cpu_has_vmx_invept_context())
1546 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1547 else
1548 ept_sync_global();
1549 }
1550}
1551
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001552static __always_inline void vmcs_check16(unsigned long field)
1553{
1554 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1555 "16-bit accessor invalid for 64-bit field");
1556 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1557 "16-bit accessor invalid for 64-bit high field");
1558 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1559 "16-bit accessor invalid for 32-bit high field");
1560 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1561 "16-bit accessor invalid for natural width field");
1562}
1563
1564static __always_inline void vmcs_check32(unsigned long field)
1565{
1566 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1567 "32-bit accessor invalid for 16-bit field");
1568 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1569 "32-bit accessor invalid for natural width field");
1570}
1571
1572static __always_inline void vmcs_check64(unsigned long field)
1573{
1574 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1575 "64-bit accessor invalid for 16-bit field");
1576 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1577 "64-bit accessor invalid for 64-bit high field");
1578 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1579 "64-bit accessor invalid for 32-bit field");
1580 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1581 "64-bit accessor invalid for natural width field");
1582}
1583
1584static __always_inline void vmcs_checkl(unsigned long field)
1585{
1586 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1587 "Natural width accessor invalid for 16-bit field");
1588 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1589 "Natural width accessor invalid for 64-bit field");
1590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1591 "Natural width accessor invalid for 64-bit high field");
1592 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1593 "Natural width accessor invalid for 32-bit field");
1594}
1595
1596static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001597{
Avi Kivity5e520e62011-05-15 10:13:12 -04001598 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599
Avi Kivity5e520e62011-05-15 10:13:12 -04001600 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1601 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001602 return value;
1603}
1604
Avi Kivity96304212011-05-15 10:13:13 -04001605static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001607 vmcs_check16(field);
1608 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001609}
1610
Avi Kivity96304212011-05-15 10:13:13 -04001611static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001612{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001613 vmcs_check32(field);
1614 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001615}
1616
Avi Kivity96304212011-05-15 10:13:13 -04001617static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001618{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001619 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001620#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001621 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001622#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001623 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001624#endif
1625}
1626
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001627static __always_inline unsigned long vmcs_readl(unsigned long field)
1628{
1629 vmcs_checkl(field);
1630 return __vmcs_readl(field);
1631}
1632
Avi Kivitye52de1b2007-01-05 16:36:56 -08001633static noinline void vmwrite_error(unsigned long field, unsigned long value)
1634{
1635 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1636 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1637 dump_stack();
1638}
1639
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001640static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001641{
1642 u8 error;
1643
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001644 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001645 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001646 if (unlikely(error))
1647 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648}
1649
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001650static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001652 vmcs_check16(field);
1653 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654}
1655
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001656static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001657{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001658 vmcs_check32(field);
1659 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660}
1661
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001662static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001664 vmcs_check64(field);
1665 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001666#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669#endif
1670}
1671
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001673{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001674 vmcs_checkl(field);
1675 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001676}
1677
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001678static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001679{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001680 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1681 "vmcs_clear_bits does not support 64-bit fields");
1682 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1683}
1684
1685static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1686{
1687 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1688 "vmcs_set_bits does not support 64-bit fields");
1689 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001690}
1691
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001692static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1693{
1694 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1695}
1696
Gleb Natapov2961e8762013-11-25 15:37:13 +02001697static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1698{
1699 vmcs_write32(VM_ENTRY_CONTROLS, val);
1700 vmx->vm_entry_controls_shadow = val;
1701}
1702
1703static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1704{
1705 if (vmx->vm_entry_controls_shadow != val)
1706 vm_entry_controls_init(vmx, val);
1707}
1708
1709static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1710{
1711 return vmx->vm_entry_controls_shadow;
1712}
1713
1714
1715static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1716{
1717 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1718}
1719
1720static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1721{
1722 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1723}
1724
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001725static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1726{
1727 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1728}
1729
Gleb Natapov2961e8762013-11-25 15:37:13 +02001730static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1731{
1732 vmcs_write32(VM_EXIT_CONTROLS, val);
1733 vmx->vm_exit_controls_shadow = val;
1734}
1735
1736static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1737{
1738 if (vmx->vm_exit_controls_shadow != val)
1739 vm_exit_controls_init(vmx, val);
1740}
1741
1742static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1743{
1744 return vmx->vm_exit_controls_shadow;
1745}
1746
1747
1748static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1749{
1750 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1751}
1752
1753static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1754{
1755 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1756}
1757
Avi Kivity2fb92db2011-04-27 19:42:18 +03001758static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1759{
1760 vmx->segment_cache.bitmask = 0;
1761}
1762
1763static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1764 unsigned field)
1765{
1766 bool ret;
1767 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1768
1769 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1770 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1771 vmx->segment_cache.bitmask = 0;
1772 }
1773 ret = vmx->segment_cache.bitmask & mask;
1774 vmx->segment_cache.bitmask |= mask;
1775 return ret;
1776}
1777
1778static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1779{
1780 u16 *p = &vmx->segment_cache.seg[seg].selector;
1781
1782 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1783 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1784 return *p;
1785}
1786
1787static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1788{
1789 ulong *p = &vmx->segment_cache.seg[seg].base;
1790
1791 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1792 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1793 return *p;
1794}
1795
1796static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1797{
1798 u32 *p = &vmx->segment_cache.seg[seg].limit;
1799
1800 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1801 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1802 return *p;
1803}
1804
1805static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1806{
1807 u32 *p = &vmx->segment_cache.seg[seg].ar;
1808
1809 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1810 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1811 return *p;
1812}
1813
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001814static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1815{
1816 u32 eb;
1817
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001818 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001819 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001820 if ((vcpu->guest_debug &
1821 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1822 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1823 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001824 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001825 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001826 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001827 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001828 if (vcpu->fpu_active)
1829 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001830
1831 /* When we are running a nested L2 guest and L1 specified for it a
1832 * certain exception bitmap, we must trap the same exceptions and pass
1833 * them to L1. When running L2, we will only handle the exceptions
1834 * specified above if L1 did not want them.
1835 */
1836 if (is_guest_mode(vcpu))
1837 eb |= get_vmcs12(vcpu)->exception_bitmap;
1838
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001839 vmcs_write32(EXCEPTION_BITMAP, eb);
1840}
1841
Gleb Natapov2961e8762013-11-25 15:37:13 +02001842static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1843 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001844{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001845 vm_entry_controls_clearbit(vmx, entry);
1846 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001847}
1848
Avi Kivity61d2ef22010-04-28 16:40:38 +03001849static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1850{
1851 unsigned i;
1852 struct msr_autoload *m = &vmx->msr_autoload;
1853
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001854 switch (msr) {
1855 case MSR_EFER:
1856 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001857 clear_atomic_switch_msr_special(vmx,
1858 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001859 VM_EXIT_LOAD_IA32_EFER);
1860 return;
1861 }
1862 break;
1863 case MSR_CORE_PERF_GLOBAL_CTRL:
1864 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001865 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001866 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1867 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1868 return;
1869 }
1870 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001871 }
1872
Avi Kivity61d2ef22010-04-28 16:40:38 +03001873 for (i = 0; i < m->nr; ++i)
1874 if (m->guest[i].index == msr)
1875 break;
1876
1877 if (i == m->nr)
1878 return;
1879 --m->nr;
1880 m->guest[i] = m->guest[m->nr];
1881 m->host[i] = m->host[m->nr];
1882 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1883 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1884}
1885
Gleb Natapov2961e8762013-11-25 15:37:13 +02001886static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1887 unsigned long entry, unsigned long exit,
1888 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1889 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001890{
1891 vmcs_write64(guest_val_vmcs, guest_val);
1892 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001893 vm_entry_controls_setbit(vmx, entry);
1894 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001895}
1896
Avi Kivity61d2ef22010-04-28 16:40:38 +03001897static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1898 u64 guest_val, u64 host_val)
1899{
1900 unsigned i;
1901 struct msr_autoload *m = &vmx->msr_autoload;
1902
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001903 switch (msr) {
1904 case MSR_EFER:
1905 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001906 add_atomic_switch_msr_special(vmx,
1907 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001908 VM_EXIT_LOAD_IA32_EFER,
1909 GUEST_IA32_EFER,
1910 HOST_IA32_EFER,
1911 guest_val, host_val);
1912 return;
1913 }
1914 break;
1915 case MSR_CORE_PERF_GLOBAL_CTRL:
1916 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001917 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001918 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1919 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1920 GUEST_IA32_PERF_GLOBAL_CTRL,
1921 HOST_IA32_PERF_GLOBAL_CTRL,
1922 guest_val, host_val);
1923 return;
1924 }
1925 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001926 case MSR_IA32_PEBS_ENABLE:
1927 /* PEBS needs a quiescent period after being disabled (to write
1928 * a record). Disabling PEBS through VMX MSR swapping doesn't
1929 * provide that period, so a CPU could write host's record into
1930 * guest's memory.
1931 */
1932 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001933 }
1934
Avi Kivity61d2ef22010-04-28 16:40:38 +03001935 for (i = 0; i < m->nr; ++i)
1936 if (m->guest[i].index == msr)
1937 break;
1938
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001939 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001940 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001941 "Can't add msr %x\n", msr);
1942 return;
1943 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001944 ++m->nr;
1945 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1946 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1947 }
1948
1949 m->guest[i].index = msr;
1950 m->guest[i].value = guest_val;
1951 m->host[i].index = msr;
1952 m->host[i].value = host_val;
1953}
1954
Avi Kivity33ed6322007-05-02 16:54:03 +03001955static void reload_tss(void)
1956{
Avi Kivity33ed6322007-05-02 16:54:03 +03001957 /*
1958 * VT restores TR but not its size. Useless.
1959 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001960 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001961 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001962
Avi Kivityd3591922010-07-26 18:32:39 +03001963 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001964 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1965 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001966}
1967
Avi Kivity92c0d902009-10-29 11:00:16 +02001968static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001969{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001970 u64 guest_efer = vmx->vcpu.arch.efer;
1971 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001972
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001973 if (!enable_ept) {
1974 /*
1975 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1976 * host CPUID is more efficient than testing guest CPUID
1977 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1978 */
1979 if (boot_cpu_has(X86_FEATURE_SMEP))
1980 guest_efer |= EFER_NX;
1981 else if (!(guest_efer & EFER_NX))
1982 ignore_bits |= EFER_NX;
1983 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001984
Avi Kivity51c6cf62007-08-29 03:48:05 +03001985 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001986 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001987 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001988 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001989#ifdef CONFIG_X86_64
1990 ignore_bits |= EFER_LMA | EFER_LME;
1991 /* SCE is meaningful only in long mode on Intel */
1992 if (guest_efer & EFER_LMA)
1993 ignore_bits &= ~(u64)EFER_SCE;
1994#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001995
1996 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001997
1998 /*
1999 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2000 * On CPUs that support "load IA32_EFER", always switch EFER
2001 * atomically, since it's faster than switching it manually.
2002 */
2003 if (cpu_has_load_ia32_efer ||
2004 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002005 if (!(guest_efer & EFER_LMA))
2006 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002007 if (guest_efer != host_efer)
2008 add_atomic_switch_msr(vmx, MSR_EFER,
2009 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002010 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002011 } else {
2012 guest_efer &= ~ignore_bits;
2013 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002014
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002015 vmx->guest_msrs[efer_offset].data = guest_efer;
2016 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2017
2018 return true;
2019 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002020}
2021
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002022static unsigned long segment_base(u16 selector)
2023{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002024 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002025 struct desc_struct *d;
2026 unsigned long table_base;
2027 unsigned long v;
2028
2029 if (!(selector & ~3))
2030 return 0;
2031
Avi Kivityd3591922010-07-26 18:32:39 +03002032 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002033
2034 if (selector & 4) { /* from ldt */
2035 u16 ldt_selector = kvm_read_ldt();
2036
2037 if (!(ldt_selector & ~3))
2038 return 0;
2039
2040 table_base = segment_base(ldt_selector);
2041 }
2042 d = (struct desc_struct *)(table_base + (selector & ~7));
2043 v = get_desc_base(d);
2044#ifdef CONFIG_X86_64
2045 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2046 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2047#endif
2048 return v;
2049}
2050
2051static inline unsigned long kvm_read_tr_base(void)
2052{
2053 u16 tr;
2054 asm("str %0" : "=g"(tr));
2055 return segment_base(tr);
2056}
2057
Avi Kivity04d2cc72007-09-10 18:10:54 +03002058static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002059{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002060 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002061 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002062
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002063 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002064 return;
2065
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002066 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002067 /*
2068 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2069 * allow segment selectors with cpl > 0 or ti == 1.
2070 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002071 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002072 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002073 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002074 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002075 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002076 vmx->host_state.fs_reload_needed = 0;
2077 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002078 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002079 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002080 }
Avi Kivity9581d442010-10-19 16:46:55 +02002081 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002082 if (!(vmx->host_state.gs_sel & 7))
2083 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002084 else {
2085 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002086 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002087 }
2088
2089#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002090 savesegment(ds, vmx->host_state.ds_sel);
2091 savesegment(es, vmx->host_state.es_sel);
2092#endif
2093
2094#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002095 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2096 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2097#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002098 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2099 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002100#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002101
2102#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002103 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2104 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002105 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002106#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002107 if (boot_cpu_has(X86_FEATURE_MPX))
2108 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002109 for (i = 0; i < vmx->save_nmsrs; ++i)
2110 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002111 vmx->guest_msrs[i].data,
2112 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002113}
2114
Avi Kivitya9b21b62008-06-24 11:48:49 +03002115static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002116{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002117 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002118 return;
2119
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002120 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002121 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002122#ifdef CONFIG_X86_64
2123 if (is_long_mode(&vmx->vcpu))
2124 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2125#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002126 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002127 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002128#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002129 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002130#else
2131 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002132#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002133 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002134 if (vmx->host_state.fs_reload_needed)
2135 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002136#ifdef CONFIG_X86_64
2137 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2138 loadsegment(ds, vmx->host_state.ds_sel);
2139 loadsegment(es, vmx->host_state.es_sel);
2140 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002141#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002142 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002143#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002144 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002145#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002146 if (vmx->host_state.msr_host_bndcfgs)
2147 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002148 /*
2149 * If the FPU is not active (through the host task or
2150 * the guest vcpu), then restore the cr0.TS bit.
2151 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002152 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002153 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002154 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002155}
2156
Avi Kivitya9b21b62008-06-24 11:48:49 +03002157static void vmx_load_host_state(struct vcpu_vmx *vmx)
2158{
2159 preempt_disable();
2160 __vmx_load_host_state(vmx);
2161 preempt_enable();
2162}
2163
Feng Wu28b835d2015-09-18 22:29:54 +08002164static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2165{
2166 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2167 struct pi_desc old, new;
2168 unsigned int dest;
2169
2170 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002171 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2172 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002173 return;
2174
2175 do {
2176 old.control = new.control = pi_desc->control;
2177
2178 /*
2179 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2180 * are two possible cases:
2181 * 1. After running 'pre_block', context switch
2182 * happened. For this case, 'sn' was set in
2183 * vmx_vcpu_put(), so we need to clear it here.
2184 * 2. After running 'pre_block', we were blocked,
2185 * and woken up by some other guy. For this case,
2186 * we don't need to do anything, 'pi_post_block'
2187 * will do everything for us. However, we cannot
2188 * check whether it is case #1 or case #2 here
2189 * (maybe, not needed), so we also clear sn here,
2190 * I think it is not a big deal.
2191 */
2192 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2193 if (vcpu->cpu != cpu) {
2194 dest = cpu_physical_id(cpu);
2195
2196 if (x2apic_enabled())
2197 new.ndst = dest;
2198 else
2199 new.ndst = (dest << 8) & 0xFF00;
2200 }
2201
2202 /* set 'NV' to 'notification vector' */
2203 new.nv = POSTED_INTR_VECTOR;
2204 }
2205
2206 /* Allow posting non-urgent interrupts */
2207 new.sn = 0;
2208 } while (cmpxchg(&pi_desc->control, old.control,
2209 new.control) != old.control);
2210}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002211
Peter Feinerc95ba922016-08-17 09:36:47 -07002212static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2213{
2214 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2215 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2216}
2217
Avi Kivity6aa8b732006-12-10 02:21:36 -08002218/*
2219 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2220 * vcpu mutex is already taken.
2221 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002222static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002224 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002225 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002226 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002227
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002228 if (!vmm_exclusive)
2229 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002230 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002231 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002233 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002234 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002235 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002236
2237 /*
2238 * Read loaded_vmcs->cpu should be before fetching
2239 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2240 * See the comments in __loaded_vmcs_clear().
2241 */
2242 smp_rmb();
2243
Nadav Har'Eld462b812011-05-24 15:26:10 +03002244 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2245 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002246 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002247 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002248 }
2249
2250 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2251 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2252 vmcs_load(vmx->loaded_vmcs->vmcs);
2253 }
2254
2255 if (!already_loaded) {
2256 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2257 unsigned long sysenter_esp;
2258
2259 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002260
Avi Kivity6aa8b732006-12-10 02:21:36 -08002261 /*
2262 * Linux uses per-cpu TSS and GDT, so set these when switching
2263 * processors.
2264 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002265 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002266 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002267
2268 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2269 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002270
Nadav Har'Eld462b812011-05-24 15:26:10 +03002271 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272 }
Feng Wu28b835d2015-09-18 22:29:54 +08002273
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002274 /* Setup TSC multiplier */
2275 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002276 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2277 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002278
Feng Wu28b835d2015-09-18 22:29:54 +08002279 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002280 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002281}
2282
2283static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2284{
2285 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2286
2287 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002288 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2289 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002290 return;
2291
2292 /* Set SN when the vCPU is preempted */
2293 if (vcpu->preempted)
2294 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002295}
2296
2297static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2298{
Feng Wu28b835d2015-09-18 22:29:54 +08002299 vmx_vcpu_pi_put(vcpu);
2300
Avi Kivitya9b21b62008-06-24 11:48:49 +03002301 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002302 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002303 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2304 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002305 kvm_cpu_vmxoff();
2306 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002307}
2308
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002309static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2310{
Avi Kivity81231c62010-01-24 16:26:40 +02002311 ulong cr0;
2312
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002313 if (vcpu->fpu_active)
2314 return;
2315 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002316 cr0 = vmcs_readl(GUEST_CR0);
2317 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2318 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2319 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002320 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002321 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002322 if (is_guest_mode(vcpu))
2323 vcpu->arch.cr0_guest_owned_bits &=
2324 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002325 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002326}
2327
Avi Kivityedcafe32009-12-30 18:07:40 +02002328static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2329
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002330/*
2331 * Return the cr0 value that a nested guest would read. This is a combination
2332 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2333 * its hypervisor (cr0_read_shadow).
2334 */
2335static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2336{
2337 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2338 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2339}
2340static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2341{
2342 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2343 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2344}
2345
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002346static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2347{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002348 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2349 * set this *before* calling this function.
2350 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002351 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002352 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002353 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002354 vcpu->arch.cr0_guest_owned_bits = 0;
2355 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002356 if (is_guest_mode(vcpu)) {
2357 /*
2358 * L1's specified read shadow might not contain the TS bit,
2359 * so now that we turned on shadowing of this bit, we need to
2360 * set this bit of the shadow. Like in nested_vmx_run we need
2361 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2362 * up-to-date here because we just decached cr0.TS (and we'll
2363 * only update vmcs12->guest_cr0 on nested exit).
2364 */
2365 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2366 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2367 (vcpu->arch.cr0 & X86_CR0_TS);
2368 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2369 } else
2370 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002371}
2372
Avi Kivity6aa8b732006-12-10 02:21:36 -08002373static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2374{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002375 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002376
Avi Kivity6de12732011-03-07 12:51:22 +02002377 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2378 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2379 rflags = vmcs_readl(GUEST_RFLAGS);
2380 if (to_vmx(vcpu)->rmode.vm86_active) {
2381 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2382 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2383 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2384 }
2385 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002386 }
Avi Kivity6de12732011-03-07 12:51:22 +02002387 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002388}
2389
2390static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2391{
Avi Kivity6de12732011-03-07 12:51:22 +02002392 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2393 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002394 if (to_vmx(vcpu)->rmode.vm86_active) {
2395 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002396 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002397 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002398 vmcs_writel(GUEST_RFLAGS, rflags);
2399}
2400
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002401static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2402{
2403 return to_vmx(vcpu)->guest_pkru;
2404}
2405
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002406static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002407{
2408 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2409 int ret = 0;
2410
2411 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002412 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002413 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002414 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002415
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002416 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002417}
2418
2419static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2420{
2421 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2422 u32 interruptibility = interruptibility_old;
2423
2424 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2425
Jan Kiszka48005f62010-02-19 19:38:07 +01002426 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002427 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002428 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002429 interruptibility |= GUEST_INTR_STATE_STI;
2430
2431 if ((interruptibility != interruptibility_old))
2432 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2433}
2434
Avi Kivity6aa8b732006-12-10 02:21:36 -08002435static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2436{
2437 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002438
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002439 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002440 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002441 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002442
Glauber Costa2809f5d2009-05-12 16:21:05 -04002443 /* skipping an emulated instruction also counts */
2444 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002445}
2446
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002447/*
2448 * KVM wants to inject page-faults which it got to the guest. This function
2449 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002450 */
Gleb Natapove011c662013-09-25 12:51:35 +03002451static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002452{
2453 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2454
Gleb Natapove011c662013-09-25 12:51:35 +03002455 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002456 return 0;
2457
Jan Kiszka533558b2014-01-04 18:47:20 +01002458 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2459 vmcs_read32(VM_EXIT_INTR_INFO),
2460 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002461 return 1;
2462}
2463
Avi Kivity298101d2007-11-25 13:41:11 +02002464static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002465 bool has_error_code, u32 error_code,
2466 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002467{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002468 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002469 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002470
Gleb Natapove011c662013-09-25 12:51:35 +03002471 if (!reinject && is_guest_mode(vcpu) &&
2472 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002473 return;
2474
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002475 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002476 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002477 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2478 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002479
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002480 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002481 int inc_eip = 0;
2482 if (kvm_exception_is_soft(nr))
2483 inc_eip = vcpu->arch.event_exit_inst_len;
2484 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002485 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002486 return;
2487 }
2488
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002489 if (kvm_exception_is_soft(nr)) {
2490 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2491 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002492 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2493 } else
2494 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2495
2496 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002497}
2498
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002499static bool vmx_rdtscp_supported(void)
2500{
2501 return cpu_has_vmx_rdtscp();
2502}
2503
Mao, Junjiead756a12012-07-02 01:18:48 +00002504static bool vmx_invpcid_supported(void)
2505{
2506 return cpu_has_vmx_invpcid() && enable_ept;
2507}
2508
Avi Kivity6aa8b732006-12-10 02:21:36 -08002509/*
Eddie Donga75beee2007-05-17 18:55:15 +03002510 * Swap MSR entry in host/guest MSR entry array.
2511 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002512static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002513{
Avi Kivity26bb0982009-09-07 11:14:12 +03002514 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002515
2516 tmp = vmx->guest_msrs[to];
2517 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2518 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002519}
2520
Yang Zhang8d146952013-01-25 10:18:50 +08002521static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2522{
2523 unsigned long *msr_bitmap;
2524
Wincy Van670125b2015-03-04 14:31:56 +08002525 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002526 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002527 else if (cpu_has_secondary_exec_ctrls() &&
2528 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2529 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002530 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2531 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002532 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2533 else
2534 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2535 } else {
2536 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002537 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2538 else
2539 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002540 }
Yang Zhang8d146952013-01-25 10:18:50 +08002541 } else {
2542 if (is_long_mode(vcpu))
2543 msr_bitmap = vmx_msr_bitmap_longmode;
2544 else
2545 msr_bitmap = vmx_msr_bitmap_legacy;
2546 }
2547
2548 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2549}
2550
Eddie Donga75beee2007-05-17 18:55:15 +03002551/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002552 * Set up the vmcs to automatically save and restore system
2553 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2554 * mode, as fiddling with msrs is very expensive.
2555 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002556static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002557{
Avi Kivity26bb0982009-09-07 11:14:12 +03002558 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002559
Eddie Donga75beee2007-05-17 18:55:15 +03002560 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002561#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002562 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002563 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002564 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002565 move_msr_up(vmx, index, save_nmsrs++);
2566 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002567 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002568 move_msr_up(vmx, index, save_nmsrs++);
2569 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002570 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002571 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002572 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002573 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002574 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002575 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002576 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002577 * if efer.sce is enabled.
2578 */
Brian Gerst8c065852010-07-17 09:03:26 -04002579 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002580 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002581 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002582 }
Eddie Donga75beee2007-05-17 18:55:15 +03002583#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002584 index = __find_msr_index(vmx, MSR_EFER);
2585 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002586 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002587
Avi Kivity26bb0982009-09-07 11:14:12 +03002588 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002589
Yang Zhang8d146952013-01-25 10:18:50 +08002590 if (cpu_has_vmx_msr_bitmap())
2591 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002592}
2593
2594/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002595 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002596 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2597 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002599static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600{
2601 u64 host_tsc, tsc_offset;
2602
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002603 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002604 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002605 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002606}
2607
2608/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002609 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002611static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002612{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002613 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002614 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002615 * We're here if L1 chose not to trap WRMSR to TSC. According
2616 * to the spec, this should set L1's TSC; The offset that L1
2617 * set for L2 remains unchanged, and still needs to be added
2618 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002619 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002620 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002621 /* recalculate vmcs02.TSC_OFFSET: */
2622 vmcs12 = get_vmcs12(vcpu);
2623 vmcs_write64(TSC_OFFSET, offset +
2624 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2625 vmcs12->tsc_offset : 0));
2626 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002627 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2628 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002629 vmcs_write64(TSC_OFFSET, offset);
2630 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631}
2632
Nadav Har'El801d3422011-05-25 23:02:23 +03002633static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2634{
2635 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2636 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2637}
2638
2639/*
2640 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2641 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2642 * all guests if the "nested" module option is off, and can also be disabled
2643 * for a single guest by disabling its VMX cpuid bit.
2644 */
2645static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2646{
2647 return nested && guest_cpuid_has_vmx(vcpu);
2648}
2649
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002651 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2652 * returned for the various VMX controls MSRs when nested VMX is enabled.
2653 * The same values should also be used to verify that vmcs12 control fields are
2654 * valid during nested entry from L1 to L2.
2655 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2656 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2657 * bit in the high half is on if the corresponding bit in the control field
2658 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002659 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002660static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002661{
2662 /*
2663 * Note that as a general rule, the high half of the MSRs (bits in
2664 * the control fields which may be 1) should be initialized by the
2665 * intersection of the underlying hardware's MSR (i.e., features which
2666 * can be supported) and the list of features we want to expose -
2667 * because they are known to be properly supported in our code.
2668 * Also, usually, the low half of the MSRs (bits which must be 1) can
2669 * be set to 0, meaning that L1 may turn off any of these bits. The
2670 * reason is that if one of these bits is necessary, it will appear
2671 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2672 * fields of vmcs01 and vmcs02, will turn these bits off - and
2673 * nested_vmx_exit_handled() will not pass related exits to L1.
2674 * These rules have exceptions below.
2675 */
2676
2677 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002678 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002679 vmx->nested.nested_vmx_pinbased_ctls_low,
2680 vmx->nested.nested_vmx_pinbased_ctls_high);
2681 vmx->nested.nested_vmx_pinbased_ctls_low |=
2682 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2683 vmx->nested.nested_vmx_pinbased_ctls_high &=
2684 PIN_BASED_EXT_INTR_MASK |
2685 PIN_BASED_NMI_EXITING |
2686 PIN_BASED_VIRTUAL_NMIS;
2687 vmx->nested.nested_vmx_pinbased_ctls_high |=
2688 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002689 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002690 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002691 vmx->nested.nested_vmx_pinbased_ctls_high |=
2692 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002693
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002694 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002695 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002696 vmx->nested.nested_vmx_exit_ctls_low,
2697 vmx->nested.nested_vmx_exit_ctls_high);
2698 vmx->nested.nested_vmx_exit_ctls_low =
2699 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002700
Wincy Vanb9c237b2015-02-03 23:56:30 +08002701 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002702#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002703 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002704#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002705 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002706 vmx->nested.nested_vmx_exit_ctls_high |=
2707 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002708 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002709 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2710
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002711 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002712 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002713
Jan Kiszka2996fca2014-06-16 13:59:43 +02002714 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002715 vmx->nested.nested_vmx_true_exit_ctls_low =
2716 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002717 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2718
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002719 /* entry controls */
2720 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002721 vmx->nested.nested_vmx_entry_ctls_low,
2722 vmx->nested.nested_vmx_entry_ctls_high);
2723 vmx->nested.nested_vmx_entry_ctls_low =
2724 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2725 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002726#ifdef CONFIG_X86_64
2727 VM_ENTRY_IA32E_MODE |
2728#endif
2729 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002730 vmx->nested.nested_vmx_entry_ctls_high |=
2731 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002732 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002733 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002734
Jan Kiszka2996fca2014-06-16 13:59:43 +02002735 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_true_entry_ctls_low =
2737 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002738 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2739
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002740 /* cpu-based controls */
2741 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002742 vmx->nested.nested_vmx_procbased_ctls_low,
2743 vmx->nested.nested_vmx_procbased_ctls_high);
2744 vmx->nested.nested_vmx_procbased_ctls_low =
2745 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2746 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002747 CPU_BASED_VIRTUAL_INTR_PENDING |
2748 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002749 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2750 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2751 CPU_BASED_CR3_STORE_EXITING |
2752#ifdef CONFIG_X86_64
2753 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2754#endif
2755 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002756 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2757 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2758 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2759 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002760 /*
2761 * We can allow some features even when not supported by the
2762 * hardware. For example, L1 can specify an MSR bitmap - and we
2763 * can use it to avoid exits to L1 - even when L0 runs L2
2764 * without MSR bitmaps.
2765 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002766 vmx->nested.nested_vmx_procbased_ctls_high |=
2767 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002768 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002769
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002770 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002771 vmx->nested.nested_vmx_true_procbased_ctls_low =
2772 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002773 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2774
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002775 /* secondary cpu-based controls */
2776 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002777 vmx->nested.nested_vmx_secondary_ctls_low,
2778 vmx->nested.nested_vmx_secondary_ctls_high);
2779 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2780 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002781 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002782 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002783 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002784 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002785 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002786 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002787 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002788 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002789
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002790 if (enable_ept) {
2791 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002792 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002793 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002794 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002795 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2796 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002797 if (cpu_has_vmx_ept_execute_only())
2798 vmx->nested.nested_vmx_ept_caps |=
2799 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002800 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002801 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2802 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002803 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002804 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002805
Paolo Bonzinief697a72016-03-18 16:58:38 +01002806 /*
2807 * Old versions of KVM use the single-context version without
2808 * checking for support, so declare that it is supported even
2809 * though it is treated as global context. The alternative is
2810 * not failing the single-context invvpid, and it is worse.
2811 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002812 if (enable_vpid)
2813 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002814 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002815 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2816 else
2817 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002818
Radim Krčmář0790ec12015-03-17 14:02:32 +01002819 if (enable_unrestricted_guest)
2820 vmx->nested.nested_vmx_secondary_ctls_high |=
2821 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2822
Jan Kiszkac18911a2013-03-13 16:06:41 +01002823 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002824 rdmsr(MSR_IA32_VMX_MISC,
2825 vmx->nested.nested_vmx_misc_low,
2826 vmx->nested.nested_vmx_misc_high);
2827 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2828 vmx->nested.nested_vmx_misc_low |=
2829 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002830 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002831 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002832}
2833
2834static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2835{
2836 /*
2837 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2838 */
2839 return ((control & high) | low) == control;
2840}
2841
2842static inline u64 vmx_control_msr(u32 low, u32 high)
2843{
2844 return low | ((u64)high << 32);
2845}
2846
Jan Kiszkacae50132014-01-04 18:47:22 +01002847/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002848static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2849{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002850 struct vcpu_vmx *vmx = to_vmx(vcpu);
2851
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002852 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002853 case MSR_IA32_VMX_BASIC:
2854 /*
2855 * This MSR reports some information about VMX support. We
2856 * should return information about the VMX we emulate for the
2857 * guest, and the VMCS structure we give it - not about the
2858 * VMX support of the underlying hardware.
2859 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002860 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002861 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2862 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002863 if (cpu_has_vmx_basic_inout())
2864 *pdata |= VMX_BASIC_INOUT;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002865 break;
2866 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2867 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002868 *pdata = vmx_control_msr(
2869 vmx->nested.nested_vmx_pinbased_ctls_low,
2870 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002871 break;
2872 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002873 *pdata = vmx_control_msr(
2874 vmx->nested.nested_vmx_true_procbased_ctls_low,
2875 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002876 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002877 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002878 *pdata = vmx_control_msr(
2879 vmx->nested.nested_vmx_procbased_ctls_low,
2880 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002881 break;
2882 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002883 *pdata = vmx_control_msr(
2884 vmx->nested.nested_vmx_true_exit_ctls_low,
2885 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002886 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002887 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002888 *pdata = vmx_control_msr(
2889 vmx->nested.nested_vmx_exit_ctls_low,
2890 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002891 break;
2892 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002893 *pdata = vmx_control_msr(
2894 vmx->nested.nested_vmx_true_entry_ctls_low,
2895 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002896 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002897 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002898 *pdata = vmx_control_msr(
2899 vmx->nested.nested_vmx_entry_ctls_low,
2900 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002901 break;
2902 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002903 *pdata = vmx_control_msr(
2904 vmx->nested.nested_vmx_misc_low,
2905 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002906 break;
2907 /*
2908 * These MSRs specify bits which the guest must keep fixed (on or off)
2909 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2910 * We picked the standard core2 setting.
2911 */
2912#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2913#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2914 case MSR_IA32_VMX_CR0_FIXED0:
2915 *pdata = VMXON_CR0_ALWAYSON;
2916 break;
2917 case MSR_IA32_VMX_CR0_FIXED1:
2918 *pdata = -1ULL;
2919 break;
2920 case MSR_IA32_VMX_CR4_FIXED0:
2921 *pdata = VMXON_CR4_ALWAYSON;
2922 break;
2923 case MSR_IA32_VMX_CR4_FIXED1:
2924 *pdata = -1ULL;
2925 break;
2926 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002927 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002928 break;
2929 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002930 *pdata = vmx_control_msr(
2931 vmx->nested.nested_vmx_secondary_ctls_low,
2932 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002933 break;
2934 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002935 *pdata = vmx->nested.nested_vmx_ept_caps |
2936 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002937 break;
2938 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002939 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002940 }
2941
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002942 return 0;
2943}
2944
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002945static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2946 uint64_t val)
2947{
2948 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2949
2950 return !(val & ~valid_bits);
2951}
2952
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002953/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002954 * Reads an msr value (of 'msr_index') into 'pdata'.
2955 * Returns 0 on success, non-0 otherwise.
2956 * Assumes vcpu_load() was already called.
2957 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002958static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959{
Avi Kivity26bb0982009-09-07 11:14:12 +03002960 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002961
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002962 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002963#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002965 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966 break;
2967 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002968 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002970 case MSR_KERNEL_GS_BASE:
2971 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002972 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002973 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002974#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002975 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002976 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302977 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002978 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002979 break;
2980 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002981 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002982 break;
2983 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002984 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002985 break;
2986 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002987 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002988 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002989 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002990 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002991 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002992 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002993 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002994 case MSR_IA32_MCG_EXT_CTL:
2995 if (!msr_info->host_initiated &&
2996 !(to_vmx(vcpu)->msr_ia32_feature_control &
2997 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01002998 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08002999 msr_info->data = vcpu->arch.mcg_ext_ctl;
3000 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003001 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003002 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003003 break;
3004 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3005 if (!nested_vmx_allowed(vcpu))
3006 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003007 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003008 case MSR_IA32_XSS:
3009 if (!vmx_xsaves_supported())
3010 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003011 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003012 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003013 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003014 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003015 return 1;
3016 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003018 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003019 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003020 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003021 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003022 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003023 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003024 }
3025
Avi Kivity6aa8b732006-12-10 02:21:36 -08003026 return 0;
3027}
3028
Jan Kiszkacae50132014-01-04 18:47:22 +01003029static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3030
Avi Kivity6aa8b732006-12-10 02:21:36 -08003031/*
3032 * Writes msr value into into the appropriate "register".
3033 * Returns 0 on success, non-0 otherwise.
3034 * Assumes vcpu_load() was already called.
3035 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003036static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003037{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003038 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003039 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003040 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003041 u32 msr_index = msr_info->index;
3042 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003043
Avi Kivity6aa8b732006-12-10 02:21:36 -08003044 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003045 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003046 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003047 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003048#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003049 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003050 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051 vmcs_writel(GUEST_FS_BASE, data);
3052 break;
3053 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003054 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003055 vmcs_writel(GUEST_GS_BASE, data);
3056 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003057 case MSR_KERNEL_GS_BASE:
3058 vmx_load_host_state(vmx);
3059 vmx->msr_guest_kernel_gs_base = data;
3060 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003061#endif
3062 case MSR_IA32_SYSENTER_CS:
3063 vmcs_write32(GUEST_SYSENTER_CS, data);
3064 break;
3065 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003066 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003067 break;
3068 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003069 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003070 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003071 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003072 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003073 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003074 vmcs_write64(GUEST_BNDCFGS, data);
3075 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303076 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003077 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003078 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003079 case MSR_IA32_CR_PAT:
3080 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003081 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3082 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003083 vmcs_write64(GUEST_IA32_PAT, data);
3084 vcpu->arch.pat = data;
3085 break;
3086 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003087 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003088 break;
Will Auldba904632012-11-29 12:42:50 -08003089 case MSR_IA32_TSC_ADJUST:
3090 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003091 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003092 case MSR_IA32_MCG_EXT_CTL:
3093 if ((!msr_info->host_initiated &&
3094 !(to_vmx(vcpu)->msr_ia32_feature_control &
3095 FEATURE_CONTROL_LMCE)) ||
3096 (data & ~MCG_EXT_CTL_LMCE_EN))
3097 return 1;
3098 vcpu->arch.mcg_ext_ctl = data;
3099 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003100 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003101 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003102 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003103 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3104 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003105 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003106 if (msr_info->host_initiated && data == 0)
3107 vmx_leave_nested(vcpu);
3108 break;
3109 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3110 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003111 case MSR_IA32_XSS:
3112 if (!vmx_xsaves_supported())
3113 return 1;
3114 /*
3115 * The only supported bit as of Skylake is bit 8, but
3116 * it is not supported on KVM.
3117 */
3118 if (data != 0)
3119 return 1;
3120 vcpu->arch.ia32_xss = data;
3121 if (vcpu->arch.ia32_xss != host_xss)
3122 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3123 vcpu->arch.ia32_xss, host_xss);
3124 else
3125 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3126 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003127 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003128 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003129 return 1;
3130 /* Check reserved bit, higher 32 bits should be zero */
3131 if ((data >> 32) != 0)
3132 return 1;
3133 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003135 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003136 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003137 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003138 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003139 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3140 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003141 ret = kvm_set_shared_msr(msr->index, msr->data,
3142 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003143 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003144 if (ret)
3145 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003146 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003147 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003148 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003149 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003150 }
3151
Eddie Dong2cc51562007-05-21 07:28:09 +03003152 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003153}
3154
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003155static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003156{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003157 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3158 switch (reg) {
3159 case VCPU_REGS_RSP:
3160 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3161 break;
3162 case VCPU_REGS_RIP:
3163 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3164 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003165 case VCPU_EXREG_PDPTR:
3166 if (enable_ept)
3167 ept_save_pdptrs(vcpu);
3168 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003169 default:
3170 break;
3171 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003172}
3173
Avi Kivity6aa8b732006-12-10 02:21:36 -08003174static __init int cpu_has_kvm_support(void)
3175{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003176 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003177}
3178
3179static __init int vmx_disabled_by_bios(void)
3180{
3181 u64 msr;
3182
3183 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003184 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003185 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003186 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3187 && tboot_enabled())
3188 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003189 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003190 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003191 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003192 && !tboot_enabled()) {
3193 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003194 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003195 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003196 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003197 /* launched w/o TXT and VMX disabled */
3198 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3199 && !tboot_enabled())
3200 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003201 }
3202
3203 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003204}
3205
Dongxiao Xu7725b892010-05-11 18:29:38 +08003206static void kvm_cpu_vmxon(u64 addr)
3207{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003208 intel_pt_handle_vmx(1);
3209
Dongxiao Xu7725b892010-05-11 18:29:38 +08003210 asm volatile (ASM_VMX_VMXON_RAX
3211 : : "a"(&addr), "m"(addr)
3212 : "memory", "cc");
3213}
3214
Radim Krčmář13a34e02014-08-28 15:13:03 +02003215static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003216{
3217 int cpu = raw_smp_processor_id();
3218 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003219 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003220
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003221 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003222 return -EBUSY;
3223
Nadav Har'Eld462b812011-05-24 15:26:10 +03003224 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003225 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3226 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003227
3228 /*
3229 * Now we can enable the vmclear operation in kdump
3230 * since the loaded_vmcss_on_cpu list on this cpu
3231 * has been initialized.
3232 *
3233 * Though the cpu is not in VMX operation now, there
3234 * is no problem to enable the vmclear operation
3235 * for the loaded_vmcss_on_cpu list is empty!
3236 */
3237 crash_enable_local_vmclear(cpu);
3238
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003240
3241 test_bits = FEATURE_CONTROL_LOCKED;
3242 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3243 if (tboot_enabled())
3244 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3245
3246 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003248 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3249 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003250 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003251
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003252 if (vmm_exclusive) {
3253 kvm_cpu_vmxon(phys_addr);
3254 ept_sync_global();
3255 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003256
Christoph Lameter89cbc762014-08-17 12:30:40 -05003257 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003258
Alexander Graf10474ae2009-09-15 11:37:46 +02003259 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003260}
3261
Nadav Har'Eld462b812011-05-24 15:26:10 +03003262static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003263{
3264 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003265 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003266
Nadav Har'Eld462b812011-05-24 15:26:10 +03003267 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3268 loaded_vmcss_on_cpu_link)
3269 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003270}
3271
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003272
3273/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3274 * tricks.
3275 */
3276static void kvm_cpu_vmxoff(void)
3277{
3278 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003279
3280 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003281}
3282
Radim Krčmář13a34e02014-08-28 15:13:03 +02003283static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003284{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003285 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003286 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003287 kvm_cpu_vmxoff();
3288 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003289 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003290}
3291
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003292static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003293 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294{
3295 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003296 u32 ctl = ctl_min | ctl_opt;
3297
3298 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3299
3300 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3301 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3302
3303 /* Ensure minimum (required) set of control bits are supported. */
3304 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003305 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003306
3307 *result = ctl;
3308 return 0;
3309}
3310
Avi Kivity110312c2010-12-21 12:54:20 +02003311static __init bool allow_1_setting(u32 msr, u32 ctl)
3312{
3313 u32 vmx_msr_low, vmx_msr_high;
3314
3315 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3316 return vmx_msr_high & ctl;
3317}
3318
Yang, Sheng002c7f72007-07-31 14:23:01 +03003319static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003320{
3321 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003322 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003323 u32 _pin_based_exec_control = 0;
3324 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003325 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003326 u32 _vmexit_control = 0;
3327 u32 _vmentry_control = 0;
3328
Raghavendra K T10166742012-02-07 23:19:20 +05303329 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003330#ifdef CONFIG_X86_64
3331 CPU_BASED_CR8_LOAD_EXITING |
3332 CPU_BASED_CR8_STORE_EXITING |
3333#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003334 CPU_BASED_CR3_LOAD_EXITING |
3335 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003336 CPU_BASED_USE_IO_BITMAPS |
3337 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003338 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003339 CPU_BASED_MWAIT_EXITING |
3340 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003341 CPU_BASED_INVLPG_EXITING |
3342 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003343
Sheng Yangf78e0e22007-10-29 09:40:42 +08003344 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003345 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003346 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003347 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3348 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003349 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003350#ifdef CONFIG_X86_64
3351 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3352 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3353 ~CPU_BASED_CR8_STORE_EXITING;
3354#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003355 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003356 min2 = 0;
3357 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003358 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003359 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003360 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003361 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003362 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003363 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003364 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003365 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003366 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003367 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003368 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003369 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003370 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003371 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003372 if (adjust_vmx_controls(min2, opt2,
3373 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003374 &_cpu_based_2nd_exec_control) < 0)
3375 return -EIO;
3376 }
3377#ifndef CONFIG_X86_64
3378 if (!(_cpu_based_2nd_exec_control &
3379 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3380 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3381#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003382
3383 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3384 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003385 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003386 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3387 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003388
Sheng Yangd56f5462008-04-25 10:13:16 +08003389 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003390 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3391 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003392 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3393 CPU_BASED_CR3_STORE_EXITING |
3394 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003395 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3396 vmx_capability.ept, vmx_capability.vpid);
3397 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003398
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003399 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003400#ifdef CONFIG_X86_64
3401 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3402#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003403 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003404 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003405 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3406 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003407 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003408
Yang Zhang01e439b2013-04-11 19:25:12 +08003409 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003410 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3411 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003412 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3413 &_pin_based_exec_control) < 0)
3414 return -EIO;
3415
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003416 if (cpu_has_broken_vmx_preemption_timer())
3417 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003418 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003419 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003420 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3421
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003422 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003423 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003424 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3425 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003426 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003427
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003428 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003429
3430 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3431 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003432 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003433
3434#ifdef CONFIG_X86_64
3435 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3436 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003437 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003438#endif
3439
3440 /* Require Write-Back (WB) memory type for VMCS accesses. */
3441 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003442 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003443
Yang, Sheng002c7f72007-07-31 14:23:01 +03003444 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003445 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003446 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003447 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003448
Yang, Sheng002c7f72007-07-31 14:23:01 +03003449 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3450 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003451 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003452 vmcs_conf->vmexit_ctrl = _vmexit_control;
3453 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003454
Avi Kivity110312c2010-12-21 12:54:20 +02003455 cpu_has_load_ia32_efer =
3456 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3457 VM_ENTRY_LOAD_IA32_EFER)
3458 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3459 VM_EXIT_LOAD_IA32_EFER);
3460
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003461 cpu_has_load_perf_global_ctrl =
3462 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3463 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3464 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3465 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3466
3467 /*
3468 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003469 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003470 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3471 *
3472 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3473 *
3474 * AAK155 (model 26)
3475 * AAP115 (model 30)
3476 * AAT100 (model 37)
3477 * BC86,AAY89,BD102 (model 44)
3478 * BA97 (model 46)
3479 *
3480 */
3481 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3482 switch (boot_cpu_data.x86_model) {
3483 case 26:
3484 case 30:
3485 case 37:
3486 case 44:
3487 case 46:
3488 cpu_has_load_perf_global_ctrl = false;
3489 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3490 "does not work properly. Using workaround\n");
3491 break;
3492 default:
3493 break;
3494 }
3495 }
3496
Borislav Petkov782511b2016-04-04 22:25:03 +02003497 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003498 rdmsrl(MSR_IA32_XSS, host_xss);
3499
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003500 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003501}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003502
3503static struct vmcs *alloc_vmcs_cpu(int cpu)
3504{
3505 int node = cpu_to_node(cpu);
3506 struct page *pages;
3507 struct vmcs *vmcs;
3508
Vlastimil Babka96db8002015-09-08 15:03:50 -07003509 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003510 if (!pages)
3511 return NULL;
3512 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003513 memset(vmcs, 0, vmcs_config.size);
3514 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003515 return vmcs;
3516}
3517
3518static struct vmcs *alloc_vmcs(void)
3519{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003520 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003521}
3522
3523static void free_vmcs(struct vmcs *vmcs)
3524{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003525 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003526}
3527
Nadav Har'Eld462b812011-05-24 15:26:10 +03003528/*
3529 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3530 */
3531static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3532{
3533 if (!loaded_vmcs->vmcs)
3534 return;
3535 loaded_vmcs_clear(loaded_vmcs);
3536 free_vmcs(loaded_vmcs->vmcs);
3537 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003538 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003539}
3540
Sam Ravnborg39959582007-06-01 00:47:13 -07003541static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003542{
3543 int cpu;
3544
Zachary Amsden3230bb42009-09-29 11:38:37 -10003545 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003547 per_cpu(vmxarea, cpu) = NULL;
3548 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549}
3550
Bandan Dasfe2b2012014-04-21 15:20:14 -04003551static void init_vmcs_shadow_fields(void)
3552{
3553 int i, j;
3554
3555 /* No checks for read only fields yet */
3556
3557 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3558 switch (shadow_read_write_fields[i]) {
3559 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003560 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003561 continue;
3562 break;
3563 default:
3564 break;
3565 }
3566
3567 if (j < i)
3568 shadow_read_write_fields[j] =
3569 shadow_read_write_fields[i];
3570 j++;
3571 }
3572 max_shadow_read_write_fields = j;
3573
3574 /* shadowed fields guest access without vmexit */
3575 for (i = 0; i < max_shadow_read_write_fields; i++) {
3576 clear_bit(shadow_read_write_fields[i],
3577 vmx_vmwrite_bitmap);
3578 clear_bit(shadow_read_write_fields[i],
3579 vmx_vmread_bitmap);
3580 }
3581 for (i = 0; i < max_shadow_read_only_fields; i++)
3582 clear_bit(shadow_read_only_fields[i],
3583 vmx_vmread_bitmap);
3584}
3585
Avi Kivity6aa8b732006-12-10 02:21:36 -08003586static __init int alloc_kvm_area(void)
3587{
3588 int cpu;
3589
Zachary Amsden3230bb42009-09-29 11:38:37 -10003590 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003591 struct vmcs *vmcs;
3592
3593 vmcs = alloc_vmcs_cpu(cpu);
3594 if (!vmcs) {
3595 free_kvm_area();
3596 return -ENOMEM;
3597 }
3598
3599 per_cpu(vmxarea, cpu) = vmcs;
3600 }
3601 return 0;
3602}
3603
Gleb Natapov14168782013-01-21 15:36:49 +02003604static bool emulation_required(struct kvm_vcpu *vcpu)
3605{
3606 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3607}
3608
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003609static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003610 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003611{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003612 if (!emulate_invalid_guest_state) {
3613 /*
3614 * CS and SS RPL should be equal during guest entry according
3615 * to VMX spec, but in reality it is not always so. Since vcpu
3616 * is in the middle of the transition from real mode to
3617 * protected mode it is safe to assume that RPL 0 is a good
3618 * default value.
3619 */
3620 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003621 save->selector &= ~SEGMENT_RPL_MASK;
3622 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003623 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003624 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003625 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003626}
3627
3628static void enter_pmode(struct kvm_vcpu *vcpu)
3629{
3630 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003631 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003632
Gleb Natapovd99e4152012-12-20 16:57:45 +02003633 /*
3634 * Update real mode segment cache. It may be not up-to-date if sement
3635 * register was written while vcpu was in a guest mode.
3636 */
3637 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3638 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3639 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3640 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3641 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3642 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3643
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003644 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003645
Avi Kivity2fb92db2011-04-27 19:42:18 +03003646 vmx_segment_cache_clear(vmx);
3647
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003648 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003649
3650 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003651 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3652 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003653 vmcs_writel(GUEST_RFLAGS, flags);
3654
Rusty Russell66aee912007-07-17 23:34:16 +10003655 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3656 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003657
3658 update_exception_bitmap(vcpu);
3659
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003660 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3661 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3662 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3663 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3664 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3665 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003666}
3667
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003668static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003669{
Mathias Krause772e0312012-08-30 01:30:19 +02003670 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003671 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003672
Gleb Natapovd99e4152012-12-20 16:57:45 +02003673 var.dpl = 0x3;
3674 if (seg == VCPU_SREG_CS)
3675 var.type = 0x3;
3676
3677 if (!emulate_invalid_guest_state) {
3678 var.selector = var.base >> 4;
3679 var.base = var.base & 0xffff0;
3680 var.limit = 0xffff;
3681 var.g = 0;
3682 var.db = 0;
3683 var.present = 1;
3684 var.s = 1;
3685 var.l = 0;
3686 var.unusable = 0;
3687 var.type = 0x3;
3688 var.avl = 0;
3689 if (save->base & 0xf)
3690 printk_once(KERN_WARNING "kvm: segment base is not "
3691 "paragraph aligned when entering "
3692 "protected mode (seg=%d)", seg);
3693 }
3694
3695 vmcs_write16(sf->selector, var.selector);
3696 vmcs_write32(sf->base, var.base);
3697 vmcs_write32(sf->limit, var.limit);
3698 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003699}
3700
3701static void enter_rmode(struct kvm_vcpu *vcpu)
3702{
3703 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003704 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003705
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003706 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3707 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3708 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3709 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3710 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003711 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3712 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003713
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003714 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003715
Gleb Natapov776e58e2011-03-13 12:34:27 +02003716 /*
3717 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003718 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003719 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003720 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003721 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3722 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003723
Avi Kivity2fb92db2011-04-27 19:42:18 +03003724 vmx_segment_cache_clear(vmx);
3725
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003726 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3729
3730 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003731 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003732
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003733 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003734
3735 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003736 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003737 update_exception_bitmap(vcpu);
3738
Gleb Natapovd99e4152012-12-20 16:57:45 +02003739 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3740 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3741 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3742 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3743 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3744 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003745
Eddie Dong8668a3c2007-10-10 14:26:45 +08003746 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003747}
3748
Amit Shah401d10d2009-02-20 22:53:37 +05303749static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3750{
3751 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003752 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3753
3754 if (!msr)
3755 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303756
Avi Kivity44ea2b12009-09-06 15:55:37 +03003757 /*
3758 * Force kernel_gs_base reloading before EFER changes, as control
3759 * of this msr depends on is_long_mode().
3760 */
3761 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003762 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303763 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003764 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303765 msr->data = efer;
3766 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003767 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303768
3769 msr->data = efer & ~EFER_LME;
3770 }
3771 setup_msrs(vmx);
3772}
3773
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003774#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003775
3776static void enter_lmode(struct kvm_vcpu *vcpu)
3777{
3778 u32 guest_tr_ar;
3779
Avi Kivity2fb92db2011-04-27 19:42:18 +03003780 vmx_segment_cache_clear(to_vmx(vcpu));
3781
Avi Kivity6aa8b732006-12-10 02:21:36 -08003782 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003783 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003784 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3785 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003786 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003787 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3788 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003789 }
Avi Kivityda38f432010-07-06 11:30:49 +03003790 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003791}
3792
3793static void exit_lmode(struct kvm_vcpu *vcpu)
3794{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003795 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003796 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797}
3798
3799#endif
3800
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003801static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003802{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003803 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003804 if (enable_ept) {
3805 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3806 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003807 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003808 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003809}
3810
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003811static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3812{
3813 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3814}
3815
Avi Kivitye8467fd2009-12-29 18:43:06 +02003816static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3817{
3818 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3819
3820 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3821 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3822}
3823
Avi Kivityaff48ba2010-12-05 18:56:11 +02003824static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3825{
3826 if (enable_ept && is_paging(vcpu))
3827 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3828 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3829}
3830
Anthony Liguori25c4c272007-04-27 09:29:21 +03003831static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003832{
Avi Kivityfc78f512009-12-07 12:16:48 +02003833 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3834
3835 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3836 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003837}
3838
Sheng Yang14394422008-04-28 12:24:45 +08003839static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3840{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003841 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3842
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003843 if (!test_bit(VCPU_EXREG_PDPTR,
3844 (unsigned long *)&vcpu->arch.regs_dirty))
3845 return;
3846
Sheng Yang14394422008-04-28 12:24:45 +08003847 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003848 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3849 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3850 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3851 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003852 }
3853}
3854
Avi Kivity8f5d5492009-05-31 18:41:29 +03003855static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3856{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003857 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3858
Avi Kivity8f5d5492009-05-31 18:41:29 +03003859 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003860 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3861 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3862 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3863 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003864 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003865
3866 __set_bit(VCPU_EXREG_PDPTR,
3867 (unsigned long *)&vcpu->arch.regs_avail);
3868 __set_bit(VCPU_EXREG_PDPTR,
3869 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003870}
3871
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003872static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003873
3874static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3875 unsigned long cr0,
3876 struct kvm_vcpu *vcpu)
3877{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003878 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3879 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003880 if (!(cr0 & X86_CR0_PG)) {
3881 /* From paging/starting to nonpaging */
3882 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003883 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003884 (CPU_BASED_CR3_LOAD_EXITING |
3885 CPU_BASED_CR3_STORE_EXITING));
3886 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003887 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003888 } else if (!is_paging(vcpu)) {
3889 /* From nonpaging to paging */
3890 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003891 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003892 ~(CPU_BASED_CR3_LOAD_EXITING |
3893 CPU_BASED_CR3_STORE_EXITING));
3894 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003895 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003896 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003897
3898 if (!(cr0 & X86_CR0_WP))
3899 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003900}
3901
Avi Kivity6aa8b732006-12-10 02:21:36 -08003902static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3903{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003904 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003905 unsigned long hw_cr0;
3906
Gleb Natapov50378782013-02-04 16:00:28 +02003907 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003908 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003909 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003910 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003911 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003912
Gleb Natapov218e7632013-01-21 15:36:45 +02003913 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3914 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003915
Gleb Natapov218e7632013-01-21 15:36:45 +02003916 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3917 enter_rmode(vcpu);
3918 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003919
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003920#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003921 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003922 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003923 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003924 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925 exit_lmode(vcpu);
3926 }
3927#endif
3928
Avi Kivity089d0342009-03-23 18:26:32 +02003929 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003930 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3931
Avi Kivity02daab22009-12-30 12:40:26 +02003932 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003933 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003934
Avi Kivity6aa8b732006-12-10 02:21:36 -08003935 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003936 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003937 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003938
3939 /* depends on vcpu->arch.cr0 to be set to a new value */
3940 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941}
3942
Sheng Yang14394422008-04-28 12:24:45 +08003943static u64 construct_eptp(unsigned long root_hpa)
3944{
3945 u64 eptp;
3946
3947 /* TODO write the value reading from MSR */
3948 eptp = VMX_EPT_DEFAULT_MT |
3949 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003950 if (enable_ept_ad_bits)
3951 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003952 eptp |= (root_hpa & PAGE_MASK);
3953
3954 return eptp;
3955}
3956
Avi Kivity6aa8b732006-12-10 02:21:36 -08003957static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3958{
Sheng Yang14394422008-04-28 12:24:45 +08003959 unsigned long guest_cr3;
3960 u64 eptp;
3961
3962 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003963 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003964 eptp = construct_eptp(cr3);
3965 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003966 if (is_paging(vcpu) || is_guest_mode(vcpu))
3967 guest_cr3 = kvm_read_cr3(vcpu);
3968 else
3969 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003970 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003971 }
3972
Sheng Yang2384d2b2008-01-17 15:14:33 +08003973 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003974 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003975}
3976
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003977static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003978{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003979 /*
3980 * Pass through host's Machine Check Enable value to hw_cr4, which
3981 * is in force while we are in guest mode. Do not let guests control
3982 * this bit, even if host CR4.MCE == 0.
3983 */
3984 unsigned long hw_cr4 =
3985 (cr4_read_shadow() & X86_CR4_MCE) |
3986 (cr4 & ~X86_CR4_MCE) |
3987 (to_vmx(vcpu)->rmode.vm86_active ?
3988 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003989
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003990 if (cr4 & X86_CR4_VMXE) {
3991 /*
3992 * To use VMXON (and later other VMX instructions), a guest
3993 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3994 * So basically the check on whether to allow nested VMX
3995 * is here.
3996 */
3997 if (!nested_vmx_allowed(vcpu))
3998 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003999 }
4000 if (to_vmx(vcpu)->nested.vmxon &&
4001 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004002 return 1;
4003
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004004 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004005 if (enable_ept) {
4006 if (!is_paging(vcpu)) {
4007 hw_cr4 &= ~X86_CR4_PAE;
4008 hw_cr4 |= X86_CR4_PSE;
4009 } else if (!(cr4 & X86_CR4_PAE)) {
4010 hw_cr4 &= ~X86_CR4_PAE;
4011 }
4012 }
Sheng Yang14394422008-04-28 12:24:45 +08004013
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004014 if (!enable_unrestricted_guest && !is_paging(vcpu))
4015 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004016 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4017 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4018 * to be manually disabled when guest switches to non-paging
4019 * mode.
4020 *
4021 * If !enable_unrestricted_guest, the CPU is always running
4022 * with CR0.PG=1 and CR4 needs to be modified.
4023 * If enable_unrestricted_guest, the CPU automatically
4024 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004025 */
Huaitong Handdba2622016-03-22 16:51:15 +08004026 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004027
Sheng Yang14394422008-04-28 12:24:45 +08004028 vmcs_writel(CR4_READ_SHADOW, cr4);
4029 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004030 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004031}
4032
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033static void vmx_get_segment(struct kvm_vcpu *vcpu,
4034 struct kvm_segment *var, int seg)
4035{
Avi Kivitya9179492011-01-03 14:28:52 +02004036 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004037 u32 ar;
4038
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004039 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004040 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004041 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004042 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004043 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004044 var->base = vmx_read_guest_seg_base(vmx, seg);
4045 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4046 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004047 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004048 var->base = vmx_read_guest_seg_base(vmx, seg);
4049 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4050 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4051 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004052 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004053 var->type = ar & 15;
4054 var->s = (ar >> 4) & 1;
4055 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004056 /*
4057 * Some userspaces do not preserve unusable property. Since usable
4058 * segment has to be present according to VMX spec we can use present
4059 * property to amend userspace bug by making unusable segment always
4060 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4061 * segment as unusable.
4062 */
4063 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004064 var->avl = (ar >> 12) & 1;
4065 var->l = (ar >> 13) & 1;
4066 var->db = (ar >> 14) & 1;
4067 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004068}
4069
Avi Kivitya9179492011-01-03 14:28:52 +02004070static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4071{
Avi Kivitya9179492011-01-03 14:28:52 +02004072 struct kvm_segment s;
4073
4074 if (to_vmx(vcpu)->rmode.vm86_active) {
4075 vmx_get_segment(vcpu, &s, seg);
4076 return s.base;
4077 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004078 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004079}
4080
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004081static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004082{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004083 struct vcpu_vmx *vmx = to_vmx(vcpu);
4084
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004085 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004086 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004087 else {
4088 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004089 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004090 }
Avi Kivity69c73022011-03-07 15:26:44 +02004091}
4092
Avi Kivity653e3102007-05-07 10:55:37 +03004093static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004094{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004095 u32 ar;
4096
Avi Kivityf0495f92012-06-07 17:06:10 +03004097 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004098 ar = 1 << 16;
4099 else {
4100 ar = var->type & 15;
4101 ar |= (var->s & 1) << 4;
4102 ar |= (var->dpl & 3) << 5;
4103 ar |= (var->present & 1) << 7;
4104 ar |= (var->avl & 1) << 12;
4105 ar |= (var->l & 1) << 13;
4106 ar |= (var->db & 1) << 14;
4107 ar |= (var->g & 1) << 15;
4108 }
Avi Kivity653e3102007-05-07 10:55:37 +03004109
4110 return ar;
4111}
4112
4113static void vmx_set_segment(struct kvm_vcpu *vcpu,
4114 struct kvm_segment *var, int seg)
4115{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004116 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004117 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004118
Avi Kivity2fb92db2011-04-27 19:42:18 +03004119 vmx_segment_cache_clear(vmx);
4120
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004121 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4122 vmx->rmode.segs[seg] = *var;
4123 if (seg == VCPU_SREG_TR)
4124 vmcs_write16(sf->selector, var->selector);
4125 else if (var->s)
4126 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004127 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004128 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004129
Avi Kivity653e3102007-05-07 10:55:37 +03004130 vmcs_writel(sf->base, var->base);
4131 vmcs_write32(sf->limit, var->limit);
4132 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004133
4134 /*
4135 * Fix the "Accessed" bit in AR field of segment registers for older
4136 * qemu binaries.
4137 * IA32 arch specifies that at the time of processor reset the
4138 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004139 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004140 * state vmexit when "unrestricted guest" mode is turned on.
4141 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4142 * tree. Newer qemu binaries with that qemu fix would not need this
4143 * kvm hack.
4144 */
4145 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004146 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004147
Gleb Natapovf924d662012-12-12 19:10:55 +02004148 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004149
4150out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004151 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004152}
4153
Avi Kivity6aa8b732006-12-10 02:21:36 -08004154static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4155{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004156 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004157
4158 *db = (ar >> 14) & 1;
4159 *l = (ar >> 13) & 1;
4160}
4161
Gleb Natapov89a27f42010-02-16 10:51:48 +02004162static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004163{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004164 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4165 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004166}
4167
Gleb Natapov89a27f42010-02-16 10:51:48 +02004168static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004169{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004170 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4171 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004172}
4173
Gleb Natapov89a27f42010-02-16 10:51:48 +02004174static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004175{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004176 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4177 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004178}
4179
Gleb Natapov89a27f42010-02-16 10:51:48 +02004180static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004181{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004182 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4183 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004184}
4185
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004186static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4187{
4188 struct kvm_segment var;
4189 u32 ar;
4190
4191 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004192 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004193 if (seg == VCPU_SREG_CS)
4194 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004195 ar = vmx_segment_access_rights(&var);
4196
4197 if (var.base != (var.selector << 4))
4198 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004199 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004200 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004201 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004202 return false;
4203
4204 return true;
4205}
4206
4207static bool code_segment_valid(struct kvm_vcpu *vcpu)
4208{
4209 struct kvm_segment cs;
4210 unsigned int cs_rpl;
4211
4212 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004213 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004214
Avi Kivity1872a3f2009-01-04 23:26:52 +02004215 if (cs.unusable)
4216 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004217 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004218 return false;
4219 if (!cs.s)
4220 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004221 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004222 if (cs.dpl > cs_rpl)
4223 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004224 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004225 if (cs.dpl != cs_rpl)
4226 return false;
4227 }
4228 if (!cs.present)
4229 return false;
4230
4231 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4232 return true;
4233}
4234
4235static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4236{
4237 struct kvm_segment ss;
4238 unsigned int ss_rpl;
4239
4240 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004241 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004242
Avi Kivity1872a3f2009-01-04 23:26:52 +02004243 if (ss.unusable)
4244 return true;
4245 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004246 return false;
4247 if (!ss.s)
4248 return false;
4249 if (ss.dpl != ss_rpl) /* DPL != RPL */
4250 return false;
4251 if (!ss.present)
4252 return false;
4253
4254 return true;
4255}
4256
4257static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4258{
4259 struct kvm_segment var;
4260 unsigned int rpl;
4261
4262 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004263 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004264
Avi Kivity1872a3f2009-01-04 23:26:52 +02004265 if (var.unusable)
4266 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004267 if (!var.s)
4268 return false;
4269 if (!var.present)
4270 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004271 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004272 if (var.dpl < rpl) /* DPL < RPL */
4273 return false;
4274 }
4275
4276 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4277 * rights flags
4278 */
4279 return true;
4280}
4281
4282static bool tr_valid(struct kvm_vcpu *vcpu)
4283{
4284 struct kvm_segment tr;
4285
4286 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4287
Avi Kivity1872a3f2009-01-04 23:26:52 +02004288 if (tr.unusable)
4289 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004290 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004291 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004292 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004293 return false;
4294 if (!tr.present)
4295 return false;
4296
4297 return true;
4298}
4299
4300static bool ldtr_valid(struct kvm_vcpu *vcpu)
4301{
4302 struct kvm_segment ldtr;
4303
4304 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4305
Avi Kivity1872a3f2009-01-04 23:26:52 +02004306 if (ldtr.unusable)
4307 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004308 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004309 return false;
4310 if (ldtr.type != 2)
4311 return false;
4312 if (!ldtr.present)
4313 return false;
4314
4315 return true;
4316}
4317
4318static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4319{
4320 struct kvm_segment cs, ss;
4321
4322 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4323 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4324
Nadav Amitb32a9912015-03-29 16:33:04 +03004325 return ((cs.selector & SEGMENT_RPL_MASK) ==
4326 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004327}
4328
4329/*
4330 * Check if guest state is valid. Returns true if valid, false if
4331 * not.
4332 * We assume that registers are always usable
4333 */
4334static bool guest_state_valid(struct kvm_vcpu *vcpu)
4335{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004336 if (enable_unrestricted_guest)
4337 return true;
4338
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004339 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004340 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004341 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4342 return false;
4343 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4344 return false;
4345 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4346 return false;
4347 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4348 return false;
4349 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4350 return false;
4351 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4352 return false;
4353 } else {
4354 /* protected mode guest state checks */
4355 if (!cs_ss_rpl_check(vcpu))
4356 return false;
4357 if (!code_segment_valid(vcpu))
4358 return false;
4359 if (!stack_segment_valid(vcpu))
4360 return false;
4361 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4362 return false;
4363 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4364 return false;
4365 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4366 return false;
4367 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4368 return false;
4369 if (!tr_valid(vcpu))
4370 return false;
4371 if (!ldtr_valid(vcpu))
4372 return false;
4373 }
4374 /* TODO:
4375 * - Add checks on RIP
4376 * - Add checks on RFLAGS
4377 */
4378
4379 return true;
4380}
4381
Mike Dayd77c26f2007-10-08 09:02:08 -04004382static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004383{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004384 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004385 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004386 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004387
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004388 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004389 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004390 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4391 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004392 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004393 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004394 r = kvm_write_guest_page(kvm, fn++, &data,
4395 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004396 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004397 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004398 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4399 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004400 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004401 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4402 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004403 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004404 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004405 r = kvm_write_guest_page(kvm, fn, &data,
4406 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4407 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004408out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004409 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004410 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411}
4412
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004413static int init_rmode_identity_map(struct kvm *kvm)
4414{
Tang Chenf51770e2014-09-16 18:41:59 +08004415 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004416 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004417 u32 tmp;
4418
Avi Kivity089d0342009-03-23 18:26:32 +02004419 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004420 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004421
4422 /* Protect kvm->arch.ept_identity_pagetable_done. */
4423 mutex_lock(&kvm->slots_lock);
4424
Tang Chenf51770e2014-09-16 18:41:59 +08004425 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004426 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004427
Sheng Yangb927a3c2009-07-21 10:42:48 +08004428 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004429
4430 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004431 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004432 goto out2;
4433
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004434 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004435 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4436 if (r < 0)
4437 goto out;
4438 /* Set up identity-mapping pagetable for EPT in real mode */
4439 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4440 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4441 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4442 r = kvm_write_guest_page(kvm, identity_map_pfn,
4443 &tmp, i * sizeof(tmp), sizeof(tmp));
4444 if (r < 0)
4445 goto out;
4446 }
4447 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004448
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004449out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004450 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004451
4452out2:
4453 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004454 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004455}
4456
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457static void seg_setup(int seg)
4458{
Mathias Krause772e0312012-08-30 01:30:19 +02004459 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004460 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004461
4462 vmcs_write16(sf->selector, 0);
4463 vmcs_writel(sf->base, 0);
4464 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004465 ar = 0x93;
4466 if (seg == VCPU_SREG_CS)
4467 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004468
4469 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004470}
4471
Sheng Yangf78e0e22007-10-29 09:40:42 +08004472static int alloc_apic_access_page(struct kvm *kvm)
4473{
Xiao Guangrong44841412012-09-07 14:14:20 +08004474 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004475 int r = 0;
4476
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004477 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004478 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004479 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004480 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4481 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004482 if (r)
4483 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004484
Tang Chen73a6d942014-09-11 13:38:00 +08004485 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004486 if (is_error_page(page)) {
4487 r = -EFAULT;
4488 goto out;
4489 }
4490
Tang Chenc24ae0d2014-09-24 15:57:58 +08004491 /*
4492 * Do not pin the page in memory, so that memory hot-unplug
4493 * is able to migrate it.
4494 */
4495 put_page(page);
4496 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004497out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004498 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004499 return r;
4500}
4501
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004502static int alloc_identity_pagetable(struct kvm *kvm)
4503{
Tang Chena255d472014-09-16 18:41:58 +08004504 /* Called with kvm->slots_lock held. */
4505
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004506 int r = 0;
4507
Tang Chena255d472014-09-16 18:41:58 +08004508 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4509
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004510 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4511 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004512
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004513 return r;
4514}
4515
Wanpeng Li991e7a02015-09-16 17:30:05 +08004516static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004517{
4518 int vpid;
4519
Avi Kivity919818a2009-03-23 18:01:29 +02004520 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004521 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004522 spin_lock(&vmx_vpid_lock);
4523 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004524 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004525 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004526 else
4527 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004528 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004529 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004530}
4531
Wanpeng Li991e7a02015-09-16 17:30:05 +08004532static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004533{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004534 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004535 return;
4536 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004537 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004538 spin_unlock(&vmx_vpid_lock);
4539}
4540
Yang Zhang8d146952013-01-25 10:18:50 +08004541#define MSR_TYPE_R 1
4542#define MSR_TYPE_W 2
4543static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4544 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004545{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004546 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004547
4548 if (!cpu_has_vmx_msr_bitmap())
4549 return;
4550
4551 /*
4552 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4553 * have the write-low and read-high bitmap offsets the wrong way round.
4554 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4555 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004556 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004557 if (type & MSR_TYPE_R)
4558 /* read-low */
4559 __clear_bit(msr, msr_bitmap + 0x000 / f);
4560
4561 if (type & MSR_TYPE_W)
4562 /* write-low */
4563 __clear_bit(msr, msr_bitmap + 0x800 / f);
4564
Sheng Yang25c5f222008-03-28 13:18:56 +08004565 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4566 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004567 if (type & MSR_TYPE_R)
4568 /* read-high */
4569 __clear_bit(msr, msr_bitmap + 0x400 / f);
4570
4571 if (type & MSR_TYPE_W)
4572 /* write-high */
4573 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4574
4575 }
4576}
4577
Wincy Vanf2b93282015-02-03 23:56:03 +08004578/*
4579 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4580 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4581 */
4582static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4583 unsigned long *msr_bitmap_nested,
4584 u32 msr, int type)
4585{
4586 int f = sizeof(unsigned long);
4587
4588 if (!cpu_has_vmx_msr_bitmap()) {
4589 WARN_ON(1);
4590 return;
4591 }
4592
4593 /*
4594 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4595 * have the write-low and read-high bitmap offsets the wrong way round.
4596 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4597 */
4598 if (msr <= 0x1fff) {
4599 if (type & MSR_TYPE_R &&
4600 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4601 /* read-low */
4602 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4603
4604 if (type & MSR_TYPE_W &&
4605 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4606 /* write-low */
4607 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4608
4609 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4610 msr &= 0x1fff;
4611 if (type & MSR_TYPE_R &&
4612 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4613 /* read-high */
4614 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4615
4616 if (type & MSR_TYPE_W &&
4617 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4618 /* write-high */
4619 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4620
4621 }
4622}
4623
Avi Kivity58972972009-02-24 22:26:47 +02004624static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4625{
4626 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004627 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4628 msr, MSR_TYPE_R | MSR_TYPE_W);
4629 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4630 msr, MSR_TYPE_R | MSR_TYPE_W);
4631}
4632
Radim Krčmář2e69f862016-09-29 22:41:32 +02004633static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004634{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004635 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004636 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004637 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004638 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004639 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004640 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004641 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004642 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004643 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004644 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004645 }
Avi Kivity58972972009-02-24 22:26:47 +02004646}
4647
Andrey Smetanind62caab2015-11-10 15:36:33 +03004648static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004649{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004650 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004651}
4652
Wincy Van705699a2015-02-03 23:58:17 +08004653static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4654{
4655 struct vcpu_vmx *vmx = to_vmx(vcpu);
4656 int max_irr;
4657 void *vapic_page;
4658 u16 status;
4659
4660 if (vmx->nested.pi_desc &&
4661 vmx->nested.pi_pending) {
4662 vmx->nested.pi_pending = false;
4663 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4664 return 0;
4665
4666 max_irr = find_last_bit(
4667 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4668
4669 if (max_irr == 256)
4670 return 0;
4671
4672 vapic_page = kmap(vmx->nested.virtual_apic_page);
4673 if (!vapic_page) {
4674 WARN_ON(1);
4675 return -ENOMEM;
4676 }
4677 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4678 kunmap(vmx->nested.virtual_apic_page);
4679
4680 status = vmcs_read16(GUEST_INTR_STATUS);
4681 if ((u8)max_irr > ((u8)status & 0xff)) {
4682 status &= ~0xff;
4683 status |= (u8)max_irr;
4684 vmcs_write16(GUEST_INTR_STATUS, status);
4685 }
4686 }
4687 return 0;
4688}
4689
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004690static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4691{
4692#ifdef CONFIG_SMP
4693 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004694 struct vcpu_vmx *vmx = to_vmx(vcpu);
4695
4696 /*
4697 * Currently, we don't support urgent interrupt,
4698 * all interrupts are recognized as non-urgent
4699 * interrupt, so we cannot post interrupts when
4700 * 'SN' is set.
4701 *
4702 * If the vcpu is in guest mode, it means it is
4703 * running instead of being scheduled out and
4704 * waiting in the run queue, and that's the only
4705 * case when 'SN' is set currently, warning if
4706 * 'SN' is set.
4707 */
4708 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4709
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004710 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4711 POSTED_INTR_VECTOR);
4712 return true;
4713 }
4714#endif
4715 return false;
4716}
4717
Wincy Van705699a2015-02-03 23:58:17 +08004718static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4719 int vector)
4720{
4721 struct vcpu_vmx *vmx = to_vmx(vcpu);
4722
4723 if (is_guest_mode(vcpu) &&
4724 vector == vmx->nested.posted_intr_nv) {
4725 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004726 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004727 /*
4728 * If a posted intr is not recognized by hardware,
4729 * we will accomplish it in the next vmentry.
4730 */
4731 vmx->nested.pi_pending = true;
4732 kvm_make_request(KVM_REQ_EVENT, vcpu);
4733 return 0;
4734 }
4735 return -1;
4736}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004737/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004738 * Send interrupt to vcpu via posted interrupt way.
4739 * 1. If target vcpu is running(non-root mode), send posted interrupt
4740 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4741 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4742 * interrupt from PIR in next vmentry.
4743 */
4744static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4745{
4746 struct vcpu_vmx *vmx = to_vmx(vcpu);
4747 int r;
4748
Wincy Van705699a2015-02-03 23:58:17 +08004749 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4750 if (!r)
4751 return;
4752
Yang Zhanga20ed542013-04-11 19:25:15 +08004753 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4754 return;
4755
4756 r = pi_test_and_set_on(&vmx->pi_desc);
4757 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004758 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004759 kvm_vcpu_kick(vcpu);
4760}
4761
4762static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4763{
4764 struct vcpu_vmx *vmx = to_vmx(vcpu);
4765
4766 if (!pi_test_and_clear_on(&vmx->pi_desc))
4767 return;
4768
4769 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4770}
4771
Avi Kivity6aa8b732006-12-10 02:21:36 -08004772/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004773 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4774 * will not change in the lifetime of the guest.
4775 * Note that host-state that does change is set elsewhere. E.g., host-state
4776 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4777 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004778static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004779{
4780 u32 low32, high32;
4781 unsigned long tmpl;
4782 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004783 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004784
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004785 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004786 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4787
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004788 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004789 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004790 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4791 vmx->host_state.vmcs_host_cr4 = cr4;
4792
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004793 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004794#ifdef CONFIG_X86_64
4795 /*
4796 * Load null selectors, so we can avoid reloading them in
4797 * __vmx_load_host_state(), in case userspace uses the null selectors
4798 * too (the expected case).
4799 */
4800 vmcs_write16(HOST_DS_SELECTOR, 0);
4801 vmcs_write16(HOST_ES_SELECTOR, 0);
4802#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004803 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4804 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004805#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004806 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4807 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4808
4809 native_store_idt(&dt);
4810 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004811 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004812
Avi Kivity83287ea422012-09-16 15:10:57 +03004813 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004814
4815 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4816 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4817 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4818 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4819
4820 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4821 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4822 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4823 }
4824}
4825
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004826static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4827{
4828 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4829 if (enable_ept)
4830 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004831 if (is_guest_mode(&vmx->vcpu))
4832 vmx->vcpu.arch.cr4_guest_owned_bits &=
4833 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004834 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4835}
4836
Yang Zhang01e439b2013-04-11 19:25:12 +08004837static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4838{
4839 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4840
Andrey Smetanind62caab2015-11-10 15:36:33 +03004841 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004842 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004843 /* Enable the preemption timer dynamically */
4844 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004845 return pin_based_exec_ctrl;
4846}
4847
Andrey Smetanind62caab2015-11-10 15:36:33 +03004848static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4849{
4850 struct vcpu_vmx *vmx = to_vmx(vcpu);
4851
4852 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004853 if (cpu_has_secondary_exec_ctrls()) {
4854 if (kvm_vcpu_apicv_active(vcpu))
4855 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4856 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4857 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4858 else
4859 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4860 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4861 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4862 }
4863
4864 if (cpu_has_vmx_msr_bitmap())
4865 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004866}
4867
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004868static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4869{
4870 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004871
4872 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4873 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4874
Paolo Bonzini35754c92015-07-29 12:05:37 +02004875 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004876 exec_control &= ~CPU_BASED_TPR_SHADOW;
4877#ifdef CONFIG_X86_64
4878 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4879 CPU_BASED_CR8_LOAD_EXITING;
4880#endif
4881 }
4882 if (!enable_ept)
4883 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4884 CPU_BASED_CR3_LOAD_EXITING |
4885 CPU_BASED_INVLPG_EXITING;
4886 return exec_control;
4887}
4888
4889static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4890{
4891 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004892 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004893 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4894 if (vmx->vpid == 0)
4895 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4896 if (!enable_ept) {
4897 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4898 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004899 /* Enable INVPCID for non-ept guests may cause performance regression. */
4900 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004901 }
4902 if (!enable_unrestricted_guest)
4903 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4904 if (!ple_gap)
4905 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004906 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004907 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4908 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004909 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004910 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4911 (handle_vmptrld).
4912 We can NOT enable shadow_vmcs here because we don't have yet
4913 a current VMCS12
4914 */
4915 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004916
4917 if (!enable_pml)
4918 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004919
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004920 return exec_control;
4921}
4922
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004923static void ept_set_mmio_spte_mask(void)
4924{
4925 /*
4926 * EPT Misconfigurations can be generated if the value of bits 2:0
4927 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004928 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004929 * spte.
4930 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004931 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004932}
4933
Wanpeng Lif53cd632014-12-02 19:14:58 +08004934#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004935/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004936 * Sets up the vmcs for emulated real mode.
4937 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004938static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004939{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004940#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004941 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004942#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004943 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004944
Avi Kivity6aa8b732006-12-10 02:21:36 -08004945 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004946 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4947 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004948
Abel Gordon4607c2d2013-04-18 14:35:55 +03004949 if (enable_shadow_vmcs) {
4950 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4951 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4952 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004953 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004954 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004955
Avi Kivity6aa8b732006-12-10 02:21:36 -08004956 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4957
Avi Kivity6aa8b732006-12-10 02:21:36 -08004958 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004959 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004960 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004961
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004962 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004963
Dan Williamsdfa169b2016-06-02 11:17:24 -07004964 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004965 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4966 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07004967 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004968
Andrey Smetanind62caab2015-11-10 15:36:33 +03004969 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004970 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4971 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4972 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4973 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4974
4975 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004976
Li RongQing0bcf2612015-12-03 13:29:34 +08004977 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004978 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004979 }
4980
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004981 if (ple_gap) {
4982 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004983 vmx->ple_window = ple_window;
4984 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004985 }
4986
Xiao Guangrongc3707952011-07-12 03:28:04 +08004987 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4988 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004989 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4990
Avi Kivity9581d442010-10-19 16:46:55 +02004991 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4992 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004993 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004994#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004995 rdmsrl(MSR_FS_BASE, a);
4996 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4997 rdmsrl(MSR_GS_BASE, a);
4998 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4999#else
5000 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5001 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5002#endif
5003
Eddie Dong2cc51562007-05-21 07:28:09 +03005004 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5005 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005006 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005007 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005008 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005009
Radim Krčmář74545702015-04-27 15:11:25 +02005010 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5011 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005012
Paolo Bonzini03916db2014-07-24 14:21:57 +02005013 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005014 u32 index = vmx_msr_index[i];
5015 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005016 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005017
5018 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5019 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005020 if (wrmsr_safe(index, data_low, data_high) < 0)
5021 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005022 vmx->guest_msrs[j].index = i;
5023 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005024 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005025 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005026 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005027
Gleb Natapov2961e8762013-11-25 15:37:13 +02005028
5029 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005030
5031 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005032 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005033
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005034 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005035 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005036
Wanpeng Lif53cd632014-12-02 19:14:58 +08005037 if (vmx_xsaves_supported())
5038 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5039
Peter Feiner4e595162016-07-07 14:49:58 -07005040 if (enable_pml) {
5041 ASSERT(vmx->pml_pg);
5042 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5043 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5044 }
5045
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005046 return 0;
5047}
5048
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005049static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005050{
5051 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005052 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005053 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005054
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005055 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005056
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005057 vmx->soft_vnmi_blocked = 0;
5058
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005059 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005060 kvm_set_cr8(vcpu, 0);
5061
5062 if (!init_event) {
5063 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5064 MSR_IA32_APICBASE_ENABLE;
5065 if (kvm_vcpu_is_reset_bsp(vcpu))
5066 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5067 apic_base_msr.host_initiated = true;
5068 kvm_set_apic_base(vcpu, &apic_base_msr);
5069 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005070
Avi Kivity2fb92db2011-04-27 19:42:18 +03005071 vmx_segment_cache_clear(vmx);
5072
Avi Kivity5706be02008-08-20 15:07:31 +03005073 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005074 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005075 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005076
5077 seg_setup(VCPU_SREG_DS);
5078 seg_setup(VCPU_SREG_ES);
5079 seg_setup(VCPU_SREG_FS);
5080 seg_setup(VCPU_SREG_GS);
5081 seg_setup(VCPU_SREG_SS);
5082
5083 vmcs_write16(GUEST_TR_SELECTOR, 0);
5084 vmcs_writel(GUEST_TR_BASE, 0);
5085 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5086 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5087
5088 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5089 vmcs_writel(GUEST_LDTR_BASE, 0);
5090 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5091 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5092
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005093 if (!init_event) {
5094 vmcs_write32(GUEST_SYSENTER_CS, 0);
5095 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5096 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5097 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5098 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005099
5100 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005101 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005102
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005103 vmcs_writel(GUEST_GDTR_BASE, 0);
5104 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5105
5106 vmcs_writel(GUEST_IDTR_BASE, 0);
5107 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5108
Anthony Liguori443381a2010-12-06 10:53:38 -06005109 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005110 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005111 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005112
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005113 setup_msrs(vmx);
5114
Avi Kivity6aa8b732006-12-10 02:21:36 -08005115 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5116
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005117 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005118 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005119 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005120 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005121 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005122 vmcs_write32(TPR_THRESHOLD, 0);
5123 }
5124
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005125 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005126
Andrey Smetanind62caab2015-11-10 15:36:33 +03005127 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005128 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5129
Sheng Yang2384d2b2008-01-17 15:14:33 +08005130 if (vmx->vpid != 0)
5131 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5132
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005133 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005134 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005135 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005136 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005137 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005138 vmx_fpu_activate(vcpu);
5139 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005140
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005141 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005142}
5143
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005144/*
5145 * In nested virtualization, check if L1 asked to exit on external interrupts.
5146 * For most existing hypervisors, this will always return true.
5147 */
5148static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5149{
5150 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5151 PIN_BASED_EXT_INTR_MASK;
5152}
5153
Bandan Das77b0f5d2014-04-19 18:17:45 -04005154/*
5155 * In nested virtualization, check if L1 has set
5156 * VM_EXIT_ACK_INTR_ON_EXIT
5157 */
5158static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5159{
5160 return get_vmcs12(vcpu)->vm_exit_controls &
5161 VM_EXIT_ACK_INTR_ON_EXIT;
5162}
5163
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005164static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5165{
5166 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5167 PIN_BASED_NMI_EXITING;
5168}
5169
Jan Kiszkac9a79532014-03-07 20:03:15 +01005170static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005171{
5172 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005173
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005174 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5175 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5176 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5177}
5178
Jan Kiszkac9a79532014-03-07 20:03:15 +01005179static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005180{
5181 u32 cpu_based_vm_exec_control;
5182
Jan Kiszkac9a79532014-03-07 20:03:15 +01005183 if (!cpu_has_virtual_nmis() ||
5184 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5185 enable_irq_window(vcpu);
5186 return;
5187 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005188
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005189 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5190 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5191 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5192}
5193
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005194static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005195{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005196 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005197 uint32_t intr;
5198 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005199
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005200 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005201
Avi Kivityfa89a812008-09-01 15:57:51 +03005202 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005203 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005204 int inc_eip = 0;
5205 if (vcpu->arch.interrupt.soft)
5206 inc_eip = vcpu->arch.event_exit_inst_len;
5207 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005208 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005209 return;
5210 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005211 intr = irq | INTR_INFO_VALID_MASK;
5212 if (vcpu->arch.interrupt.soft) {
5213 intr |= INTR_TYPE_SOFT_INTR;
5214 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5215 vmx->vcpu.arch.event_exit_inst_len);
5216 } else
5217 intr |= INTR_TYPE_EXT_INTR;
5218 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005219}
5220
Sheng Yangf08864b2008-05-15 18:23:25 +08005221static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5222{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005223 struct vcpu_vmx *vmx = to_vmx(vcpu);
5224
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005225 if (!is_guest_mode(vcpu)) {
5226 if (!cpu_has_virtual_nmis()) {
5227 /*
5228 * Tracking the NMI-blocked state in software is built upon
5229 * finding the next open IRQ window. This, in turn, depends on
5230 * well-behaving guests: They have to keep IRQs disabled at
5231 * least as long as the NMI handler runs. Otherwise we may
5232 * cause NMI nesting, maybe breaking the guest. But as this is
5233 * highly unlikely, we can live with the residual risk.
5234 */
5235 vmx->soft_vnmi_blocked = 1;
5236 vmx->vnmi_blocked_time = 0;
5237 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005238
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005239 ++vcpu->stat.nmi_injections;
5240 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005241 }
5242
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005243 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005244 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005245 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005246 return;
5247 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005248
Sheng Yangf08864b2008-05-15 18:23:25 +08005249 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5250 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005251}
5252
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005253static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5254{
5255 if (!cpu_has_virtual_nmis())
5256 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005257 if (to_vmx(vcpu)->nmi_known_unmasked)
5258 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005259 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005260}
5261
5262static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5263{
5264 struct vcpu_vmx *vmx = to_vmx(vcpu);
5265
5266 if (!cpu_has_virtual_nmis()) {
5267 if (vmx->soft_vnmi_blocked != masked) {
5268 vmx->soft_vnmi_blocked = masked;
5269 vmx->vnmi_blocked_time = 0;
5270 }
5271 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005272 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005273 if (masked)
5274 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5275 GUEST_INTR_STATE_NMI);
5276 else
5277 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5278 GUEST_INTR_STATE_NMI);
5279 }
5280}
5281
Jan Kiszka2505dc92013-04-14 12:12:47 +02005282static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5283{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005284 if (to_vmx(vcpu)->nested.nested_run_pending)
5285 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005286
Jan Kiszka2505dc92013-04-14 12:12:47 +02005287 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5288 return 0;
5289
5290 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5291 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5292 | GUEST_INTR_STATE_NMI));
5293}
5294
Gleb Natapov78646122009-03-23 12:12:11 +02005295static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5296{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005297 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5298 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005299 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5300 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005301}
5302
Izik Eiduscbc94022007-10-25 00:29:55 +02005303static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5304{
5305 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005306
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005307 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5308 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005309 if (ret)
5310 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005311 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005312 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005313}
5314
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005315static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005316{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005317 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005318 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005319 /*
5320 * Update instruction length as we may reinject the exception
5321 * from user space while in guest debugging mode.
5322 */
5323 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5324 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005325 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005326 return false;
5327 /* fall through */
5328 case DB_VECTOR:
5329 if (vcpu->guest_debug &
5330 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5331 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005332 /* fall through */
5333 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005334 case OF_VECTOR:
5335 case BR_VECTOR:
5336 case UD_VECTOR:
5337 case DF_VECTOR:
5338 case SS_VECTOR:
5339 case GP_VECTOR:
5340 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005341 return true;
5342 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005343 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005344 return false;
5345}
5346
5347static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5348 int vec, u32 err_code)
5349{
5350 /*
5351 * Instruction with address size override prefix opcode 0x67
5352 * Cause the #SS fault with 0 error code in VM86 mode.
5353 */
5354 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5355 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5356 if (vcpu->arch.halt_request) {
5357 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005358 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005359 }
5360 return 1;
5361 }
5362 return 0;
5363 }
5364
5365 /*
5366 * Forward all other exceptions that are valid in real mode.
5367 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5368 * the required debugging infrastructure rework.
5369 */
5370 kvm_queue_exception(vcpu, vec);
5371 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005372}
5373
Andi Kleena0861c02009-06-08 17:37:09 +08005374/*
5375 * Trigger machine check on the host. We assume all the MSRs are already set up
5376 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5377 * We pass a fake environment to the machine check handler because we want
5378 * the guest to be always treated like user space, no matter what context
5379 * it used internally.
5380 */
5381static void kvm_machine_check(void)
5382{
5383#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5384 struct pt_regs regs = {
5385 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5386 .flags = X86_EFLAGS_IF,
5387 };
5388
5389 do_machine_check(&regs, 0);
5390#endif
5391}
5392
Avi Kivity851ba692009-08-24 11:10:17 +03005393static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005394{
5395 /* already handled by vcpu_run */
5396 return 1;
5397}
5398
Avi Kivity851ba692009-08-24 11:10:17 +03005399static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005400{
Avi Kivity1155f762007-11-22 11:30:47 +02005401 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005402 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005403 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005404 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005405 u32 vect_info;
5406 enum emulation_result er;
5407
Avi Kivity1155f762007-11-22 11:30:47 +02005408 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005409 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005410
Andi Kleena0861c02009-06-08 17:37:09 +08005411 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005412 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005413
Jan Kiszkae4a41882008-09-26 09:30:46 +02005414 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005415 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005416
5417 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005418 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005419 return 1;
5420 }
5421
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005422 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005423 if (is_guest_mode(vcpu)) {
5424 kvm_queue_exception(vcpu, UD_VECTOR);
5425 return 1;
5426 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005427 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005428 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005429 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005430 return 1;
5431 }
5432
Avi Kivity6aa8b732006-12-10 02:21:36 -08005433 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005434 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005435 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005436
5437 /*
5438 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5439 * MMIO, it is better to report an internal error.
5440 * See the comments in vmx_handle_exit.
5441 */
5442 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5443 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5444 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5445 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005446 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005447 vcpu->run->internal.data[0] = vect_info;
5448 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005449 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005450 return 0;
5451 }
5452
Avi Kivity6aa8b732006-12-10 02:21:36 -08005453 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005454 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005455 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005456 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005457 trace_kvm_page_fault(cr2, error_code);
5458
Gleb Natapov3298b752009-05-11 13:35:46 +03005459 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005460 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005461 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005462 }
5463
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005464 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005465
5466 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5467 return handle_rmode_exception(vcpu, ex_no, error_code);
5468
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005469 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005470 case AC_VECTOR:
5471 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5472 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005473 case DB_VECTOR:
5474 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5475 if (!(vcpu->guest_debug &
5476 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005477 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005478 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005479 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5480 skip_emulated_instruction(vcpu);
5481
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005482 kvm_queue_exception(vcpu, DB_VECTOR);
5483 return 1;
5484 }
5485 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5486 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5487 /* fall through */
5488 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005489 /*
5490 * Update instruction length as we may reinject #BP from
5491 * user space while in guest debugging mode. Reading it for
5492 * #DB as well causes no harm, it is not used in that case.
5493 */
5494 vmx->vcpu.arch.event_exit_inst_len =
5495 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005496 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005497 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005498 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5499 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005500 break;
5501 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005502 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5503 kvm_run->ex.exception = ex_no;
5504 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005505 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005506 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005507 return 0;
5508}
5509
Avi Kivity851ba692009-08-24 11:10:17 +03005510static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005511{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005512 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005513 return 1;
5514}
5515
Avi Kivity851ba692009-08-24 11:10:17 +03005516static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005517{
Avi Kivity851ba692009-08-24 11:10:17 +03005518 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005519 return 0;
5520}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005521
Avi Kivity851ba692009-08-24 11:10:17 +03005522static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005523{
He, Qingbfdaab02007-09-12 14:18:28 +08005524 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005525 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005526 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005527
He, Qingbfdaab02007-09-12 14:18:28 +08005528 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005529 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005530 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005531
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005532 ++vcpu->stat.io_exits;
5533
5534 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005535 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005536
5537 port = exit_qualification >> 16;
5538 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005539 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005540
5541 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005542}
5543
Ingo Molnar102d8322007-02-19 14:37:47 +02005544static void
5545vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5546{
5547 /*
5548 * Patch in the VMCALL instruction:
5549 */
5550 hypercall[0] = 0x0f;
5551 hypercall[1] = 0x01;
5552 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005553}
5554
Wincy Vanb9c237b2015-02-03 23:56:30 +08005555static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005556{
5557 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005558 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005559
Wincy Vanb9c237b2015-02-03 23:56:30 +08005560 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005561 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5562 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5563 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5564 return (val & always_on) == always_on;
5565}
5566
Guo Chao0fa06072012-06-28 15:16:19 +08005567/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005568static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5569{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005570 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005571 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5572 unsigned long orig_val = val;
5573
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005574 /*
5575 * We get here when L2 changed cr0 in a way that did not change
5576 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005577 * but did change L0 shadowed bits. So we first calculate the
5578 * effective cr0 value that L1 would like to write into the
5579 * hardware. It consists of the L2-owned bits from the new
5580 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005581 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005582 val = (val & ~vmcs12->cr0_guest_host_mask) |
5583 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5584
Wincy Vanb9c237b2015-02-03 23:56:30 +08005585 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005586 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005587
5588 if (kvm_set_cr0(vcpu, val))
5589 return 1;
5590 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005591 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005592 } else {
5593 if (to_vmx(vcpu)->nested.vmxon &&
5594 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5595 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005596 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005597 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005598}
5599
5600static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5601{
5602 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005603 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5604 unsigned long orig_val = val;
5605
5606 /* analogously to handle_set_cr0 */
5607 val = (val & ~vmcs12->cr4_guest_host_mask) |
5608 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5609 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005610 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005611 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005612 return 0;
5613 } else
5614 return kvm_set_cr4(vcpu, val);
5615}
5616
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005617/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005618static void handle_clts(struct kvm_vcpu *vcpu)
5619{
5620 if (is_guest_mode(vcpu)) {
5621 /*
5622 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5623 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5624 * just pretend it's off (also in arch.cr0 for fpu_activate).
5625 */
5626 vmcs_writel(CR0_READ_SHADOW,
5627 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5628 vcpu->arch.cr0 &= ~X86_CR0_TS;
5629 } else
5630 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5631}
5632
Avi Kivity851ba692009-08-24 11:10:17 +03005633static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005634{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005635 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005636 int cr;
5637 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005638 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005639
He, Qingbfdaab02007-09-12 14:18:28 +08005640 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005641 cr = exit_qualification & 15;
5642 reg = (exit_qualification >> 8) & 15;
5643 switch ((exit_qualification >> 4) & 3) {
5644 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005645 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005646 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005647 switch (cr) {
5648 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005649 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005650 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005651 return 1;
5652 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005653 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005654 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005655 return 1;
5656 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005657 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005658 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005659 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005660 case 8: {
5661 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005662 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005663 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005664 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005665 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005666 return 1;
5667 if (cr8_prev <= cr8)
5668 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005669 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005670 return 0;
5671 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005672 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005673 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005674 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005675 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005676 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005677 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005678 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005679 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005680 case 1: /*mov from cr*/
5681 switch (cr) {
5682 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005683 val = kvm_read_cr3(vcpu);
5684 kvm_register_write(vcpu, reg, val);
5685 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005686 skip_emulated_instruction(vcpu);
5687 return 1;
5688 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005689 val = kvm_get_cr8(vcpu);
5690 kvm_register_write(vcpu, reg, val);
5691 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005692 skip_emulated_instruction(vcpu);
5693 return 1;
5694 }
5695 break;
5696 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005697 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005698 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005699 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005700
5701 skip_emulated_instruction(vcpu);
5702 return 1;
5703 default:
5704 break;
5705 }
Avi Kivity851ba692009-08-24 11:10:17 +03005706 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005707 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005708 (int)(exit_qualification >> 4) & 3, cr);
5709 return 0;
5710}
5711
Avi Kivity851ba692009-08-24 11:10:17 +03005712static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005713{
He, Qingbfdaab02007-09-12 14:18:28 +08005714 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005715 int dr, dr7, reg;
5716
5717 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5718 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5719
5720 /* First, if DR does not exist, trigger UD */
5721 if (!kvm_require_dr(vcpu, dr))
5722 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005723
Jan Kiszkaf2483412010-01-20 18:20:20 +01005724 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005725 if (!kvm_require_cpl(vcpu, 0))
5726 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005727 dr7 = vmcs_readl(GUEST_DR7);
5728 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005729 /*
5730 * As the vm-exit takes precedence over the debug trap, we
5731 * need to emulate the latter, either for the host or the
5732 * guest debugging itself.
5733 */
5734 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005735 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005736 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005737 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005738 vcpu->run->debug.arch.exception = DB_VECTOR;
5739 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005740 return 0;
5741 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005742 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005743 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005744 kvm_queue_exception(vcpu, DB_VECTOR);
5745 return 1;
5746 }
5747 }
5748
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005749 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005750 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5751 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005752
5753 /*
5754 * No more DR vmexits; force a reload of the debug registers
5755 * and reenter on this instruction. The next vmexit will
5756 * retrieve the full state of the debug registers.
5757 */
5758 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5759 return 1;
5760 }
5761
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005762 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5763 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005764 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005765
5766 if (kvm_get_dr(vcpu, dr, &val))
5767 return 1;
5768 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005769 } else
Nadav Amit57773922014-06-18 17:19:23 +03005770 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005771 return 1;
5772
Avi Kivity6aa8b732006-12-10 02:21:36 -08005773 skip_emulated_instruction(vcpu);
5774 return 1;
5775}
5776
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005777static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5778{
5779 return vcpu->arch.dr6;
5780}
5781
5782static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5783{
5784}
5785
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005786static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5787{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005788 get_debugreg(vcpu->arch.db[0], 0);
5789 get_debugreg(vcpu->arch.db[1], 1);
5790 get_debugreg(vcpu->arch.db[2], 2);
5791 get_debugreg(vcpu->arch.db[3], 3);
5792 get_debugreg(vcpu->arch.dr6, 6);
5793 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5794
5795 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005796 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005797}
5798
Gleb Natapov020df072010-04-13 10:05:23 +03005799static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5800{
5801 vmcs_writel(GUEST_DR7, val);
5802}
5803
Avi Kivity851ba692009-08-24 11:10:17 +03005804static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005805{
Avi Kivity06465c52007-02-28 20:46:53 +02005806 kvm_emulate_cpuid(vcpu);
5807 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005808}
5809
Avi Kivity851ba692009-08-24 11:10:17 +03005810static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005811{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005812 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005813 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005814
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005815 msr_info.index = ecx;
5816 msr_info.host_initiated = false;
5817 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005818 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005819 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005820 return 1;
5821 }
5822
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005823 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005824
Avi Kivity6aa8b732006-12-10 02:21:36 -08005825 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005826 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5827 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005828 skip_emulated_instruction(vcpu);
5829 return 1;
5830}
5831
Avi Kivity851ba692009-08-24 11:10:17 +03005832static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005833{
Will Auld8fe8ab42012-11-29 12:42:12 -08005834 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005835 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5836 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5837 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005838
Will Auld8fe8ab42012-11-29 12:42:12 -08005839 msr.data = data;
5840 msr.index = ecx;
5841 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005842 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005843 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005844 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005845 return 1;
5846 }
5847
Avi Kivity59200272010-01-25 19:47:02 +02005848 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005849 skip_emulated_instruction(vcpu);
5850 return 1;
5851}
5852
Avi Kivity851ba692009-08-24 11:10:17 +03005853static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005854{
Avi Kivity3842d132010-07-27 12:30:24 +03005855 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005856 return 1;
5857}
5858
Avi Kivity851ba692009-08-24 11:10:17 +03005859static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005860{
Eddie Dong85f455f2007-07-06 12:20:49 +03005861 u32 cpu_based_vm_exec_control;
5862
5863 /* clear pending irq */
5864 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5865 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5866 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005867
Avi Kivity3842d132010-07-27 12:30:24 +03005868 kvm_make_request(KVM_REQ_EVENT, vcpu);
5869
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005870 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005871 return 1;
5872}
5873
Avi Kivity851ba692009-08-24 11:10:17 +03005874static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005875{
Avi Kivityd3bef152007-06-05 15:53:05 +03005876 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005877}
5878
Avi Kivity851ba692009-08-24 11:10:17 +03005879static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005880{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005881 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005882}
5883
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005884static int handle_invd(struct kvm_vcpu *vcpu)
5885{
Andre Przywara51d8b662010-12-21 11:12:02 +01005886 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005887}
5888
Avi Kivity851ba692009-08-24 11:10:17 +03005889static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005890{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005891 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005892
5893 kvm_mmu_invlpg(vcpu, exit_qualification);
5894 skip_emulated_instruction(vcpu);
5895 return 1;
5896}
5897
Avi Kivityfee84b02011-11-10 14:57:25 +02005898static int handle_rdpmc(struct kvm_vcpu *vcpu)
5899{
5900 int err;
5901
5902 err = kvm_rdpmc(vcpu);
5903 kvm_complete_insn_gp(vcpu, err);
5904
5905 return 1;
5906}
5907
Avi Kivity851ba692009-08-24 11:10:17 +03005908static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005909{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005910 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005911 return 1;
5912}
5913
Dexuan Cui2acf9232010-06-10 11:27:12 +08005914static int handle_xsetbv(struct kvm_vcpu *vcpu)
5915{
5916 u64 new_bv = kvm_read_edx_eax(vcpu);
5917 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5918
5919 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5920 skip_emulated_instruction(vcpu);
5921 return 1;
5922}
5923
Wanpeng Lif53cd632014-12-02 19:14:58 +08005924static int handle_xsaves(struct kvm_vcpu *vcpu)
5925{
5926 skip_emulated_instruction(vcpu);
5927 WARN(1, "this should never happen\n");
5928 return 1;
5929}
5930
5931static int handle_xrstors(struct kvm_vcpu *vcpu)
5932{
5933 skip_emulated_instruction(vcpu);
5934 WARN(1, "this should never happen\n");
5935 return 1;
5936}
5937
Avi Kivity851ba692009-08-24 11:10:17 +03005938static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005939{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005940 if (likely(fasteoi)) {
5941 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5942 int access_type, offset;
5943
5944 access_type = exit_qualification & APIC_ACCESS_TYPE;
5945 offset = exit_qualification & APIC_ACCESS_OFFSET;
5946 /*
5947 * Sane guest uses MOV to write EOI, with written value
5948 * not cared. So make a short-circuit here by avoiding
5949 * heavy instruction emulation.
5950 */
5951 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5952 (offset == APIC_EOI)) {
5953 kvm_lapic_set_eoi(vcpu);
5954 skip_emulated_instruction(vcpu);
5955 return 1;
5956 }
5957 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005958 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005959}
5960
Yang Zhangc7c9c562013-01-25 10:18:51 +08005961static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5962{
5963 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5964 int vector = exit_qualification & 0xff;
5965
5966 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5967 kvm_apic_set_eoi_accelerated(vcpu, vector);
5968 return 1;
5969}
5970
Yang Zhang83d4c282013-01-25 10:18:49 +08005971static int handle_apic_write(struct kvm_vcpu *vcpu)
5972{
5973 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5974 u32 offset = exit_qualification & 0xfff;
5975
5976 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5977 kvm_apic_write_nodecode(vcpu, offset);
5978 return 1;
5979}
5980
Avi Kivity851ba692009-08-24 11:10:17 +03005981static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005982{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005983 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005984 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005985 bool has_error_code = false;
5986 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005987 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005988 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005989
5990 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005991 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005992 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005993
5994 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5995
5996 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005997 if (reason == TASK_SWITCH_GATE && idt_v) {
5998 switch (type) {
5999 case INTR_TYPE_NMI_INTR:
6000 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006001 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006002 break;
6003 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006004 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006005 kvm_clear_interrupt_queue(vcpu);
6006 break;
6007 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006008 if (vmx->idt_vectoring_info &
6009 VECTORING_INFO_DELIVER_CODE_MASK) {
6010 has_error_code = true;
6011 error_code =
6012 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6013 }
6014 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006015 case INTR_TYPE_SOFT_EXCEPTION:
6016 kvm_clear_exception_queue(vcpu);
6017 break;
6018 default:
6019 break;
6020 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006021 }
Izik Eidus37817f22008-03-24 23:14:53 +02006022 tss_selector = exit_qualification;
6023
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006024 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6025 type != INTR_TYPE_EXT_INTR &&
6026 type != INTR_TYPE_NMI_INTR))
6027 skip_emulated_instruction(vcpu);
6028
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006029 if (kvm_task_switch(vcpu, tss_selector,
6030 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6031 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006032 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6033 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6034 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006035 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006036 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006037
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006038 /*
6039 * TODO: What about debug traps on tss switch?
6040 * Are we supposed to inject them and update dr6?
6041 */
6042
6043 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006044}
6045
Avi Kivity851ba692009-08-24 11:10:17 +03006046static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006047{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006048 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006049 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006050 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006051 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006052
Sheng Yangf9c617f2009-03-25 10:08:52 +08006053 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006054
Sheng Yang14394422008-04-28 12:24:45 +08006055 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006056 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006057 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6058 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6059 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006060 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006061 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6062 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006063 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6064 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006065 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006066 }
6067
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006068 /*
6069 * EPT violation happened while executing iret from NMI,
6070 * "blocked by NMI" bit has to be set before next VM entry.
6071 * There are errata that may cause this bit to not be set:
6072 * AAK134, BY25.
6073 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006074 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6075 cpu_has_virtual_nmis() &&
6076 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006077 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6078
Sheng Yang14394422008-04-28 12:24:45 +08006079 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006080 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006081
Bandan Dasd95c5562016-07-12 18:18:51 -04006082 /* it is a read fault? */
6083 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6084 /* it is a write fault? */
6085 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006086 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006087 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006088 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006089 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006090
Yang Zhang25d92082013-08-06 12:00:32 +03006091 vcpu->arch.exit_qualification = exit_qualification;
6092
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006093 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006094}
6095
Avi Kivity851ba692009-08-24 11:10:17 +03006096static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006097{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006098 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006099 gpa_t gpa;
6100
6101 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006102 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006103 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006104 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006105 return 1;
6106 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006107
Paolo Bonzini450869d2015-11-04 13:41:21 +01006108 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006109 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006110 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6111 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006112
6113 if (unlikely(ret == RET_MMIO_PF_INVALID))
6114 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6115
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006116 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006117 return 1;
6118
6119 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006120 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006121
Avi Kivity851ba692009-08-24 11:10:17 +03006122 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6123 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006124
6125 return 0;
6126}
6127
Avi Kivity851ba692009-08-24 11:10:17 +03006128static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006129{
6130 u32 cpu_based_vm_exec_control;
6131
6132 /* clear pending NMI */
6133 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6134 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6135 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6136 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006137 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006138
6139 return 1;
6140}
6141
Mohammed Gamal80ced182009-09-01 12:48:18 +02006142static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006143{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006144 struct vcpu_vmx *vmx = to_vmx(vcpu);
6145 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006146 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006147 u32 cpu_exec_ctrl;
6148 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006149 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006150
6151 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6152 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006153
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006154 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006155 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006156 return handle_interrupt_window(&vmx->vcpu);
6157
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006158 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6159 return 1;
6160
Gleb Natapov991eebf2013-04-11 12:10:51 +03006161 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006162
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006163 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006164 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006165 ret = 0;
6166 goto out;
6167 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006168
Avi Kivityde5f70e2012-06-12 20:22:28 +03006169 if (err != EMULATE_DONE) {
6170 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6171 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6172 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006173 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006174 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006175
Gleb Natapov8d76c492013-05-08 18:38:44 +03006176 if (vcpu->arch.halt_request) {
6177 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006178 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006179 goto out;
6180 }
6181
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006182 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006183 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006184 if (need_resched())
6185 schedule();
6186 }
6187
Mohammed Gamal80ced182009-09-01 12:48:18 +02006188out:
6189 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006190}
6191
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006192static int __grow_ple_window(int val)
6193{
6194 if (ple_window_grow < 1)
6195 return ple_window;
6196
6197 val = min(val, ple_window_actual_max);
6198
6199 if (ple_window_grow < ple_window)
6200 val *= ple_window_grow;
6201 else
6202 val += ple_window_grow;
6203
6204 return val;
6205}
6206
6207static int __shrink_ple_window(int val, int modifier, int minimum)
6208{
6209 if (modifier < 1)
6210 return ple_window;
6211
6212 if (modifier < ple_window)
6213 val /= modifier;
6214 else
6215 val -= modifier;
6216
6217 return max(val, minimum);
6218}
6219
6220static void grow_ple_window(struct kvm_vcpu *vcpu)
6221{
6222 struct vcpu_vmx *vmx = to_vmx(vcpu);
6223 int old = vmx->ple_window;
6224
6225 vmx->ple_window = __grow_ple_window(old);
6226
6227 if (vmx->ple_window != old)
6228 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006229
6230 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006231}
6232
6233static void shrink_ple_window(struct kvm_vcpu *vcpu)
6234{
6235 struct vcpu_vmx *vmx = to_vmx(vcpu);
6236 int old = vmx->ple_window;
6237
6238 vmx->ple_window = __shrink_ple_window(old,
6239 ple_window_shrink, ple_window);
6240
6241 if (vmx->ple_window != old)
6242 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006243
6244 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006245}
6246
6247/*
6248 * ple_window_actual_max is computed to be one grow_ple_window() below
6249 * ple_window_max. (See __grow_ple_window for the reason.)
6250 * This prevents overflows, because ple_window_max is int.
6251 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6252 * this process.
6253 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6254 */
6255static void update_ple_window_actual_max(void)
6256{
6257 ple_window_actual_max =
6258 __shrink_ple_window(max(ple_window_max, ple_window),
6259 ple_window_grow, INT_MIN);
6260}
6261
Feng Wubf9f6ac2015-09-18 22:29:55 +08006262/*
6263 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6264 */
6265static void wakeup_handler(void)
6266{
6267 struct kvm_vcpu *vcpu;
6268 int cpu = smp_processor_id();
6269
6270 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6271 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6272 blocked_vcpu_list) {
6273 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6274
6275 if (pi_test_on(pi_desc) == 1)
6276 kvm_vcpu_kick(vcpu);
6277 }
6278 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6279}
6280
Tiejun Chenf2c76482014-10-28 10:14:47 +08006281static __init int hardware_setup(void)
6282{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006283 int r = -ENOMEM, i, msr;
6284
6285 rdmsrl_safe(MSR_EFER, &host_efer);
6286
6287 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6288 kvm_define_shared_msr(i, vmx_msr_index[i]);
6289
6290 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6291 if (!vmx_io_bitmap_a)
6292 return r;
6293
6294 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6295 if (!vmx_io_bitmap_b)
6296 goto out;
6297
6298 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6299 if (!vmx_msr_bitmap_legacy)
6300 goto out1;
6301
Wanpeng Lic63e4562016-09-23 19:17:16 +08006302 vmx_msr_bitmap_legacy_x2apic_apicv =
6303 (unsigned long *)__get_free_page(GFP_KERNEL);
6304 if (!vmx_msr_bitmap_legacy_x2apic_apicv)
6305 goto out2;
6306
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006307 vmx_msr_bitmap_legacy_x2apic =
6308 (unsigned long *)__get_free_page(GFP_KERNEL);
6309 if (!vmx_msr_bitmap_legacy_x2apic)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006310 goto out3;
6311
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006312 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6313 if (!vmx_msr_bitmap_longmode)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006314 goto out4;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006315
Wanpeng Lic63e4562016-09-23 19:17:16 +08006316 vmx_msr_bitmap_longmode_x2apic_apicv =
6317 (unsigned long *)__get_free_page(GFP_KERNEL);
6318 if (!vmx_msr_bitmap_longmode_x2apic_apicv)
6319 goto out5;
6320
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006321 vmx_msr_bitmap_longmode_x2apic =
6322 (unsigned long *)__get_free_page(GFP_KERNEL);
6323 if (!vmx_msr_bitmap_longmode_x2apic)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006324 goto out6;
Wincy Van3af18d92015-02-03 23:49:31 +08006325
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006326 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6327 if (!vmx_vmread_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006328 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006329
6330 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6331 if (!vmx_vmwrite_bitmap)
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006332 goto out8;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006333
6334 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6335 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6336
6337 /*
6338 * Allow direct access to the PC debug port (it is often used for I/O
6339 * delays, but the vmexits simply slow things down).
6340 */
6341 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6342 clear_bit(0x80, vmx_io_bitmap_a);
6343
6344 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6345
6346 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6347 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6348
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006349 if (setup_vmcs_config(&vmcs_config) < 0) {
6350 r = -EIO;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006351 goto out9;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006352 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006353
6354 if (boot_cpu_has(X86_FEATURE_NX))
6355 kvm_enable_efer_bits(EFER_NX);
6356
6357 if (!cpu_has_vmx_vpid())
6358 enable_vpid = 0;
6359 if (!cpu_has_vmx_shadow_vmcs())
6360 enable_shadow_vmcs = 0;
6361 if (enable_shadow_vmcs)
6362 init_vmcs_shadow_fields();
6363
6364 if (!cpu_has_vmx_ept() ||
6365 !cpu_has_vmx_ept_4levels()) {
6366 enable_ept = 0;
6367 enable_unrestricted_guest = 0;
6368 enable_ept_ad_bits = 0;
6369 }
6370
6371 if (!cpu_has_vmx_ept_ad_bits())
6372 enable_ept_ad_bits = 0;
6373
6374 if (!cpu_has_vmx_unrestricted_guest())
6375 enable_unrestricted_guest = 0;
6376
Paolo Bonziniad15a292015-01-30 16:18:49 +01006377 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006378 flexpriority_enabled = 0;
6379
Paolo Bonziniad15a292015-01-30 16:18:49 +01006380 /*
6381 * set_apic_access_page_addr() is used to reload apic access
6382 * page upon invalidation. No need to do anything if not
6383 * using the APIC_ACCESS_ADDR VMCS field.
6384 */
6385 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006386 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006387
6388 if (!cpu_has_vmx_tpr_shadow())
6389 kvm_x86_ops->update_cr8_intercept = NULL;
6390
6391 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6392 kvm_disable_largepages();
6393
6394 if (!cpu_has_vmx_ple())
6395 ple_gap = 0;
6396
6397 if (!cpu_has_vmx_apicv())
6398 enable_apicv = 0;
6399
Haozhong Zhang64903d62015-10-20 15:39:09 +08006400 if (cpu_has_vmx_tsc_scaling()) {
6401 kvm_has_tsc_control = true;
6402 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6403 kvm_tsc_scaling_ratio_frac_bits = 48;
6404 }
6405
Tiejun Chenbaa03522014-12-23 16:21:11 +08006406 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6407 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6408 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6409 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6410 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6411 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6412 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6413
Wanpeng Lic63e4562016-09-23 19:17:16 +08006414 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6415 vmx_msr_bitmap_legacy, PAGE_SIZE);
6416 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6417 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006418 memcpy(vmx_msr_bitmap_legacy_x2apic,
6419 vmx_msr_bitmap_legacy, PAGE_SIZE);
6420 memcpy(vmx_msr_bitmap_longmode_x2apic,
6421 vmx_msr_bitmap_longmode, PAGE_SIZE);
6422
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006423 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6424
Radim Krčmář40d83382016-09-29 22:41:31 +02006425 for (msr = 0x800; msr <= 0x8ff; msr++) {
6426 if (msr == 0x839 /* TMCCT */)
6427 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006428 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006429 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006430
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006431 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006432 * TPR reads and writes can be virtualized even if virtual interrupt
6433 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006434 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006435 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6436 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6437
6438 /* EOI */
6439 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6440 /* SELF-IPI */
6441 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006442
6443 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006444 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006445 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6446 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006447 0ull, VMX_EPT_EXECUTABLE_MASK,
6448 cpu_has_vmx_ept_execute_only() ?
6449 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006450 ept_set_mmio_spte_mask();
6451 kvm_enable_tdp();
6452 } else
6453 kvm_disable_tdp();
6454
6455 update_ple_window_actual_max();
6456
Kai Huang843e4332015-01-28 10:54:28 +08006457 /*
6458 * Only enable PML when hardware supports PML feature, and both EPT
6459 * and EPT A/D bit features are enabled -- PML depends on them to work.
6460 */
6461 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6462 enable_pml = 0;
6463
6464 if (!enable_pml) {
6465 kvm_x86_ops->slot_enable_log_dirty = NULL;
6466 kvm_x86_ops->slot_disable_log_dirty = NULL;
6467 kvm_x86_ops->flush_log_dirty = NULL;
6468 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6469 }
6470
Yunhong Jiang64672c92016-06-13 14:19:59 -07006471 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6472 u64 vmx_msr;
6473
6474 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6475 cpu_preemption_timer_multi =
6476 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6477 } else {
6478 kvm_x86_ops->set_hv_timer = NULL;
6479 kvm_x86_ops->cancel_hv_timer = NULL;
6480 }
6481
Feng Wubf9f6ac2015-09-18 22:29:55 +08006482 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6483
Ashok Rajc45dcc72016-06-22 14:59:56 +08006484 kvm_mce_cap_supported |= MCG_LMCE_P;
6485
Tiejun Chenf2c76482014-10-28 10:14:47 +08006486 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006487
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006488out9:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006489 free_page((unsigned long)vmx_vmwrite_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006490out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006491 free_page((unsigned long)vmx_vmread_bitmap);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006492out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006493 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Wanpeng Lic63e4562016-09-23 19:17:16 +08006494out6:
6495 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006496out5:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006497 free_page((unsigned long)vmx_msr_bitmap_longmode);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006498out4:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006499 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Wanpeng Lic63e4562016-09-23 19:17:16 +08006500out3:
6501 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006502out2:
6503 free_page((unsigned long)vmx_msr_bitmap_legacy);
6504out1:
6505 free_page((unsigned long)vmx_io_bitmap_b);
6506out:
6507 free_page((unsigned long)vmx_io_bitmap_a);
6508
6509 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006510}
6511
6512static __exit void hardware_unsetup(void)
6513{
Wanpeng Lic63e4562016-09-23 19:17:16 +08006514 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic_apicv);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006515 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Wanpeng Lic63e4562016-09-23 19:17:16 +08006516 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic_apicv);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006517 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6518 free_page((unsigned long)vmx_msr_bitmap_legacy);
6519 free_page((unsigned long)vmx_msr_bitmap_longmode);
6520 free_page((unsigned long)vmx_io_bitmap_b);
6521 free_page((unsigned long)vmx_io_bitmap_a);
6522 free_page((unsigned long)vmx_vmwrite_bitmap);
6523 free_page((unsigned long)vmx_vmread_bitmap);
6524
Tiejun Chenf2c76482014-10-28 10:14:47 +08006525 free_kvm_area();
6526}
6527
Avi Kivity6aa8b732006-12-10 02:21:36 -08006528/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006529 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6530 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6531 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006532static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006533{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006534 if (ple_gap)
6535 grow_ple_window(vcpu);
6536
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006537 skip_emulated_instruction(vcpu);
6538 kvm_vcpu_on_spin(vcpu);
6539
6540 return 1;
6541}
6542
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006543static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006544{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006545 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006546 return 1;
6547}
6548
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006549static int handle_mwait(struct kvm_vcpu *vcpu)
6550{
6551 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6552 return handle_nop(vcpu);
6553}
6554
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006555static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6556{
6557 return 1;
6558}
6559
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006560static int handle_monitor(struct kvm_vcpu *vcpu)
6561{
6562 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6563 return handle_nop(vcpu);
6564}
6565
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006566/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006567 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6568 * We could reuse a single VMCS for all the L2 guests, but we also want the
6569 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6570 * allows keeping them loaded on the processor, and in the future will allow
6571 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6572 * every entry if they never change.
6573 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6574 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6575 *
6576 * The following functions allocate and free a vmcs02 in this pool.
6577 */
6578
6579/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6580static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6581{
6582 struct vmcs02_list *item;
6583 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6584 if (item->vmptr == vmx->nested.current_vmptr) {
6585 list_move(&item->list, &vmx->nested.vmcs02_pool);
6586 return &item->vmcs02;
6587 }
6588
6589 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6590 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006591 item = list_last_entry(&vmx->nested.vmcs02_pool,
6592 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006593 item->vmptr = vmx->nested.current_vmptr;
6594 list_move(&item->list, &vmx->nested.vmcs02_pool);
6595 return &item->vmcs02;
6596 }
6597
6598 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006599 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006600 if (!item)
6601 return NULL;
6602 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006603 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006604 if (!item->vmcs02.vmcs) {
6605 kfree(item);
6606 return NULL;
6607 }
6608 loaded_vmcs_init(&item->vmcs02);
6609 item->vmptr = vmx->nested.current_vmptr;
6610 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6611 vmx->nested.vmcs02_num++;
6612 return &item->vmcs02;
6613}
6614
6615/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6616static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6617{
6618 struct vmcs02_list *item;
6619 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6620 if (item->vmptr == vmptr) {
6621 free_loaded_vmcs(&item->vmcs02);
6622 list_del(&item->list);
6623 kfree(item);
6624 vmx->nested.vmcs02_num--;
6625 return;
6626 }
6627}
6628
6629/*
6630 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006631 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6632 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006633 */
6634static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6635{
6636 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006637
6638 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006639 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006640 /*
6641 * Something will leak if the above WARN triggers. Better than
6642 * a use-after-free.
6643 */
6644 if (vmx->loaded_vmcs == &item->vmcs02)
6645 continue;
6646
6647 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006648 list_del(&item->list);
6649 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006650 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006651 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006652}
6653
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006654/*
6655 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6656 * set the success or error code of an emulated VMX instruction, as specified
6657 * by Vol 2B, VMX Instruction Reference, "Conventions".
6658 */
6659static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6660{
6661 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6662 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6663 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6664}
6665
6666static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6667{
6668 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6669 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6670 X86_EFLAGS_SF | X86_EFLAGS_OF))
6671 | X86_EFLAGS_CF);
6672}
6673
Abel Gordon145c28d2013-04-18 14:36:55 +03006674static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006675 u32 vm_instruction_error)
6676{
6677 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6678 /*
6679 * failValid writes the error number to the current VMCS, which
6680 * can't be done there isn't a current VMCS.
6681 */
6682 nested_vmx_failInvalid(vcpu);
6683 return;
6684 }
6685 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6686 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6687 X86_EFLAGS_SF | X86_EFLAGS_OF))
6688 | X86_EFLAGS_ZF);
6689 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6690 /*
6691 * We don't need to force a shadow sync because
6692 * VM_INSTRUCTION_ERROR is not shadowed
6693 */
6694}
Abel Gordon145c28d2013-04-18 14:36:55 +03006695
Wincy Vanff651cb2014-12-11 08:52:58 +03006696static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6697{
6698 /* TODO: not to reset guest simply here. */
6699 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006700 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006701}
6702
Jan Kiszkaf4124502014-03-07 20:03:13 +01006703static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6704{
6705 struct vcpu_vmx *vmx =
6706 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6707
6708 vmx->nested.preemption_timer_expired = true;
6709 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6710 kvm_vcpu_kick(&vmx->vcpu);
6711
6712 return HRTIMER_NORESTART;
6713}
6714
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006715/*
Bandan Das19677e32014-05-06 02:19:15 -04006716 * Decode the memory-address operand of a vmx instruction, as recorded on an
6717 * exit caused by such an instruction (run by a guest hypervisor).
6718 * On success, returns 0. When the operand is invalid, returns 1 and throws
6719 * #UD or #GP.
6720 */
6721static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6722 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006723 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006724{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006725 gva_t off;
6726 bool exn;
6727 struct kvm_segment s;
6728
Bandan Das19677e32014-05-06 02:19:15 -04006729 /*
6730 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6731 * Execution", on an exit, vmx_instruction_info holds most of the
6732 * addressing components of the operand. Only the displacement part
6733 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6734 * For how an actual address is calculated from all these components,
6735 * refer to Vol. 1, "Operand Addressing".
6736 */
6737 int scaling = vmx_instruction_info & 3;
6738 int addr_size = (vmx_instruction_info >> 7) & 7;
6739 bool is_reg = vmx_instruction_info & (1u << 10);
6740 int seg_reg = (vmx_instruction_info >> 15) & 7;
6741 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6742 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6743 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6744 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6745
6746 if (is_reg) {
6747 kvm_queue_exception(vcpu, UD_VECTOR);
6748 return 1;
6749 }
6750
6751 /* Addr = segment_base + offset */
6752 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006753 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006754 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006755 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006756 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006757 off += kvm_register_read(vcpu, index_reg)<<scaling;
6758 vmx_get_segment(vcpu, &s, seg_reg);
6759 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006760
6761 if (addr_size == 1) /* 32 bit */
6762 *ret &= 0xffffffff;
6763
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006764 /* Checks for #GP/#SS exceptions. */
6765 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006766 if (is_long_mode(vcpu)) {
6767 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6768 * non-canonical form. This is the only check on the memory
6769 * destination for long mode!
6770 */
6771 exn = is_noncanonical_address(*ret);
6772 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006773 /* Protected mode: apply checks for segment validity in the
6774 * following order:
6775 * - segment type check (#GP(0) may be thrown)
6776 * - usability check (#GP(0)/#SS(0))
6777 * - limit check (#GP(0)/#SS(0))
6778 */
6779 if (wr)
6780 /* #GP(0) if the destination operand is located in a
6781 * read-only data segment or any code segment.
6782 */
6783 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6784 else
6785 /* #GP(0) if the source operand is located in an
6786 * execute-only code segment
6787 */
6788 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006789 if (exn) {
6790 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6791 return 1;
6792 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006793 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6794 */
6795 exn = (s.unusable != 0);
6796 /* Protected mode: #GP(0)/#SS(0) if the memory
6797 * operand is outside the segment limit.
6798 */
6799 exn = exn || (off + sizeof(u64) > s.limit);
6800 }
6801 if (exn) {
6802 kvm_queue_exception_e(vcpu,
6803 seg_reg == VCPU_SREG_SS ?
6804 SS_VECTOR : GP_VECTOR,
6805 0);
6806 return 1;
6807 }
6808
Bandan Das19677e32014-05-06 02:19:15 -04006809 return 0;
6810}
6811
6812/*
Bandan Das3573e222014-05-06 02:19:16 -04006813 * This function performs the various checks including
6814 * - if it's 4KB aligned
6815 * - No bits beyond the physical address width are set
6816 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006817 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006818 */
Bandan Das4291b582014-05-06 02:19:18 -04006819static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6820 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006821{
6822 gva_t gva;
6823 gpa_t vmptr;
6824 struct x86_exception e;
6825 struct page *page;
6826 struct vcpu_vmx *vmx = to_vmx(vcpu);
6827 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6828
6829 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006830 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006831 return 1;
6832
6833 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6834 sizeof(vmptr), &e)) {
6835 kvm_inject_page_fault(vcpu, &e);
6836 return 1;
6837 }
6838
6839 switch (exit_reason) {
6840 case EXIT_REASON_VMON:
6841 /*
6842 * SDM 3: 24.11.5
6843 * The first 4 bytes of VMXON region contain the supported
6844 * VMCS revision identifier
6845 *
6846 * Note - IA32_VMX_BASIC[48] will never be 1
6847 * for the nested case;
6848 * which replaces physical address width with 32
6849 *
6850 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006851 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006852 nested_vmx_failInvalid(vcpu);
6853 skip_emulated_instruction(vcpu);
6854 return 1;
6855 }
6856
6857 page = nested_get_page(vcpu, vmptr);
6858 if (page == NULL ||
6859 *(u32 *)kmap(page) != VMCS12_REVISION) {
6860 nested_vmx_failInvalid(vcpu);
6861 kunmap(page);
6862 skip_emulated_instruction(vcpu);
6863 return 1;
6864 }
6865 kunmap(page);
6866 vmx->nested.vmxon_ptr = vmptr;
6867 break;
Bandan Das4291b582014-05-06 02:19:18 -04006868 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006869 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006870 nested_vmx_failValid(vcpu,
6871 VMXERR_VMCLEAR_INVALID_ADDRESS);
6872 skip_emulated_instruction(vcpu);
6873 return 1;
6874 }
Bandan Das3573e222014-05-06 02:19:16 -04006875
Bandan Das4291b582014-05-06 02:19:18 -04006876 if (vmptr == vmx->nested.vmxon_ptr) {
6877 nested_vmx_failValid(vcpu,
6878 VMXERR_VMCLEAR_VMXON_POINTER);
6879 skip_emulated_instruction(vcpu);
6880 return 1;
6881 }
6882 break;
6883 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006884 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006885 nested_vmx_failValid(vcpu,
6886 VMXERR_VMPTRLD_INVALID_ADDRESS);
6887 skip_emulated_instruction(vcpu);
6888 return 1;
6889 }
6890
6891 if (vmptr == vmx->nested.vmxon_ptr) {
6892 nested_vmx_failValid(vcpu,
6893 VMXERR_VMCLEAR_VMXON_POINTER);
6894 skip_emulated_instruction(vcpu);
6895 return 1;
6896 }
6897 break;
Bandan Das3573e222014-05-06 02:19:16 -04006898 default:
6899 return 1; /* shouldn't happen */
6900 }
6901
Bandan Das4291b582014-05-06 02:19:18 -04006902 if (vmpointer)
6903 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006904 return 0;
6905}
6906
6907/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006908 * Emulate the VMXON instruction.
6909 * Currently, we just remember that VMX is active, and do not save or even
6910 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6911 * do not currently need to store anything in that guest-allocated memory
6912 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6913 * argument is different from the VMXON pointer (which the spec says they do).
6914 */
6915static int handle_vmon(struct kvm_vcpu *vcpu)
6916{
6917 struct kvm_segment cs;
6918 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006919 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006920 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6921 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006922
6923 /* The Intel VMX Instruction Reference lists a bunch of bits that
6924 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6925 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6926 * Otherwise, we should fail with #UD. We test these now:
6927 */
6928 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6929 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6930 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6931 kvm_queue_exception(vcpu, UD_VECTOR);
6932 return 1;
6933 }
6934
6935 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6936 if (is_long_mode(vcpu) && !cs.l) {
6937 kvm_queue_exception(vcpu, UD_VECTOR);
6938 return 1;
6939 }
6940
6941 if (vmx_get_cpl(vcpu)) {
6942 kvm_inject_gp(vcpu, 0);
6943 return 1;
6944 }
Bandan Das3573e222014-05-06 02:19:16 -04006945
Bandan Das4291b582014-05-06 02:19:18 -04006946 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006947 return 1;
6948
Abel Gordon145c28d2013-04-18 14:36:55 +03006949 if (vmx->nested.vmxon) {
6950 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6951 skip_emulated_instruction(vcpu);
6952 return 1;
6953 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006954
Haozhong Zhang3b840802016-06-22 14:59:54 +08006955 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006956 != VMXON_NEEDED_FEATURES) {
6957 kvm_inject_gp(vcpu, 0);
6958 return 1;
6959 }
6960
Radim Krčmářd048c092016-08-08 20:16:22 +02006961 if (cpu_has_vmx_msr_bitmap()) {
6962 vmx->nested.msr_bitmap =
6963 (unsigned long *)__get_free_page(GFP_KERNEL);
6964 if (!vmx->nested.msr_bitmap)
6965 goto out_msr_bitmap;
6966 }
6967
David Matlack4f2777b2016-07-13 17:16:37 -07006968 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6969 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02006970 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07006971
Abel Gordon8de48832013-04-18 14:37:25 +03006972 if (enable_shadow_vmcs) {
6973 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02006974 if (!shadow_vmcs)
6975 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03006976 /* mark vmcs as shadow */
6977 shadow_vmcs->revision_id |= (1u << 31);
6978 /* init shadow vmcs */
6979 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07006980 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03006981 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006982
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006983 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6984 vmx->nested.vmcs02_num = 0;
6985
Jan Kiszkaf4124502014-03-07 20:03:13 +01006986 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08006987 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01006988 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6989
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006990 vmx->nested.vmxon = true;
6991
6992 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006993 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006994 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02006995
6996out_shadow_vmcs:
6997 kfree(vmx->nested.cached_vmcs12);
6998
6999out_cached_vmcs12:
7000 free_page((unsigned long)vmx->nested.msr_bitmap);
7001
7002out_msr_bitmap:
7003 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007004}
7005
7006/*
7007 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7008 * for running VMX instructions (except VMXON, whose prerequisites are
7009 * slightly different). It also specifies what exception to inject otherwise.
7010 */
7011static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7012{
7013 struct kvm_segment cs;
7014 struct vcpu_vmx *vmx = to_vmx(vcpu);
7015
7016 if (!vmx->nested.vmxon) {
7017 kvm_queue_exception(vcpu, UD_VECTOR);
7018 return 0;
7019 }
7020
7021 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7022 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7023 (is_long_mode(vcpu) && !cs.l)) {
7024 kvm_queue_exception(vcpu, UD_VECTOR);
7025 return 0;
7026 }
7027
7028 if (vmx_get_cpl(vcpu)) {
7029 kvm_inject_gp(vcpu, 0);
7030 return 0;
7031 }
7032
7033 return 1;
7034}
7035
Abel Gordone7953d72013-04-18 14:37:55 +03007036static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7037{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007038 if (vmx->nested.current_vmptr == -1ull)
7039 return;
7040
7041 /* current_vmptr and current_vmcs12 are always set/reset together */
7042 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7043 return;
7044
Abel Gordon012f83c2013-04-18 14:39:25 +03007045 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007046 /* copy to memory all shadowed fields in case
7047 they were modified */
7048 copy_shadow_to_vmcs12(vmx);
7049 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007050 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7051 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007052 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007053 }
Wincy Van705699a2015-02-03 23:58:17 +08007054 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007055
7056 /* Flush VMCS12 to guest memory */
7057 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7058 VMCS12_SIZE);
7059
Abel Gordone7953d72013-04-18 14:37:55 +03007060 kunmap(vmx->nested.current_vmcs12_page);
7061 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007062 vmx->nested.current_vmptr = -1ull;
7063 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007064}
7065
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007066/*
7067 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7068 * just stops using VMX.
7069 */
7070static void free_nested(struct vcpu_vmx *vmx)
7071{
7072 if (!vmx->nested.vmxon)
7073 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007074
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007075 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007076 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007077 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007078 if (vmx->nested.msr_bitmap) {
7079 free_page((unsigned long)vmx->nested.msr_bitmap);
7080 vmx->nested.msr_bitmap = NULL;
7081 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007082 if (enable_shadow_vmcs) {
7083 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7084 free_vmcs(vmx->vmcs01.shadow_vmcs);
7085 vmx->vmcs01.shadow_vmcs = NULL;
7086 }
David Matlack4f2777b2016-07-13 17:16:37 -07007087 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007088 /* Unpin physical memory we referred to in current vmcs02 */
7089 if (vmx->nested.apic_access_page) {
7090 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007091 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007092 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007093 if (vmx->nested.virtual_apic_page) {
7094 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007095 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007096 }
Wincy Van705699a2015-02-03 23:58:17 +08007097 if (vmx->nested.pi_desc_page) {
7098 kunmap(vmx->nested.pi_desc_page);
7099 nested_release_page(vmx->nested.pi_desc_page);
7100 vmx->nested.pi_desc_page = NULL;
7101 vmx->nested.pi_desc = NULL;
7102 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007103
7104 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007105}
7106
7107/* Emulate the VMXOFF instruction */
7108static int handle_vmoff(struct kvm_vcpu *vcpu)
7109{
7110 if (!nested_vmx_check_permission(vcpu))
7111 return 1;
7112 free_nested(to_vmx(vcpu));
7113 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007114 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007115 return 1;
7116}
7117
Nadav Har'El27d6c862011-05-25 23:06:59 +03007118/* Emulate the VMCLEAR instruction */
7119static int handle_vmclear(struct kvm_vcpu *vcpu)
7120{
7121 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007122 gpa_t vmptr;
7123 struct vmcs12 *vmcs12;
7124 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007125
7126 if (!nested_vmx_check_permission(vcpu))
7127 return 1;
7128
Bandan Das4291b582014-05-06 02:19:18 -04007129 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007130 return 1;
7131
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007132 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007133 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007134
7135 page = nested_get_page(vcpu, vmptr);
7136 if (page == NULL) {
7137 /*
7138 * For accurate processor emulation, VMCLEAR beyond available
7139 * physical memory should do nothing at all. However, it is
7140 * possible that a nested vmx bug, not a guest hypervisor bug,
7141 * resulted in this case, so let's shut down before doing any
7142 * more damage:
7143 */
7144 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7145 return 1;
7146 }
7147 vmcs12 = kmap(page);
7148 vmcs12->launch_state = 0;
7149 kunmap(page);
7150 nested_release_page(page);
7151
7152 nested_free_vmcs02(vmx, vmptr);
7153
7154 skip_emulated_instruction(vcpu);
7155 nested_vmx_succeed(vcpu);
7156 return 1;
7157}
7158
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007159static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7160
7161/* Emulate the VMLAUNCH instruction */
7162static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7163{
7164 return nested_vmx_run(vcpu, true);
7165}
7166
7167/* Emulate the VMRESUME instruction */
7168static int handle_vmresume(struct kvm_vcpu *vcpu)
7169{
7170
7171 return nested_vmx_run(vcpu, false);
7172}
7173
Nadav Har'El49f705c2011-05-25 23:08:30 +03007174enum vmcs_field_type {
7175 VMCS_FIELD_TYPE_U16 = 0,
7176 VMCS_FIELD_TYPE_U64 = 1,
7177 VMCS_FIELD_TYPE_U32 = 2,
7178 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7179};
7180
7181static inline int vmcs_field_type(unsigned long field)
7182{
7183 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7184 return VMCS_FIELD_TYPE_U32;
7185 return (field >> 13) & 0x3 ;
7186}
7187
7188static inline int vmcs_field_readonly(unsigned long field)
7189{
7190 return (((field >> 10) & 0x3) == 1);
7191}
7192
7193/*
7194 * Read a vmcs12 field. Since these can have varying lengths and we return
7195 * one type, we chose the biggest type (u64) and zero-extend the return value
7196 * to that size. Note that the caller, handle_vmread, might need to use only
7197 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7198 * 64-bit fields are to be returned).
7199 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007200static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7201 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007202{
7203 short offset = vmcs_field_to_offset(field);
7204 char *p;
7205
7206 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007207 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007208
7209 p = ((char *)(get_vmcs12(vcpu))) + offset;
7210
7211 switch (vmcs_field_type(field)) {
7212 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7213 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007214 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007215 case VMCS_FIELD_TYPE_U16:
7216 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007217 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007218 case VMCS_FIELD_TYPE_U32:
7219 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007220 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007221 case VMCS_FIELD_TYPE_U64:
7222 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007223 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007224 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007225 WARN_ON(1);
7226 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007227 }
7228}
7229
Abel Gordon20b97fe2013-04-18 14:36:25 +03007230
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007231static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7232 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007233 short offset = vmcs_field_to_offset(field);
7234 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7235 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007236 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007237
7238 switch (vmcs_field_type(field)) {
7239 case VMCS_FIELD_TYPE_U16:
7240 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007241 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007242 case VMCS_FIELD_TYPE_U32:
7243 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007244 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007245 case VMCS_FIELD_TYPE_U64:
7246 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007247 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007248 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7249 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007250 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007251 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007252 WARN_ON(1);
7253 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007254 }
7255
7256}
7257
Abel Gordon16f5b902013-04-18 14:38:25 +03007258static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7259{
7260 int i;
7261 unsigned long field;
7262 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007263 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007264 const unsigned long *fields = shadow_read_write_fields;
7265 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007266
Jan Kiszka282da872014-10-08 18:05:39 +02007267 preempt_disable();
7268
Abel Gordon16f5b902013-04-18 14:38:25 +03007269 vmcs_load(shadow_vmcs);
7270
7271 for (i = 0; i < num_fields; i++) {
7272 field = fields[i];
7273 switch (vmcs_field_type(field)) {
7274 case VMCS_FIELD_TYPE_U16:
7275 field_value = vmcs_read16(field);
7276 break;
7277 case VMCS_FIELD_TYPE_U32:
7278 field_value = vmcs_read32(field);
7279 break;
7280 case VMCS_FIELD_TYPE_U64:
7281 field_value = vmcs_read64(field);
7282 break;
7283 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7284 field_value = vmcs_readl(field);
7285 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007286 default:
7287 WARN_ON(1);
7288 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007289 }
7290 vmcs12_write_any(&vmx->vcpu, field, field_value);
7291 }
7292
7293 vmcs_clear(shadow_vmcs);
7294 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007295
7296 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007297}
7298
Abel Gordonc3114422013-04-18 14:38:55 +03007299static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7300{
Mathias Krausec2bae892013-06-26 20:36:21 +02007301 const unsigned long *fields[] = {
7302 shadow_read_write_fields,
7303 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007304 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007305 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007306 max_shadow_read_write_fields,
7307 max_shadow_read_only_fields
7308 };
7309 int i, q;
7310 unsigned long field;
7311 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007312 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007313
7314 vmcs_load(shadow_vmcs);
7315
Mathias Krausec2bae892013-06-26 20:36:21 +02007316 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007317 for (i = 0; i < max_fields[q]; i++) {
7318 field = fields[q][i];
7319 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7320
7321 switch (vmcs_field_type(field)) {
7322 case VMCS_FIELD_TYPE_U16:
7323 vmcs_write16(field, (u16)field_value);
7324 break;
7325 case VMCS_FIELD_TYPE_U32:
7326 vmcs_write32(field, (u32)field_value);
7327 break;
7328 case VMCS_FIELD_TYPE_U64:
7329 vmcs_write64(field, (u64)field_value);
7330 break;
7331 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7332 vmcs_writel(field, (long)field_value);
7333 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007334 default:
7335 WARN_ON(1);
7336 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007337 }
7338 }
7339 }
7340
7341 vmcs_clear(shadow_vmcs);
7342 vmcs_load(vmx->loaded_vmcs->vmcs);
7343}
7344
Nadav Har'El49f705c2011-05-25 23:08:30 +03007345/*
7346 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7347 * used before) all generate the same failure when it is missing.
7348 */
7349static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7350{
7351 struct vcpu_vmx *vmx = to_vmx(vcpu);
7352 if (vmx->nested.current_vmptr == -1ull) {
7353 nested_vmx_failInvalid(vcpu);
7354 skip_emulated_instruction(vcpu);
7355 return 0;
7356 }
7357 return 1;
7358}
7359
7360static int handle_vmread(struct kvm_vcpu *vcpu)
7361{
7362 unsigned long field;
7363 u64 field_value;
7364 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7365 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7366 gva_t gva = 0;
7367
7368 if (!nested_vmx_check_permission(vcpu) ||
7369 !nested_vmx_check_vmcs12(vcpu))
7370 return 1;
7371
7372 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007373 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007374 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007375 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007376 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7377 skip_emulated_instruction(vcpu);
7378 return 1;
7379 }
7380 /*
7381 * Now copy part of this value to register or memory, as requested.
7382 * Note that the number of bits actually copied is 32 or 64 depending
7383 * on the guest's mode (32 or 64 bit), not on the given field's length.
7384 */
7385 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007386 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007387 field_value);
7388 } else {
7389 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007390 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007391 return 1;
7392 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7393 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7394 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7395 }
7396
7397 nested_vmx_succeed(vcpu);
7398 skip_emulated_instruction(vcpu);
7399 return 1;
7400}
7401
7402
7403static int handle_vmwrite(struct kvm_vcpu *vcpu)
7404{
7405 unsigned long field;
7406 gva_t gva;
7407 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7408 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007409 /* The value to write might be 32 or 64 bits, depending on L1's long
7410 * mode, and eventually we need to write that into a field of several
7411 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007412 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007413 * bits into the vmcs12 field.
7414 */
7415 u64 field_value = 0;
7416 struct x86_exception e;
7417
7418 if (!nested_vmx_check_permission(vcpu) ||
7419 !nested_vmx_check_vmcs12(vcpu))
7420 return 1;
7421
7422 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007423 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007424 (((vmx_instruction_info) >> 3) & 0xf));
7425 else {
7426 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007427 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007428 return 1;
7429 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007430 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007431 kvm_inject_page_fault(vcpu, &e);
7432 return 1;
7433 }
7434 }
7435
7436
Nadav Amit27e6fb52014-06-18 17:19:26 +03007437 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007438 if (vmcs_field_readonly(field)) {
7439 nested_vmx_failValid(vcpu,
7440 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7441 skip_emulated_instruction(vcpu);
7442 return 1;
7443 }
7444
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007445 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007446 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7447 skip_emulated_instruction(vcpu);
7448 return 1;
7449 }
7450
7451 nested_vmx_succeed(vcpu);
7452 skip_emulated_instruction(vcpu);
7453 return 1;
7454}
7455
Nadav Har'El63846662011-05-25 23:07:29 +03007456/* Emulate the VMPTRLD instruction */
7457static int handle_vmptrld(struct kvm_vcpu *vcpu)
7458{
7459 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007460 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007461
7462 if (!nested_vmx_check_permission(vcpu))
7463 return 1;
7464
Bandan Das4291b582014-05-06 02:19:18 -04007465 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007466 return 1;
7467
Nadav Har'El63846662011-05-25 23:07:29 +03007468 if (vmx->nested.current_vmptr != vmptr) {
7469 struct vmcs12 *new_vmcs12;
7470 struct page *page;
7471 page = nested_get_page(vcpu, vmptr);
7472 if (page == NULL) {
7473 nested_vmx_failInvalid(vcpu);
7474 skip_emulated_instruction(vcpu);
7475 return 1;
7476 }
7477 new_vmcs12 = kmap(page);
7478 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7479 kunmap(page);
7480 nested_release_page_clean(page);
7481 nested_vmx_failValid(vcpu,
7482 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7483 skip_emulated_instruction(vcpu);
7484 return 1;
7485 }
Nadav Har'El63846662011-05-25 23:07:29 +03007486
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007487 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007488 vmx->nested.current_vmptr = vmptr;
7489 vmx->nested.current_vmcs12 = new_vmcs12;
7490 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007491 /*
7492 * Load VMCS12 from guest memory since it is not already
7493 * cached.
7494 */
7495 memcpy(vmx->nested.cached_vmcs12,
7496 vmx->nested.current_vmcs12, VMCS12_SIZE);
7497
Abel Gordon012f83c2013-04-18 14:39:25 +03007498 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007499 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7500 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007501 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007502 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007503 vmx->nested.sync_shadow_vmcs = true;
7504 }
Nadav Har'El63846662011-05-25 23:07:29 +03007505 }
7506
7507 nested_vmx_succeed(vcpu);
7508 skip_emulated_instruction(vcpu);
7509 return 1;
7510}
7511
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007512/* Emulate the VMPTRST instruction */
7513static int handle_vmptrst(struct kvm_vcpu *vcpu)
7514{
7515 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7516 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7517 gva_t vmcs_gva;
7518 struct x86_exception e;
7519
7520 if (!nested_vmx_check_permission(vcpu))
7521 return 1;
7522
7523 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007524 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007525 return 1;
7526 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7527 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7528 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7529 sizeof(u64), &e)) {
7530 kvm_inject_page_fault(vcpu, &e);
7531 return 1;
7532 }
7533 nested_vmx_succeed(vcpu);
7534 skip_emulated_instruction(vcpu);
7535 return 1;
7536}
7537
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007538/* Emulate the INVEPT instruction */
7539static int handle_invept(struct kvm_vcpu *vcpu)
7540{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007541 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007542 u32 vmx_instruction_info, types;
7543 unsigned long type;
7544 gva_t gva;
7545 struct x86_exception e;
7546 struct {
7547 u64 eptp, gpa;
7548 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007549
Wincy Vanb9c237b2015-02-03 23:56:30 +08007550 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7551 SECONDARY_EXEC_ENABLE_EPT) ||
7552 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007553 kvm_queue_exception(vcpu, UD_VECTOR);
7554 return 1;
7555 }
7556
7557 if (!nested_vmx_check_permission(vcpu))
7558 return 1;
7559
7560 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7561 kvm_queue_exception(vcpu, UD_VECTOR);
7562 return 1;
7563 }
7564
7565 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007566 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007567
Wincy Vanb9c237b2015-02-03 23:56:30 +08007568 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007569
Jim Mattson85c856b2016-10-26 08:38:38 -07007570 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007571 nested_vmx_failValid(vcpu,
7572 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007573 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007574 return 1;
7575 }
7576
7577 /* According to the Intel VMX instruction reference, the memory
7578 * operand is read even if it isn't needed (e.g., for type==global)
7579 */
7580 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007581 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007582 return 1;
7583 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7584 sizeof(operand), &e)) {
7585 kvm_inject_page_fault(vcpu, &e);
7586 return 1;
7587 }
7588
7589 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007590 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007591 /*
7592 * TODO: track mappings and invalidate
7593 * single context requests appropriately
7594 */
7595 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007596 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007597 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007598 nested_vmx_succeed(vcpu);
7599 break;
7600 default:
7601 BUG_ON(1);
7602 break;
7603 }
7604
7605 skip_emulated_instruction(vcpu);
7606 return 1;
7607}
7608
Petr Matouseka642fc32014-09-23 20:22:30 +02007609static int handle_invvpid(struct kvm_vcpu *vcpu)
7610{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007611 struct vcpu_vmx *vmx = to_vmx(vcpu);
7612 u32 vmx_instruction_info;
7613 unsigned long type, types;
7614 gva_t gva;
7615 struct x86_exception e;
7616 int vpid;
7617
7618 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7619 SECONDARY_EXEC_ENABLE_VPID) ||
7620 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7621 kvm_queue_exception(vcpu, UD_VECTOR);
7622 return 1;
7623 }
7624
7625 if (!nested_vmx_check_permission(vcpu))
7626 return 1;
7627
7628 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7629 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7630
7631 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7632
Jim Mattson85c856b2016-10-26 08:38:38 -07007633 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007634 nested_vmx_failValid(vcpu,
7635 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007636 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007637 return 1;
7638 }
7639
7640 /* according to the intel vmx instruction reference, the memory
7641 * operand is read even if it isn't needed (e.g., for type==global)
7642 */
7643 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7644 vmx_instruction_info, false, &gva))
7645 return 1;
7646 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7647 sizeof(u32), &e)) {
7648 kvm_inject_page_fault(vcpu, &e);
7649 return 1;
7650 }
7651
7652 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007653 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7654 /*
7655 * Old versions of KVM use the single-context version so we
7656 * have to support it; just treat it the same as all-context.
7657 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007658 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007659 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007660 nested_vmx_succeed(vcpu);
7661 break;
7662 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007663 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007664 BUG_ON(1);
7665 break;
7666 }
7667
7668 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007669 return 1;
7670}
7671
Kai Huang843e4332015-01-28 10:54:28 +08007672static int handle_pml_full(struct kvm_vcpu *vcpu)
7673{
7674 unsigned long exit_qualification;
7675
7676 trace_kvm_pml_full(vcpu->vcpu_id);
7677
7678 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7679
7680 /*
7681 * PML buffer FULL happened while executing iret from NMI,
7682 * "blocked by NMI" bit has to be set before next VM entry.
7683 */
7684 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7685 cpu_has_virtual_nmis() &&
7686 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7687 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7688 GUEST_INTR_STATE_NMI);
7689
7690 /*
7691 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7692 * here.., and there's no userspace involvement needed for PML.
7693 */
7694 return 1;
7695}
7696
Yunhong Jiang64672c92016-06-13 14:19:59 -07007697static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7698{
7699 kvm_lapic_expired_hv_timer(vcpu);
7700 return 1;
7701}
7702
Nadav Har'El0140cae2011-05-25 23:06:28 +03007703/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007704 * The exit handlers return 1 if the exit was handled fully and guest execution
7705 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7706 * to be done to userspace and return 0.
7707 */
Mathias Krause772e0312012-08-30 01:30:19 +02007708static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007709 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7710 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007711 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007712 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007713 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007714 [EXIT_REASON_CR_ACCESS] = handle_cr,
7715 [EXIT_REASON_DR_ACCESS] = handle_dr,
7716 [EXIT_REASON_CPUID] = handle_cpuid,
7717 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7718 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7719 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7720 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007721 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007722 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007723 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007724 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007725 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007726 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007727 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007728 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007729 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007730 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007731 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007732 [EXIT_REASON_VMOFF] = handle_vmoff,
7733 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007734 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7735 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007736 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007737 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007738 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007739 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007740 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007741 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007742 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7743 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007744 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007745 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007746 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007747 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007748 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007749 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007750 [EXIT_REASON_XSAVES] = handle_xsaves,
7751 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007752 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007753 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007754};
7755
7756static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007757 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007758
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007759static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7760 struct vmcs12 *vmcs12)
7761{
7762 unsigned long exit_qualification;
7763 gpa_t bitmap, last_bitmap;
7764 unsigned int port;
7765 int size;
7766 u8 b;
7767
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007768 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007769 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007770
7771 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7772
7773 port = exit_qualification >> 16;
7774 size = (exit_qualification & 7) + 1;
7775
7776 last_bitmap = (gpa_t)-1;
7777 b = -1;
7778
7779 while (size > 0) {
7780 if (port < 0x8000)
7781 bitmap = vmcs12->io_bitmap_a;
7782 else if (port < 0x10000)
7783 bitmap = vmcs12->io_bitmap_b;
7784 else
Joe Perches1d804d02015-03-30 16:46:09 -07007785 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007786 bitmap += (port & 0x7fff) / 8;
7787
7788 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007789 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007790 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007791 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007792 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007793
7794 port++;
7795 size--;
7796 last_bitmap = bitmap;
7797 }
7798
Joe Perches1d804d02015-03-30 16:46:09 -07007799 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007800}
7801
Nadav Har'El644d7112011-05-25 23:12:35 +03007802/*
7803 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7804 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7805 * disinterest in the current event (read or write a specific MSR) by using an
7806 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7807 */
7808static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7809 struct vmcs12 *vmcs12, u32 exit_reason)
7810{
7811 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7812 gpa_t bitmap;
7813
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007814 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007815 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007816
7817 /*
7818 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7819 * for the four combinations of read/write and low/high MSR numbers.
7820 * First we need to figure out which of the four to use:
7821 */
7822 bitmap = vmcs12->msr_bitmap;
7823 if (exit_reason == EXIT_REASON_MSR_WRITE)
7824 bitmap += 2048;
7825 if (msr_index >= 0xc0000000) {
7826 msr_index -= 0xc0000000;
7827 bitmap += 1024;
7828 }
7829
7830 /* Then read the msr_index'th bit from this bitmap: */
7831 if (msr_index < 1024*8) {
7832 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007833 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007834 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007835 return 1 & (b >> (msr_index & 7));
7836 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007837 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007838}
7839
7840/*
7841 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7842 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7843 * intercept (via guest_host_mask etc.) the current event.
7844 */
7845static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7846 struct vmcs12 *vmcs12)
7847{
7848 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7849 int cr = exit_qualification & 15;
7850 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007851 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007852
7853 switch ((exit_qualification >> 4) & 3) {
7854 case 0: /* mov to cr */
7855 switch (cr) {
7856 case 0:
7857 if (vmcs12->cr0_guest_host_mask &
7858 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007859 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007860 break;
7861 case 3:
7862 if ((vmcs12->cr3_target_count >= 1 &&
7863 vmcs12->cr3_target_value0 == val) ||
7864 (vmcs12->cr3_target_count >= 2 &&
7865 vmcs12->cr3_target_value1 == val) ||
7866 (vmcs12->cr3_target_count >= 3 &&
7867 vmcs12->cr3_target_value2 == val) ||
7868 (vmcs12->cr3_target_count >= 4 &&
7869 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007870 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007871 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007872 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007873 break;
7874 case 4:
7875 if (vmcs12->cr4_guest_host_mask &
7876 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007877 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007878 break;
7879 case 8:
7880 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007881 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007882 break;
7883 }
7884 break;
7885 case 2: /* clts */
7886 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7887 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007888 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007889 break;
7890 case 1: /* mov from cr */
7891 switch (cr) {
7892 case 3:
7893 if (vmcs12->cpu_based_vm_exec_control &
7894 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007895 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007896 break;
7897 case 8:
7898 if (vmcs12->cpu_based_vm_exec_control &
7899 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007900 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007901 break;
7902 }
7903 break;
7904 case 3: /* lmsw */
7905 /*
7906 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7907 * cr0. Other attempted changes are ignored, with no exit.
7908 */
7909 if (vmcs12->cr0_guest_host_mask & 0xe &
7910 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007911 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007912 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7913 !(vmcs12->cr0_read_shadow & 0x1) &&
7914 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007915 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007916 break;
7917 }
Joe Perches1d804d02015-03-30 16:46:09 -07007918 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007919}
7920
7921/*
7922 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7923 * should handle it ourselves in L0 (and then continue L2). Only call this
7924 * when in is_guest_mode (L2).
7925 */
7926static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7927{
Nadav Har'El644d7112011-05-25 23:12:35 +03007928 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7929 struct vcpu_vmx *vmx = to_vmx(vcpu);
7930 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007931 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007932
Jan Kiszka542060e2014-01-04 18:47:21 +01007933 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7934 vmcs_readl(EXIT_QUALIFICATION),
7935 vmx->idt_vectoring_info,
7936 intr_info,
7937 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7938 KVM_ISA_VMX);
7939
Nadav Har'El644d7112011-05-25 23:12:35 +03007940 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007941 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007942
7943 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007944 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7945 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007946 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007947 }
7948
7949 switch (exit_reason) {
7950 case EXIT_REASON_EXCEPTION_NMI:
7951 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007952 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007953 else if (is_page_fault(intr_info))
7954 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007955 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007956 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007957 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007958 else if (is_debug(intr_info) &&
7959 vcpu->guest_debug &
7960 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7961 return false;
7962 else if (is_breakpoint(intr_info) &&
7963 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7964 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007965 return vmcs12->exception_bitmap &
7966 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7967 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007968 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007969 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007970 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007971 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007972 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007973 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007974 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007975 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007976 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007977 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007978 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007979 return false;
7980 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007981 case EXIT_REASON_HLT:
7982 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7983 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007984 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007985 case EXIT_REASON_INVLPG:
7986 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7987 case EXIT_REASON_RDPMC:
7988 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007989 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007990 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7991 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7992 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7993 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7994 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7995 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007996 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007997 /*
7998 * VMX instructions trap unconditionally. This allows L1 to
7999 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8000 */
Joe Perches1d804d02015-03-30 16:46:09 -07008001 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008002 case EXIT_REASON_CR_ACCESS:
8003 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8004 case EXIT_REASON_DR_ACCESS:
8005 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8006 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008007 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03008008 case EXIT_REASON_MSR_READ:
8009 case EXIT_REASON_MSR_WRITE:
8010 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8011 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008012 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008013 case EXIT_REASON_MWAIT_INSTRUCTION:
8014 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008015 case EXIT_REASON_MONITOR_TRAP_FLAG:
8016 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008017 case EXIT_REASON_MONITOR_INSTRUCTION:
8018 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8019 case EXIT_REASON_PAUSE_INSTRUCTION:
8020 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8021 nested_cpu_has2(vmcs12,
8022 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8023 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008024 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008025 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008026 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008027 case EXIT_REASON_APIC_ACCESS:
8028 return nested_cpu_has2(vmcs12,
8029 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008030 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008031 case EXIT_REASON_EOI_INDUCED:
8032 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008033 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008034 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008035 /*
8036 * L0 always deals with the EPT violation. If nested EPT is
8037 * used, and the nested mmu code discovers that the address is
8038 * missing in the guest EPT table (EPT12), the EPT violation
8039 * will be injected with nested_ept_inject_page_fault()
8040 */
Joe Perches1d804d02015-03-30 16:46:09 -07008041 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008042 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008043 /*
8044 * L2 never uses directly L1's EPT, but rather L0's own EPT
8045 * table (shadow on EPT) or a merged EPT table that L0 built
8046 * (EPT on EPT). So any problems with the structure of the
8047 * table is L0's fault.
8048 */
Joe Perches1d804d02015-03-30 16:46:09 -07008049 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008050 case EXIT_REASON_WBINVD:
8051 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8052 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008053 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008054 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8055 /*
8056 * This should never happen, since it is not possible to
8057 * set XSS to a non-zero value---neither in L1 nor in L2.
8058 * If if it were, XSS would have to be checked against
8059 * the XSS exit bitmap in vmcs12.
8060 */
8061 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008062 case EXIT_REASON_PREEMPTION_TIMER:
8063 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008064 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008065 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008066 }
8067}
8068
Avi Kivity586f9602010-11-18 13:09:54 +02008069static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8070{
8071 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8072 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8073}
8074
Kai Huanga3eaa862015-11-04 13:46:05 +08008075static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008076{
Kai Huanga3eaa862015-11-04 13:46:05 +08008077 if (vmx->pml_pg) {
8078 __free_page(vmx->pml_pg);
8079 vmx->pml_pg = NULL;
8080 }
Kai Huang843e4332015-01-28 10:54:28 +08008081}
8082
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008083static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008084{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008085 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008086 u64 *pml_buf;
8087 u16 pml_idx;
8088
8089 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8090
8091 /* Do nothing if PML buffer is empty */
8092 if (pml_idx == (PML_ENTITY_NUM - 1))
8093 return;
8094
8095 /* PML index always points to next available PML buffer entity */
8096 if (pml_idx >= PML_ENTITY_NUM)
8097 pml_idx = 0;
8098 else
8099 pml_idx++;
8100
8101 pml_buf = page_address(vmx->pml_pg);
8102 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8103 u64 gpa;
8104
8105 gpa = pml_buf[pml_idx];
8106 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008107 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008108 }
8109
8110 /* reset PML index */
8111 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8112}
8113
8114/*
8115 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8116 * Called before reporting dirty_bitmap to userspace.
8117 */
8118static void kvm_flush_pml_buffers(struct kvm *kvm)
8119{
8120 int i;
8121 struct kvm_vcpu *vcpu;
8122 /*
8123 * We only need to kick vcpu out of guest mode here, as PML buffer
8124 * is flushed at beginning of all VMEXITs, and it's obvious that only
8125 * vcpus running in guest are possible to have unflushed GPAs in PML
8126 * buffer.
8127 */
8128 kvm_for_each_vcpu(i, vcpu, kvm)
8129 kvm_vcpu_kick(vcpu);
8130}
8131
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008132static void vmx_dump_sel(char *name, uint32_t sel)
8133{
8134 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8135 name, vmcs_read32(sel),
8136 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8137 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8138 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8139}
8140
8141static void vmx_dump_dtsel(char *name, uint32_t limit)
8142{
8143 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8144 name, vmcs_read32(limit),
8145 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8146}
8147
8148static void dump_vmcs(void)
8149{
8150 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8151 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8152 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8153 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8154 u32 secondary_exec_control = 0;
8155 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008156 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008157 int i, n;
8158
8159 if (cpu_has_secondary_exec_ctrls())
8160 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8161
8162 pr_err("*** Guest State ***\n");
8163 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8164 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8165 vmcs_readl(CR0_GUEST_HOST_MASK));
8166 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8167 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8168 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8169 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8170 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8171 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008172 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8173 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8174 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8175 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008176 }
8177 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8178 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8179 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8180 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8181 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8182 vmcs_readl(GUEST_SYSENTER_ESP),
8183 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8184 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8185 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8186 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8187 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8188 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8189 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8190 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8191 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8192 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8193 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8194 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8195 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008196 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8197 efer, vmcs_read64(GUEST_IA32_PAT));
8198 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8199 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008200 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8201 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008202 pr_err("PerfGlobCtl = 0x%016llx\n",
8203 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008204 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008205 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008206 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8207 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8208 vmcs_read32(GUEST_ACTIVITY_STATE));
8209 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8210 pr_err("InterruptStatus = %04x\n",
8211 vmcs_read16(GUEST_INTR_STATUS));
8212
8213 pr_err("*** Host State ***\n");
8214 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8215 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8216 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8217 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8218 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8219 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8220 vmcs_read16(HOST_TR_SELECTOR));
8221 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8222 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8223 vmcs_readl(HOST_TR_BASE));
8224 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8225 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8226 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8227 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8228 vmcs_readl(HOST_CR4));
8229 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8230 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8231 vmcs_read32(HOST_IA32_SYSENTER_CS),
8232 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8233 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008234 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8235 vmcs_read64(HOST_IA32_EFER),
8236 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008237 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008238 pr_err("PerfGlobCtl = 0x%016llx\n",
8239 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008240
8241 pr_err("*** Control State ***\n");
8242 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8243 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8244 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8245 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8246 vmcs_read32(EXCEPTION_BITMAP),
8247 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8248 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8249 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8250 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8251 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8252 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8253 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8254 vmcs_read32(VM_EXIT_INTR_INFO),
8255 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8256 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8257 pr_err(" reason=%08x qualification=%016lx\n",
8258 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8259 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8260 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8261 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008262 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008263 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008264 pr_err("TSC Multiplier = 0x%016llx\n",
8265 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008266 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8267 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8268 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8269 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8270 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008271 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008272 n = vmcs_read32(CR3_TARGET_COUNT);
8273 for (i = 0; i + 1 < n; i += 4)
8274 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8275 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8276 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8277 if (i < n)
8278 pr_err("CR3 target%u=%016lx\n",
8279 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8280 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8281 pr_err("PLE Gap=%08x Window=%08x\n",
8282 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8283 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8284 pr_err("Virtual processor ID = 0x%04x\n",
8285 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8286}
8287
Avi Kivity6aa8b732006-12-10 02:21:36 -08008288/*
8289 * The guest has exited. See if we can fix it or if we need userspace
8290 * assistance.
8291 */
Avi Kivity851ba692009-08-24 11:10:17 +03008292static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008293{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008294 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008295 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008296 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008297
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008298 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8299
Kai Huang843e4332015-01-28 10:54:28 +08008300 /*
8301 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8302 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8303 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8304 * mode as if vcpus is in root mode, the PML buffer must has been
8305 * flushed already.
8306 */
8307 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008308 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008309
Mohammed Gamal80ced182009-09-01 12:48:18 +02008310 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008311 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008312 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008313
Nadav Har'El644d7112011-05-25 23:12:35 +03008314 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008315 nested_vmx_vmexit(vcpu, exit_reason,
8316 vmcs_read32(VM_EXIT_INTR_INFO),
8317 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008318 return 1;
8319 }
8320
Mohammed Gamal51207022010-05-31 22:40:54 +03008321 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008322 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008323 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8324 vcpu->run->fail_entry.hardware_entry_failure_reason
8325 = exit_reason;
8326 return 0;
8327 }
8328
Avi Kivity29bd8a72007-09-10 17:27:03 +03008329 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008330 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8331 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008332 = vmcs_read32(VM_INSTRUCTION_ERROR);
8333 return 0;
8334 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008335
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008336 /*
8337 * Note:
8338 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8339 * delivery event since it indicates guest is accessing MMIO.
8340 * The vm-exit can be triggered again after return to guest that
8341 * will cause infinite loop.
8342 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008343 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008344 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008345 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008346 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008347 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8348 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8349 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8350 vcpu->run->internal.ndata = 2;
8351 vcpu->run->internal.data[0] = vectoring_info;
8352 vcpu->run->internal.data[1] = exit_reason;
8353 return 0;
8354 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008355
Nadav Har'El644d7112011-05-25 23:12:35 +03008356 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8357 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008358 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008359 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008360 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008361 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008362 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008363 /*
8364 * This CPU don't support us in finding the end of an
8365 * NMI-blocked window if the guest runs with IRQs
8366 * disabled. So we pull the trigger after 1 s of
8367 * futile waiting, but inform the user about this.
8368 */
8369 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8370 "state on VCPU %d after 1 s timeout\n",
8371 __func__, vcpu->vcpu_id);
8372 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008373 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008374 }
8375
Avi Kivity6aa8b732006-12-10 02:21:36 -08008376 if (exit_reason < kvm_vmx_max_exit_handlers
8377 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008378 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008379 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008380 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8381 kvm_queue_exception(vcpu, UD_VECTOR);
8382 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008383 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008384}
8385
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008386static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008387{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008388 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8389
8390 if (is_guest_mode(vcpu) &&
8391 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8392 return;
8393
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008394 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008395 vmcs_write32(TPR_THRESHOLD, 0);
8396 return;
8397 }
8398
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008399 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008400}
8401
Yang Zhang8d146952013-01-25 10:18:50 +08008402static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8403{
8404 u32 sec_exec_control;
8405
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008406 /* Postpone execution until vmcs01 is the current VMCS. */
8407 if (is_guest_mode(vcpu)) {
8408 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8409 return;
8410 }
8411
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008412 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008413 return;
8414
Paolo Bonzini35754c92015-07-29 12:05:37 +02008415 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008416 return;
8417
8418 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8419
8420 if (set) {
8421 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8422 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8423 } else {
8424 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8425 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8426 }
8427 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8428
8429 vmx_set_msr_bitmap(vcpu);
8430}
8431
Tang Chen38b99172014-09-24 15:57:54 +08008432static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8433{
8434 struct vcpu_vmx *vmx = to_vmx(vcpu);
8435
8436 /*
8437 * Currently we do not handle the nested case where L2 has an
8438 * APIC access page of its own; that page is still pinned.
8439 * Hence, we skip the case where the VCPU is in guest mode _and_
8440 * L1 prepared an APIC access page for L2.
8441 *
8442 * For the case where L1 and L2 share the same APIC access page
8443 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8444 * in the vmcs12), this function will only update either the vmcs01
8445 * or the vmcs02. If the former, the vmcs02 will be updated by
8446 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8447 * the next L2->L1 exit.
8448 */
8449 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008450 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008451 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8452 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8453}
8454
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008455static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008456{
8457 u16 status;
8458 u8 old;
8459
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008460 if (max_isr == -1)
8461 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008462
8463 status = vmcs_read16(GUEST_INTR_STATUS);
8464 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008465 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008466 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008467 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008468 vmcs_write16(GUEST_INTR_STATUS, status);
8469 }
8470}
8471
8472static void vmx_set_rvi(int vector)
8473{
8474 u16 status;
8475 u8 old;
8476
Wei Wang4114c272014-11-05 10:53:43 +08008477 if (vector == -1)
8478 vector = 0;
8479
Yang Zhangc7c9c562013-01-25 10:18:51 +08008480 status = vmcs_read16(GUEST_INTR_STATUS);
8481 old = (u8)status & 0xff;
8482 if ((u8)vector != old) {
8483 status &= ~0xff;
8484 status |= (u8)vector;
8485 vmcs_write16(GUEST_INTR_STATUS, status);
8486 }
8487}
8488
8489static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8490{
Wanpeng Li963fee12014-07-17 19:03:00 +08008491 if (!is_guest_mode(vcpu)) {
8492 vmx_set_rvi(max_irr);
8493 return;
8494 }
8495
Wei Wang4114c272014-11-05 10:53:43 +08008496 if (max_irr == -1)
8497 return;
8498
Wanpeng Li963fee12014-07-17 19:03:00 +08008499 /*
Wei Wang4114c272014-11-05 10:53:43 +08008500 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8501 * handles it.
8502 */
8503 if (nested_exit_on_intr(vcpu))
8504 return;
8505
8506 /*
8507 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008508 * is run without virtual interrupt delivery.
8509 */
8510 if (!kvm_event_needs_reinjection(vcpu) &&
8511 vmx_interrupt_allowed(vcpu)) {
8512 kvm_queue_interrupt(vcpu, max_irr, false);
8513 vmx_inject_irq(vcpu);
8514 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008515}
8516
Andrey Smetanin63086302015-11-10 15:36:32 +03008517static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008518{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008519 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008520 return;
8521
Yang Zhangc7c9c562013-01-25 10:18:51 +08008522 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8523 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8524 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8525 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8526}
8527
Avi Kivity51aa01d2010-07-20 14:31:20 +03008528static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008529{
Avi Kivity00eba012011-03-07 17:24:54 +02008530 u32 exit_intr_info;
8531
8532 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8533 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8534 return;
8535
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008536 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008537 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008538
8539 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008540 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008541 kvm_machine_check();
8542
Gleb Natapov20f65982009-05-11 13:35:55 +03008543 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008544 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008545 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8546 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008547 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008548 kvm_after_handle_nmi(&vmx->vcpu);
8549 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008550}
Gleb Natapov20f65982009-05-11 13:35:55 +03008551
Yang Zhanga547c6d2013-04-11 19:25:10 +08008552static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8553{
8554 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008555 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008556
8557 /*
8558 * If external interrupt exists, IF bit is set in rflags/eflags on the
8559 * interrupt stack frame, and interrupt will be enabled on a return
8560 * from interrupt handler.
8561 */
8562 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8563 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8564 unsigned int vector;
8565 unsigned long entry;
8566 gate_desc *desc;
8567 struct vcpu_vmx *vmx = to_vmx(vcpu);
8568#ifdef CONFIG_X86_64
8569 unsigned long tmp;
8570#endif
8571
8572 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8573 desc = (gate_desc *)vmx->host_idt_base + vector;
8574 entry = gate_offset(*desc);
8575 asm volatile(
8576#ifdef CONFIG_X86_64
8577 "mov %%" _ASM_SP ", %[sp]\n\t"
8578 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8579 "push $%c[ss]\n\t"
8580 "push %[sp]\n\t"
8581#endif
8582 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008583 __ASM_SIZE(push) " $%c[cs]\n\t"
8584 "call *%[entry]\n\t"
8585 :
8586#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008587 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008588#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008589 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008590 :
8591 [entry]"r"(entry),
8592 [ss]"i"(__KERNEL_DS),
8593 [cs]"i"(__KERNEL_CS)
8594 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008595 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008596}
8597
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008598static bool vmx_has_high_real_mode_segbase(void)
8599{
8600 return enable_unrestricted_guest || emulate_invalid_guest_state;
8601}
8602
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008603static bool vmx_mpx_supported(void)
8604{
8605 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8606 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8607}
8608
Wanpeng Li55412b22014-12-02 19:21:30 +08008609static bool vmx_xsaves_supported(void)
8610{
8611 return vmcs_config.cpu_based_2nd_exec_ctrl &
8612 SECONDARY_EXEC_XSAVES;
8613}
8614
Avi Kivity51aa01d2010-07-20 14:31:20 +03008615static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8616{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008617 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008618 bool unblock_nmi;
8619 u8 vector;
8620 bool idtv_info_valid;
8621
8622 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008623
Avi Kivitycf393f72008-07-01 16:20:21 +03008624 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008625 if (vmx->nmi_known_unmasked)
8626 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008627 /*
8628 * Can't use vmx->exit_intr_info since we're not sure what
8629 * the exit reason is.
8630 */
8631 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008632 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8633 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8634 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008635 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008636 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8637 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008638 * SDM 3: 23.2.2 (September 2008)
8639 * Bit 12 is undefined in any of the following cases:
8640 * If the VM exit sets the valid bit in the IDT-vectoring
8641 * information field.
8642 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008643 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008644 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8645 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008646 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8647 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008648 else
8649 vmx->nmi_known_unmasked =
8650 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8651 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008652 } else if (unlikely(vmx->soft_vnmi_blocked))
8653 vmx->vnmi_blocked_time +=
8654 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008655}
8656
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008657static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008658 u32 idt_vectoring_info,
8659 int instr_len_field,
8660 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008661{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008662 u8 vector;
8663 int type;
8664 bool idtv_info_valid;
8665
8666 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008667
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008668 vcpu->arch.nmi_injected = false;
8669 kvm_clear_exception_queue(vcpu);
8670 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008671
8672 if (!idtv_info_valid)
8673 return;
8674
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008675 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008676
Avi Kivity668f6122008-07-02 09:28:55 +03008677 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8678 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008679
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008680 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008681 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008682 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008683 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008684 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008685 * Clear bit "block by NMI" before VM entry if a NMI
8686 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008687 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008688 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008689 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008690 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008691 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008692 /* fall through */
8693 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008694 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008695 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008696 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008697 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008698 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008699 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008700 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008701 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008702 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008703 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008704 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008705 break;
8706 default:
8707 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008708 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008709}
8710
Avi Kivity83422e12010-07-20 14:43:23 +03008711static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8712{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008713 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008714 VM_EXIT_INSTRUCTION_LEN,
8715 IDT_VECTORING_ERROR_CODE);
8716}
8717
Avi Kivityb463a6f2010-07-20 15:06:17 +03008718static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8719{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008720 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008721 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8722 VM_ENTRY_INSTRUCTION_LEN,
8723 VM_ENTRY_EXCEPTION_ERROR_CODE);
8724
8725 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8726}
8727
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008728static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8729{
8730 int i, nr_msrs;
8731 struct perf_guest_switch_msr *msrs;
8732
8733 msrs = perf_guest_get_msrs(&nr_msrs);
8734
8735 if (!msrs)
8736 return;
8737
8738 for (i = 0; i < nr_msrs; i++)
8739 if (msrs[i].host == msrs[i].guest)
8740 clear_atomic_switch_msr(vmx, msrs[i].msr);
8741 else
8742 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8743 msrs[i].host);
8744}
8745
Yunhong Jiang64672c92016-06-13 14:19:59 -07008746void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8747{
8748 struct vcpu_vmx *vmx = to_vmx(vcpu);
8749 u64 tscl;
8750 u32 delta_tsc;
8751
8752 if (vmx->hv_deadline_tsc == -1)
8753 return;
8754
8755 tscl = rdtsc();
8756 if (vmx->hv_deadline_tsc > tscl)
8757 /* sure to be 32 bit only because checked on set_hv_timer */
8758 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8759 cpu_preemption_timer_multi);
8760 else
8761 delta_tsc = 0;
8762
8763 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8764}
8765
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008766static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008767{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008768 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008769 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008770
8771 /* Record the guest's net vcpu time for enforced NMI injections. */
8772 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8773 vmx->entry_time = ktime_get();
8774
8775 /* Don't enter VMX if guest state is invalid, let the exit handler
8776 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008777 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008778 return;
8779
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008780 if (vmx->ple_window_dirty) {
8781 vmx->ple_window_dirty = false;
8782 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8783 }
8784
Abel Gordon012f83c2013-04-18 14:39:25 +03008785 if (vmx->nested.sync_shadow_vmcs) {
8786 copy_vmcs12_to_shadow(vmx);
8787 vmx->nested.sync_shadow_vmcs = false;
8788 }
8789
Avi Kivity104f2262010-11-18 13:12:52 +02008790 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8791 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8792 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8793 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8794
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008795 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008796 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8797 vmcs_writel(HOST_CR4, cr4);
8798 vmx->host_state.vmcs_host_cr4 = cr4;
8799 }
8800
Avi Kivity104f2262010-11-18 13:12:52 +02008801 /* When single-stepping over STI and MOV SS, we must clear the
8802 * corresponding interruptibility bits in the guest state. Otherwise
8803 * vmentry fails as it then expects bit 14 (BS) in pending debug
8804 * exceptions being set, but that's not correct for the guest debugging
8805 * case. */
8806 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8807 vmx_set_interrupt_shadow(vcpu, 0);
8808
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008809 if (vmx->guest_pkru_valid)
8810 __write_pkru(vmx->guest_pkru);
8811
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008812 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008813 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008814
Yunhong Jiang64672c92016-06-13 14:19:59 -07008815 vmx_arm_hv_timer(vcpu);
8816
Nadav Har'Eld462b812011-05-24 15:26:10 +03008817 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008818 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008819 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008820 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8821 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8822 "push %%" _ASM_CX " \n\t"
8823 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008824 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008825 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008826 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008827 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008828 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008829 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8830 "mov %%cr2, %%" _ASM_DX " \n\t"
8831 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008832 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008833 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008834 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008835 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008836 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008837 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008838 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8839 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8840 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8841 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8842 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8843 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008844#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008845 "mov %c[r8](%0), %%r8 \n\t"
8846 "mov %c[r9](%0), %%r9 \n\t"
8847 "mov %c[r10](%0), %%r10 \n\t"
8848 "mov %c[r11](%0), %%r11 \n\t"
8849 "mov %c[r12](%0), %%r12 \n\t"
8850 "mov %c[r13](%0), %%r13 \n\t"
8851 "mov %c[r14](%0), %%r14 \n\t"
8852 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008853#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008854 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008855
Avi Kivity6aa8b732006-12-10 02:21:36 -08008856 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008857 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008858 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008859 "jmp 2f \n\t"
8860 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8861 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008862 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008863 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008864 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008865 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8866 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8867 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8868 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8869 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8870 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8871 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008872#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008873 "mov %%r8, %c[r8](%0) \n\t"
8874 "mov %%r9, %c[r9](%0) \n\t"
8875 "mov %%r10, %c[r10](%0) \n\t"
8876 "mov %%r11, %c[r11](%0) \n\t"
8877 "mov %%r12, %c[r12](%0) \n\t"
8878 "mov %%r13, %c[r13](%0) \n\t"
8879 "mov %%r14, %c[r14](%0) \n\t"
8880 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008881#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008882 "mov %%cr2, %%" _ASM_AX " \n\t"
8883 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008884
Avi Kivityb188c81f2012-09-16 15:10:58 +03008885 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008886 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008887 ".pushsection .rodata \n\t"
8888 ".global vmx_return \n\t"
8889 "vmx_return: " _ASM_PTR " 2b \n\t"
8890 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008891 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008892 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008893 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008894 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008895 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8896 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8897 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8898 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8899 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8900 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8901 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008902#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008903 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8904 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8905 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8906 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8907 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8908 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8909 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8910 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008911#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008912 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8913 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008914 : "cc", "memory"
8915#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008916 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008917 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008918#else
8919 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008920#endif
8921 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008922
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008923 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8924 if (debugctlmsr)
8925 update_debugctlmsr(debugctlmsr);
8926
Avi Kivityaa67f602012-08-01 16:48:03 +03008927#ifndef CONFIG_X86_64
8928 /*
8929 * The sysexit path does not restore ds/es, so we must set them to
8930 * a reasonable value ourselves.
8931 *
8932 * We can't defer this to vmx_load_host_state() since that function
8933 * may be executed in interrupt context, which saves and restore segments
8934 * around it, nullifying its effect.
8935 */
8936 loadsegment(ds, __USER_DS);
8937 loadsegment(es, __USER_DS);
8938#endif
8939
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008940 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008941 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008942 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008943 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008944 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008945 vcpu->arch.regs_dirty = 0;
8946
Avi Kivity1155f762007-11-22 11:30:47 +02008947 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8948
Nadav Har'Eld462b812011-05-24 15:26:10 +03008949 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008950
Avi Kivity51aa01d2010-07-20 14:31:20 +03008951 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008952
Gleb Natapove0b890d2013-09-25 12:51:33 +03008953 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008954 * eager fpu is enabled if PKEY is supported and CR4 is switched
8955 * back on host, so it is safe to read guest PKRU from current
8956 * XSAVE.
8957 */
8958 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8959 vmx->guest_pkru = __read_pkru();
8960 if (vmx->guest_pkru != vmx->host_pkru) {
8961 vmx->guest_pkru_valid = true;
8962 __write_pkru(vmx->host_pkru);
8963 } else
8964 vmx->guest_pkru_valid = false;
8965 }
8966
8967 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008968 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8969 * we did not inject a still-pending event to L1 now because of
8970 * nested_run_pending, we need to re-enable this bit.
8971 */
8972 if (vmx->nested.nested_run_pending)
8973 kvm_make_request(KVM_REQ_EVENT, vcpu);
8974
8975 vmx->nested.nested_run_pending = 0;
8976
Avi Kivity51aa01d2010-07-20 14:31:20 +03008977 vmx_complete_atomic_exit(vmx);
8978 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008979 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008980}
8981
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008982static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8983{
8984 struct vcpu_vmx *vmx = to_vmx(vcpu);
8985 int cpu;
8986
8987 if (vmx->loaded_vmcs == &vmx->vmcs01)
8988 return;
8989
8990 cpu = get_cpu();
8991 vmx->loaded_vmcs = &vmx->vmcs01;
8992 vmx_vcpu_put(vcpu);
8993 vmx_vcpu_load(vcpu, cpu);
8994 vcpu->cpu = cpu;
8995 put_cpu();
8996}
8997
Jim Mattson2f1fe812016-07-08 15:36:06 -07008998/*
8999 * Ensure that the current vmcs of the logical processor is the
9000 * vmcs01 of the vcpu before calling free_nested().
9001 */
9002static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9003{
9004 struct vcpu_vmx *vmx = to_vmx(vcpu);
9005 int r;
9006
9007 r = vcpu_load(vcpu);
9008 BUG_ON(r);
9009 vmx_load_vmcs01(vcpu);
9010 free_nested(vmx);
9011 vcpu_put(vcpu);
9012}
9013
Avi Kivity6aa8b732006-12-10 02:21:36 -08009014static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9015{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009016 struct vcpu_vmx *vmx = to_vmx(vcpu);
9017
Kai Huang843e4332015-01-28 10:54:28 +08009018 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009019 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009020 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009021 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009022 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009023 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009024 kfree(vmx->guest_msrs);
9025 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009026 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009027}
9028
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009029static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009030{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009031 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009032 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009033 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009034
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009035 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009036 return ERR_PTR(-ENOMEM);
9037
Wanpeng Li991e7a02015-09-16 17:30:05 +08009038 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009039
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009040 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9041 if (err)
9042 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009043
Peter Feiner4e595162016-07-07 14:49:58 -07009044 err = -ENOMEM;
9045
9046 /*
9047 * If PML is turned on, failure on enabling PML just results in failure
9048 * of creating the vcpu, therefore we can simplify PML logic (by
9049 * avoiding dealing with cases, such as enabling PML partially on vcpus
9050 * for the guest, etc.
9051 */
9052 if (enable_pml) {
9053 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9054 if (!vmx->pml_pg)
9055 goto uninit_vcpu;
9056 }
9057
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009058 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009059 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9060 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009061
Peter Feiner4e595162016-07-07 14:49:58 -07009062 if (!vmx->guest_msrs)
9063 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009064
Nadav Har'Eld462b812011-05-24 15:26:10 +03009065 vmx->loaded_vmcs = &vmx->vmcs01;
9066 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009067 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009068 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009069 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009070 if (!vmm_exclusive)
9071 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9072 loaded_vmcs_init(vmx->loaded_vmcs);
9073 if (!vmm_exclusive)
9074 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009075
Avi Kivity15ad7142007-07-11 18:17:21 +03009076 cpu = get_cpu();
9077 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009078 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009079 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009080 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009081 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009082 if (err)
9083 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009084 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009085 err = alloc_apic_access_page(kvm);
9086 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009087 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009088 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009089
Sheng Yangb927a3c2009-07-21 10:42:48 +08009090 if (enable_ept) {
9091 if (!kvm->arch.ept_identity_map_addr)
9092 kvm->arch.ept_identity_map_addr =
9093 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009094 err = init_rmode_identity_map(kvm);
9095 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009096 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009097 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009098
Wanpeng Li5c614b32015-10-13 09:18:36 -07009099 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009100 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009101 vmx->nested.vpid02 = allocate_vpid();
9102 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009103
Wincy Van705699a2015-02-03 23:58:17 +08009104 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009105 vmx->nested.current_vmptr = -1ull;
9106 vmx->nested.current_vmcs12 = NULL;
9107
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009108 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9109
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009110 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009111
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009112free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009113 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009114 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009115free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009116 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009117free_pml:
9118 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009119uninit_vcpu:
9120 kvm_vcpu_uninit(&vmx->vcpu);
9121free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009122 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009123 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009124 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009125}
9126
Yang, Sheng002c7f72007-07-31 14:23:01 +03009127static void __init vmx_check_processor_compat(void *rtn)
9128{
9129 struct vmcs_config vmcs_conf;
9130
9131 *(int *)rtn = 0;
9132 if (setup_vmcs_config(&vmcs_conf) < 0)
9133 *(int *)rtn = -EIO;
9134 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9135 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9136 smp_processor_id());
9137 *(int *)rtn = -EIO;
9138 }
9139}
9140
Sheng Yang67253af2008-04-25 10:20:22 +08009141static int get_ept_level(void)
9142{
9143 return VMX_EPT_DEFAULT_GAW + 1;
9144}
9145
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009146static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009147{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009148 u8 cache;
9149 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009150
Sheng Yang522c68c2009-04-27 20:35:43 +08009151 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009152 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009153 * 2. EPT with VT-d:
9154 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009155 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009156 * b. VT-d with snooping control feature: snooping control feature of
9157 * VT-d engine can guarantee the cache correctness. Just set it
9158 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009159 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009160 * consistent with host MTRR
9161 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009162 if (is_mmio) {
9163 cache = MTRR_TYPE_UNCACHABLE;
9164 goto exit;
9165 }
9166
9167 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009168 ipat = VMX_EPT_IPAT_BIT;
9169 cache = MTRR_TYPE_WRBACK;
9170 goto exit;
9171 }
9172
9173 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9174 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009175 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009176 cache = MTRR_TYPE_WRBACK;
9177 else
9178 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009179 goto exit;
9180 }
9181
Xiao Guangrongff536042015-06-15 16:55:22 +08009182 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009183
9184exit:
9185 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009186}
9187
Sheng Yang17cc3932010-01-05 19:02:27 +08009188static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009189{
Sheng Yang878403b2010-01-05 19:02:29 +08009190 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9191 return PT_DIRECTORY_LEVEL;
9192 else
9193 /* For shadow and EPT supported 1GB page */
9194 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009195}
9196
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009197static void vmcs_set_secondary_exec_control(u32 new_ctl)
9198{
9199 /*
9200 * These bits in the secondary execution controls field
9201 * are dynamic, the others are mostly based on the hypervisor
9202 * architecture and the guest's CPUID. Do not touch the
9203 * dynamic bits.
9204 */
9205 u32 mask =
9206 SECONDARY_EXEC_SHADOW_VMCS |
9207 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9208 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9209
9210 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9211
9212 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9213 (new_ctl & ~mask) | (cur_ctl & mask));
9214}
9215
Sheng Yang0e851882009-12-18 16:48:46 +08009216static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9217{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009218 struct kvm_cpuid_entry2 *best;
9219 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009220 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009221
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009222 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009223 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9224 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009225 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009226
Paolo Bonzini8b972652015-09-15 17:34:42 +02009227 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009228 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009229 vmx->nested.nested_vmx_secondary_ctls_high |=
9230 SECONDARY_EXEC_RDTSCP;
9231 else
9232 vmx->nested.nested_vmx_secondary_ctls_high &=
9233 ~SECONDARY_EXEC_RDTSCP;
9234 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009235 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009236
Mao, Junjiead756a12012-07-02 01:18:48 +00009237 /* Exposing INVPCID only when PCID is exposed */
9238 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9239 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009240 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9241 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009242 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009243
Mao, Junjiead756a12012-07-02 01:18:48 +00009244 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009245 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009246 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009247
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009248 if (cpu_has_secondary_exec_ctrls())
9249 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009250
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009251 if (nested_vmx_allowed(vcpu))
9252 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9253 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9254 else
9255 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9256 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009257}
9258
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009259static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9260{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009261 if (func == 1 && nested)
9262 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009263}
9264
Yang Zhang25d92082013-08-06 12:00:32 +03009265static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9266 struct x86_exception *fault)
9267{
Jan Kiszka533558b2014-01-04 18:47:20 +01009268 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9269 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009270
9271 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009272 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009273 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009274 exit_reason = EXIT_REASON_EPT_VIOLATION;
9275 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009276 vmcs12->guest_physical_address = fault->address;
9277}
9278
Nadav Har'El155a97a2013-08-05 11:07:16 +03009279/* Callbacks for nested_ept_init_mmu_context: */
9280
9281static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9282{
9283 /* return the page table to be shadowed - in our case, EPT12 */
9284 return get_vmcs12(vcpu)->ept_pointer;
9285}
9286
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009287static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009288{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009289 WARN_ON(mmu_is_nested(vcpu));
9290 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009291 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9292 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009293 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9294 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9295 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9296
9297 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009298}
9299
9300static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9301{
9302 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9303}
9304
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009305static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9306 u16 error_code)
9307{
9308 bool inequality, bit;
9309
9310 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9311 inequality =
9312 (error_code & vmcs12->page_fault_error_code_mask) !=
9313 vmcs12->page_fault_error_code_match;
9314 return inequality ^ bit;
9315}
9316
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009317static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9318 struct x86_exception *fault)
9319{
9320 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9321
9322 WARN_ON(!is_guest_mode(vcpu));
9323
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009324 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009325 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9326 vmcs_read32(VM_EXIT_INTR_INFO),
9327 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009328 else
9329 kvm_inject_page_fault(vcpu, fault);
9330}
9331
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009332static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9333 struct vmcs12 *vmcs12)
9334{
9335 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009336 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009337
9338 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009339 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9340 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009341 return false;
9342
9343 /*
9344 * Translate L1 physical address to host physical
9345 * address for vmcs02. Keep the page pinned, so this
9346 * physical address remains valid. We keep a reference
9347 * to it so we can release it later.
9348 */
9349 if (vmx->nested.apic_access_page) /* shouldn't happen */
9350 nested_release_page(vmx->nested.apic_access_page);
9351 vmx->nested.apic_access_page =
9352 nested_get_page(vcpu, vmcs12->apic_access_addr);
9353 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009354
9355 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009356 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9357 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009358 return false;
9359
9360 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9361 nested_release_page(vmx->nested.virtual_apic_page);
9362 vmx->nested.virtual_apic_page =
9363 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9364
9365 /*
9366 * Failing the vm entry is _not_ what the processor does
9367 * but it's basically the only possibility we have.
9368 * We could still enter the guest if CR8 load exits are
9369 * enabled, CR8 store exits are enabled, and virtualize APIC
9370 * access is disabled; in this case the processor would never
9371 * use the TPR shadow and we could simply clear the bit from
9372 * the execution control. But such a configuration is useless,
9373 * so let's keep the code simple.
9374 */
9375 if (!vmx->nested.virtual_apic_page)
9376 return false;
9377 }
9378
Wincy Van705699a2015-02-03 23:58:17 +08009379 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009380 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9381 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009382 return false;
9383
9384 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9385 kunmap(vmx->nested.pi_desc_page);
9386 nested_release_page(vmx->nested.pi_desc_page);
9387 }
9388 vmx->nested.pi_desc_page =
9389 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9390 if (!vmx->nested.pi_desc_page)
9391 return false;
9392
9393 vmx->nested.pi_desc =
9394 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9395 if (!vmx->nested.pi_desc) {
9396 nested_release_page_clean(vmx->nested.pi_desc_page);
9397 return false;
9398 }
9399 vmx->nested.pi_desc =
9400 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9401 (unsigned long)(vmcs12->posted_intr_desc_addr &
9402 (PAGE_SIZE - 1)));
9403 }
9404
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009405 return true;
9406}
9407
Jan Kiszkaf4124502014-03-07 20:03:13 +01009408static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9409{
9410 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9411 struct vcpu_vmx *vmx = to_vmx(vcpu);
9412
9413 if (vcpu->arch.virtual_tsc_khz == 0)
9414 return;
9415
9416 /* Make sure short timeouts reliably trigger an immediate vmexit.
9417 * hrtimer_start does not guarantee this. */
9418 if (preemption_timeout <= 1) {
9419 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9420 return;
9421 }
9422
9423 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9424 preemption_timeout *= 1000000;
9425 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9426 hrtimer_start(&vmx->nested.preemption_timer,
9427 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9428}
9429
Wincy Van3af18d92015-02-03 23:49:31 +08009430static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9431 struct vmcs12 *vmcs12)
9432{
9433 int maxphyaddr;
9434 u64 addr;
9435
9436 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9437 return 0;
9438
9439 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9440 WARN_ON(1);
9441 return -EINVAL;
9442 }
9443 maxphyaddr = cpuid_maxphyaddr(vcpu);
9444
9445 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9446 ((addr + PAGE_SIZE) >> maxphyaddr))
9447 return -EINVAL;
9448
9449 return 0;
9450}
9451
9452/*
9453 * Merge L0's and L1's MSR bitmap, return false to indicate that
9454 * we do not use the hardware.
9455 */
9456static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9457 struct vmcs12 *vmcs12)
9458{
Wincy Van82f0dd42015-02-03 23:57:18 +08009459 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009460 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009461 unsigned long *msr_bitmap_l1;
9462 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009463
Radim Krčmářd048c092016-08-08 20:16:22 +02009464 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009465 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9466 return false;
9467
9468 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9469 if (!page) {
9470 WARN_ON(1);
9471 return false;
9472 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009473 msr_bitmap_l1 = (unsigned long *)kmap(page);
9474 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009475 nested_release_page_clean(page);
9476 WARN_ON(1);
9477 return false;
9478 }
9479
Radim Krčmářd048c092016-08-08 20:16:22 +02009480 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9481
Wincy Vanf2b93282015-02-03 23:56:03 +08009482 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009483 if (nested_cpu_has_apic_reg_virt(vmcs12))
9484 for (msr = 0x800; msr <= 0x8ff; msr++)
9485 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009486 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009487 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009488
9489 nested_vmx_disable_intercept_for_msr(
9490 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009491 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9492 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009493
Wincy Van608406e2015-02-03 23:57:51 +08009494 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009495 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009496 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009497 APIC_BASE_MSR + (APIC_EOI >> 4),
9498 MSR_TYPE_W);
9499 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009500 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009501 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9502 MSR_TYPE_W);
9503 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009504 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009505 kunmap(page);
9506 nested_release_page_clean(page);
9507
9508 return true;
9509}
9510
9511static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9512 struct vmcs12 *vmcs12)
9513{
Wincy Van82f0dd42015-02-03 23:57:18 +08009514 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009515 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009516 !nested_cpu_has_vid(vmcs12) &&
9517 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009518 return 0;
9519
9520 /*
9521 * If virtualize x2apic mode is enabled,
9522 * virtualize apic access must be disabled.
9523 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009524 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9525 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009526 return -EINVAL;
9527
Wincy Van608406e2015-02-03 23:57:51 +08009528 /*
9529 * If virtual interrupt delivery is enabled,
9530 * we must exit on external interrupts.
9531 */
9532 if (nested_cpu_has_vid(vmcs12) &&
9533 !nested_exit_on_intr(vcpu))
9534 return -EINVAL;
9535
Wincy Van705699a2015-02-03 23:58:17 +08009536 /*
9537 * bits 15:8 should be zero in posted_intr_nv,
9538 * the descriptor address has been already checked
9539 * in nested_get_vmcs12_pages.
9540 */
9541 if (nested_cpu_has_posted_intr(vmcs12) &&
9542 (!nested_cpu_has_vid(vmcs12) ||
9543 !nested_exit_intr_ack_set(vcpu) ||
9544 vmcs12->posted_intr_nv & 0xff00))
9545 return -EINVAL;
9546
Wincy Vanf2b93282015-02-03 23:56:03 +08009547 /* tpr shadow is needed by all apicv features. */
9548 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9549 return -EINVAL;
9550
9551 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009552}
9553
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009554static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9555 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009556 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009557{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009558 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009559 u64 count, addr;
9560
9561 if (vmcs12_read_any(vcpu, count_field, &count) ||
9562 vmcs12_read_any(vcpu, addr_field, &addr)) {
9563 WARN_ON(1);
9564 return -EINVAL;
9565 }
9566 if (count == 0)
9567 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009568 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009569 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9570 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009571 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009572 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9573 addr_field, maxphyaddr, count, addr);
9574 return -EINVAL;
9575 }
9576 return 0;
9577}
9578
9579static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9580 struct vmcs12 *vmcs12)
9581{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009582 if (vmcs12->vm_exit_msr_load_count == 0 &&
9583 vmcs12->vm_exit_msr_store_count == 0 &&
9584 vmcs12->vm_entry_msr_load_count == 0)
9585 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009586 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009587 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009588 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009589 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009590 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009591 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009592 return -EINVAL;
9593 return 0;
9594}
9595
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009596static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9597 struct vmx_msr_entry *e)
9598{
9599 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009600 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009601 return -EINVAL;
9602 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9603 e->index == MSR_IA32_UCODE_REV)
9604 return -EINVAL;
9605 if (e->reserved != 0)
9606 return -EINVAL;
9607 return 0;
9608}
9609
9610static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9611 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009612{
9613 if (e->index == MSR_FS_BASE ||
9614 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009615 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9616 nested_vmx_msr_check_common(vcpu, e))
9617 return -EINVAL;
9618 return 0;
9619}
9620
9621static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9622 struct vmx_msr_entry *e)
9623{
9624 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9625 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009626 return -EINVAL;
9627 return 0;
9628}
9629
9630/*
9631 * Load guest's/host's msr at nested entry/exit.
9632 * return 0 for success, entry index for failure.
9633 */
9634static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9635{
9636 u32 i;
9637 struct vmx_msr_entry e;
9638 struct msr_data msr;
9639
9640 msr.host_initiated = false;
9641 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009642 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9643 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009644 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009645 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9646 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009647 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009648 }
9649 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009650 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009651 "%s check failed (%u, 0x%x, 0x%x)\n",
9652 __func__, i, e.index, e.reserved);
9653 goto fail;
9654 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009655 msr.index = e.index;
9656 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009657 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009658 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009659 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9660 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009661 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009662 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009663 }
9664 return 0;
9665fail:
9666 return i + 1;
9667}
9668
9669static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9670{
9671 u32 i;
9672 struct vmx_msr_entry e;
9673
9674 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009675 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009676 if (kvm_vcpu_read_guest(vcpu,
9677 gpa + i * sizeof(e),
9678 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009679 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009680 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9681 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009682 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009683 }
9684 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009685 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009686 "%s check failed (%u, 0x%x, 0x%x)\n",
9687 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009688 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009689 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009690 msr_info.host_initiated = false;
9691 msr_info.index = e.index;
9692 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009693 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009694 "%s cannot read MSR (%u, 0x%x)\n",
9695 __func__, i, e.index);
9696 return -EINVAL;
9697 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009698 if (kvm_vcpu_write_guest(vcpu,
9699 gpa + i * sizeof(e) +
9700 offsetof(struct vmx_msr_entry, value),
9701 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009702 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009703 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009704 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009705 return -EINVAL;
9706 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009707 }
9708 return 0;
9709}
9710
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009711/*
9712 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9713 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009714 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009715 * guest in a way that will both be appropriate to L1's requests, and our
9716 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9717 * function also has additional necessary side-effects, like setting various
9718 * vcpu->arch fields.
9719 */
9720static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9721{
9722 struct vcpu_vmx *vmx = to_vmx(vcpu);
9723 u32 exec_control;
9724
9725 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9726 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9727 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9728 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9729 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9730 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9731 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9732 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9733 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9734 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9735 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9736 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9737 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9738 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9739 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9740 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9741 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9742 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9743 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9744 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9745 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9746 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9747 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9748 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9749 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9750 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9751 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9752 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9753 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9754 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9755 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9756 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9757 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9758 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9759 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9760 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9761
Jan Kiszka2996fca2014-06-16 13:59:43 +02009762 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9763 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9764 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9765 } else {
9766 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9767 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9768 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009769 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9770 vmcs12->vm_entry_intr_info_field);
9771 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9772 vmcs12->vm_entry_exception_error_code);
9773 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9774 vmcs12->vm_entry_instruction_len);
9775 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9776 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009777 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009778 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009779 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9780 vmcs12->guest_pending_dbg_exceptions);
9781 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9782 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9783
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009784 if (nested_cpu_has_xsaves(vmcs12))
9785 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009786 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9787
Jan Kiszkaf4124502014-03-07 20:03:13 +01009788 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009789
Paolo Bonzini93140062016-07-06 13:23:51 +02009790 /* Preemption timer setting is only taken from vmcs01. */
9791 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9792 exec_control |= vmcs_config.pin_based_exec_ctrl;
9793 if (vmx->hv_deadline_tsc == -1)
9794 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9795
9796 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009797 if (nested_cpu_has_posted_intr(vmcs12)) {
9798 /*
9799 * Note that we use L0's vector here and in
9800 * vmx_deliver_nested_posted_interrupt.
9801 */
9802 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9803 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009804 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009805 vmcs_write64(POSTED_INTR_DESC_ADDR,
9806 page_to_phys(vmx->nested.pi_desc_page) +
9807 (unsigned long)(vmcs12->posted_intr_desc_addr &
9808 (PAGE_SIZE - 1)));
9809 } else
9810 exec_control &= ~PIN_BASED_POSTED_INTR;
9811
Jan Kiszkaf4124502014-03-07 20:03:13 +01009812 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009813
Jan Kiszkaf4124502014-03-07 20:03:13 +01009814 vmx->nested.preemption_timer_expired = false;
9815 if (nested_cpu_has_preemption_timer(vmcs12))
9816 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009817
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009818 /*
9819 * Whether page-faults are trapped is determined by a combination of
9820 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9821 * If enable_ept, L0 doesn't care about page faults and we should
9822 * set all of these to L1's desires. However, if !enable_ept, L0 does
9823 * care about (at least some) page faults, and because it is not easy
9824 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9825 * to exit on each and every L2 page fault. This is done by setting
9826 * MASK=MATCH=0 and (see below) EB.PF=1.
9827 * Note that below we don't need special code to set EB.PF beyond the
9828 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9829 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9830 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9831 *
9832 * A problem with this approach (when !enable_ept) is that L1 may be
9833 * injected with more page faults than it asked for. This could have
9834 * caused problems, but in practice existing hypervisors don't care.
9835 * To fix this, we will need to emulate the PFEC checking (on the L1
9836 * page tables), using walk_addr(), when injecting PFs to L1.
9837 */
9838 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9839 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9840 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9841 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9842
9843 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009844 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009845
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009846 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009847 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009848 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009849 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009850 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009851 if (nested_cpu_has(vmcs12,
9852 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9853 exec_control |= vmcs12->secondary_vm_exec_control;
9854
9855 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9856 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009857 * If translation failed, no matter: This feature asks
9858 * to exit when accessing the given address, and if it
9859 * can never be accessed, this feature won't do
9860 * anything anyway.
9861 */
9862 if (!vmx->nested.apic_access_page)
9863 exec_control &=
9864 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9865 else
9866 vmcs_write64(APIC_ACCESS_ADDR,
9867 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009868 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009869 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009870 exec_control |=
9871 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009872 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009873 }
9874
Wincy Van608406e2015-02-03 23:57:51 +08009875 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9876 vmcs_write64(EOI_EXIT_BITMAP0,
9877 vmcs12->eoi_exit_bitmap0);
9878 vmcs_write64(EOI_EXIT_BITMAP1,
9879 vmcs12->eoi_exit_bitmap1);
9880 vmcs_write64(EOI_EXIT_BITMAP2,
9881 vmcs12->eoi_exit_bitmap2);
9882 vmcs_write64(EOI_EXIT_BITMAP3,
9883 vmcs12->eoi_exit_bitmap3);
9884 vmcs_write16(GUEST_INTR_STATUS,
9885 vmcs12->guest_intr_status);
9886 }
9887
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009888 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9889 }
9890
9891
9892 /*
9893 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9894 * Some constant fields are set here by vmx_set_constant_host_state().
9895 * Other fields are different per CPU, and will be set later when
9896 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9897 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009898 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009899
9900 /*
Jim Mattson83bafef2016-10-04 10:48:38 -07009901 * Set the MSR load/store lists to match L0's settings.
9902 */
9903 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
9904 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
9905 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
9906 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
9907 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
9908
9909 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009910 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9911 * entry, but only if the current (host) sp changed from the value
9912 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9913 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9914 * here we just force the write to happen on entry.
9915 */
9916 vmx->host_rsp = 0;
9917
9918 exec_control = vmx_exec_control(vmx); /* L0's desires */
9919 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9920 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9921 exec_control &= ~CPU_BASED_TPR_SHADOW;
9922 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009923
9924 if (exec_control & CPU_BASED_TPR_SHADOW) {
9925 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9926 page_to_phys(vmx->nested.virtual_apic_page));
9927 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9928 }
9929
Wincy Van3af18d92015-02-03 23:49:31 +08009930 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +02009931 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
9932 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9933 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
9934 else
Wincy Van3af18d92015-02-03 23:49:31 +08009935 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9936
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009937 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009938 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009939 * Rather, exit every time.
9940 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009941 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9942 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9943
9944 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9945
9946 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9947 * bitwise-or of what L1 wants to trap for L2, and what we want to
9948 * trap. Note that CR0.TS also needs updating - we do this later.
9949 */
9950 update_exception_bitmap(vcpu);
9951 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9952 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9953
Nadav Har'El8049d652013-08-05 11:07:06 +03009954 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9955 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9956 * bits are further modified by vmx_set_efer() below.
9957 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009958 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009959
9960 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9961 * emulated by vmx_set_efer(), below.
9962 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009963 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009964 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9965 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009966 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9967
Jan Kiszka44811c02013-08-04 17:17:27 +02009968 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009969 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009970 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9971 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009972 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9973
9974
9975 set_cr4_guest_host_mask(vmx);
9976
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009977 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9978 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9979
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009980 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9981 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +01009982 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009983 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +01009984 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -07009985 if (kvm_has_tsc_control)
9986 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009987
9988 if (enable_vpid) {
9989 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009990 * There is no direct mapping between vpid02 and vpid12, the
9991 * vpid02 is per-vCPU for L0 and reused while the value of
9992 * vpid12 is changed w/ one invvpid during nested vmentry.
9993 * The vpid12 is allocated by L1 for L2, so it will not
9994 * influence global bitmap(for vpid01 and vpid02 allocation)
9995 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009996 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009997 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9998 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9999 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10000 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10001 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10002 }
10003 } else {
10004 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10005 vmx_flush_tlb(vcpu);
10006 }
10007
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010008 }
10009
Nadav Har'El155a97a2013-08-05 11:07:16 +030010010 if (nested_cpu_has_ept(vmcs12)) {
10011 kvm_mmu_unload(vcpu);
10012 nested_ept_init_mmu_context(vcpu);
10013 }
10014
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010015 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10016 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010017 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010018 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10019 else
10020 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10021 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10022 vmx_set_efer(vcpu, vcpu->arch.efer);
10023
10024 /*
10025 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10026 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10027 * The CR0_READ_SHADOW is what L2 should have expected to read given
10028 * the specifications by L1; It's not enough to take
10029 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10030 * have more bits than L1 expected.
10031 */
10032 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10033 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10034
10035 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10036 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10037
10038 /* shadow page tables on either EPT or shadow page tables */
10039 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10040 kvm_mmu_reset_context(vcpu);
10041
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010042 if (!enable_ept)
10043 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10044
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010045 /*
10046 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10047 */
10048 if (enable_ept) {
10049 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10050 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10051 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10052 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10053 }
10054
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010055 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10056 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10057}
10058
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010059/*
10060 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10061 * for running an L2 nested guest.
10062 */
10063static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10064{
10065 struct vmcs12 *vmcs12;
10066 struct vcpu_vmx *vmx = to_vmx(vcpu);
10067 int cpu;
10068 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010069 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010070 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010071
10072 if (!nested_vmx_check_permission(vcpu) ||
10073 !nested_vmx_check_vmcs12(vcpu))
10074 return 1;
10075
10076 skip_emulated_instruction(vcpu);
10077 vmcs12 = get_vmcs12(vcpu);
10078
Abel Gordon012f83c2013-04-18 14:39:25 +030010079 if (enable_shadow_vmcs)
10080 copy_shadow_to_vmcs12(vmx);
10081
Nadav Har'El7c177932011-05-25 23:12:04 +030010082 /*
10083 * The nested entry process starts with enforcing various prerequisites
10084 * on vmcs12 as required by the Intel SDM, and act appropriately when
10085 * they fail: As the SDM explains, some conditions should cause the
10086 * instruction to fail, while others will cause the instruction to seem
10087 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10088 * To speed up the normal (success) code path, we should avoid checking
10089 * for misconfigurations which will anyway be caught by the processor
10090 * when using the merged vmcs02.
10091 */
10092 if (vmcs12->launch_state == launch) {
10093 nested_vmx_failValid(vcpu,
10094 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10095 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10096 return 1;
10097 }
10098
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010099 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10100 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010101 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10102 return 1;
10103 }
10104
Wincy Van3af18d92015-02-03 23:49:31 +080010105 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010106 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10107 return 1;
10108 }
10109
Wincy Van3af18d92015-02-03 23:49:31 +080010110 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010111 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10112 return 1;
10113 }
10114
Wincy Vanf2b93282015-02-03 23:56:03 +080010115 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10116 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10117 return 1;
10118 }
10119
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010120 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10121 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10122 return 1;
10123 }
10124
Nadav Har'El7c177932011-05-25 23:12:04 +030010125 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010126 vmx->nested.nested_vmx_true_procbased_ctls_low,
10127 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010128 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010129 vmx->nested.nested_vmx_secondary_ctls_low,
10130 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010131 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010132 vmx->nested.nested_vmx_pinbased_ctls_low,
10133 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010134 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010135 vmx->nested.nested_vmx_true_exit_ctls_low,
10136 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010137 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010138 vmx->nested.nested_vmx_true_entry_ctls_low,
10139 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010140 {
10141 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10142 return 1;
10143 }
10144
10145 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10146 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10147 nested_vmx_failValid(vcpu,
10148 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10149 return 1;
10150 }
10151
Wincy Vanb9c237b2015-02-03 23:56:30 +080010152 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010153 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10154 nested_vmx_entry_failure(vcpu, vmcs12,
10155 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10156 return 1;
10157 }
10158 if (vmcs12->vmcs_link_pointer != -1ull) {
10159 nested_vmx_entry_failure(vcpu, vmcs12,
10160 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10161 return 1;
10162 }
10163
10164 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010165 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010166 * are performed on the field for the IA32_EFER MSR:
10167 * - Bits reserved in the IA32_EFER MSR must be 0.
10168 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10169 * the IA-32e mode guest VM-exit control. It must also be identical
10170 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10171 * CR0.PG) is 1.
10172 */
10173 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10174 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10175 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10176 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10177 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10178 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10179 nested_vmx_entry_failure(vcpu, vmcs12,
10180 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10181 return 1;
10182 }
10183 }
10184
10185 /*
10186 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10187 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10188 * the values of the LMA and LME bits in the field must each be that of
10189 * the host address-space size VM-exit control.
10190 */
10191 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10192 ia32e = (vmcs12->vm_exit_controls &
10193 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10194 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10195 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10196 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10197 nested_vmx_entry_failure(vcpu, vmcs12,
10198 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10199 return 1;
10200 }
10201 }
10202
10203 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010204 * We're finally done with prerequisite checking, and can start with
10205 * the nested entry.
10206 */
10207
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010208 vmcs02 = nested_get_current_vmcs02(vmx);
10209 if (!vmcs02)
10210 return -ENOMEM;
10211
10212 enter_guest_mode(vcpu);
10213
Jan Kiszka2996fca2014-06-16 13:59:43 +020010214 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10215 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10216
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010217 cpu = get_cpu();
10218 vmx->loaded_vmcs = vmcs02;
10219 vmx_vcpu_put(vcpu);
10220 vmx_vcpu_load(vcpu, cpu);
10221 vcpu->cpu = cpu;
10222 put_cpu();
10223
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010224 vmx_segment_cache_clear(vmx);
10225
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010226 prepare_vmcs02(vcpu, vmcs12);
10227
Wincy Vanff651cb2014-12-11 08:52:58 +030010228 msr_entry_idx = nested_vmx_load_msr(vcpu,
10229 vmcs12->vm_entry_msr_load_addr,
10230 vmcs12->vm_entry_msr_load_count);
10231 if (msr_entry_idx) {
10232 leave_guest_mode(vcpu);
10233 vmx_load_vmcs01(vcpu);
10234 nested_vmx_entry_failure(vcpu, vmcs12,
10235 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10236 return 1;
10237 }
10238
10239 vmcs12->launch_state = 1;
10240
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010241 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010242 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010243
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010244 vmx->nested.nested_run_pending = 1;
10245
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010246 /*
10247 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10248 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10249 * returned as far as L1 is concerned. It will only return (and set
10250 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10251 */
10252 return 1;
10253}
10254
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010255/*
10256 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10257 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10258 * This function returns the new value we should put in vmcs12.guest_cr0.
10259 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10260 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10261 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10262 * didn't trap the bit, because if L1 did, so would L0).
10263 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10264 * been modified by L2, and L1 knows it. So just leave the old value of
10265 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10266 * isn't relevant, because if L0 traps this bit it can set it to anything.
10267 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10268 * changed these bits, and therefore they need to be updated, but L0
10269 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10270 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10271 */
10272static inline unsigned long
10273vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10274{
10275 return
10276 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10277 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10278 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10279 vcpu->arch.cr0_guest_owned_bits));
10280}
10281
10282static inline unsigned long
10283vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10284{
10285 return
10286 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10287 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10288 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10289 vcpu->arch.cr4_guest_owned_bits));
10290}
10291
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010292static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10293 struct vmcs12 *vmcs12)
10294{
10295 u32 idt_vectoring;
10296 unsigned int nr;
10297
Gleb Natapov851eb6672013-09-25 12:51:34 +030010298 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010299 nr = vcpu->arch.exception.nr;
10300 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10301
10302 if (kvm_exception_is_soft(nr)) {
10303 vmcs12->vm_exit_instruction_len =
10304 vcpu->arch.event_exit_inst_len;
10305 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10306 } else
10307 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10308
10309 if (vcpu->arch.exception.has_error_code) {
10310 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10311 vmcs12->idt_vectoring_error_code =
10312 vcpu->arch.exception.error_code;
10313 }
10314
10315 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010316 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010317 vmcs12->idt_vectoring_info_field =
10318 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10319 } else if (vcpu->arch.interrupt.pending) {
10320 nr = vcpu->arch.interrupt.nr;
10321 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10322
10323 if (vcpu->arch.interrupt.soft) {
10324 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10325 vmcs12->vm_entry_instruction_len =
10326 vcpu->arch.event_exit_inst_len;
10327 } else
10328 idt_vectoring |= INTR_TYPE_EXT_INTR;
10329
10330 vmcs12->idt_vectoring_info_field = idt_vectoring;
10331 }
10332}
10333
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010334static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10335{
10336 struct vcpu_vmx *vmx = to_vmx(vcpu);
10337
Jan Kiszkaf4124502014-03-07 20:03:13 +010010338 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10339 vmx->nested.preemption_timer_expired) {
10340 if (vmx->nested.nested_run_pending)
10341 return -EBUSY;
10342 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10343 return 0;
10344 }
10345
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010346 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010347 if (vmx->nested.nested_run_pending ||
10348 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010349 return -EBUSY;
10350 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10351 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10352 INTR_INFO_VALID_MASK, 0);
10353 /*
10354 * The NMI-triggered VM exit counts as injection:
10355 * clear this one and block further NMIs.
10356 */
10357 vcpu->arch.nmi_pending = 0;
10358 vmx_set_nmi_mask(vcpu, true);
10359 return 0;
10360 }
10361
10362 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10363 nested_exit_on_intr(vcpu)) {
10364 if (vmx->nested.nested_run_pending)
10365 return -EBUSY;
10366 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010367 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010368 }
10369
Wincy Van705699a2015-02-03 23:58:17 +080010370 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010371}
10372
Jan Kiszkaf4124502014-03-07 20:03:13 +010010373static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10374{
10375 ktime_t remaining =
10376 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10377 u64 value;
10378
10379 if (ktime_to_ns(remaining) <= 0)
10380 return 0;
10381
10382 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10383 do_div(value, 1000000);
10384 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10385}
10386
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010387/*
10388 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10389 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10390 * and this function updates it to reflect the changes to the guest state while
10391 * L2 was running (and perhaps made some exits which were handled directly by L0
10392 * without going back to L1), and to reflect the exit reason.
10393 * Note that we do not have to copy here all VMCS fields, just those that
10394 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10395 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10396 * which already writes to vmcs12 directly.
10397 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010398static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10399 u32 exit_reason, u32 exit_intr_info,
10400 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010401{
10402 /* update guest state fields: */
10403 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10404 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10405
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010406 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10407 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10408 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10409
10410 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10411 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10412 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10413 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10414 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10415 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10416 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10417 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10418 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10419 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10420 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10421 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10422 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10423 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10424 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10425 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10426 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10427 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10428 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10429 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10430 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10431 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10432 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10433 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10434 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10435 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10436 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10437 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10438 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10439 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10440 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10441 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10442 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10443 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10444 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10445 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10446
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010447 vmcs12->guest_interruptibility_info =
10448 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10449 vmcs12->guest_pending_dbg_exceptions =
10450 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010451 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10452 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10453 else
10454 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010455
Jan Kiszkaf4124502014-03-07 20:03:13 +010010456 if (nested_cpu_has_preemption_timer(vmcs12)) {
10457 if (vmcs12->vm_exit_controls &
10458 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10459 vmcs12->vmx_preemption_timer_value =
10460 vmx_get_preemption_timer_value(vcpu);
10461 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10462 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010463
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010464 /*
10465 * In some cases (usually, nested EPT), L2 is allowed to change its
10466 * own CR3 without exiting. If it has changed it, we must keep it.
10467 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10468 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10469 *
10470 * Additionally, restore L2's PDPTR to vmcs12.
10471 */
10472 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010473 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010474 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10475 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10476 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10477 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10478 }
10479
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010480 if (nested_cpu_has_ept(vmcs12))
10481 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10482
Wincy Van608406e2015-02-03 23:57:51 +080010483 if (nested_cpu_has_vid(vmcs12))
10484 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10485
Jan Kiszkac18911a2013-03-13 16:06:41 +010010486 vmcs12->vm_entry_controls =
10487 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010488 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010489
Jan Kiszka2996fca2014-06-16 13:59:43 +020010490 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10491 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10492 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10493 }
10494
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010495 /* TODO: These cannot have changed unless we have MSR bitmaps and
10496 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010497 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010498 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010499 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10500 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010501 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10502 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10503 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010504 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010505 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010506 if (nested_cpu_has_xsaves(vmcs12))
10507 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010508
10509 /* update exit information fields: */
10510
Jan Kiszka533558b2014-01-04 18:47:20 +010010511 vmcs12->vm_exit_reason = exit_reason;
10512 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010513
Jan Kiszka533558b2014-01-04 18:47:20 +010010514 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010515 if ((vmcs12->vm_exit_intr_info &
10516 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10517 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10518 vmcs12->vm_exit_intr_error_code =
10519 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010520 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010521 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10522 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10523
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010524 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10525 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10526 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010527 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010528
10529 /*
10530 * Transfer the event that L0 or L1 may wanted to inject into
10531 * L2 to IDT_VECTORING_INFO_FIELD.
10532 */
10533 vmcs12_save_pending_event(vcpu, vmcs12);
10534 }
10535
10536 /*
10537 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10538 * preserved above and would only end up incorrectly in L1.
10539 */
10540 vcpu->arch.nmi_injected = false;
10541 kvm_clear_exception_queue(vcpu);
10542 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010543}
10544
10545/*
10546 * A part of what we need to when the nested L2 guest exits and we want to
10547 * run its L1 parent, is to reset L1's guest state to the host state specified
10548 * in vmcs12.
10549 * This function is to be called not only on normal nested exit, but also on
10550 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10551 * Failures During or After Loading Guest State").
10552 * This function should be called when the active VMCS is L1's (vmcs01).
10553 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010554static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10555 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010556{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010557 struct kvm_segment seg;
10558
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010559 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10560 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010561 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010562 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10563 else
10564 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10565 vmx_set_efer(vcpu, vcpu->arch.efer);
10566
10567 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10568 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010569 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010570 /*
10571 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10572 * actually changed, because it depends on the current state of
10573 * fpu_active (which may have changed).
10574 * Note that vmx_set_cr0 refers to efer set above.
10575 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010576 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010577 /*
10578 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10579 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10580 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10581 */
10582 update_exception_bitmap(vcpu);
10583 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10584 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10585
10586 /*
10587 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10588 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10589 */
10590 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10591 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10592
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010593 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010594
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010595 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10596 kvm_mmu_reset_context(vcpu);
10597
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010598 if (!enable_ept)
10599 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10600
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010601 if (enable_vpid) {
10602 /*
10603 * Trivially support vpid by letting L2s share their parent
10604 * L1's vpid. TODO: move to a more elaborate solution, giving
10605 * each L2 its own vpid and exposing the vpid feature to L1.
10606 */
10607 vmx_flush_tlb(vcpu);
10608 }
10609
10610
10611 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10612 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10613 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10614 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10615 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010616
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010617 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10618 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10619 vmcs_write64(GUEST_BNDCFGS, 0);
10620
Jan Kiszka44811c02013-08-04 17:17:27 +020010621 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010622 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010623 vcpu->arch.pat = vmcs12->host_ia32_pat;
10624 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010625 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10626 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10627 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010628
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010629 /* Set L1 segment info according to Intel SDM
10630 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10631 seg = (struct kvm_segment) {
10632 .base = 0,
10633 .limit = 0xFFFFFFFF,
10634 .selector = vmcs12->host_cs_selector,
10635 .type = 11,
10636 .present = 1,
10637 .s = 1,
10638 .g = 1
10639 };
10640 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10641 seg.l = 1;
10642 else
10643 seg.db = 1;
10644 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10645 seg = (struct kvm_segment) {
10646 .base = 0,
10647 .limit = 0xFFFFFFFF,
10648 .type = 3,
10649 .present = 1,
10650 .s = 1,
10651 .db = 1,
10652 .g = 1
10653 };
10654 seg.selector = vmcs12->host_ds_selector;
10655 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10656 seg.selector = vmcs12->host_es_selector;
10657 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10658 seg.selector = vmcs12->host_ss_selector;
10659 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10660 seg.selector = vmcs12->host_fs_selector;
10661 seg.base = vmcs12->host_fs_base;
10662 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10663 seg.selector = vmcs12->host_gs_selector;
10664 seg.base = vmcs12->host_gs_base;
10665 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10666 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010667 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010668 .limit = 0x67,
10669 .selector = vmcs12->host_tr_selector,
10670 .type = 11,
10671 .present = 1
10672 };
10673 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10674
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010675 kvm_set_dr(vcpu, 7, 0x400);
10676 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010677
Wincy Van3af18d92015-02-03 23:49:31 +080010678 if (cpu_has_vmx_msr_bitmap())
10679 vmx_set_msr_bitmap(vcpu);
10680
Wincy Vanff651cb2014-12-11 08:52:58 +030010681 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10682 vmcs12->vm_exit_msr_load_count))
10683 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010684}
10685
10686/*
10687 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10688 * and modify vmcs12 to make it see what it would expect to see there if
10689 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10690 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010691static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10692 u32 exit_intr_info,
10693 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010694{
10695 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010696 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010697 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010698
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010699 /* trying to cancel vmlaunch/vmresume is a bug */
10700 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10701
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010702 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010703 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10704 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010705
Wincy Vanff651cb2014-12-11 08:52:58 +030010706 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10707 vmcs12->vm_exit_msr_store_count))
10708 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10709
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010710 if (unlikely(vmx->fail))
10711 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
10712
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010713 vmx_load_vmcs01(vcpu);
10714
Bandan Das77b0f5d2014-04-19 18:17:45 -040010715 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10716 && nested_exit_intr_ack_set(vcpu)) {
10717 int irq = kvm_cpu_get_interrupt(vcpu);
10718 WARN_ON(irq < 0);
10719 vmcs12->vm_exit_intr_info = irq |
10720 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10721 }
10722
Jan Kiszka542060e2014-01-04 18:47:21 +010010723 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10724 vmcs12->exit_qualification,
10725 vmcs12->idt_vectoring_info_field,
10726 vmcs12->vm_exit_intr_info,
10727 vmcs12->vm_exit_intr_error_code,
10728 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010729
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010730 vm_entry_controls_reset_shadow(vmx);
10731 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010732 vmx_segment_cache_clear(vmx);
10733
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010734 /* if no vmcs02 cache requested, remove the one we used */
10735 if (VMCS02_POOL_SIZE == 0)
10736 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10737
10738 load_vmcs12_host_state(vcpu, vmcs12);
10739
Paolo Bonzini93140062016-07-06 13:23:51 +020010740 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070010741 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10742 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010743 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010744 if (vmx->hv_deadline_tsc == -1)
10745 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10746 PIN_BASED_VMX_PREEMPTION_TIMER);
10747 else
10748 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10749 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010750 if (kvm_has_tsc_control)
10751 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010752
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010753 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10754 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10755 vmx_set_virtual_x2apic_mode(vcpu,
10756 vcpu->arch.apic_base & X2APIC_ENABLE);
10757 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010758
10759 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10760 vmx->host_rsp = 0;
10761
10762 /* Unpin physical memory we referred to in vmcs02 */
10763 if (vmx->nested.apic_access_page) {
10764 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010765 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010766 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010767 if (vmx->nested.virtual_apic_page) {
10768 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010769 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010770 }
Wincy Van705699a2015-02-03 23:58:17 +080010771 if (vmx->nested.pi_desc_page) {
10772 kunmap(vmx->nested.pi_desc_page);
10773 nested_release_page(vmx->nested.pi_desc_page);
10774 vmx->nested.pi_desc_page = NULL;
10775 vmx->nested.pi_desc = NULL;
10776 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010777
10778 /*
Tang Chen38b99172014-09-24 15:57:54 +080010779 * We are now running in L2, mmu_notifier will force to reload the
10780 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10781 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080010782 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080010783
10784 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010785 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10786 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10787 * success or failure flag accordingly.
10788 */
10789 if (unlikely(vmx->fail)) {
10790 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010791 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010792 } else
10793 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010794 if (enable_shadow_vmcs)
10795 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010796
10797 /* in case we halted in L2 */
10798 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010799}
10800
Nadav Har'El7c177932011-05-25 23:12:04 +030010801/*
Jan Kiszka42124922014-01-04 18:47:19 +010010802 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10803 */
10804static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10805{
10806 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010807 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010808 free_nested(to_vmx(vcpu));
10809}
10810
10811/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010812 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10813 * 23.7 "VM-entry failures during or after loading guest state" (this also
10814 * lists the acceptable exit-reason and exit-qualification parameters).
10815 * It should only be called before L2 actually succeeded to run, and when
10816 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10817 */
10818static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10819 struct vmcs12 *vmcs12,
10820 u32 reason, unsigned long qualification)
10821{
10822 load_vmcs12_host_state(vcpu, vmcs12);
10823 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10824 vmcs12->exit_qualification = qualification;
10825 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010826 if (enable_shadow_vmcs)
10827 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010828}
10829
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010830static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10831 struct x86_instruction_info *info,
10832 enum x86_intercept_stage stage)
10833{
10834 return X86EMUL_CONTINUE;
10835}
10836
Yunhong Jiang64672c92016-06-13 14:19:59 -070010837#ifdef CONFIG_X86_64
10838/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10839static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10840 u64 divisor, u64 *result)
10841{
10842 u64 low = a << shift, high = a >> (64 - shift);
10843
10844 /* To avoid the overflow on divq */
10845 if (high >= divisor)
10846 return 1;
10847
10848 /* Low hold the result, high hold rem which is discarded */
10849 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10850 "rm" (divisor), "0" (low), "1" (high));
10851 *result = low;
10852
10853 return 0;
10854}
10855
10856static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10857{
10858 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010859 u64 tscl = rdtsc();
10860 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10861 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010862
10863 /* Convert to host delta tsc if tsc scaling is enabled */
10864 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10865 u64_shl_div_u64(delta_tsc,
10866 kvm_tsc_scaling_ratio_frac_bits,
10867 vcpu->arch.tsc_scaling_ratio,
10868 &delta_tsc))
10869 return -ERANGE;
10870
10871 /*
10872 * If the delta tsc can't fit in the 32 bit after the multi shift,
10873 * we can't use the preemption timer.
10874 * It's possible that it fits on later vmentries, but checking
10875 * on every vmentry is costly so we just use an hrtimer.
10876 */
10877 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10878 return -ERANGE;
10879
10880 vmx->hv_deadline_tsc = tscl + delta_tsc;
10881 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10882 PIN_BASED_VMX_PREEMPTION_TIMER);
10883 return 0;
10884}
10885
10886static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10887{
10888 struct vcpu_vmx *vmx = to_vmx(vcpu);
10889 vmx->hv_deadline_tsc = -1;
10890 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10891 PIN_BASED_VMX_PREEMPTION_TIMER);
10892}
10893#endif
10894
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010895static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010896{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010897 if (ple_gap)
10898 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010899}
10900
Kai Huang843e4332015-01-28 10:54:28 +080010901static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10902 struct kvm_memory_slot *slot)
10903{
10904 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10905 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10906}
10907
10908static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10909 struct kvm_memory_slot *slot)
10910{
10911 kvm_mmu_slot_set_dirty(kvm, slot);
10912}
10913
10914static void vmx_flush_log_dirty(struct kvm *kvm)
10915{
10916 kvm_flush_pml_buffers(kvm);
10917}
10918
10919static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10920 struct kvm_memory_slot *memslot,
10921 gfn_t offset, unsigned long mask)
10922{
10923 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10924}
10925
Feng Wuefc64402015-09-18 22:29:51 +080010926/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010927 * This routine does the following things for vCPU which is going
10928 * to be blocked if VT-d PI is enabled.
10929 * - Store the vCPU to the wakeup list, so when interrupts happen
10930 * we can find the right vCPU to wake up.
10931 * - Change the Posted-interrupt descriptor as below:
10932 * 'NDST' <-- vcpu->pre_pcpu
10933 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10934 * - If 'ON' is set during this process, which means at least one
10935 * interrupt is posted for this vCPU, we cannot block it, in
10936 * this case, return 1, otherwise, return 0.
10937 *
10938 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010939static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010940{
10941 unsigned long flags;
10942 unsigned int dest;
10943 struct pi_desc old, new;
10944 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10945
10946 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080010947 !irq_remapping_cap(IRQ_POSTING_CAP) ||
10948 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080010949 return 0;
10950
10951 vcpu->pre_pcpu = vcpu->cpu;
10952 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10953 vcpu->pre_pcpu), flags);
10954 list_add_tail(&vcpu->blocked_vcpu_list,
10955 &per_cpu(blocked_vcpu_on_cpu,
10956 vcpu->pre_pcpu));
10957 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10958 vcpu->pre_pcpu), flags);
10959
10960 do {
10961 old.control = new.control = pi_desc->control;
10962
10963 /*
10964 * We should not block the vCPU if
10965 * an interrupt is posted for it.
10966 */
10967 if (pi_test_on(pi_desc) == 1) {
10968 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10969 vcpu->pre_pcpu), flags);
10970 list_del(&vcpu->blocked_vcpu_list);
10971 spin_unlock_irqrestore(
10972 &per_cpu(blocked_vcpu_on_cpu_lock,
10973 vcpu->pre_pcpu), flags);
10974 vcpu->pre_pcpu = -1;
10975
10976 return 1;
10977 }
10978
10979 WARN((pi_desc->sn == 1),
10980 "Warning: SN field of posted-interrupts "
10981 "is set before blocking\n");
10982
10983 /*
10984 * Since vCPU can be preempted during this process,
10985 * vcpu->cpu could be different with pre_pcpu, we
10986 * need to set pre_pcpu as the destination of wakeup
10987 * notification event, then we can find the right vCPU
10988 * to wakeup in wakeup handler if interrupts happen
10989 * when the vCPU is in blocked state.
10990 */
10991 dest = cpu_physical_id(vcpu->pre_pcpu);
10992
10993 if (x2apic_enabled())
10994 new.ndst = dest;
10995 else
10996 new.ndst = (dest << 8) & 0xFF00;
10997
10998 /* set 'NV' to 'wakeup vector' */
10999 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11000 } while (cmpxchg(&pi_desc->control, old.control,
11001 new.control) != old.control);
11002
11003 return 0;
11004}
11005
Yunhong Jiangbc225122016-06-13 14:19:58 -070011006static int vmx_pre_block(struct kvm_vcpu *vcpu)
11007{
11008 if (pi_pre_block(vcpu))
11009 return 1;
11010
Yunhong Jiang64672c92016-06-13 14:19:59 -070011011 if (kvm_lapic_hv_timer_in_use(vcpu))
11012 kvm_lapic_switch_to_sw_timer(vcpu);
11013
Yunhong Jiangbc225122016-06-13 14:19:58 -070011014 return 0;
11015}
11016
11017static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011018{
11019 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11020 struct pi_desc old, new;
11021 unsigned int dest;
11022 unsigned long flags;
11023
11024 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011025 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11026 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011027 return;
11028
11029 do {
11030 old.control = new.control = pi_desc->control;
11031
11032 dest = cpu_physical_id(vcpu->cpu);
11033
11034 if (x2apic_enabled())
11035 new.ndst = dest;
11036 else
11037 new.ndst = (dest << 8) & 0xFF00;
11038
11039 /* Allow posting non-urgent interrupts */
11040 new.sn = 0;
11041
11042 /* set 'NV' to 'notification vector' */
11043 new.nv = POSTED_INTR_VECTOR;
11044 } while (cmpxchg(&pi_desc->control, old.control,
11045 new.control) != old.control);
11046
11047 if(vcpu->pre_pcpu != -1) {
11048 spin_lock_irqsave(
11049 &per_cpu(blocked_vcpu_on_cpu_lock,
11050 vcpu->pre_pcpu), flags);
11051 list_del(&vcpu->blocked_vcpu_list);
11052 spin_unlock_irqrestore(
11053 &per_cpu(blocked_vcpu_on_cpu_lock,
11054 vcpu->pre_pcpu), flags);
11055 vcpu->pre_pcpu = -1;
11056 }
11057}
11058
Yunhong Jiangbc225122016-06-13 14:19:58 -070011059static void vmx_post_block(struct kvm_vcpu *vcpu)
11060{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011061 if (kvm_x86_ops->set_hv_timer)
11062 kvm_lapic_switch_to_hv_timer(vcpu);
11063
Yunhong Jiangbc225122016-06-13 14:19:58 -070011064 pi_post_block(vcpu);
11065}
11066
Feng Wubf9f6ac2015-09-18 22:29:55 +080011067/*
Feng Wuefc64402015-09-18 22:29:51 +080011068 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11069 *
11070 * @kvm: kvm
11071 * @host_irq: host irq of the interrupt
11072 * @guest_irq: gsi of the interrupt
11073 * @set: set or unset PI
11074 * returns 0 on success, < 0 on failure
11075 */
11076static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11077 uint32_t guest_irq, bool set)
11078{
11079 struct kvm_kernel_irq_routing_entry *e;
11080 struct kvm_irq_routing_table *irq_rt;
11081 struct kvm_lapic_irq irq;
11082 struct kvm_vcpu *vcpu;
11083 struct vcpu_data vcpu_info;
11084 int idx, ret = -EINVAL;
11085
11086 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011087 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11088 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011089 return 0;
11090
11091 idx = srcu_read_lock(&kvm->irq_srcu);
11092 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11093 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11094
11095 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11096 if (e->type != KVM_IRQ_ROUTING_MSI)
11097 continue;
11098 /*
11099 * VT-d PI cannot support posting multicast/broadcast
11100 * interrupts to a vCPU, we still use interrupt remapping
11101 * for these kind of interrupts.
11102 *
11103 * For lowest-priority interrupts, we only support
11104 * those with single CPU as the destination, e.g. user
11105 * configures the interrupts via /proc/irq or uses
11106 * irqbalance to make the interrupts single-CPU.
11107 *
11108 * We will support full lowest-priority interrupt later.
11109 */
11110
Radim Krčmář371313132016-07-12 22:09:27 +020011111 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011112 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11113 /*
11114 * Make sure the IRTE is in remapped mode if
11115 * we don't handle it in posted mode.
11116 */
11117 ret = irq_set_vcpu_affinity(host_irq, NULL);
11118 if (ret < 0) {
11119 printk(KERN_INFO
11120 "failed to back to remapped mode, irq: %u\n",
11121 host_irq);
11122 goto out;
11123 }
11124
Feng Wuefc64402015-09-18 22:29:51 +080011125 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011126 }
Feng Wuefc64402015-09-18 22:29:51 +080011127
11128 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11129 vcpu_info.vector = irq.vector;
11130
Feng Wub6ce9782016-01-25 16:53:35 +080011131 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011132 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11133
11134 if (set)
11135 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11136 else {
11137 /* suppress notification event before unposting */
11138 pi_set_sn(vcpu_to_pi_desc(vcpu));
11139 ret = irq_set_vcpu_affinity(host_irq, NULL);
11140 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11141 }
11142
11143 if (ret < 0) {
11144 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11145 __func__);
11146 goto out;
11147 }
11148 }
11149
11150 ret = 0;
11151out:
11152 srcu_read_unlock(&kvm->irq_srcu, idx);
11153 return ret;
11154}
11155
Ashok Rajc45dcc72016-06-22 14:59:56 +080011156static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11157{
11158 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11159 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11160 FEATURE_CONTROL_LMCE;
11161 else
11162 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11163 ~FEATURE_CONTROL_LMCE;
11164}
11165
Kees Cook404f6aa2016-08-08 16:29:06 -070011166static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011167 .cpu_has_kvm_support = cpu_has_kvm_support,
11168 .disabled_by_bios = vmx_disabled_by_bios,
11169 .hardware_setup = hardware_setup,
11170 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011171 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011172 .hardware_enable = hardware_enable,
11173 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011174 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011175 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011176
11177 .vcpu_create = vmx_create_vcpu,
11178 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011179 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011180
Avi Kivity04d2cc72007-09-10 18:10:54 +030011181 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011182 .vcpu_load = vmx_vcpu_load,
11183 .vcpu_put = vmx_vcpu_put,
11184
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011185 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011186 .get_msr = vmx_get_msr,
11187 .set_msr = vmx_set_msr,
11188 .get_segment_base = vmx_get_segment_base,
11189 .get_segment = vmx_get_segment,
11190 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011191 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011192 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011193 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011194 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011195 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011196 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011197 .set_cr3 = vmx_set_cr3,
11198 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011199 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011200 .get_idt = vmx_get_idt,
11201 .set_idt = vmx_set_idt,
11202 .get_gdt = vmx_get_gdt,
11203 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011204 .get_dr6 = vmx_get_dr6,
11205 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011206 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011207 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011208 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011209 .get_rflags = vmx_get_rflags,
11210 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011211
11212 .get_pkru = vmx_get_pkru,
11213
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011214 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011215 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011216
11217 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011218
Avi Kivity6aa8b732006-12-10 02:21:36 -080011219 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011220 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011221 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011222 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11223 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011224 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011225 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011226 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011227 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011228 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011229 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011230 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011231 .get_nmi_mask = vmx_get_nmi_mask,
11232 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011233 .enable_nmi_window = enable_nmi_window,
11234 .enable_irq_window = enable_irq_window,
11235 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011236 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011237 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011238 .get_enable_apicv = vmx_get_enable_apicv,
11239 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011240 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11241 .hwapic_irr_update = vmx_hwapic_irr_update,
11242 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011243 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11244 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011245
Izik Eiduscbc94022007-10-25 00:29:55 +020011246 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011247 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011248 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011249
Avi Kivity586f9602010-11-18 13:09:54 +020011250 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011251
Sheng Yang17cc3932010-01-05 19:02:27 +080011252 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011253
11254 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011255
11256 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011257 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011258
11259 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011260
11261 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011262
11263 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011264
11265 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011266
11267 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011268 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011269 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011270 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011271
11272 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011273
11274 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011275
11276 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11277 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11278 .flush_log_dirty = vmx_flush_log_dirty,
11279 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f7f2015-06-19 15:45:05 +020011280
Feng Wubf9f6ac2015-09-18 22:29:55 +080011281 .pre_block = vmx_pre_block,
11282 .post_block = vmx_post_block,
11283
Wei Huang25462f7f2015-06-19 15:45:05 +020011284 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011285
11286 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011287
11288#ifdef CONFIG_X86_64
11289 .set_hv_timer = vmx_set_hv_timer,
11290 .cancel_hv_timer = vmx_cancel_hv_timer,
11291#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011292
11293 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011294};
11295
11296static int __init vmx_init(void)
11297{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011298 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11299 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011300 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011301 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011302
Dave Young2965faa2015-09-09 15:38:55 -070011303#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011304 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11305 crash_vmclear_local_loaded_vmcss);
11306#endif
11307
He, Qingfdef3ad2007-04-30 09:45:24 +030011308 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011309}
11310
11311static void __exit vmx_exit(void)
11312{
Dave Young2965faa2015-09-09 15:38:55 -070011313#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011314 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011315 synchronize_rcu();
11316#endif
11317
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011318 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011319}
11320
11321module_init(vmx_init)
11322module_exit(vmx_exit)