blob: 8d288046676496e4747983191d135bb51b814a28 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
190 int cpu;
191 int launched;
192 struct list_head loaded_vmcss_on_cpu_link;
193};
194
Avi Kivity26bb0982009-09-07 11:14:12 +0300195struct shared_msr_entry {
196 unsigned index;
197 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200198 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300199};
200
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300201/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300202 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
203 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
204 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
205 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
206 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
207 * More than one of these structures may exist, if L1 runs multiple L2 guests.
208 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
209 * underlying hardware which will be used to run L2.
210 * This structure is packed to ensure that its layout is identical across
211 * machines (necessary for live migration).
212 * If there are changes in this struct, VMCS12_REVISION must be changed.
213 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300215struct __packed vmcs12 {
216 /* According to the Intel spec, a VMCS region must start with the
217 * following two fields. Then follow implementation-specific data.
218 */
219 u32 revision_id;
220 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221
Nadav Har'El27d6c862011-05-25 23:06:59 +0300222 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
223 u32 padding[7]; /* room for future expansion */
224
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225 u64 io_bitmap_a;
226 u64 io_bitmap_b;
227 u64 msr_bitmap;
228 u64 vm_exit_msr_store_addr;
229 u64 vm_exit_msr_load_addr;
230 u64 vm_entry_msr_load_addr;
231 u64 tsc_offset;
232 u64 virtual_apic_page_addr;
233 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800234 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800236 u64 eoi_exit_bitmap0;
237 u64 eoi_exit_bitmap1;
238 u64 eoi_exit_bitmap2;
239 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800240 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300241 u64 guest_physical_address;
242 u64 vmcs_link_pointer;
243 u64 guest_ia32_debugctl;
244 u64 guest_ia32_pat;
245 u64 guest_ia32_efer;
246 u64 guest_ia32_perf_global_ctrl;
247 u64 guest_pdptr0;
248 u64 guest_pdptr1;
249 u64 guest_pdptr2;
250 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100251 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 host_ia32_pat;
253 u64 host_ia32_efer;
254 u64 host_ia32_perf_global_ctrl;
255 u64 padding64[8]; /* room for future expansion */
256 /*
257 * To allow migration of L1 (complete with its L2 guests) between
258 * machines of different natural widths (32 or 64 bit), we cannot have
259 * unsigned long fields with no explict size. We use u64 (aliased
260 * natural_width) instead. Luckily, x86 is little-endian.
261 */
262 natural_width cr0_guest_host_mask;
263 natural_width cr4_guest_host_mask;
264 natural_width cr0_read_shadow;
265 natural_width cr4_read_shadow;
266 natural_width cr3_target_value0;
267 natural_width cr3_target_value1;
268 natural_width cr3_target_value2;
269 natural_width cr3_target_value3;
270 natural_width exit_qualification;
271 natural_width guest_linear_address;
272 natural_width guest_cr0;
273 natural_width guest_cr3;
274 natural_width guest_cr4;
275 natural_width guest_es_base;
276 natural_width guest_cs_base;
277 natural_width guest_ss_base;
278 natural_width guest_ds_base;
279 natural_width guest_fs_base;
280 natural_width guest_gs_base;
281 natural_width guest_ldtr_base;
282 natural_width guest_tr_base;
283 natural_width guest_gdtr_base;
284 natural_width guest_idtr_base;
285 natural_width guest_dr7;
286 natural_width guest_rsp;
287 natural_width guest_rip;
288 natural_width guest_rflags;
289 natural_width guest_pending_dbg_exceptions;
290 natural_width guest_sysenter_esp;
291 natural_width guest_sysenter_eip;
292 natural_width host_cr0;
293 natural_width host_cr3;
294 natural_width host_cr4;
295 natural_width host_fs_base;
296 natural_width host_gs_base;
297 natural_width host_tr_base;
298 natural_width host_gdtr_base;
299 natural_width host_idtr_base;
300 natural_width host_ia32_sysenter_esp;
301 natural_width host_ia32_sysenter_eip;
302 natural_width host_rsp;
303 natural_width host_rip;
304 natural_width paddingl[8]; /* room for future expansion */
305 u32 pin_based_vm_exec_control;
306 u32 cpu_based_vm_exec_control;
307 u32 exception_bitmap;
308 u32 page_fault_error_code_mask;
309 u32 page_fault_error_code_match;
310 u32 cr3_target_count;
311 u32 vm_exit_controls;
312 u32 vm_exit_msr_store_count;
313 u32 vm_exit_msr_load_count;
314 u32 vm_entry_controls;
315 u32 vm_entry_msr_load_count;
316 u32 vm_entry_intr_info_field;
317 u32 vm_entry_exception_error_code;
318 u32 vm_entry_instruction_len;
319 u32 tpr_threshold;
320 u32 secondary_vm_exec_control;
321 u32 vm_instruction_error;
322 u32 vm_exit_reason;
323 u32 vm_exit_intr_info;
324 u32 vm_exit_intr_error_code;
325 u32 idt_vectoring_info_field;
326 u32 idt_vectoring_error_code;
327 u32 vm_exit_instruction_len;
328 u32 vmx_instruction_info;
329 u32 guest_es_limit;
330 u32 guest_cs_limit;
331 u32 guest_ss_limit;
332 u32 guest_ds_limit;
333 u32 guest_fs_limit;
334 u32 guest_gs_limit;
335 u32 guest_ldtr_limit;
336 u32 guest_tr_limit;
337 u32 guest_gdtr_limit;
338 u32 guest_idtr_limit;
339 u32 guest_es_ar_bytes;
340 u32 guest_cs_ar_bytes;
341 u32 guest_ss_ar_bytes;
342 u32 guest_ds_ar_bytes;
343 u32 guest_fs_ar_bytes;
344 u32 guest_gs_ar_bytes;
345 u32 guest_ldtr_ar_bytes;
346 u32 guest_tr_ar_bytes;
347 u32 guest_interruptibility_info;
348 u32 guest_activity_state;
349 u32 guest_sysenter_cs;
350 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100351 u32 vmx_preemption_timer_value;
352 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300353 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800354 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300355 u16 guest_es_selector;
356 u16 guest_cs_selector;
357 u16 guest_ss_selector;
358 u16 guest_ds_selector;
359 u16 guest_fs_selector;
360 u16 guest_gs_selector;
361 u16 guest_ldtr_selector;
362 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800363 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 host_es_selector;
365 u16 host_cs_selector;
366 u16 host_ss_selector;
367 u16 host_ds_selector;
368 u16 host_fs_selector;
369 u16 host_gs_selector;
370 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300371};
372
373/*
374 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
375 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
376 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
377 */
378#define VMCS12_REVISION 0x11e57ed0
379
380/*
381 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
382 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
383 * current implementation, 4K are reserved to avoid future complications.
384 */
385#define VMCS12_SIZE 0x1000
386
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300387/* Used to remember the last vmcs02 used for some recently used vmcs12s */
388struct vmcs02_list {
389 struct list_head list;
390 gpa_t vmptr;
391 struct loaded_vmcs vmcs02;
392};
393
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300394/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300395 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
396 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
397 */
398struct nested_vmx {
399 /* Has the level1 guest done vmxon? */
400 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400401 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300402
403 /* The guest-physical address of the current VMCS L1 keeps for L2 */
404 gpa_t current_vmptr;
405 /* The host-usable pointer to the above */
406 struct page *current_vmcs12_page;
407 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700408 /*
409 * Cache of the guest's VMCS, existing outside of guest memory.
410 * Loaded from guest memory during VMPTRLD. Flushed to guest
411 * memory during VMXOFF, VMCLEAR, VMPTRLD.
412 */
413 struct vmcs12 *cached_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300414 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300415 /*
416 * Indicates if the shadow vmcs must be updated with the
417 * data hold by vmcs12
418 */
419 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300420
421 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
422 struct list_head vmcs02_pool;
423 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300424 u64 vmcs01_tsc_offset;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200425 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300426 /* L2 must run next, and mustn't decide to exit to L1. */
427 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300428 /*
429 * Guest pages referred to in vmcs02 with host-physical pointers, so
430 * we must keep them pinned while L2 runs.
431 */
432 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800433 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800434 struct page *pi_desc_page;
435 struct pi_desc *pi_desc;
436 bool pi_pending;
437 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100438
Radim Krčmářd048c092016-08-08 20:16:22 +0200439 unsigned long *msr_bitmap;
440
Jan Kiszkaf4124502014-03-07 20:03:13 +0100441 struct hrtimer preemption_timer;
442 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200443
444 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
445 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800446
Wanpeng Li5c614b32015-10-13 09:18:36 -0700447 u16 vpid02;
448 u16 last_vpid;
449
Wincy Vanb9c237b2015-02-03 23:56:30 +0800450 u32 nested_vmx_procbased_ctls_low;
451 u32 nested_vmx_procbased_ctls_high;
452 u32 nested_vmx_true_procbased_ctls_low;
453 u32 nested_vmx_secondary_ctls_low;
454 u32 nested_vmx_secondary_ctls_high;
455 u32 nested_vmx_pinbased_ctls_low;
456 u32 nested_vmx_pinbased_ctls_high;
457 u32 nested_vmx_exit_ctls_low;
458 u32 nested_vmx_exit_ctls_high;
459 u32 nested_vmx_true_exit_ctls_low;
460 u32 nested_vmx_entry_ctls_low;
461 u32 nested_vmx_entry_ctls_high;
462 u32 nested_vmx_true_entry_ctls_low;
463 u32 nested_vmx_misc_low;
464 u32 nested_vmx_misc_high;
465 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700466 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300467};
468
Yang Zhang01e439b2013-04-11 19:25:12 +0800469#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800470#define POSTED_INTR_SN 1
471
Yang Zhang01e439b2013-04-11 19:25:12 +0800472/* Posted-Interrupt Descriptor */
473struct pi_desc {
474 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800475 union {
476 struct {
477 /* bit 256 - Outstanding Notification */
478 u16 on : 1,
479 /* bit 257 - Suppress Notification */
480 sn : 1,
481 /* bit 271:258 - Reserved */
482 rsvd_1 : 14;
483 /* bit 279:272 - Notification Vector */
484 u8 nv;
485 /* bit 287:280 - Reserved */
486 u8 rsvd_2;
487 /* bit 319:288 - Notification Destination */
488 u32 ndst;
489 };
490 u64 control;
491 };
492 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800493} __aligned(64);
494
Yang Zhanga20ed542013-04-11 19:25:15 +0800495static bool pi_test_and_set_on(struct pi_desc *pi_desc)
496{
497 return test_and_set_bit(POSTED_INTR_ON,
498 (unsigned long *)&pi_desc->control);
499}
500
501static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
502{
503 return test_and_clear_bit(POSTED_INTR_ON,
504 (unsigned long *)&pi_desc->control);
505}
506
507static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
508{
509 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
510}
511
Feng Wuebbfc762015-09-18 22:29:46 +0800512static inline void pi_clear_sn(struct pi_desc *pi_desc)
513{
514 return clear_bit(POSTED_INTR_SN,
515 (unsigned long *)&pi_desc->control);
516}
517
518static inline void pi_set_sn(struct pi_desc *pi_desc)
519{
520 return set_bit(POSTED_INTR_SN,
521 (unsigned long *)&pi_desc->control);
522}
523
524static inline int pi_test_on(struct pi_desc *pi_desc)
525{
526 return test_bit(POSTED_INTR_ON,
527 (unsigned long *)&pi_desc->control);
528}
529
530static inline int pi_test_sn(struct pi_desc *pi_desc)
531{
532 return test_bit(POSTED_INTR_SN,
533 (unsigned long *)&pi_desc->control);
534}
535
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000537 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300538 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300539 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200540 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300541 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200542 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200543 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300544 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400545 int nmsrs;
546 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800547 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400548#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300549 u64 msr_host_kernel_gs_base;
550 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400551#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200552 u32 vm_entry_controls_shadow;
553 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300554 /*
555 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
556 * non-nested (L1) guest, it always points to vmcs01. For a nested
557 * guest (L2), it points to a different VMCS.
558 */
559 struct loaded_vmcs vmcs01;
560 struct loaded_vmcs *loaded_vmcs;
561 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300562 struct msr_autoload {
563 unsigned nr;
564 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
565 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
566 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400567 struct {
568 int loaded;
569 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300570#ifdef CONFIG_X86_64
571 u16 ds_sel, es_sel;
572#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200573 int gs_ldt_reload_needed;
574 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000575 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700576 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400577 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200578 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300579 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300580 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300581 struct kvm_segment segs[8];
582 } rmode;
583 struct {
584 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300585 struct kvm_save_segment {
586 u16 selector;
587 unsigned long base;
588 u32 limit;
589 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300590 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300591 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800592 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300593 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200594
595 /* Support for vnmi-less CPUs */
596 int soft_vnmi_blocked;
597 ktime_t entry_time;
598 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800599 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800600
Yang Zhang01e439b2013-04-11 19:25:12 +0800601 /* Posted interrupt descriptor */
602 struct pi_desc pi_desc;
603
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300604 /* Support for a guest hypervisor (nested VMX) */
605 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200606
607 /* Dynamic PLE window. */
608 int ple_window;
609 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800610
611 /* Support for PML */
612#define PML_ENTITY_NUM 512
613 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800614
Yunhong Jiang64672c92016-06-13 14:19:59 -0700615 /* apic deadline value in host tsc */
616 u64 hv_deadline_tsc;
617
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800618 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800619
620 bool guest_pkru_valid;
621 u32 guest_pkru;
622 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800623
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800624 /*
625 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
626 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
627 * in msr_ia32_feature_control_valid_bits.
628 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800629 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800630 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400631};
632
Avi Kivity2fb92db2011-04-27 19:42:18 +0300633enum segment_cache_field {
634 SEG_FIELD_SEL = 0,
635 SEG_FIELD_BASE = 1,
636 SEG_FIELD_LIMIT = 2,
637 SEG_FIELD_AR = 3,
638
639 SEG_FIELD_NR = 4
640};
641
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400642static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
643{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000644 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400645}
646
Feng Wuefc64402015-09-18 22:29:51 +0800647static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
648{
649 return &(to_vmx(vcpu)->pi_desc);
650}
651
Nadav Har'El22bd0352011-05-25 23:05:57 +0300652#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
653#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
654#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
655 [number##_HIGH] = VMCS12_OFFSET(name)+4
656
Abel Gordon4607c2d2013-04-18 14:35:55 +0300657
Bandan Dasfe2b2012014-04-21 15:20:14 -0400658static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300659 /*
660 * We do NOT shadow fields that are modified when L0
661 * traps and emulates any vmx instruction (e.g. VMPTRLD,
662 * VMXON...) executed by L1.
663 * For example, VM_INSTRUCTION_ERROR is read
664 * by L1 if a vmx instruction fails (part of the error path).
665 * Note the code assumes this logic. If for some reason
666 * we start shadowing these fields then we need to
667 * force a shadow sync when L0 emulates vmx instructions
668 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
669 * by nested_vmx_failValid)
670 */
671 VM_EXIT_REASON,
672 VM_EXIT_INTR_INFO,
673 VM_EXIT_INSTRUCTION_LEN,
674 IDT_VECTORING_INFO_FIELD,
675 IDT_VECTORING_ERROR_CODE,
676 VM_EXIT_INTR_ERROR_CODE,
677 EXIT_QUALIFICATION,
678 GUEST_LINEAR_ADDRESS,
679 GUEST_PHYSICAL_ADDRESS
680};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400681static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300682 ARRAY_SIZE(shadow_read_only_fields);
683
Bandan Dasfe2b2012014-04-21 15:20:14 -0400684static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800685 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300686 GUEST_RIP,
687 GUEST_RSP,
688 GUEST_CR0,
689 GUEST_CR3,
690 GUEST_CR4,
691 GUEST_INTERRUPTIBILITY_INFO,
692 GUEST_RFLAGS,
693 GUEST_CS_SELECTOR,
694 GUEST_CS_AR_BYTES,
695 GUEST_CS_LIMIT,
696 GUEST_CS_BASE,
697 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100698 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300699 CR0_GUEST_HOST_MASK,
700 CR0_READ_SHADOW,
701 CR4_READ_SHADOW,
702 TSC_OFFSET,
703 EXCEPTION_BITMAP,
704 CPU_BASED_VM_EXEC_CONTROL,
705 VM_ENTRY_EXCEPTION_ERROR_CODE,
706 VM_ENTRY_INTR_INFO_FIELD,
707 VM_ENTRY_INSTRUCTION_LEN,
708 VM_ENTRY_EXCEPTION_ERROR_CODE,
709 HOST_FS_BASE,
710 HOST_GS_BASE,
711 HOST_FS_SELECTOR,
712 HOST_GS_SELECTOR
713};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400714static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300715 ARRAY_SIZE(shadow_read_write_fields);
716
Mathias Krause772e0312012-08-30 01:30:19 +0200717static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300718 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800719 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300720 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
721 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
722 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
723 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
724 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
725 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
726 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
727 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800728 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300729 FIELD(HOST_ES_SELECTOR, host_es_selector),
730 FIELD(HOST_CS_SELECTOR, host_cs_selector),
731 FIELD(HOST_SS_SELECTOR, host_ss_selector),
732 FIELD(HOST_DS_SELECTOR, host_ds_selector),
733 FIELD(HOST_FS_SELECTOR, host_fs_selector),
734 FIELD(HOST_GS_SELECTOR, host_gs_selector),
735 FIELD(HOST_TR_SELECTOR, host_tr_selector),
736 FIELD64(IO_BITMAP_A, io_bitmap_a),
737 FIELD64(IO_BITMAP_B, io_bitmap_b),
738 FIELD64(MSR_BITMAP, msr_bitmap),
739 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
740 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
741 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
742 FIELD64(TSC_OFFSET, tsc_offset),
743 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
744 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800745 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300746 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800747 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
748 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
749 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
750 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800751 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
753 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
754 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
755 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
756 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
757 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
758 FIELD64(GUEST_PDPTR0, guest_pdptr0),
759 FIELD64(GUEST_PDPTR1, guest_pdptr1),
760 FIELD64(GUEST_PDPTR2, guest_pdptr2),
761 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100762 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300763 FIELD64(HOST_IA32_PAT, host_ia32_pat),
764 FIELD64(HOST_IA32_EFER, host_ia32_efer),
765 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
766 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
767 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
768 FIELD(EXCEPTION_BITMAP, exception_bitmap),
769 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
770 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
771 FIELD(CR3_TARGET_COUNT, cr3_target_count),
772 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
773 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
774 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
775 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
776 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
777 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
778 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
779 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
780 FIELD(TPR_THRESHOLD, tpr_threshold),
781 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
782 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
783 FIELD(VM_EXIT_REASON, vm_exit_reason),
784 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
785 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
786 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
787 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
788 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
789 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
790 FIELD(GUEST_ES_LIMIT, guest_es_limit),
791 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
792 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
793 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
794 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
795 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
796 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
797 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
798 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
799 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
800 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
801 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
802 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
803 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
804 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
805 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
806 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
807 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
808 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
809 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
810 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
811 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100812 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300813 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
814 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
815 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
816 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
817 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
818 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
819 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
820 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
821 FIELD(EXIT_QUALIFICATION, exit_qualification),
822 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
823 FIELD(GUEST_CR0, guest_cr0),
824 FIELD(GUEST_CR3, guest_cr3),
825 FIELD(GUEST_CR4, guest_cr4),
826 FIELD(GUEST_ES_BASE, guest_es_base),
827 FIELD(GUEST_CS_BASE, guest_cs_base),
828 FIELD(GUEST_SS_BASE, guest_ss_base),
829 FIELD(GUEST_DS_BASE, guest_ds_base),
830 FIELD(GUEST_FS_BASE, guest_fs_base),
831 FIELD(GUEST_GS_BASE, guest_gs_base),
832 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
833 FIELD(GUEST_TR_BASE, guest_tr_base),
834 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
835 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
836 FIELD(GUEST_DR7, guest_dr7),
837 FIELD(GUEST_RSP, guest_rsp),
838 FIELD(GUEST_RIP, guest_rip),
839 FIELD(GUEST_RFLAGS, guest_rflags),
840 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
841 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
842 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
843 FIELD(HOST_CR0, host_cr0),
844 FIELD(HOST_CR3, host_cr3),
845 FIELD(HOST_CR4, host_cr4),
846 FIELD(HOST_FS_BASE, host_fs_base),
847 FIELD(HOST_GS_BASE, host_gs_base),
848 FIELD(HOST_TR_BASE, host_tr_base),
849 FIELD(HOST_GDTR_BASE, host_gdtr_base),
850 FIELD(HOST_IDTR_BASE, host_idtr_base),
851 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
852 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
853 FIELD(HOST_RSP, host_rsp),
854 FIELD(HOST_RIP, host_rip),
855};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300856
857static inline short vmcs_field_to_offset(unsigned long field)
858{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100859 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
860
861 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
862 vmcs_field_to_offset_table[field] == 0)
863 return -ENOENT;
864
Nadav Har'El22bd0352011-05-25 23:05:57 +0300865 return vmcs_field_to_offset_table[field];
866}
867
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300868static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
869{
David Matlack4f2777b2016-07-13 17:16:37 -0700870 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300871}
872
873static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
874{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200875 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800876 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300877 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800878
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300879 return page;
880}
881
882static void nested_release_page(struct page *page)
883{
884 kvm_release_page_dirty(page);
885}
886
887static void nested_release_page_clean(struct page *page)
888{
889 kvm_release_page_clean(page);
890}
891
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300892static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800893static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800894static void kvm_cpu_vmxon(u64 addr);
895static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800896static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200897static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300898static void vmx_set_segment(struct kvm_vcpu *vcpu,
899 struct kvm_segment *var, int seg);
900static void vmx_get_segment(struct kvm_vcpu *vcpu,
901 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200902static bool guest_state_valid(struct kvm_vcpu *vcpu);
903static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300904static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300905static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800906static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300907
Avi Kivity6aa8b732006-12-10 02:21:36 -0800908static DEFINE_PER_CPU(struct vmcs *, vmxarea);
909static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300910/*
911 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
912 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
913 */
914static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300915static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800916
Feng Wubf9f6ac2015-09-18 22:29:55 +0800917/*
918 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
919 * can find which vCPU should be waken up.
920 */
921static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
922static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
923
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200924static unsigned long *vmx_io_bitmap_a;
925static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200926static unsigned long *vmx_msr_bitmap_legacy;
927static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800928static unsigned long *vmx_msr_bitmap_legacy_x2apic;
929static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300930static unsigned long *vmx_vmread_bitmap;
931static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300932
Avi Kivity110312c2010-12-21 12:54:20 +0200933static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200934static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200935
Sheng Yang2384d2b2008-01-17 15:14:33 +0800936static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
937static DEFINE_SPINLOCK(vmx_vpid_lock);
938
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300939static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800940 int size;
941 int order;
942 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300943 u32 pin_based_exec_ctrl;
944 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800945 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300946 u32 vmexit_ctrl;
947 u32 vmentry_ctrl;
948} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800949
Hannes Ederefff9e52008-11-28 17:02:06 +0100950static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800951 u32 ept;
952 u32 vpid;
953} vmx_capability;
954
Avi Kivity6aa8b732006-12-10 02:21:36 -0800955#define VMX_SEGMENT_FIELD(seg) \
956 [VCPU_SREG_##seg] = { \
957 .selector = GUEST_##seg##_SELECTOR, \
958 .base = GUEST_##seg##_BASE, \
959 .limit = GUEST_##seg##_LIMIT, \
960 .ar_bytes = GUEST_##seg##_AR_BYTES, \
961 }
962
Mathias Krause772e0312012-08-30 01:30:19 +0200963static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964 unsigned selector;
965 unsigned base;
966 unsigned limit;
967 unsigned ar_bytes;
968} kvm_vmx_segment_fields[] = {
969 VMX_SEGMENT_FIELD(CS),
970 VMX_SEGMENT_FIELD(DS),
971 VMX_SEGMENT_FIELD(ES),
972 VMX_SEGMENT_FIELD(FS),
973 VMX_SEGMENT_FIELD(GS),
974 VMX_SEGMENT_FIELD(SS),
975 VMX_SEGMENT_FIELD(TR),
976 VMX_SEGMENT_FIELD(LDTR),
977};
978
Avi Kivity26bb0982009-09-07 11:14:12 +0300979static u64 host_efer;
980
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300981static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
982
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300983/*
Brian Gerst8c065852010-07-17 09:03:26 -0400984 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300985 * away by decrementing the array size.
986 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800988#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300989 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400991 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800993
Jan Kiszka5bb16012016-02-09 20:14:21 +0100994static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800995{
996 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
997 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100998 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
999}
1000
Jan Kiszka6f054852016-02-09 20:15:18 +01001001static inline bool is_debug(u32 intr_info)
1002{
1003 return is_exception_n(intr_info, DB_VECTOR);
1004}
1005
1006static inline bool is_breakpoint(u32 intr_info)
1007{
1008 return is_exception_n(intr_info, BP_VECTOR);
1009}
1010
Jan Kiszka5bb16012016-02-09 20:14:21 +01001011static inline bool is_page_fault(u32 intr_info)
1012{
1013 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014}
1015
Gui Jianfeng31299942010-03-15 17:29:09 +08001016static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001017{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001018 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001019}
1020
Gui Jianfeng31299942010-03-15 17:29:09 +08001021static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001022{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001023 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001024}
1025
Gui Jianfeng31299942010-03-15 17:29:09 +08001026static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001027{
1028 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1029 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1030}
1031
Gui Jianfeng31299942010-03-15 17:29:09 +08001032static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001033{
1034 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1035 INTR_INFO_VALID_MASK)) ==
1036 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1037}
1038
Gui Jianfeng31299942010-03-15 17:29:09 +08001039static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001040{
Sheng Yang04547152009-04-01 15:52:31 +08001041 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001042}
1043
Gui Jianfeng31299942010-03-15 17:29:09 +08001044static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001045{
Sheng Yang04547152009-04-01 15:52:31 +08001046 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001047}
1048
Paolo Bonzini35754c92015-07-29 12:05:37 +02001049static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001050{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001051 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001055{
Sheng Yang04547152009-04-01 15:52:31 +08001056 return vmcs_config.cpu_based_exec_ctrl &
1057 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001058}
1059
Avi Kivity774ead32007-12-26 13:57:04 +02001060static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001061{
Sheng Yang04547152009-04-01 15:52:31 +08001062 return vmcs_config.cpu_based_2nd_exec_ctrl &
1063 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1064}
1065
Yang Zhang8d146952013-01-25 10:18:50 +08001066static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1067{
1068 return vmcs_config.cpu_based_2nd_exec_ctrl &
1069 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1070}
1071
Yang Zhang83d4c282013-01-25 10:18:49 +08001072static inline bool cpu_has_vmx_apic_register_virt(void)
1073{
1074 return vmcs_config.cpu_based_2nd_exec_ctrl &
1075 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1076}
1077
Yang Zhangc7c9c562013-01-25 10:18:51 +08001078static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1079{
1080 return vmcs_config.cpu_based_2nd_exec_ctrl &
1081 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1082}
1083
Yunhong Jiang64672c92016-06-13 14:19:59 -07001084/*
1085 * Comment's format: document - errata name - stepping - processor name.
1086 * Refer from
1087 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1088 */
1089static u32 vmx_preemption_cpu_tfms[] = {
1090/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10910x000206E6,
1092/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1093/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1094/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10950x00020652,
1096/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10970x00020655,
1098/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1099/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1100/*
1101 * 320767.pdf - AAP86 - B1 -
1102 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1103 */
11040x000106E5,
1105/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11060x000106A0,
1107/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11080x000106A1,
1109/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11100x000106A4,
1111 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1112 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1113 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11140x000106A5,
1115};
1116
1117static inline bool cpu_has_broken_vmx_preemption_timer(void)
1118{
1119 u32 eax = cpuid_eax(0x00000001), i;
1120
1121 /* Clear the reserved bits */
1122 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001123 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001124 if (eax == vmx_preemption_cpu_tfms[i])
1125 return true;
1126
1127 return false;
1128}
1129
1130static inline bool cpu_has_vmx_preemption_timer(void)
1131{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001132 return vmcs_config.pin_based_exec_ctrl &
1133 PIN_BASED_VMX_PREEMPTION_TIMER;
1134}
1135
Yang Zhang01e439b2013-04-11 19:25:12 +08001136static inline bool cpu_has_vmx_posted_intr(void)
1137{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001138 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1139 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001140}
1141
1142static inline bool cpu_has_vmx_apicv(void)
1143{
1144 return cpu_has_vmx_apic_register_virt() &&
1145 cpu_has_vmx_virtual_intr_delivery() &&
1146 cpu_has_vmx_posted_intr();
1147}
1148
Sheng Yang04547152009-04-01 15:52:31 +08001149static inline bool cpu_has_vmx_flexpriority(void)
1150{
1151 return cpu_has_vmx_tpr_shadow() &&
1152 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001153}
1154
Marcelo Tosattie7997942009-06-11 12:07:40 -03001155static inline bool cpu_has_vmx_ept_execute_only(void)
1156{
Gui Jianfeng31299942010-03-15 17:29:09 +08001157 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001158}
1159
Marcelo Tosattie7997942009-06-11 12:07:40 -03001160static inline bool cpu_has_vmx_ept_2m_page(void)
1161{
Gui Jianfeng31299942010-03-15 17:29:09 +08001162 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001163}
1164
Sheng Yang878403b2010-01-05 19:02:29 +08001165static inline bool cpu_has_vmx_ept_1g_page(void)
1166{
Gui Jianfeng31299942010-03-15 17:29:09 +08001167 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001168}
1169
Sheng Yang4bc9b982010-06-02 14:05:24 +08001170static inline bool cpu_has_vmx_ept_4levels(void)
1171{
1172 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1173}
1174
Xudong Hao83c3a332012-05-28 19:33:35 +08001175static inline bool cpu_has_vmx_ept_ad_bits(void)
1176{
1177 return vmx_capability.ept & VMX_EPT_AD_BIT;
1178}
1179
Gui Jianfeng31299942010-03-15 17:29:09 +08001180static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001181{
Gui Jianfeng31299942010-03-15 17:29:09 +08001182 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001183}
1184
Gui Jianfeng31299942010-03-15 17:29:09 +08001185static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001186{
Gui Jianfeng31299942010-03-15 17:29:09 +08001187 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001188}
1189
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001190static inline bool cpu_has_vmx_invvpid_single(void)
1191{
1192 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1193}
1194
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001195static inline bool cpu_has_vmx_invvpid_global(void)
1196{
1197 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1198}
1199
Gui Jianfeng31299942010-03-15 17:29:09 +08001200static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001201{
Sheng Yang04547152009-04-01 15:52:31 +08001202 return vmcs_config.cpu_based_2nd_exec_ctrl &
1203 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001204}
1205
Gui Jianfeng31299942010-03-15 17:29:09 +08001206static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001207{
1208 return vmcs_config.cpu_based_2nd_exec_ctrl &
1209 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1210}
1211
Gui Jianfeng31299942010-03-15 17:29:09 +08001212static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001213{
1214 return vmcs_config.cpu_based_2nd_exec_ctrl &
1215 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1216}
1217
Paolo Bonzini35754c92015-07-29 12:05:37 +02001218static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001219{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001220 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001221}
1222
Gui Jianfeng31299942010-03-15 17:29:09 +08001223static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001224{
Sheng Yang04547152009-04-01 15:52:31 +08001225 return vmcs_config.cpu_based_2nd_exec_ctrl &
1226 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001227}
1228
Gui Jianfeng31299942010-03-15 17:29:09 +08001229static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001230{
1231 return vmcs_config.cpu_based_2nd_exec_ctrl &
1232 SECONDARY_EXEC_RDTSCP;
1233}
1234
Mao, Junjiead756a12012-07-02 01:18:48 +00001235static inline bool cpu_has_vmx_invpcid(void)
1236{
1237 return vmcs_config.cpu_based_2nd_exec_ctrl &
1238 SECONDARY_EXEC_ENABLE_INVPCID;
1239}
1240
Gui Jianfeng31299942010-03-15 17:29:09 +08001241static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001242{
1243 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1244}
1245
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001246static inline bool cpu_has_vmx_wbinvd_exit(void)
1247{
1248 return vmcs_config.cpu_based_2nd_exec_ctrl &
1249 SECONDARY_EXEC_WBINVD_EXITING;
1250}
1251
Abel Gordonabc4fc52013-04-18 14:35:25 +03001252static inline bool cpu_has_vmx_shadow_vmcs(void)
1253{
1254 u64 vmx_msr;
1255 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1256 /* check if the cpu supports writing r/o exit information fields */
1257 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1258 return false;
1259
1260 return vmcs_config.cpu_based_2nd_exec_ctrl &
1261 SECONDARY_EXEC_SHADOW_VMCS;
1262}
1263
Kai Huang843e4332015-01-28 10:54:28 +08001264static inline bool cpu_has_vmx_pml(void)
1265{
1266 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1267}
1268
Haozhong Zhang64903d62015-10-20 15:39:09 +08001269static inline bool cpu_has_vmx_tsc_scaling(void)
1270{
1271 return vmcs_config.cpu_based_2nd_exec_ctrl &
1272 SECONDARY_EXEC_TSC_SCALING;
1273}
1274
Sheng Yang04547152009-04-01 15:52:31 +08001275static inline bool report_flexpriority(void)
1276{
1277 return flexpriority_enabled;
1278}
1279
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001280static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1281{
1282 return vmcs12->cpu_based_vm_exec_control & bit;
1283}
1284
1285static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1286{
1287 return (vmcs12->cpu_based_vm_exec_control &
1288 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1289 (vmcs12->secondary_vm_exec_control & bit);
1290}
1291
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001292static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001293{
1294 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1295}
1296
Jan Kiszkaf4124502014-03-07 20:03:13 +01001297static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1298{
1299 return vmcs12->pin_based_vm_exec_control &
1300 PIN_BASED_VMX_PREEMPTION_TIMER;
1301}
1302
Nadav Har'El155a97a2013-08-05 11:07:16 +03001303static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1304{
1305 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1306}
1307
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001308static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1309{
1310 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1311 vmx_xsaves_supported();
1312}
1313
Wincy Vanf2b93282015-02-03 23:56:03 +08001314static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1315{
1316 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1317}
1318
Wanpeng Li5c614b32015-10-13 09:18:36 -07001319static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1320{
1321 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1322}
1323
Wincy Van82f0dd42015-02-03 23:57:18 +08001324static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1325{
1326 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1327}
1328
Wincy Van608406e2015-02-03 23:57:51 +08001329static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1330{
1331 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1332}
1333
Wincy Van705699a2015-02-03 23:58:17 +08001334static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1335{
1336 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1337}
1338
Nadav Har'El644d7112011-05-25 23:12:35 +03001339static inline bool is_exception(u32 intr_info)
1340{
1341 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1342 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1343}
1344
Jan Kiszka533558b2014-01-04 18:47:20 +01001345static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1346 u32 exit_intr_info,
1347 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001348static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1349 struct vmcs12 *vmcs12,
1350 u32 reason, unsigned long qualification);
1351
Rusty Russell8b9cf982007-07-30 16:31:43 +10001352static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001353{
1354 int i;
1355
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001356 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001357 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001358 return i;
1359 return -1;
1360}
1361
Sheng Yang2384d2b2008-01-17 15:14:33 +08001362static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1363{
1364 struct {
1365 u64 vpid : 16;
1366 u64 rsvd : 48;
1367 u64 gva;
1368 } operand = { vpid, 0, gva };
1369
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001370 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001371 /* CF==1 or ZF==1 --> rc = -1 */
1372 "; ja 1f ; ud2 ; 1:"
1373 : : "a"(&operand), "c"(ext) : "cc", "memory");
1374}
1375
Sheng Yang14394422008-04-28 12:24:45 +08001376static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1377{
1378 struct {
1379 u64 eptp, gpa;
1380 } operand = {eptp, gpa};
1381
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001382 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001383 /* CF==1 or ZF==1 --> rc = -1 */
1384 "; ja 1f ; ud2 ; 1:\n"
1385 : : "a" (&operand), "c" (ext) : "cc", "memory");
1386}
1387
Avi Kivity26bb0982009-09-07 11:14:12 +03001388static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001389{
1390 int i;
1391
Rusty Russell8b9cf982007-07-30 16:31:43 +10001392 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001393 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001394 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001395 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001396}
1397
Avi Kivity6aa8b732006-12-10 02:21:36 -08001398static void vmcs_clear(struct vmcs *vmcs)
1399{
1400 u64 phys_addr = __pa(vmcs);
1401 u8 error;
1402
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001403 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001404 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001405 : "cc", "memory");
1406 if (error)
1407 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1408 vmcs, phys_addr);
1409}
1410
Nadav Har'Eld462b812011-05-24 15:26:10 +03001411static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1412{
1413 vmcs_clear(loaded_vmcs->vmcs);
1414 loaded_vmcs->cpu = -1;
1415 loaded_vmcs->launched = 0;
1416}
1417
Dongxiao Xu7725b892010-05-11 18:29:38 +08001418static void vmcs_load(struct vmcs *vmcs)
1419{
1420 u64 phys_addr = __pa(vmcs);
1421 u8 error;
1422
1423 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001424 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001425 : "cc", "memory");
1426 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001427 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001428 vmcs, phys_addr);
1429}
1430
Dave Young2965faa2015-09-09 15:38:55 -07001431#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001432/*
1433 * This bitmap is used to indicate whether the vmclear
1434 * operation is enabled on all cpus. All disabled by
1435 * default.
1436 */
1437static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1438
1439static inline void crash_enable_local_vmclear(int cpu)
1440{
1441 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1442}
1443
1444static inline void crash_disable_local_vmclear(int cpu)
1445{
1446 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1447}
1448
1449static inline int crash_local_vmclear_enabled(int cpu)
1450{
1451 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1452}
1453
1454static void crash_vmclear_local_loaded_vmcss(void)
1455{
1456 int cpu = raw_smp_processor_id();
1457 struct loaded_vmcs *v;
1458
1459 if (!crash_local_vmclear_enabled(cpu))
1460 return;
1461
1462 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1463 loaded_vmcss_on_cpu_link)
1464 vmcs_clear(v->vmcs);
1465}
1466#else
1467static inline void crash_enable_local_vmclear(int cpu) { }
1468static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001469#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001470
Nadav Har'Eld462b812011-05-24 15:26:10 +03001471static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001472{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001473 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001474 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001475
Nadav Har'Eld462b812011-05-24 15:26:10 +03001476 if (loaded_vmcs->cpu != cpu)
1477 return; /* vcpu migration can race with cpu offline */
1478 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001479 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001480 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001481 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001482
1483 /*
1484 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1485 * is before setting loaded_vmcs->vcpu to -1 which is done in
1486 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1487 * then adds the vmcs into percpu list before it is deleted.
1488 */
1489 smp_wmb();
1490
Nadav Har'Eld462b812011-05-24 15:26:10 +03001491 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001492 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001493}
1494
Nadav Har'Eld462b812011-05-24 15:26:10 +03001495static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001496{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001497 int cpu = loaded_vmcs->cpu;
1498
1499 if (cpu != -1)
1500 smp_call_function_single(cpu,
1501 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001502}
1503
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001504static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001505{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001506 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001507 return;
1508
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001509 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001510 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001511}
1512
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001513static inline void vpid_sync_vcpu_global(void)
1514{
1515 if (cpu_has_vmx_invvpid_global())
1516 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1517}
1518
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001519static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001520{
1521 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001522 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001523 else
1524 vpid_sync_vcpu_global();
1525}
1526
Sheng Yang14394422008-04-28 12:24:45 +08001527static inline void ept_sync_global(void)
1528{
1529 if (cpu_has_vmx_invept_global())
1530 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1531}
1532
1533static inline void ept_sync_context(u64 eptp)
1534{
Avi Kivity089d0342009-03-23 18:26:32 +02001535 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001536 if (cpu_has_vmx_invept_context())
1537 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1538 else
1539 ept_sync_global();
1540 }
1541}
1542
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001543static __always_inline void vmcs_check16(unsigned long field)
1544{
1545 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1546 "16-bit accessor invalid for 64-bit field");
1547 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1548 "16-bit accessor invalid for 64-bit high field");
1549 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1550 "16-bit accessor invalid for 32-bit high field");
1551 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1552 "16-bit accessor invalid for natural width field");
1553}
1554
1555static __always_inline void vmcs_check32(unsigned long field)
1556{
1557 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1558 "32-bit accessor invalid for 16-bit field");
1559 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1560 "32-bit accessor invalid for natural width field");
1561}
1562
1563static __always_inline void vmcs_check64(unsigned long field)
1564{
1565 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1566 "64-bit accessor invalid for 16-bit field");
1567 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1568 "64-bit accessor invalid for 64-bit high field");
1569 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1570 "64-bit accessor invalid for 32-bit field");
1571 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1572 "64-bit accessor invalid for natural width field");
1573}
1574
1575static __always_inline void vmcs_checkl(unsigned long field)
1576{
1577 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1578 "Natural width accessor invalid for 16-bit field");
1579 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1580 "Natural width accessor invalid for 64-bit field");
1581 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1582 "Natural width accessor invalid for 64-bit high field");
1583 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1584 "Natural width accessor invalid for 32-bit field");
1585}
1586
1587static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001588{
Avi Kivity5e520e62011-05-15 10:13:12 -04001589 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001590
Avi Kivity5e520e62011-05-15 10:13:12 -04001591 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1592 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001593 return value;
1594}
1595
Avi Kivity96304212011-05-15 10:13:13 -04001596static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001597{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001598 vmcs_check16(field);
1599 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001600}
1601
Avi Kivity96304212011-05-15 10:13:13 -04001602static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001603{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001604 vmcs_check32(field);
1605 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606}
1607
Avi Kivity96304212011-05-15 10:13:13 -04001608static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001609{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001610 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001611#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001612 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001613#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001614 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001615#endif
1616}
1617
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001618static __always_inline unsigned long vmcs_readl(unsigned long field)
1619{
1620 vmcs_checkl(field);
1621 return __vmcs_readl(field);
1622}
1623
Avi Kivitye52de1b2007-01-05 16:36:56 -08001624static noinline void vmwrite_error(unsigned long field, unsigned long value)
1625{
1626 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1627 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1628 dump_stack();
1629}
1630
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001631static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001632{
1633 u8 error;
1634
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001635 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001636 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001637 if (unlikely(error))
1638 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001639}
1640
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001641static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001642{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001643 vmcs_check16(field);
1644 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001645}
1646
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001647static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001649 vmcs_check32(field);
1650 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651}
1652
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001653static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001655 vmcs_check64(field);
1656 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001657#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001659 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660#endif
1661}
1662
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001663static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001664{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001665 vmcs_checkl(field);
1666 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001667}
1668
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001669static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001670{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001671 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1672 "vmcs_clear_bits does not support 64-bit fields");
1673 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1674}
1675
1676static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1677{
1678 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1679 "vmcs_set_bits does not support 64-bit fields");
1680 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001681}
1682
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001683static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1684{
1685 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1686}
1687
Gleb Natapov2961e8762013-11-25 15:37:13 +02001688static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1689{
1690 vmcs_write32(VM_ENTRY_CONTROLS, val);
1691 vmx->vm_entry_controls_shadow = val;
1692}
1693
1694static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1695{
1696 if (vmx->vm_entry_controls_shadow != val)
1697 vm_entry_controls_init(vmx, val);
1698}
1699
1700static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1701{
1702 return vmx->vm_entry_controls_shadow;
1703}
1704
1705
1706static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1707{
1708 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1709}
1710
1711static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1712{
1713 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1714}
1715
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001716static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1717{
1718 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1719}
1720
Gleb Natapov2961e8762013-11-25 15:37:13 +02001721static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1722{
1723 vmcs_write32(VM_EXIT_CONTROLS, val);
1724 vmx->vm_exit_controls_shadow = val;
1725}
1726
1727static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1728{
1729 if (vmx->vm_exit_controls_shadow != val)
1730 vm_exit_controls_init(vmx, val);
1731}
1732
1733static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1734{
1735 return vmx->vm_exit_controls_shadow;
1736}
1737
1738
1739static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1740{
1741 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1742}
1743
1744static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1745{
1746 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1747}
1748
Avi Kivity2fb92db2011-04-27 19:42:18 +03001749static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1750{
1751 vmx->segment_cache.bitmask = 0;
1752}
1753
1754static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1755 unsigned field)
1756{
1757 bool ret;
1758 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1759
1760 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1761 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1762 vmx->segment_cache.bitmask = 0;
1763 }
1764 ret = vmx->segment_cache.bitmask & mask;
1765 vmx->segment_cache.bitmask |= mask;
1766 return ret;
1767}
1768
1769static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1770{
1771 u16 *p = &vmx->segment_cache.seg[seg].selector;
1772
1773 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1774 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1775 return *p;
1776}
1777
1778static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1779{
1780 ulong *p = &vmx->segment_cache.seg[seg].base;
1781
1782 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1783 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1784 return *p;
1785}
1786
1787static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1788{
1789 u32 *p = &vmx->segment_cache.seg[seg].limit;
1790
1791 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1792 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1793 return *p;
1794}
1795
1796static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1797{
1798 u32 *p = &vmx->segment_cache.seg[seg].ar;
1799
1800 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1801 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1802 return *p;
1803}
1804
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001805static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1806{
1807 u32 eb;
1808
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001809 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001810 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001811 if ((vcpu->guest_debug &
1812 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1813 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1814 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001815 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001816 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001817 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001818 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001819 if (vcpu->fpu_active)
1820 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001821
1822 /* When we are running a nested L2 guest and L1 specified for it a
1823 * certain exception bitmap, we must trap the same exceptions and pass
1824 * them to L1. When running L2, we will only handle the exceptions
1825 * specified above if L1 did not want them.
1826 */
1827 if (is_guest_mode(vcpu))
1828 eb |= get_vmcs12(vcpu)->exception_bitmap;
1829
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001830 vmcs_write32(EXCEPTION_BITMAP, eb);
1831}
1832
Gleb Natapov2961e8762013-11-25 15:37:13 +02001833static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1834 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001835{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001836 vm_entry_controls_clearbit(vmx, entry);
1837 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001838}
1839
Avi Kivity61d2ef22010-04-28 16:40:38 +03001840static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1841{
1842 unsigned i;
1843 struct msr_autoload *m = &vmx->msr_autoload;
1844
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001845 switch (msr) {
1846 case MSR_EFER:
1847 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001848 clear_atomic_switch_msr_special(vmx,
1849 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001850 VM_EXIT_LOAD_IA32_EFER);
1851 return;
1852 }
1853 break;
1854 case MSR_CORE_PERF_GLOBAL_CTRL:
1855 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001856 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001857 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1858 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1859 return;
1860 }
1861 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001862 }
1863
Avi Kivity61d2ef22010-04-28 16:40:38 +03001864 for (i = 0; i < m->nr; ++i)
1865 if (m->guest[i].index == msr)
1866 break;
1867
1868 if (i == m->nr)
1869 return;
1870 --m->nr;
1871 m->guest[i] = m->guest[m->nr];
1872 m->host[i] = m->host[m->nr];
1873 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1874 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1875}
1876
Gleb Natapov2961e8762013-11-25 15:37:13 +02001877static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1878 unsigned long entry, unsigned long exit,
1879 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1880 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001881{
1882 vmcs_write64(guest_val_vmcs, guest_val);
1883 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001884 vm_entry_controls_setbit(vmx, entry);
1885 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001886}
1887
Avi Kivity61d2ef22010-04-28 16:40:38 +03001888static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1889 u64 guest_val, u64 host_val)
1890{
1891 unsigned i;
1892 struct msr_autoload *m = &vmx->msr_autoload;
1893
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001894 switch (msr) {
1895 case MSR_EFER:
1896 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001897 add_atomic_switch_msr_special(vmx,
1898 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001899 VM_EXIT_LOAD_IA32_EFER,
1900 GUEST_IA32_EFER,
1901 HOST_IA32_EFER,
1902 guest_val, host_val);
1903 return;
1904 }
1905 break;
1906 case MSR_CORE_PERF_GLOBAL_CTRL:
1907 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001908 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001909 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1910 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1911 GUEST_IA32_PERF_GLOBAL_CTRL,
1912 HOST_IA32_PERF_GLOBAL_CTRL,
1913 guest_val, host_val);
1914 return;
1915 }
1916 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001917 case MSR_IA32_PEBS_ENABLE:
1918 /* PEBS needs a quiescent period after being disabled (to write
1919 * a record). Disabling PEBS through VMX MSR swapping doesn't
1920 * provide that period, so a CPU could write host's record into
1921 * guest's memory.
1922 */
1923 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001924 }
1925
Avi Kivity61d2ef22010-04-28 16:40:38 +03001926 for (i = 0; i < m->nr; ++i)
1927 if (m->guest[i].index == msr)
1928 break;
1929
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001930 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001931 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001932 "Can't add msr %x\n", msr);
1933 return;
1934 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001935 ++m->nr;
1936 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1937 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1938 }
1939
1940 m->guest[i].index = msr;
1941 m->guest[i].value = guest_val;
1942 m->host[i].index = msr;
1943 m->host[i].value = host_val;
1944}
1945
Avi Kivity33ed6322007-05-02 16:54:03 +03001946static void reload_tss(void)
1947{
Avi Kivity33ed6322007-05-02 16:54:03 +03001948 /*
1949 * VT restores TR but not its size. Useless.
1950 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001951 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001952 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001953
Avi Kivityd3591922010-07-26 18:32:39 +03001954 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001955 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1956 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001957}
1958
Avi Kivity92c0d902009-10-29 11:00:16 +02001959static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001960{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001961 u64 guest_efer = vmx->vcpu.arch.efer;
1962 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001963
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001964 if (!enable_ept) {
1965 /*
1966 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1967 * host CPUID is more efficient than testing guest CPUID
1968 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1969 */
1970 if (boot_cpu_has(X86_FEATURE_SMEP))
1971 guest_efer |= EFER_NX;
1972 else if (!(guest_efer & EFER_NX))
1973 ignore_bits |= EFER_NX;
1974 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001975
Avi Kivity51c6cf62007-08-29 03:48:05 +03001976 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001977 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001978 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001979 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001980#ifdef CONFIG_X86_64
1981 ignore_bits |= EFER_LMA | EFER_LME;
1982 /* SCE is meaningful only in long mode on Intel */
1983 if (guest_efer & EFER_LMA)
1984 ignore_bits &= ~(u64)EFER_SCE;
1985#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001986
1987 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001988
1989 /*
1990 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1991 * On CPUs that support "load IA32_EFER", always switch EFER
1992 * atomically, since it's faster than switching it manually.
1993 */
1994 if (cpu_has_load_ia32_efer ||
1995 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001996 if (!(guest_efer & EFER_LMA))
1997 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001998 if (guest_efer != host_efer)
1999 add_atomic_switch_msr(vmx, MSR_EFER,
2000 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002001 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002002 } else {
2003 guest_efer &= ~ignore_bits;
2004 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002005
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002006 vmx->guest_msrs[efer_offset].data = guest_efer;
2007 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2008
2009 return true;
2010 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002011}
2012
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002013static unsigned long segment_base(u16 selector)
2014{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002015 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002016 struct desc_struct *d;
2017 unsigned long table_base;
2018 unsigned long v;
2019
2020 if (!(selector & ~3))
2021 return 0;
2022
Avi Kivityd3591922010-07-26 18:32:39 +03002023 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002024
2025 if (selector & 4) { /* from ldt */
2026 u16 ldt_selector = kvm_read_ldt();
2027
2028 if (!(ldt_selector & ~3))
2029 return 0;
2030
2031 table_base = segment_base(ldt_selector);
2032 }
2033 d = (struct desc_struct *)(table_base + (selector & ~7));
2034 v = get_desc_base(d);
2035#ifdef CONFIG_X86_64
2036 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2037 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2038#endif
2039 return v;
2040}
2041
2042static inline unsigned long kvm_read_tr_base(void)
2043{
2044 u16 tr;
2045 asm("str %0" : "=g"(tr));
2046 return segment_base(tr);
2047}
2048
Avi Kivity04d2cc72007-09-10 18:10:54 +03002049static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002050{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002051 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002052 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002053
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002054 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002055 return;
2056
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002057 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002058 /*
2059 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2060 * allow segment selectors with cpl > 0 or ti == 1.
2061 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002062 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002063 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002064 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002065 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002066 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002067 vmx->host_state.fs_reload_needed = 0;
2068 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002069 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002070 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002071 }
Avi Kivity9581d442010-10-19 16:46:55 +02002072 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002073 if (!(vmx->host_state.gs_sel & 7))
2074 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002075 else {
2076 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002077 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002078 }
2079
2080#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002081 savesegment(ds, vmx->host_state.ds_sel);
2082 savesegment(es, vmx->host_state.es_sel);
2083#endif
2084
2085#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002086 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2087 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2088#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002089 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2090 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002091#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002092
2093#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002094 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2095 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002096 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002097#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002098 if (boot_cpu_has(X86_FEATURE_MPX))
2099 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002100 for (i = 0; i < vmx->save_nmsrs; ++i)
2101 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002102 vmx->guest_msrs[i].data,
2103 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002104}
2105
Avi Kivitya9b21b62008-06-24 11:48:49 +03002106static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002107{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002108 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002109 return;
2110
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002111 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002112 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002113#ifdef CONFIG_X86_64
2114 if (is_long_mode(&vmx->vcpu))
2115 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2116#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002117 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002118 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002119#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002120 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002121#else
2122 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002123#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002124 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002125 if (vmx->host_state.fs_reload_needed)
2126 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002127#ifdef CONFIG_X86_64
2128 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2129 loadsegment(ds, vmx->host_state.ds_sel);
2130 loadsegment(es, vmx->host_state.es_sel);
2131 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002132#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002133 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002134#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002135 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002136#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002137 if (vmx->host_state.msr_host_bndcfgs)
2138 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002139 /*
2140 * If the FPU is not active (through the host task or
2141 * the guest vcpu), then restore the cr0.TS bit.
2142 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002143 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002144 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002145 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002146}
2147
Avi Kivitya9b21b62008-06-24 11:48:49 +03002148static void vmx_load_host_state(struct vcpu_vmx *vmx)
2149{
2150 preempt_disable();
2151 __vmx_load_host_state(vmx);
2152 preempt_enable();
2153}
2154
Feng Wu28b835d2015-09-18 22:29:54 +08002155static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2156{
2157 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2158 struct pi_desc old, new;
2159 unsigned int dest;
2160
2161 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002162 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2163 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002164 return;
2165
2166 do {
2167 old.control = new.control = pi_desc->control;
2168
2169 /*
2170 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2171 * are two possible cases:
2172 * 1. After running 'pre_block', context switch
2173 * happened. For this case, 'sn' was set in
2174 * vmx_vcpu_put(), so we need to clear it here.
2175 * 2. After running 'pre_block', we were blocked,
2176 * and woken up by some other guy. For this case,
2177 * we don't need to do anything, 'pi_post_block'
2178 * will do everything for us. However, we cannot
2179 * check whether it is case #1 or case #2 here
2180 * (maybe, not needed), so we also clear sn here,
2181 * I think it is not a big deal.
2182 */
2183 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2184 if (vcpu->cpu != cpu) {
2185 dest = cpu_physical_id(cpu);
2186
2187 if (x2apic_enabled())
2188 new.ndst = dest;
2189 else
2190 new.ndst = (dest << 8) & 0xFF00;
2191 }
2192
2193 /* set 'NV' to 'notification vector' */
2194 new.nv = POSTED_INTR_VECTOR;
2195 }
2196
2197 /* Allow posting non-urgent interrupts */
2198 new.sn = 0;
2199 } while (cmpxchg(&pi_desc->control, old.control,
2200 new.control) != old.control);
2201}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002202
Peter Feinerc95ba922016-08-17 09:36:47 -07002203static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2204{
2205 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2206 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2207}
2208
Avi Kivity6aa8b732006-12-10 02:21:36 -08002209/*
2210 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2211 * vcpu mutex is already taken.
2212 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002213static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002214{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002215 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002216 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002217 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002218
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002219 if (!vmm_exclusive)
2220 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002221 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002222 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002224 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002225 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002226 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002227
2228 /*
2229 * Read loaded_vmcs->cpu should be before fetching
2230 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2231 * See the comments in __loaded_vmcs_clear().
2232 */
2233 smp_rmb();
2234
Nadav Har'Eld462b812011-05-24 15:26:10 +03002235 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2236 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002237 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002238 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002239 }
2240
2241 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2242 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2243 vmcs_load(vmx->loaded_vmcs->vmcs);
2244 }
2245
2246 if (!already_loaded) {
2247 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2248 unsigned long sysenter_esp;
2249
2250 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002251
Avi Kivity6aa8b732006-12-10 02:21:36 -08002252 /*
2253 * Linux uses per-cpu TSS and GDT, so set these when switching
2254 * processors.
2255 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002256 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002257 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002258
2259 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2260 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002261
Nadav Har'Eld462b812011-05-24 15:26:10 +03002262 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002263 }
Feng Wu28b835d2015-09-18 22:29:54 +08002264
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002265 /* Setup TSC multiplier */
2266 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002267 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2268 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002269
Feng Wu28b835d2015-09-18 22:29:54 +08002270 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002271 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002272}
2273
2274static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2275{
2276 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2277
2278 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002279 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2280 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002281 return;
2282
2283 /* Set SN when the vCPU is preempted */
2284 if (vcpu->preempted)
2285 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002286}
2287
2288static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2289{
Feng Wu28b835d2015-09-18 22:29:54 +08002290 vmx_vcpu_pi_put(vcpu);
2291
Avi Kivitya9b21b62008-06-24 11:48:49 +03002292 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002293 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002294 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2295 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002296 kvm_cpu_vmxoff();
2297 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002298}
2299
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002300static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2301{
Avi Kivity81231c62010-01-24 16:26:40 +02002302 ulong cr0;
2303
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002304 if (vcpu->fpu_active)
2305 return;
2306 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002307 cr0 = vmcs_readl(GUEST_CR0);
2308 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2309 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2310 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002311 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002312 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002313 if (is_guest_mode(vcpu))
2314 vcpu->arch.cr0_guest_owned_bits &=
2315 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002316 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002317}
2318
Avi Kivityedcafe32009-12-30 18:07:40 +02002319static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2320
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002321/*
2322 * Return the cr0 value that a nested guest would read. This is a combination
2323 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2324 * its hypervisor (cr0_read_shadow).
2325 */
2326static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2327{
2328 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2329 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2330}
2331static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2332{
2333 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2334 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2335}
2336
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002337static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2338{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002339 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2340 * set this *before* calling this function.
2341 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002342 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002343 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002344 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002345 vcpu->arch.cr0_guest_owned_bits = 0;
2346 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002347 if (is_guest_mode(vcpu)) {
2348 /*
2349 * L1's specified read shadow might not contain the TS bit,
2350 * so now that we turned on shadowing of this bit, we need to
2351 * set this bit of the shadow. Like in nested_vmx_run we need
2352 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2353 * up-to-date here because we just decached cr0.TS (and we'll
2354 * only update vmcs12->guest_cr0 on nested exit).
2355 */
2356 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2357 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2358 (vcpu->arch.cr0 & X86_CR0_TS);
2359 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2360 } else
2361 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002362}
2363
Avi Kivity6aa8b732006-12-10 02:21:36 -08002364static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2365{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002366 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002367
Avi Kivity6de12732011-03-07 12:51:22 +02002368 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2369 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2370 rflags = vmcs_readl(GUEST_RFLAGS);
2371 if (to_vmx(vcpu)->rmode.vm86_active) {
2372 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2373 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2374 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2375 }
2376 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002377 }
Avi Kivity6de12732011-03-07 12:51:22 +02002378 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002379}
2380
2381static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2382{
Avi Kivity6de12732011-03-07 12:51:22 +02002383 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2384 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002385 if (to_vmx(vcpu)->rmode.vm86_active) {
2386 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002387 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002388 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002389 vmcs_writel(GUEST_RFLAGS, rflags);
2390}
2391
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002392static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2393{
2394 return to_vmx(vcpu)->guest_pkru;
2395}
2396
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002397static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002398{
2399 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2400 int ret = 0;
2401
2402 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002403 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002404 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002405 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002406
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002407 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002408}
2409
2410static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2411{
2412 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2413 u32 interruptibility = interruptibility_old;
2414
2415 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2416
Jan Kiszka48005f62010-02-19 19:38:07 +01002417 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002418 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002419 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002420 interruptibility |= GUEST_INTR_STATE_STI;
2421
2422 if ((interruptibility != interruptibility_old))
2423 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2424}
2425
Avi Kivity6aa8b732006-12-10 02:21:36 -08002426static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2427{
2428 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002429
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002430 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002431 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002432 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002433
Glauber Costa2809f5d2009-05-12 16:21:05 -04002434 /* skipping an emulated instruction also counts */
2435 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002436}
2437
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002438/*
2439 * KVM wants to inject page-faults which it got to the guest. This function
2440 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002441 */
Gleb Natapove011c662013-09-25 12:51:35 +03002442static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002443{
2444 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2445
Gleb Natapove011c662013-09-25 12:51:35 +03002446 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002447 return 0;
2448
Jan Kiszka533558b2014-01-04 18:47:20 +01002449 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2450 vmcs_read32(VM_EXIT_INTR_INFO),
2451 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002452 return 1;
2453}
2454
Avi Kivity298101d2007-11-25 13:41:11 +02002455static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002456 bool has_error_code, u32 error_code,
2457 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002458{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002459 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002460 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002461
Gleb Natapove011c662013-09-25 12:51:35 +03002462 if (!reinject && is_guest_mode(vcpu) &&
2463 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002464 return;
2465
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002466 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002467 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002468 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2469 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002470
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002471 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002472 int inc_eip = 0;
2473 if (kvm_exception_is_soft(nr))
2474 inc_eip = vcpu->arch.event_exit_inst_len;
2475 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002476 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002477 return;
2478 }
2479
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002480 if (kvm_exception_is_soft(nr)) {
2481 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2482 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002483 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2484 } else
2485 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2486
2487 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002488}
2489
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002490static bool vmx_rdtscp_supported(void)
2491{
2492 return cpu_has_vmx_rdtscp();
2493}
2494
Mao, Junjiead756a12012-07-02 01:18:48 +00002495static bool vmx_invpcid_supported(void)
2496{
2497 return cpu_has_vmx_invpcid() && enable_ept;
2498}
2499
Avi Kivity6aa8b732006-12-10 02:21:36 -08002500/*
Eddie Donga75beee2007-05-17 18:55:15 +03002501 * Swap MSR entry in host/guest MSR entry array.
2502 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002503static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002504{
Avi Kivity26bb0982009-09-07 11:14:12 +03002505 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002506
2507 tmp = vmx->guest_msrs[to];
2508 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2509 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002510}
2511
Yang Zhang8d146952013-01-25 10:18:50 +08002512static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2513{
2514 unsigned long *msr_bitmap;
2515
Wincy Van670125b2015-03-04 14:31:56 +08002516 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002517 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002518 else if (cpu_has_secondary_exec_ctrls() &&
2519 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2520 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Yang Zhang8d146952013-01-25 10:18:50 +08002521 if (is_long_mode(vcpu))
2522 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2523 else
2524 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2525 } else {
2526 if (is_long_mode(vcpu))
2527 msr_bitmap = vmx_msr_bitmap_longmode;
2528 else
2529 msr_bitmap = vmx_msr_bitmap_legacy;
2530 }
2531
2532 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2533}
2534
Eddie Donga75beee2007-05-17 18:55:15 +03002535/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002536 * Set up the vmcs to automatically save and restore system
2537 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2538 * mode, as fiddling with msrs is very expensive.
2539 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002540static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002541{
Avi Kivity26bb0982009-09-07 11:14:12 +03002542 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002543
Eddie Donga75beee2007-05-17 18:55:15 +03002544 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002545#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002546 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002547 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002548 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002549 move_msr_up(vmx, index, save_nmsrs++);
2550 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002551 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002552 move_msr_up(vmx, index, save_nmsrs++);
2553 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002554 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002555 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002556 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002557 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002558 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002559 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002560 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002561 * if efer.sce is enabled.
2562 */
Brian Gerst8c065852010-07-17 09:03:26 -04002563 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002564 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002565 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002566 }
Eddie Donga75beee2007-05-17 18:55:15 +03002567#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002568 index = __find_msr_index(vmx, MSR_EFER);
2569 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002570 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002571
Avi Kivity26bb0982009-09-07 11:14:12 +03002572 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002573
Yang Zhang8d146952013-01-25 10:18:50 +08002574 if (cpu_has_vmx_msr_bitmap())
2575 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002576}
2577
2578/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002580 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2581 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002582 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002583static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002584{
2585 u64 host_tsc, tsc_offset;
2586
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002587 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002588 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002589 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002590}
2591
2592/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002593 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2594 * counter, even if a nested guest (L2) is currently running.
2595 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002596static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002597{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002598 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002599
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002600 tsc_offset = is_guest_mode(vcpu) ?
2601 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2602 vmcs_read64(TSC_OFFSET);
2603 return host_tsc + tsc_offset;
2604}
2605
Will Auldba904632012-11-29 12:42:50 -08002606static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2607{
2608 return vmcs_read64(TSC_OFFSET);
2609}
2610
Joerg Roedel4051b182011-03-25 09:44:49 +01002611/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002612 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002614static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002616 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002617 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002618 * We're here if L1 chose not to trap WRMSR to TSC. According
2619 * to the spec, this should set L1's TSC; The offset that L1
2620 * set for L2 remains unchanged, and still needs to be added
2621 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002622 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002623 struct vmcs12 *vmcs12;
2624 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2625 /* recalculate vmcs02.TSC_OFFSET: */
2626 vmcs12 = get_vmcs12(vcpu);
2627 vmcs_write64(TSC_OFFSET, offset +
2628 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2629 vmcs12->tsc_offset : 0));
2630 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002631 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2632 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002633 vmcs_write64(TSC_OFFSET, offset);
2634 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635}
2636
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002637static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002638{
2639 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002640
Zachary Amsdene48672f2010-08-19 22:07:23 -10002641 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002642 if (is_guest_mode(vcpu)) {
2643 /* Even when running L2, the adjustment needs to apply to L1 */
2644 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002645 } else
2646 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2647 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002648}
2649
Nadav Har'El801d3422011-05-25 23:02:23 +03002650static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2651{
2652 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2653 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2654}
2655
2656/*
2657 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2658 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2659 * all guests if the "nested" module option is off, and can also be disabled
2660 * for a single guest by disabling its VMX cpuid bit.
2661 */
2662static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2663{
2664 return nested && guest_cpuid_has_vmx(vcpu);
2665}
2666
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002668 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2669 * returned for the various VMX controls MSRs when nested VMX is enabled.
2670 * The same values should also be used to verify that vmcs12 control fields are
2671 * valid during nested entry from L1 to L2.
2672 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2673 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2674 * bit in the high half is on if the corresponding bit in the control field
2675 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002676 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002677static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002678{
2679 /*
2680 * Note that as a general rule, the high half of the MSRs (bits in
2681 * the control fields which may be 1) should be initialized by the
2682 * intersection of the underlying hardware's MSR (i.e., features which
2683 * can be supported) and the list of features we want to expose -
2684 * because they are known to be properly supported in our code.
2685 * Also, usually, the low half of the MSRs (bits which must be 1) can
2686 * be set to 0, meaning that L1 may turn off any of these bits. The
2687 * reason is that if one of these bits is necessary, it will appear
2688 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2689 * fields of vmcs01 and vmcs02, will turn these bits off - and
2690 * nested_vmx_exit_handled() will not pass related exits to L1.
2691 * These rules have exceptions below.
2692 */
2693
2694 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002695 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002696 vmx->nested.nested_vmx_pinbased_ctls_low,
2697 vmx->nested.nested_vmx_pinbased_ctls_high);
2698 vmx->nested.nested_vmx_pinbased_ctls_low |=
2699 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2700 vmx->nested.nested_vmx_pinbased_ctls_high &=
2701 PIN_BASED_EXT_INTR_MASK |
2702 PIN_BASED_NMI_EXITING |
2703 PIN_BASED_VIRTUAL_NMIS;
2704 vmx->nested.nested_vmx_pinbased_ctls_high |=
2705 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002706 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002707 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002708 vmx->nested.nested_vmx_pinbased_ctls_high |=
2709 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002710
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002711 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002712 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 vmx->nested.nested_vmx_exit_ctls_low,
2714 vmx->nested.nested_vmx_exit_ctls_high);
2715 vmx->nested.nested_vmx_exit_ctls_low =
2716 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002717
Wincy Vanb9c237b2015-02-03 23:56:30 +08002718 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002719#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002720 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002721#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002722 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002723 vmx->nested.nested_vmx_exit_ctls_high |=
2724 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002725 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002726 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2727
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002728 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002729 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002730
Jan Kiszka2996fca2014-06-16 13:59:43 +02002731 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002732 vmx->nested.nested_vmx_true_exit_ctls_low =
2733 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002734 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2735
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002736 /* entry controls */
2737 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002738 vmx->nested.nested_vmx_entry_ctls_low,
2739 vmx->nested.nested_vmx_entry_ctls_high);
2740 vmx->nested.nested_vmx_entry_ctls_low =
2741 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2742 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002743#ifdef CONFIG_X86_64
2744 VM_ENTRY_IA32E_MODE |
2745#endif
2746 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002747 vmx->nested.nested_vmx_entry_ctls_high |=
2748 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002749 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002750 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002751
Jan Kiszka2996fca2014-06-16 13:59:43 +02002752 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002753 vmx->nested.nested_vmx_true_entry_ctls_low =
2754 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002755 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2756
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002757 /* cpu-based controls */
2758 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002759 vmx->nested.nested_vmx_procbased_ctls_low,
2760 vmx->nested.nested_vmx_procbased_ctls_high);
2761 vmx->nested.nested_vmx_procbased_ctls_low =
2762 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2763 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002764 CPU_BASED_VIRTUAL_INTR_PENDING |
2765 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002766 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2767 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2768 CPU_BASED_CR3_STORE_EXITING |
2769#ifdef CONFIG_X86_64
2770 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2771#endif
2772 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002773 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2774 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2775 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2776 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002777 /*
2778 * We can allow some features even when not supported by the
2779 * hardware. For example, L1 can specify an MSR bitmap - and we
2780 * can use it to avoid exits to L1 - even when L0 runs L2
2781 * without MSR bitmaps.
2782 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002783 vmx->nested.nested_vmx_procbased_ctls_high |=
2784 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002785 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002786
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002787 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002788 vmx->nested.nested_vmx_true_procbased_ctls_low =
2789 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002790 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2791
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002792 /* secondary cpu-based controls */
2793 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002794 vmx->nested.nested_vmx_secondary_ctls_low,
2795 vmx->nested.nested_vmx_secondary_ctls_high);
2796 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2797 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002798 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002799 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002800 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002801 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002802 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002803 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002804 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002805 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002806
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002807 if (enable_ept) {
2808 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002809 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002810 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002811 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002812 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2813 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002814 if (cpu_has_vmx_ept_execute_only())
2815 vmx->nested.nested_vmx_ept_caps |=
2816 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002817 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002818 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2819 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002820 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002821 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002822
Paolo Bonzinief697a72016-03-18 16:58:38 +01002823 /*
2824 * Old versions of KVM use the single-context version without
2825 * checking for support, so declare that it is supported even
2826 * though it is treated as global context. The alternative is
2827 * not failing the single-context invvpid, and it is worse.
2828 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002829 if (enable_vpid)
2830 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002831 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002832 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2833 else
2834 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002835
Radim Krčmář0790ec12015-03-17 14:02:32 +01002836 if (enable_unrestricted_guest)
2837 vmx->nested.nested_vmx_secondary_ctls_high |=
2838 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2839
Jan Kiszkac18911a2013-03-13 16:06:41 +01002840 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002841 rdmsr(MSR_IA32_VMX_MISC,
2842 vmx->nested.nested_vmx_misc_low,
2843 vmx->nested.nested_vmx_misc_high);
2844 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2845 vmx->nested.nested_vmx_misc_low |=
2846 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002847 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002848 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002849}
2850
2851static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2852{
2853 /*
2854 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2855 */
2856 return ((control & high) | low) == control;
2857}
2858
2859static inline u64 vmx_control_msr(u32 low, u32 high)
2860{
2861 return low | ((u64)high << 32);
2862}
2863
Jan Kiszkacae50132014-01-04 18:47:22 +01002864/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002865static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2866{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002867 struct vcpu_vmx *vmx = to_vmx(vcpu);
2868
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002869 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002870 case MSR_IA32_VMX_BASIC:
2871 /*
2872 * This MSR reports some information about VMX support. We
2873 * should return information about the VMX we emulate for the
2874 * guest, and the VMCS structure we give it - not about the
2875 * VMX support of the underlying hardware.
2876 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002877 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002878 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2879 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2880 break;
2881 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2882 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002883 *pdata = vmx_control_msr(
2884 vmx->nested.nested_vmx_pinbased_ctls_low,
2885 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002886 break;
2887 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002888 *pdata = vmx_control_msr(
2889 vmx->nested.nested_vmx_true_procbased_ctls_low,
2890 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002891 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002892 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002893 *pdata = vmx_control_msr(
2894 vmx->nested.nested_vmx_procbased_ctls_low,
2895 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002896 break;
2897 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002898 *pdata = vmx_control_msr(
2899 vmx->nested.nested_vmx_true_exit_ctls_low,
2900 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002901 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002902 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002903 *pdata = vmx_control_msr(
2904 vmx->nested.nested_vmx_exit_ctls_low,
2905 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002906 break;
2907 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002908 *pdata = vmx_control_msr(
2909 vmx->nested.nested_vmx_true_entry_ctls_low,
2910 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002911 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002912 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002913 *pdata = vmx_control_msr(
2914 vmx->nested.nested_vmx_entry_ctls_low,
2915 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002916 break;
2917 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002918 *pdata = vmx_control_msr(
2919 vmx->nested.nested_vmx_misc_low,
2920 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002921 break;
2922 /*
2923 * These MSRs specify bits which the guest must keep fixed (on or off)
2924 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2925 * We picked the standard core2 setting.
2926 */
2927#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2928#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2929 case MSR_IA32_VMX_CR0_FIXED0:
2930 *pdata = VMXON_CR0_ALWAYSON;
2931 break;
2932 case MSR_IA32_VMX_CR0_FIXED1:
2933 *pdata = -1ULL;
2934 break;
2935 case MSR_IA32_VMX_CR4_FIXED0:
2936 *pdata = VMXON_CR4_ALWAYSON;
2937 break;
2938 case MSR_IA32_VMX_CR4_FIXED1:
2939 *pdata = -1ULL;
2940 break;
2941 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002942 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002943 break;
2944 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002945 *pdata = vmx_control_msr(
2946 vmx->nested.nested_vmx_secondary_ctls_low,
2947 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002948 break;
2949 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002950 *pdata = vmx->nested.nested_vmx_ept_caps |
2951 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002952 break;
2953 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002954 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002955 }
2956
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002957 return 0;
2958}
2959
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002960static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2961 uint64_t val)
2962{
2963 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2964
2965 return !(val & ~valid_bits);
2966}
2967
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002968/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969 * Reads an msr value (of 'msr_index') into 'pdata'.
2970 * Returns 0 on success, non-0 otherwise.
2971 * Assumes vcpu_load() was already called.
2972 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002973static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002974{
Avi Kivity26bb0982009-09-07 11:14:12 +03002975 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002976
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002977 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002978#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002979 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002980 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981 break;
2982 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002983 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002984 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002985 case MSR_KERNEL_GS_BASE:
2986 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002987 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002988 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002989#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002990 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002991 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302992 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002993 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994 break;
2995 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002996 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002997 break;
2998 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002999 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003000 break;
3001 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003002 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003004 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003005 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003006 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003007 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003008 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003009 case MSR_IA32_MCG_EXT_CTL:
3010 if (!msr_info->host_initiated &&
3011 !(to_vmx(vcpu)->msr_ia32_feature_control &
3012 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003013 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003014 msr_info->data = vcpu->arch.mcg_ext_ctl;
3015 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003016 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003017 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003018 break;
3019 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3020 if (!nested_vmx_allowed(vcpu))
3021 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003022 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003023 case MSR_IA32_XSS:
3024 if (!vmx_xsaves_supported())
3025 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003026 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003027 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003028 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003029 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003030 return 1;
3031 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003032 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003033 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003034 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003035 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003036 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003037 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003038 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003039 }
3040
Avi Kivity6aa8b732006-12-10 02:21:36 -08003041 return 0;
3042}
3043
Jan Kiszkacae50132014-01-04 18:47:22 +01003044static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3045
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046/*
3047 * Writes msr value into into the appropriate "register".
3048 * Returns 0 on success, non-0 otherwise.
3049 * Assumes vcpu_load() was already called.
3050 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003051static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003053 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003054 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003055 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003056 u32 msr_index = msr_info->index;
3057 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003058
Avi Kivity6aa8b732006-12-10 02:21:36 -08003059 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003060 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003061 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003062 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003063#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003064 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003065 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003066 vmcs_writel(GUEST_FS_BASE, data);
3067 break;
3068 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003069 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003070 vmcs_writel(GUEST_GS_BASE, data);
3071 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003072 case MSR_KERNEL_GS_BASE:
3073 vmx_load_host_state(vmx);
3074 vmx->msr_guest_kernel_gs_base = data;
3075 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076#endif
3077 case MSR_IA32_SYSENTER_CS:
3078 vmcs_write32(GUEST_SYSENTER_CS, data);
3079 break;
3080 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003081 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003082 break;
3083 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003084 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003085 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003086 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003087 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003088 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003089 vmcs_write64(GUEST_BNDCFGS, data);
3090 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303091 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003092 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003093 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003094 case MSR_IA32_CR_PAT:
3095 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003096 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3097 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003098 vmcs_write64(GUEST_IA32_PAT, data);
3099 vcpu->arch.pat = data;
3100 break;
3101 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003102 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003103 break;
Will Auldba904632012-11-29 12:42:50 -08003104 case MSR_IA32_TSC_ADJUST:
3105 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003106 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003107 case MSR_IA32_MCG_EXT_CTL:
3108 if ((!msr_info->host_initiated &&
3109 !(to_vmx(vcpu)->msr_ia32_feature_control &
3110 FEATURE_CONTROL_LMCE)) ||
3111 (data & ~MCG_EXT_CTL_LMCE_EN))
3112 return 1;
3113 vcpu->arch.mcg_ext_ctl = data;
3114 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003115 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003116 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003117 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003118 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3119 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003120 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003121 if (msr_info->host_initiated && data == 0)
3122 vmx_leave_nested(vcpu);
3123 break;
3124 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3125 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003126 case MSR_IA32_XSS:
3127 if (!vmx_xsaves_supported())
3128 return 1;
3129 /*
3130 * The only supported bit as of Skylake is bit 8, but
3131 * it is not supported on KVM.
3132 */
3133 if (data != 0)
3134 return 1;
3135 vcpu->arch.ia32_xss = data;
3136 if (vcpu->arch.ia32_xss != host_xss)
3137 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3138 vcpu->arch.ia32_xss, host_xss);
3139 else
3140 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3141 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003142 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003143 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003144 return 1;
3145 /* Check reserved bit, higher 32 bits should be zero */
3146 if ((data >> 32) != 0)
3147 return 1;
3148 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003150 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003151 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003152 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003153 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003154 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3155 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003156 ret = kvm_set_shared_msr(msr->index, msr->data,
3157 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003158 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003159 if (ret)
3160 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003161 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003162 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003163 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003164 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003165 }
3166
Eddie Dong2cc51562007-05-21 07:28:09 +03003167 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168}
3169
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003170static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003171{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003172 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3173 switch (reg) {
3174 case VCPU_REGS_RSP:
3175 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3176 break;
3177 case VCPU_REGS_RIP:
3178 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3179 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003180 case VCPU_EXREG_PDPTR:
3181 if (enable_ept)
3182 ept_save_pdptrs(vcpu);
3183 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003184 default:
3185 break;
3186 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003187}
3188
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189static __init int cpu_has_kvm_support(void)
3190{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003191 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192}
3193
3194static __init int vmx_disabled_by_bios(void)
3195{
3196 u64 msr;
3197
3198 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003199 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003200 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003201 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3202 && tboot_enabled())
3203 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003204 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003205 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003206 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003207 && !tboot_enabled()) {
3208 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003209 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003210 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003211 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003212 /* launched w/o TXT and VMX disabled */
3213 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3214 && !tboot_enabled())
3215 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003216 }
3217
3218 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219}
3220
Dongxiao Xu7725b892010-05-11 18:29:38 +08003221static void kvm_cpu_vmxon(u64 addr)
3222{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003223 intel_pt_handle_vmx(1);
3224
Dongxiao Xu7725b892010-05-11 18:29:38 +08003225 asm volatile (ASM_VMX_VMXON_RAX
3226 : : "a"(&addr), "m"(addr)
3227 : "memory", "cc");
3228}
3229
Radim Krčmář13a34e02014-08-28 15:13:03 +02003230static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231{
3232 int cpu = raw_smp_processor_id();
3233 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003234 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003236 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003237 return -EBUSY;
3238
Nadav Har'Eld462b812011-05-24 15:26:10 +03003239 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003240 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3241 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003242
3243 /*
3244 * Now we can enable the vmclear operation in kdump
3245 * since the loaded_vmcss_on_cpu list on this cpu
3246 * has been initialized.
3247 *
3248 * Though the cpu is not in VMX operation now, there
3249 * is no problem to enable the vmclear operation
3250 * for the loaded_vmcss_on_cpu list is empty!
3251 */
3252 crash_enable_local_vmclear(cpu);
3253
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003255
3256 test_bits = FEATURE_CONTROL_LOCKED;
3257 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3258 if (tboot_enabled())
3259 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3260
3261 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003263 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3264 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003265 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003266
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003267 if (vmm_exclusive) {
3268 kvm_cpu_vmxon(phys_addr);
3269 ept_sync_global();
3270 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003271
Christoph Lameter89cbc762014-08-17 12:30:40 -05003272 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003273
Alexander Graf10474ae2009-09-15 11:37:46 +02003274 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275}
3276
Nadav Har'Eld462b812011-05-24 15:26:10 +03003277static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003278{
3279 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003280 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003281
Nadav Har'Eld462b812011-05-24 15:26:10 +03003282 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3283 loaded_vmcss_on_cpu_link)
3284 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003285}
3286
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003287
3288/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3289 * tricks.
3290 */
3291static void kvm_cpu_vmxoff(void)
3292{
3293 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003294
3295 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003296}
3297
Radim Krčmář13a34e02014-08-28 15:13:03 +02003298static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003300 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003301 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003302 kvm_cpu_vmxoff();
3303 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003304 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003305}
3306
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003307static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003308 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309{
3310 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003311 u32 ctl = ctl_min | ctl_opt;
3312
3313 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3314
3315 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3316 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3317
3318 /* Ensure minimum (required) set of control bits are supported. */
3319 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003320 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003321
3322 *result = ctl;
3323 return 0;
3324}
3325
Avi Kivity110312c2010-12-21 12:54:20 +02003326static __init bool allow_1_setting(u32 msr, u32 ctl)
3327{
3328 u32 vmx_msr_low, vmx_msr_high;
3329
3330 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3331 return vmx_msr_high & ctl;
3332}
3333
Yang, Sheng002c7f72007-07-31 14:23:01 +03003334static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003335{
3336 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003337 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003338 u32 _pin_based_exec_control = 0;
3339 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003340 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003341 u32 _vmexit_control = 0;
3342 u32 _vmentry_control = 0;
3343
Raghavendra K T10166742012-02-07 23:19:20 +05303344 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003345#ifdef CONFIG_X86_64
3346 CPU_BASED_CR8_LOAD_EXITING |
3347 CPU_BASED_CR8_STORE_EXITING |
3348#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003349 CPU_BASED_CR3_LOAD_EXITING |
3350 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003351 CPU_BASED_USE_IO_BITMAPS |
3352 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003353 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003354 CPU_BASED_MWAIT_EXITING |
3355 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003356 CPU_BASED_INVLPG_EXITING |
3357 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003358
Sheng Yangf78e0e22007-10-29 09:40:42 +08003359 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003360 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003361 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003362 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3363 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003364 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003365#ifdef CONFIG_X86_64
3366 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3367 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3368 ~CPU_BASED_CR8_STORE_EXITING;
3369#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003370 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003371 min2 = 0;
3372 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003373 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003374 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003375 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003376 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003377 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003378 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003379 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003380 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003381 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003382 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003383 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003384 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003385 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003386 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003387 if (adjust_vmx_controls(min2, opt2,
3388 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003389 &_cpu_based_2nd_exec_control) < 0)
3390 return -EIO;
3391 }
3392#ifndef CONFIG_X86_64
3393 if (!(_cpu_based_2nd_exec_control &
3394 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3395 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3396#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003397
3398 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3399 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003400 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003401 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3402 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003403
Sheng Yangd56f5462008-04-25 10:13:16 +08003404 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003405 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3406 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003407 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3408 CPU_BASED_CR3_STORE_EXITING |
3409 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003410 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3411 vmx_capability.ept, vmx_capability.vpid);
3412 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003413
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003414 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003415#ifdef CONFIG_X86_64
3416 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3417#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003418 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003419 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003420 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3421 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003422 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003423
Yang Zhang01e439b2013-04-11 19:25:12 +08003424 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003425 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3426 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003427 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3428 &_pin_based_exec_control) < 0)
3429 return -EIO;
3430
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003431 if (cpu_has_broken_vmx_preemption_timer())
3432 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003433 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003434 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003435 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3436
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003437 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003438 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003439 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3440 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003441 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003443 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003444
3445 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3446 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003447 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003448
3449#ifdef CONFIG_X86_64
3450 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3451 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003452 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003453#endif
3454
3455 /* Require Write-Back (WB) memory type for VMCS accesses. */
3456 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003457 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003458
Yang, Sheng002c7f72007-07-31 14:23:01 +03003459 vmcs_conf->size = vmx_msr_high & 0x1fff;
3460 vmcs_conf->order = get_order(vmcs_config.size);
3461 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003462
Yang, Sheng002c7f72007-07-31 14:23:01 +03003463 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3464 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003465 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003466 vmcs_conf->vmexit_ctrl = _vmexit_control;
3467 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003468
Avi Kivity110312c2010-12-21 12:54:20 +02003469 cpu_has_load_ia32_efer =
3470 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3471 VM_ENTRY_LOAD_IA32_EFER)
3472 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3473 VM_EXIT_LOAD_IA32_EFER);
3474
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003475 cpu_has_load_perf_global_ctrl =
3476 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3477 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3478 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3479 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3480
3481 /*
3482 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003483 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003484 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3485 *
3486 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3487 *
3488 * AAK155 (model 26)
3489 * AAP115 (model 30)
3490 * AAT100 (model 37)
3491 * BC86,AAY89,BD102 (model 44)
3492 * BA97 (model 46)
3493 *
3494 */
3495 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3496 switch (boot_cpu_data.x86_model) {
3497 case 26:
3498 case 30:
3499 case 37:
3500 case 44:
3501 case 46:
3502 cpu_has_load_perf_global_ctrl = false;
3503 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3504 "does not work properly. Using workaround\n");
3505 break;
3506 default:
3507 break;
3508 }
3509 }
3510
Borislav Petkov782511b2016-04-04 22:25:03 +02003511 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003512 rdmsrl(MSR_IA32_XSS, host_xss);
3513
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003514 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003515}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516
3517static struct vmcs *alloc_vmcs_cpu(int cpu)
3518{
3519 int node = cpu_to_node(cpu);
3520 struct page *pages;
3521 struct vmcs *vmcs;
3522
Vlastimil Babka96db8002015-09-08 15:03:50 -07003523 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524 if (!pages)
3525 return NULL;
3526 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003527 memset(vmcs, 0, vmcs_config.size);
3528 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529 return vmcs;
3530}
3531
3532static struct vmcs *alloc_vmcs(void)
3533{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003534 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535}
3536
3537static void free_vmcs(struct vmcs *vmcs)
3538{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003539 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003540}
3541
Nadav Har'Eld462b812011-05-24 15:26:10 +03003542/*
3543 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3544 */
3545static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3546{
3547 if (!loaded_vmcs->vmcs)
3548 return;
3549 loaded_vmcs_clear(loaded_vmcs);
3550 free_vmcs(loaded_vmcs->vmcs);
3551 loaded_vmcs->vmcs = NULL;
3552}
3553
Sam Ravnborg39959582007-06-01 00:47:13 -07003554static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555{
3556 int cpu;
3557
Zachary Amsden3230bb42009-09-29 11:38:37 -10003558 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003560 per_cpu(vmxarea, cpu) = NULL;
3561 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003562}
3563
Bandan Dasfe2b2012014-04-21 15:20:14 -04003564static void init_vmcs_shadow_fields(void)
3565{
3566 int i, j;
3567
3568 /* No checks for read only fields yet */
3569
3570 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3571 switch (shadow_read_write_fields[i]) {
3572 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003573 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003574 continue;
3575 break;
3576 default:
3577 break;
3578 }
3579
3580 if (j < i)
3581 shadow_read_write_fields[j] =
3582 shadow_read_write_fields[i];
3583 j++;
3584 }
3585 max_shadow_read_write_fields = j;
3586
3587 /* shadowed fields guest access without vmexit */
3588 for (i = 0; i < max_shadow_read_write_fields; i++) {
3589 clear_bit(shadow_read_write_fields[i],
3590 vmx_vmwrite_bitmap);
3591 clear_bit(shadow_read_write_fields[i],
3592 vmx_vmread_bitmap);
3593 }
3594 for (i = 0; i < max_shadow_read_only_fields; i++)
3595 clear_bit(shadow_read_only_fields[i],
3596 vmx_vmread_bitmap);
3597}
3598
Avi Kivity6aa8b732006-12-10 02:21:36 -08003599static __init int alloc_kvm_area(void)
3600{
3601 int cpu;
3602
Zachary Amsden3230bb42009-09-29 11:38:37 -10003603 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003604 struct vmcs *vmcs;
3605
3606 vmcs = alloc_vmcs_cpu(cpu);
3607 if (!vmcs) {
3608 free_kvm_area();
3609 return -ENOMEM;
3610 }
3611
3612 per_cpu(vmxarea, cpu) = vmcs;
3613 }
3614 return 0;
3615}
3616
Gleb Natapov14168782013-01-21 15:36:49 +02003617static bool emulation_required(struct kvm_vcpu *vcpu)
3618{
3619 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3620}
3621
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003622static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003623 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003624{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003625 if (!emulate_invalid_guest_state) {
3626 /*
3627 * CS and SS RPL should be equal during guest entry according
3628 * to VMX spec, but in reality it is not always so. Since vcpu
3629 * is in the middle of the transition from real mode to
3630 * protected mode it is safe to assume that RPL 0 is a good
3631 * default value.
3632 */
3633 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003634 save->selector &= ~SEGMENT_RPL_MASK;
3635 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003636 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003637 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003638 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003639}
3640
3641static void enter_pmode(struct kvm_vcpu *vcpu)
3642{
3643 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003644 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003645
Gleb Natapovd99e4152012-12-20 16:57:45 +02003646 /*
3647 * Update real mode segment cache. It may be not up-to-date if sement
3648 * register was written while vcpu was in a guest mode.
3649 */
3650 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3651 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3652 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3653 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3654 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3655 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3656
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003657 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003658
Avi Kivity2fb92db2011-04-27 19:42:18 +03003659 vmx_segment_cache_clear(vmx);
3660
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003661 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003662
3663 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003664 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3665 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003666 vmcs_writel(GUEST_RFLAGS, flags);
3667
Rusty Russell66aee912007-07-17 23:34:16 +10003668 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3669 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003670
3671 update_exception_bitmap(vcpu);
3672
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003673 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3674 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3675 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3676 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3677 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3678 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003679}
3680
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003681static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003682{
Mathias Krause772e0312012-08-30 01:30:19 +02003683 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003684 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003685
Gleb Natapovd99e4152012-12-20 16:57:45 +02003686 var.dpl = 0x3;
3687 if (seg == VCPU_SREG_CS)
3688 var.type = 0x3;
3689
3690 if (!emulate_invalid_guest_state) {
3691 var.selector = var.base >> 4;
3692 var.base = var.base & 0xffff0;
3693 var.limit = 0xffff;
3694 var.g = 0;
3695 var.db = 0;
3696 var.present = 1;
3697 var.s = 1;
3698 var.l = 0;
3699 var.unusable = 0;
3700 var.type = 0x3;
3701 var.avl = 0;
3702 if (save->base & 0xf)
3703 printk_once(KERN_WARNING "kvm: segment base is not "
3704 "paragraph aligned when entering "
3705 "protected mode (seg=%d)", seg);
3706 }
3707
3708 vmcs_write16(sf->selector, var.selector);
3709 vmcs_write32(sf->base, var.base);
3710 vmcs_write32(sf->limit, var.limit);
3711 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003712}
3713
3714static void enter_rmode(struct kvm_vcpu *vcpu)
3715{
3716 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003717 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003718
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003719 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3720 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3721 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3722 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3723 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003724 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3725 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003726
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003727 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728
Gleb Natapov776e58e2011-03-13 12:34:27 +02003729 /*
3730 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003731 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003732 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003733 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003734 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3735 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003736
Avi Kivity2fb92db2011-04-27 19:42:18 +03003737 vmx_segment_cache_clear(vmx);
3738
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003739 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003740 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003741 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3742
3743 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003744 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003745
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003746 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003747
3748 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003749 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003750 update_exception_bitmap(vcpu);
3751
Gleb Natapovd99e4152012-12-20 16:57:45 +02003752 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3753 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3754 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3755 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3756 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3757 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003758
Eddie Dong8668a3c2007-10-10 14:26:45 +08003759 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003760}
3761
Amit Shah401d10d2009-02-20 22:53:37 +05303762static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3763{
3764 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003765 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3766
3767 if (!msr)
3768 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303769
Avi Kivity44ea2b12009-09-06 15:55:37 +03003770 /*
3771 * Force kernel_gs_base reloading before EFER changes, as control
3772 * of this msr depends on is_long_mode().
3773 */
3774 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003775 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303776 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003777 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303778 msr->data = efer;
3779 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003780 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303781
3782 msr->data = efer & ~EFER_LME;
3783 }
3784 setup_msrs(vmx);
3785}
3786
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003787#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788
3789static void enter_lmode(struct kvm_vcpu *vcpu)
3790{
3791 u32 guest_tr_ar;
3792
Avi Kivity2fb92db2011-04-27 19:42:18 +03003793 vmx_segment_cache_clear(to_vmx(vcpu));
3794
Avi Kivity6aa8b732006-12-10 02:21:36 -08003795 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003796 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003797 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3798 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003799 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003800 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3801 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802 }
Avi Kivityda38f432010-07-06 11:30:49 +03003803 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003804}
3805
3806static void exit_lmode(struct kvm_vcpu *vcpu)
3807{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003808 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003809 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003810}
3811
3812#endif
3813
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003814static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003815{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003816 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003817 if (enable_ept) {
3818 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3819 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003820 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003821 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003822}
3823
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003824static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3825{
3826 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3827}
3828
Avi Kivitye8467fd2009-12-29 18:43:06 +02003829static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3830{
3831 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3832
3833 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3834 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3835}
3836
Avi Kivityaff48ba2010-12-05 18:56:11 +02003837static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3838{
3839 if (enable_ept && is_paging(vcpu))
3840 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3841 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3842}
3843
Anthony Liguori25c4c272007-04-27 09:29:21 +03003844static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003845{
Avi Kivityfc78f512009-12-07 12:16:48 +02003846 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3847
3848 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3849 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003850}
3851
Sheng Yang14394422008-04-28 12:24:45 +08003852static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3853{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003854 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3855
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003856 if (!test_bit(VCPU_EXREG_PDPTR,
3857 (unsigned long *)&vcpu->arch.regs_dirty))
3858 return;
3859
Sheng Yang14394422008-04-28 12:24:45 +08003860 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003861 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3862 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3863 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3864 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003865 }
3866}
3867
Avi Kivity8f5d5492009-05-31 18:41:29 +03003868static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3869{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003870 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3871
Avi Kivity8f5d5492009-05-31 18:41:29 +03003872 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003873 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3874 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3875 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3876 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003877 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003878
3879 __set_bit(VCPU_EXREG_PDPTR,
3880 (unsigned long *)&vcpu->arch.regs_avail);
3881 __set_bit(VCPU_EXREG_PDPTR,
3882 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003883}
3884
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003885static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003886
3887static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3888 unsigned long cr0,
3889 struct kvm_vcpu *vcpu)
3890{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003891 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3892 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003893 if (!(cr0 & X86_CR0_PG)) {
3894 /* From paging/starting to nonpaging */
3895 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003896 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003897 (CPU_BASED_CR3_LOAD_EXITING |
3898 CPU_BASED_CR3_STORE_EXITING));
3899 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003900 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003901 } else if (!is_paging(vcpu)) {
3902 /* From nonpaging to paging */
3903 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003904 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003905 ~(CPU_BASED_CR3_LOAD_EXITING |
3906 CPU_BASED_CR3_STORE_EXITING));
3907 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003908 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003909 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003910
3911 if (!(cr0 & X86_CR0_WP))
3912 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003913}
3914
Avi Kivity6aa8b732006-12-10 02:21:36 -08003915static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3916{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003917 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003918 unsigned long hw_cr0;
3919
Gleb Natapov50378782013-02-04 16:00:28 +02003920 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003921 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003922 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003923 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003924 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003925
Gleb Natapov218e7632013-01-21 15:36:45 +02003926 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3927 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928
Gleb Natapov218e7632013-01-21 15:36:45 +02003929 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3930 enter_rmode(vcpu);
3931 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003932
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003933#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003934 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003935 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003936 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003937 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938 exit_lmode(vcpu);
3939 }
3940#endif
3941
Avi Kivity089d0342009-03-23 18:26:32 +02003942 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003943 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3944
Avi Kivity02daab22009-12-30 12:40:26 +02003945 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003946 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003947
Avi Kivity6aa8b732006-12-10 02:21:36 -08003948 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003949 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003950 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003951
3952 /* depends on vcpu->arch.cr0 to be set to a new value */
3953 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003954}
3955
Sheng Yang14394422008-04-28 12:24:45 +08003956static u64 construct_eptp(unsigned long root_hpa)
3957{
3958 u64 eptp;
3959
3960 /* TODO write the value reading from MSR */
3961 eptp = VMX_EPT_DEFAULT_MT |
3962 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003963 if (enable_ept_ad_bits)
3964 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003965 eptp |= (root_hpa & PAGE_MASK);
3966
3967 return eptp;
3968}
3969
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3971{
Sheng Yang14394422008-04-28 12:24:45 +08003972 unsigned long guest_cr3;
3973 u64 eptp;
3974
3975 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003976 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003977 eptp = construct_eptp(cr3);
3978 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003979 if (is_paging(vcpu) || is_guest_mode(vcpu))
3980 guest_cr3 = kvm_read_cr3(vcpu);
3981 else
3982 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003983 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003984 }
3985
Sheng Yang2384d2b2008-01-17 15:14:33 +08003986 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003987 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003988}
3989
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003990static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003991{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003992 /*
3993 * Pass through host's Machine Check Enable value to hw_cr4, which
3994 * is in force while we are in guest mode. Do not let guests control
3995 * this bit, even if host CR4.MCE == 0.
3996 */
3997 unsigned long hw_cr4 =
3998 (cr4_read_shadow() & X86_CR4_MCE) |
3999 (cr4 & ~X86_CR4_MCE) |
4000 (to_vmx(vcpu)->rmode.vm86_active ?
4001 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004002
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004003 if (cr4 & X86_CR4_VMXE) {
4004 /*
4005 * To use VMXON (and later other VMX instructions), a guest
4006 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4007 * So basically the check on whether to allow nested VMX
4008 * is here.
4009 */
4010 if (!nested_vmx_allowed(vcpu))
4011 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004012 }
4013 if (to_vmx(vcpu)->nested.vmxon &&
4014 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004015 return 1;
4016
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004017 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004018 if (enable_ept) {
4019 if (!is_paging(vcpu)) {
4020 hw_cr4 &= ~X86_CR4_PAE;
4021 hw_cr4 |= X86_CR4_PSE;
4022 } else if (!(cr4 & X86_CR4_PAE)) {
4023 hw_cr4 &= ~X86_CR4_PAE;
4024 }
4025 }
Sheng Yang14394422008-04-28 12:24:45 +08004026
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004027 if (!enable_unrestricted_guest && !is_paging(vcpu))
4028 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004029 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4030 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4031 * to be manually disabled when guest switches to non-paging
4032 * mode.
4033 *
4034 * If !enable_unrestricted_guest, the CPU is always running
4035 * with CR0.PG=1 and CR4 needs to be modified.
4036 * If enable_unrestricted_guest, the CPU automatically
4037 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004038 */
Huaitong Handdba2622016-03-22 16:51:15 +08004039 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004040
Sheng Yang14394422008-04-28 12:24:45 +08004041 vmcs_writel(CR4_READ_SHADOW, cr4);
4042 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004043 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044}
4045
Avi Kivity6aa8b732006-12-10 02:21:36 -08004046static void vmx_get_segment(struct kvm_vcpu *vcpu,
4047 struct kvm_segment *var, int seg)
4048{
Avi Kivitya9179492011-01-03 14:28:52 +02004049 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050 u32 ar;
4051
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004052 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004053 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004054 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004055 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004056 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004057 var->base = vmx_read_guest_seg_base(vmx, seg);
4058 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4059 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004060 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004061 var->base = vmx_read_guest_seg_base(vmx, seg);
4062 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4063 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4064 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004065 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004066 var->type = ar & 15;
4067 var->s = (ar >> 4) & 1;
4068 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004069 /*
4070 * Some userspaces do not preserve unusable property. Since usable
4071 * segment has to be present according to VMX spec we can use present
4072 * property to amend userspace bug by making unusable segment always
4073 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4074 * segment as unusable.
4075 */
4076 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004077 var->avl = (ar >> 12) & 1;
4078 var->l = (ar >> 13) & 1;
4079 var->db = (ar >> 14) & 1;
4080 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004081}
4082
Avi Kivitya9179492011-01-03 14:28:52 +02004083static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4084{
Avi Kivitya9179492011-01-03 14:28:52 +02004085 struct kvm_segment s;
4086
4087 if (to_vmx(vcpu)->rmode.vm86_active) {
4088 vmx_get_segment(vcpu, &s, seg);
4089 return s.base;
4090 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004091 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004092}
4093
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004094static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004095{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004096 struct vcpu_vmx *vmx = to_vmx(vcpu);
4097
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004098 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004099 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004100 else {
4101 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004102 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004103 }
Avi Kivity69c73022011-03-07 15:26:44 +02004104}
4105
Avi Kivity653e3102007-05-07 10:55:37 +03004106static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004107{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004108 u32 ar;
4109
Avi Kivityf0495f92012-06-07 17:06:10 +03004110 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004111 ar = 1 << 16;
4112 else {
4113 ar = var->type & 15;
4114 ar |= (var->s & 1) << 4;
4115 ar |= (var->dpl & 3) << 5;
4116 ar |= (var->present & 1) << 7;
4117 ar |= (var->avl & 1) << 12;
4118 ar |= (var->l & 1) << 13;
4119 ar |= (var->db & 1) << 14;
4120 ar |= (var->g & 1) << 15;
4121 }
Avi Kivity653e3102007-05-07 10:55:37 +03004122
4123 return ar;
4124}
4125
4126static void vmx_set_segment(struct kvm_vcpu *vcpu,
4127 struct kvm_segment *var, int seg)
4128{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004129 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004130 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004131
Avi Kivity2fb92db2011-04-27 19:42:18 +03004132 vmx_segment_cache_clear(vmx);
4133
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004134 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4135 vmx->rmode.segs[seg] = *var;
4136 if (seg == VCPU_SREG_TR)
4137 vmcs_write16(sf->selector, var->selector);
4138 else if (var->s)
4139 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004140 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004141 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004142
Avi Kivity653e3102007-05-07 10:55:37 +03004143 vmcs_writel(sf->base, var->base);
4144 vmcs_write32(sf->limit, var->limit);
4145 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004146
4147 /*
4148 * Fix the "Accessed" bit in AR field of segment registers for older
4149 * qemu binaries.
4150 * IA32 arch specifies that at the time of processor reset the
4151 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004152 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004153 * state vmexit when "unrestricted guest" mode is turned on.
4154 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4155 * tree. Newer qemu binaries with that qemu fix would not need this
4156 * kvm hack.
4157 */
4158 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004159 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004160
Gleb Natapovf924d662012-12-12 19:10:55 +02004161 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004162
4163out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004164 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165}
4166
Avi Kivity6aa8b732006-12-10 02:21:36 -08004167static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4168{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004169 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004170
4171 *db = (ar >> 14) & 1;
4172 *l = (ar >> 13) & 1;
4173}
4174
Gleb Natapov89a27f42010-02-16 10:51:48 +02004175static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004176{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004177 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4178 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179}
4180
Gleb Natapov89a27f42010-02-16 10:51:48 +02004181static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004182{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004183 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4184 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004185}
4186
Gleb Natapov89a27f42010-02-16 10:51:48 +02004187static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004189 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4190 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191}
4192
Gleb Natapov89a27f42010-02-16 10:51:48 +02004193static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004194{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004195 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4196 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197}
4198
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004199static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4200{
4201 struct kvm_segment var;
4202 u32 ar;
4203
4204 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004205 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004206 if (seg == VCPU_SREG_CS)
4207 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004208 ar = vmx_segment_access_rights(&var);
4209
4210 if (var.base != (var.selector << 4))
4211 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004212 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004213 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004214 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004215 return false;
4216
4217 return true;
4218}
4219
4220static bool code_segment_valid(struct kvm_vcpu *vcpu)
4221{
4222 struct kvm_segment cs;
4223 unsigned int cs_rpl;
4224
4225 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004226 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004227
Avi Kivity1872a3f2009-01-04 23:26:52 +02004228 if (cs.unusable)
4229 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004230 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004231 return false;
4232 if (!cs.s)
4233 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004234 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004235 if (cs.dpl > cs_rpl)
4236 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004237 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004238 if (cs.dpl != cs_rpl)
4239 return false;
4240 }
4241 if (!cs.present)
4242 return false;
4243
4244 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4245 return true;
4246}
4247
4248static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4249{
4250 struct kvm_segment ss;
4251 unsigned int ss_rpl;
4252
4253 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004254 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004255
Avi Kivity1872a3f2009-01-04 23:26:52 +02004256 if (ss.unusable)
4257 return true;
4258 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004259 return false;
4260 if (!ss.s)
4261 return false;
4262 if (ss.dpl != ss_rpl) /* DPL != RPL */
4263 return false;
4264 if (!ss.present)
4265 return false;
4266
4267 return true;
4268}
4269
4270static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4271{
4272 struct kvm_segment var;
4273 unsigned int rpl;
4274
4275 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004276 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004277
Avi Kivity1872a3f2009-01-04 23:26:52 +02004278 if (var.unusable)
4279 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004280 if (!var.s)
4281 return false;
4282 if (!var.present)
4283 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004284 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004285 if (var.dpl < rpl) /* DPL < RPL */
4286 return false;
4287 }
4288
4289 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4290 * rights flags
4291 */
4292 return true;
4293}
4294
4295static bool tr_valid(struct kvm_vcpu *vcpu)
4296{
4297 struct kvm_segment tr;
4298
4299 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4300
Avi Kivity1872a3f2009-01-04 23:26:52 +02004301 if (tr.unusable)
4302 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004303 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004304 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004305 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004306 return false;
4307 if (!tr.present)
4308 return false;
4309
4310 return true;
4311}
4312
4313static bool ldtr_valid(struct kvm_vcpu *vcpu)
4314{
4315 struct kvm_segment ldtr;
4316
4317 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4318
Avi Kivity1872a3f2009-01-04 23:26:52 +02004319 if (ldtr.unusable)
4320 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004321 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004322 return false;
4323 if (ldtr.type != 2)
4324 return false;
4325 if (!ldtr.present)
4326 return false;
4327
4328 return true;
4329}
4330
4331static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4332{
4333 struct kvm_segment cs, ss;
4334
4335 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4336 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4337
Nadav Amitb32a9912015-03-29 16:33:04 +03004338 return ((cs.selector & SEGMENT_RPL_MASK) ==
4339 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004340}
4341
4342/*
4343 * Check if guest state is valid. Returns true if valid, false if
4344 * not.
4345 * We assume that registers are always usable
4346 */
4347static bool guest_state_valid(struct kvm_vcpu *vcpu)
4348{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004349 if (enable_unrestricted_guest)
4350 return true;
4351
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004352 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004353 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004354 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4355 return false;
4356 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4357 return false;
4358 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4359 return false;
4360 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4361 return false;
4362 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4363 return false;
4364 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4365 return false;
4366 } else {
4367 /* protected mode guest state checks */
4368 if (!cs_ss_rpl_check(vcpu))
4369 return false;
4370 if (!code_segment_valid(vcpu))
4371 return false;
4372 if (!stack_segment_valid(vcpu))
4373 return false;
4374 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4375 return false;
4376 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4377 return false;
4378 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4379 return false;
4380 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4381 return false;
4382 if (!tr_valid(vcpu))
4383 return false;
4384 if (!ldtr_valid(vcpu))
4385 return false;
4386 }
4387 /* TODO:
4388 * - Add checks on RIP
4389 * - Add checks on RFLAGS
4390 */
4391
4392 return true;
4393}
4394
Mike Dayd77c26f2007-10-08 09:02:08 -04004395static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004396{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004397 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004398 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004399 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004401 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004402 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004403 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4404 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004405 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004406 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004407 r = kvm_write_guest_page(kvm, fn++, &data,
4408 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004409 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004410 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004411 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4412 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004413 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004414 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4415 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004416 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004417 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004418 r = kvm_write_guest_page(kvm, fn, &data,
4419 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4420 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004421out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004422 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004423 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004424}
4425
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004426static int init_rmode_identity_map(struct kvm *kvm)
4427{
Tang Chenf51770e2014-09-16 18:41:59 +08004428 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004429 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004430 u32 tmp;
4431
Avi Kivity089d0342009-03-23 18:26:32 +02004432 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004433 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004434
4435 /* Protect kvm->arch.ept_identity_pagetable_done. */
4436 mutex_lock(&kvm->slots_lock);
4437
Tang Chenf51770e2014-09-16 18:41:59 +08004438 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004439 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004440
Sheng Yangb927a3c2009-07-21 10:42:48 +08004441 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004442
4443 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004444 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004445 goto out2;
4446
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004447 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004448 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4449 if (r < 0)
4450 goto out;
4451 /* Set up identity-mapping pagetable for EPT in real mode */
4452 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4453 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4454 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4455 r = kvm_write_guest_page(kvm, identity_map_pfn,
4456 &tmp, i * sizeof(tmp), sizeof(tmp));
4457 if (r < 0)
4458 goto out;
4459 }
4460 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004461
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004462out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004463 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004464
4465out2:
4466 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004467 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004468}
4469
Avi Kivity6aa8b732006-12-10 02:21:36 -08004470static void seg_setup(int seg)
4471{
Mathias Krause772e0312012-08-30 01:30:19 +02004472 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004473 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004474
4475 vmcs_write16(sf->selector, 0);
4476 vmcs_writel(sf->base, 0);
4477 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004478 ar = 0x93;
4479 if (seg == VCPU_SREG_CS)
4480 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004481
4482 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004483}
4484
Sheng Yangf78e0e22007-10-29 09:40:42 +08004485static int alloc_apic_access_page(struct kvm *kvm)
4486{
Xiao Guangrong44841412012-09-07 14:14:20 +08004487 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004488 int r = 0;
4489
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004490 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004491 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004492 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004493 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4494 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004495 if (r)
4496 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004497
Tang Chen73a6d942014-09-11 13:38:00 +08004498 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004499 if (is_error_page(page)) {
4500 r = -EFAULT;
4501 goto out;
4502 }
4503
Tang Chenc24ae0d2014-09-24 15:57:58 +08004504 /*
4505 * Do not pin the page in memory, so that memory hot-unplug
4506 * is able to migrate it.
4507 */
4508 put_page(page);
4509 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004510out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004511 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004512 return r;
4513}
4514
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004515static int alloc_identity_pagetable(struct kvm *kvm)
4516{
Tang Chena255d472014-09-16 18:41:58 +08004517 /* Called with kvm->slots_lock held. */
4518
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004519 int r = 0;
4520
Tang Chena255d472014-09-16 18:41:58 +08004521 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4522
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004523 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4524 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004525
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004526 return r;
4527}
4528
Wanpeng Li991e7a02015-09-16 17:30:05 +08004529static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004530{
4531 int vpid;
4532
Avi Kivity919818a2009-03-23 18:01:29 +02004533 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004534 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004535 spin_lock(&vmx_vpid_lock);
4536 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004537 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004538 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004539 else
4540 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004541 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004542 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004543}
4544
Wanpeng Li991e7a02015-09-16 17:30:05 +08004545static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004546{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004547 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004548 return;
4549 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004550 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004551 spin_unlock(&vmx_vpid_lock);
4552}
4553
Yang Zhang8d146952013-01-25 10:18:50 +08004554#define MSR_TYPE_R 1
4555#define MSR_TYPE_W 2
4556static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4557 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004558{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004559 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004560
4561 if (!cpu_has_vmx_msr_bitmap())
4562 return;
4563
4564 /*
4565 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4566 * have the write-low and read-high bitmap offsets the wrong way round.
4567 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4568 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004569 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004570 if (type & MSR_TYPE_R)
4571 /* read-low */
4572 __clear_bit(msr, msr_bitmap + 0x000 / f);
4573
4574 if (type & MSR_TYPE_W)
4575 /* write-low */
4576 __clear_bit(msr, msr_bitmap + 0x800 / f);
4577
Sheng Yang25c5f222008-03-28 13:18:56 +08004578 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4579 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004580 if (type & MSR_TYPE_R)
4581 /* read-high */
4582 __clear_bit(msr, msr_bitmap + 0x400 / f);
4583
4584 if (type & MSR_TYPE_W)
4585 /* write-high */
4586 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4587
4588 }
4589}
4590
4591static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4592 u32 msr, int type)
4593{
4594 int f = sizeof(unsigned long);
4595
4596 if (!cpu_has_vmx_msr_bitmap())
4597 return;
4598
4599 /*
4600 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4601 * have the write-low and read-high bitmap offsets the wrong way round.
4602 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4603 */
4604 if (msr <= 0x1fff) {
4605 if (type & MSR_TYPE_R)
4606 /* read-low */
4607 __set_bit(msr, msr_bitmap + 0x000 / f);
4608
4609 if (type & MSR_TYPE_W)
4610 /* write-low */
4611 __set_bit(msr, msr_bitmap + 0x800 / f);
4612
4613 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4614 msr &= 0x1fff;
4615 if (type & MSR_TYPE_R)
4616 /* read-high */
4617 __set_bit(msr, msr_bitmap + 0x400 / f);
4618
4619 if (type & MSR_TYPE_W)
4620 /* write-high */
4621 __set_bit(msr, msr_bitmap + 0xc00 / f);
4622
Sheng Yang25c5f222008-03-28 13:18:56 +08004623 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004624}
4625
Wincy Vanf2b93282015-02-03 23:56:03 +08004626/*
4627 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4628 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4629 */
4630static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4631 unsigned long *msr_bitmap_nested,
4632 u32 msr, int type)
4633{
4634 int f = sizeof(unsigned long);
4635
4636 if (!cpu_has_vmx_msr_bitmap()) {
4637 WARN_ON(1);
4638 return;
4639 }
4640
4641 /*
4642 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4643 * have the write-low and read-high bitmap offsets the wrong way round.
4644 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4645 */
4646 if (msr <= 0x1fff) {
4647 if (type & MSR_TYPE_R &&
4648 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4649 /* read-low */
4650 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4651
4652 if (type & MSR_TYPE_W &&
4653 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4654 /* write-low */
4655 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4656
4657 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4658 msr &= 0x1fff;
4659 if (type & MSR_TYPE_R &&
4660 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4661 /* read-high */
4662 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4663
4664 if (type & MSR_TYPE_W &&
4665 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4666 /* write-high */
4667 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4668
4669 }
4670}
4671
Avi Kivity58972972009-02-24 22:26:47 +02004672static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4673{
4674 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004675 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4676 msr, MSR_TYPE_R | MSR_TYPE_W);
4677 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4678 msr, MSR_TYPE_R | MSR_TYPE_W);
4679}
4680
4681static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4682{
4683 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4684 msr, MSR_TYPE_R);
4685 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4686 msr, MSR_TYPE_R);
4687}
4688
4689static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4690{
4691 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4692 msr, MSR_TYPE_R);
4693 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4694 msr, MSR_TYPE_R);
4695}
4696
4697static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4698{
4699 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4700 msr, MSR_TYPE_W);
4701 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4702 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004703}
4704
Andrey Smetanind62caab2015-11-10 15:36:33 +03004705static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004706{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004707 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004708}
4709
Wincy Van705699a2015-02-03 23:58:17 +08004710static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4711{
4712 struct vcpu_vmx *vmx = to_vmx(vcpu);
4713 int max_irr;
4714 void *vapic_page;
4715 u16 status;
4716
4717 if (vmx->nested.pi_desc &&
4718 vmx->nested.pi_pending) {
4719 vmx->nested.pi_pending = false;
4720 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4721 return 0;
4722
4723 max_irr = find_last_bit(
4724 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4725
4726 if (max_irr == 256)
4727 return 0;
4728
4729 vapic_page = kmap(vmx->nested.virtual_apic_page);
4730 if (!vapic_page) {
4731 WARN_ON(1);
4732 return -ENOMEM;
4733 }
4734 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4735 kunmap(vmx->nested.virtual_apic_page);
4736
4737 status = vmcs_read16(GUEST_INTR_STATUS);
4738 if ((u8)max_irr > ((u8)status & 0xff)) {
4739 status &= ~0xff;
4740 status |= (u8)max_irr;
4741 vmcs_write16(GUEST_INTR_STATUS, status);
4742 }
4743 }
4744 return 0;
4745}
4746
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004747static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4748{
4749#ifdef CONFIG_SMP
4750 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004751 struct vcpu_vmx *vmx = to_vmx(vcpu);
4752
4753 /*
4754 * Currently, we don't support urgent interrupt,
4755 * all interrupts are recognized as non-urgent
4756 * interrupt, so we cannot post interrupts when
4757 * 'SN' is set.
4758 *
4759 * If the vcpu is in guest mode, it means it is
4760 * running instead of being scheduled out and
4761 * waiting in the run queue, and that's the only
4762 * case when 'SN' is set currently, warning if
4763 * 'SN' is set.
4764 */
4765 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4766
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004767 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4768 POSTED_INTR_VECTOR);
4769 return true;
4770 }
4771#endif
4772 return false;
4773}
4774
Wincy Van705699a2015-02-03 23:58:17 +08004775static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4776 int vector)
4777{
4778 struct vcpu_vmx *vmx = to_vmx(vcpu);
4779
4780 if (is_guest_mode(vcpu) &&
4781 vector == vmx->nested.posted_intr_nv) {
4782 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004783 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004784 /*
4785 * If a posted intr is not recognized by hardware,
4786 * we will accomplish it in the next vmentry.
4787 */
4788 vmx->nested.pi_pending = true;
4789 kvm_make_request(KVM_REQ_EVENT, vcpu);
4790 return 0;
4791 }
4792 return -1;
4793}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004795 * Send interrupt to vcpu via posted interrupt way.
4796 * 1. If target vcpu is running(non-root mode), send posted interrupt
4797 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4798 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4799 * interrupt from PIR in next vmentry.
4800 */
4801static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4802{
4803 struct vcpu_vmx *vmx = to_vmx(vcpu);
4804 int r;
4805
Wincy Van705699a2015-02-03 23:58:17 +08004806 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4807 if (!r)
4808 return;
4809
Yang Zhanga20ed542013-04-11 19:25:15 +08004810 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4811 return;
4812
4813 r = pi_test_and_set_on(&vmx->pi_desc);
4814 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004815 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004816 kvm_vcpu_kick(vcpu);
4817}
4818
4819static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4820{
4821 struct vcpu_vmx *vmx = to_vmx(vcpu);
4822
4823 if (!pi_test_and_clear_on(&vmx->pi_desc))
4824 return;
4825
4826 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4827}
4828
Avi Kivity6aa8b732006-12-10 02:21:36 -08004829/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004830 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4831 * will not change in the lifetime of the guest.
4832 * Note that host-state that does change is set elsewhere. E.g., host-state
4833 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4834 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004835static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004836{
4837 u32 low32, high32;
4838 unsigned long tmpl;
4839 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004840 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004841
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004842 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004843 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4844
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004845 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004846 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004847 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4848 vmx->host_state.vmcs_host_cr4 = cr4;
4849
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004850 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004851#ifdef CONFIG_X86_64
4852 /*
4853 * Load null selectors, so we can avoid reloading them in
4854 * __vmx_load_host_state(), in case userspace uses the null selectors
4855 * too (the expected case).
4856 */
4857 vmcs_write16(HOST_DS_SELECTOR, 0);
4858 vmcs_write16(HOST_ES_SELECTOR, 0);
4859#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004860 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4861 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004862#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004863 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4864 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4865
4866 native_store_idt(&dt);
4867 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004868 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004869
Avi Kivity83287ea422012-09-16 15:10:57 +03004870 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004871
4872 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4873 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4874 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4875 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4876
4877 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4878 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4879 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4880 }
4881}
4882
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004883static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4884{
4885 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4886 if (enable_ept)
4887 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004888 if (is_guest_mode(&vmx->vcpu))
4889 vmx->vcpu.arch.cr4_guest_owned_bits &=
4890 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004891 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4892}
4893
Yang Zhang01e439b2013-04-11 19:25:12 +08004894static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4895{
4896 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4897
Andrey Smetanind62caab2015-11-10 15:36:33 +03004898 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004899 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004900 /* Enable the preemption timer dynamically */
4901 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004902 return pin_based_exec_ctrl;
4903}
4904
Andrey Smetanind62caab2015-11-10 15:36:33 +03004905static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4906{
4907 struct vcpu_vmx *vmx = to_vmx(vcpu);
4908
4909 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004910 if (cpu_has_secondary_exec_ctrls()) {
4911 if (kvm_vcpu_apicv_active(vcpu))
4912 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4913 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4914 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4915 else
4916 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4917 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4918 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4919 }
4920
4921 if (cpu_has_vmx_msr_bitmap())
4922 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004923}
4924
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004925static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4926{
4927 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004928
4929 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4930 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4931
Paolo Bonzini35754c92015-07-29 12:05:37 +02004932 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004933 exec_control &= ~CPU_BASED_TPR_SHADOW;
4934#ifdef CONFIG_X86_64
4935 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4936 CPU_BASED_CR8_LOAD_EXITING;
4937#endif
4938 }
4939 if (!enable_ept)
4940 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4941 CPU_BASED_CR3_LOAD_EXITING |
4942 CPU_BASED_INVLPG_EXITING;
4943 return exec_control;
4944}
4945
4946static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4947{
4948 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004949 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004950 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4951 if (vmx->vpid == 0)
4952 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4953 if (!enable_ept) {
4954 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4955 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004956 /* Enable INVPCID for non-ept guests may cause performance regression. */
4957 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004958 }
4959 if (!enable_unrestricted_guest)
4960 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4961 if (!ple_gap)
4962 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004963 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004964 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4965 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004966 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004967 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4968 (handle_vmptrld).
4969 We can NOT enable shadow_vmcs here because we don't have yet
4970 a current VMCS12
4971 */
4972 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004973
4974 if (!enable_pml)
4975 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004976
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004977 return exec_control;
4978}
4979
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004980static void ept_set_mmio_spte_mask(void)
4981{
4982 /*
4983 * EPT Misconfigurations can be generated if the value of bits 2:0
4984 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004985 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004986 * spte.
4987 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004988 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004989}
4990
Wanpeng Lif53cd632014-12-02 19:14:58 +08004991#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004992/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004993 * Sets up the vmcs for emulated real mode.
4994 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004995static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004996{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004997#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004998 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004999#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005000 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001
Avi Kivity6aa8b732006-12-10 02:21:36 -08005002 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005003 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5004 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005005
Abel Gordon4607c2d2013-04-18 14:35:55 +03005006 if (enable_shadow_vmcs) {
5007 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5008 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5009 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005010 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005011 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005012
Avi Kivity6aa8b732006-12-10 02:21:36 -08005013 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5014
Avi Kivity6aa8b732006-12-10 02:21:36 -08005015 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005016 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005017 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005018
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005019 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005020
Dan Williamsdfa169b2016-06-02 11:17:24 -07005021 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005022 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5023 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005024 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005025
Andrey Smetanind62caab2015-11-10 15:36:33 +03005026 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005027 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5028 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5029 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5030 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5031
5032 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005033
Li RongQing0bcf2612015-12-03 13:29:34 +08005034 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005035 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005036 }
5037
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005038 if (ple_gap) {
5039 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005040 vmx->ple_window = ple_window;
5041 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005042 }
5043
Xiao Guangrongc3707952011-07-12 03:28:04 +08005044 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5045 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005046 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5047
Avi Kivity9581d442010-10-19 16:46:55 +02005048 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5049 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005050 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005051#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005052 rdmsrl(MSR_FS_BASE, a);
5053 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5054 rdmsrl(MSR_GS_BASE, a);
5055 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5056#else
5057 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5058 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5059#endif
5060
Eddie Dong2cc51562007-05-21 07:28:09 +03005061 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5062 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005063 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005064 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005065 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066
Radim Krčmář74545702015-04-27 15:11:25 +02005067 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5068 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005069
Paolo Bonzini03916db2014-07-24 14:21:57 +02005070 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005071 u32 index = vmx_msr_index[i];
5072 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005073 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005074
5075 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5076 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005077 if (wrmsr_safe(index, data_low, data_high) < 0)
5078 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005079 vmx->guest_msrs[j].index = i;
5080 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005081 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005082 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005083 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005084
Gleb Natapov2961e8762013-11-25 15:37:13 +02005085
5086 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005087
5088 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005089 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005090
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005091 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005092 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005093
Wanpeng Lif53cd632014-12-02 19:14:58 +08005094 if (vmx_xsaves_supported())
5095 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5096
Peter Feiner4e595162016-07-07 14:49:58 -07005097 if (enable_pml) {
5098 ASSERT(vmx->pml_pg);
5099 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5100 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5101 }
5102
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005103 return 0;
5104}
5105
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005106static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005107{
5108 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005109 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005110 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005111
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005112 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005113
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005114 vmx->soft_vnmi_blocked = 0;
5115
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005116 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005117 kvm_set_cr8(vcpu, 0);
5118
5119 if (!init_event) {
5120 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5121 MSR_IA32_APICBASE_ENABLE;
5122 if (kvm_vcpu_is_reset_bsp(vcpu))
5123 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5124 apic_base_msr.host_initiated = true;
5125 kvm_set_apic_base(vcpu, &apic_base_msr);
5126 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005127
Avi Kivity2fb92db2011-04-27 19:42:18 +03005128 vmx_segment_cache_clear(vmx);
5129
Avi Kivity5706be02008-08-20 15:07:31 +03005130 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005131 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005132 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005133
5134 seg_setup(VCPU_SREG_DS);
5135 seg_setup(VCPU_SREG_ES);
5136 seg_setup(VCPU_SREG_FS);
5137 seg_setup(VCPU_SREG_GS);
5138 seg_setup(VCPU_SREG_SS);
5139
5140 vmcs_write16(GUEST_TR_SELECTOR, 0);
5141 vmcs_writel(GUEST_TR_BASE, 0);
5142 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5143 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5144
5145 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5146 vmcs_writel(GUEST_LDTR_BASE, 0);
5147 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5148 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5149
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005150 if (!init_event) {
5151 vmcs_write32(GUEST_SYSENTER_CS, 0);
5152 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5153 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5154 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5155 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005156
5157 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005158 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005159
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005160 vmcs_writel(GUEST_GDTR_BASE, 0);
5161 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5162
5163 vmcs_writel(GUEST_IDTR_BASE, 0);
5164 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5165
Anthony Liguori443381a2010-12-06 10:53:38 -06005166 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005167 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005168 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005169
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005170 setup_msrs(vmx);
5171
Avi Kivity6aa8b732006-12-10 02:21:36 -08005172 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5173
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005174 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005175 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005176 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005177 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005178 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005179 vmcs_write32(TPR_THRESHOLD, 0);
5180 }
5181
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005182 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005183
Andrey Smetanind62caab2015-11-10 15:36:33 +03005184 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005185 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5186
Sheng Yang2384d2b2008-01-17 15:14:33 +08005187 if (vmx->vpid != 0)
5188 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5189
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005190 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005191 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005192 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005193 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005194 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005195 vmx_fpu_activate(vcpu);
5196 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005197
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005198 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005199}
5200
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005201/*
5202 * In nested virtualization, check if L1 asked to exit on external interrupts.
5203 * For most existing hypervisors, this will always return true.
5204 */
5205static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5206{
5207 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5208 PIN_BASED_EXT_INTR_MASK;
5209}
5210
Bandan Das77b0f5d2014-04-19 18:17:45 -04005211/*
5212 * In nested virtualization, check if L1 has set
5213 * VM_EXIT_ACK_INTR_ON_EXIT
5214 */
5215static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5216{
5217 return get_vmcs12(vcpu)->vm_exit_controls &
5218 VM_EXIT_ACK_INTR_ON_EXIT;
5219}
5220
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005221static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5222{
5223 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5224 PIN_BASED_NMI_EXITING;
5225}
5226
Jan Kiszkac9a79532014-03-07 20:03:15 +01005227static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005228{
5229 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005230
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005231 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5232 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5233 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5234}
5235
Jan Kiszkac9a79532014-03-07 20:03:15 +01005236static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005237{
5238 u32 cpu_based_vm_exec_control;
5239
Jan Kiszkac9a79532014-03-07 20:03:15 +01005240 if (!cpu_has_virtual_nmis() ||
5241 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5242 enable_irq_window(vcpu);
5243 return;
5244 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005245
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005246 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5247 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5248 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5249}
5250
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005251static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005252{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005253 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005254 uint32_t intr;
5255 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005256
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005257 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005258
Avi Kivityfa89a812008-09-01 15:57:51 +03005259 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005260 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005261 int inc_eip = 0;
5262 if (vcpu->arch.interrupt.soft)
5263 inc_eip = vcpu->arch.event_exit_inst_len;
5264 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005265 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005266 return;
5267 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005268 intr = irq | INTR_INFO_VALID_MASK;
5269 if (vcpu->arch.interrupt.soft) {
5270 intr |= INTR_TYPE_SOFT_INTR;
5271 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5272 vmx->vcpu.arch.event_exit_inst_len);
5273 } else
5274 intr |= INTR_TYPE_EXT_INTR;
5275 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005276}
5277
Sheng Yangf08864b2008-05-15 18:23:25 +08005278static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5279{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005280 struct vcpu_vmx *vmx = to_vmx(vcpu);
5281
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005282 if (is_guest_mode(vcpu))
5283 return;
5284
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005285 if (!cpu_has_virtual_nmis()) {
5286 /*
5287 * Tracking the NMI-blocked state in software is built upon
5288 * finding the next open IRQ window. This, in turn, depends on
5289 * well-behaving guests: They have to keep IRQs disabled at
5290 * least as long as the NMI handler runs. Otherwise we may
5291 * cause NMI nesting, maybe breaking the guest. But as this is
5292 * highly unlikely, we can live with the residual risk.
5293 */
5294 vmx->soft_vnmi_blocked = 1;
5295 vmx->vnmi_blocked_time = 0;
5296 }
5297
Jan Kiszka487b3912008-09-26 09:30:56 +02005298 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005299 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005300 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005301 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005302 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005303 return;
5304 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005305 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5306 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005307}
5308
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005309static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5310{
5311 if (!cpu_has_virtual_nmis())
5312 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005313 if (to_vmx(vcpu)->nmi_known_unmasked)
5314 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005315 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005316}
5317
5318static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5319{
5320 struct vcpu_vmx *vmx = to_vmx(vcpu);
5321
5322 if (!cpu_has_virtual_nmis()) {
5323 if (vmx->soft_vnmi_blocked != masked) {
5324 vmx->soft_vnmi_blocked = masked;
5325 vmx->vnmi_blocked_time = 0;
5326 }
5327 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005328 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005329 if (masked)
5330 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5331 GUEST_INTR_STATE_NMI);
5332 else
5333 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5334 GUEST_INTR_STATE_NMI);
5335 }
5336}
5337
Jan Kiszka2505dc92013-04-14 12:12:47 +02005338static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5339{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005340 if (to_vmx(vcpu)->nested.nested_run_pending)
5341 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005342
Jan Kiszka2505dc92013-04-14 12:12:47 +02005343 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5344 return 0;
5345
5346 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5347 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5348 | GUEST_INTR_STATE_NMI));
5349}
5350
Gleb Natapov78646122009-03-23 12:12:11 +02005351static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5352{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005353 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5354 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005355 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5356 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005357}
5358
Izik Eiduscbc94022007-10-25 00:29:55 +02005359static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5360{
5361 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005362
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005363 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5364 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005365 if (ret)
5366 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005367 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005368 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005369}
5370
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005371static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005372{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005373 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005374 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005375 /*
5376 * Update instruction length as we may reinject the exception
5377 * from user space while in guest debugging mode.
5378 */
5379 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5380 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005381 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005382 return false;
5383 /* fall through */
5384 case DB_VECTOR:
5385 if (vcpu->guest_debug &
5386 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5387 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005388 /* fall through */
5389 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005390 case OF_VECTOR:
5391 case BR_VECTOR:
5392 case UD_VECTOR:
5393 case DF_VECTOR:
5394 case SS_VECTOR:
5395 case GP_VECTOR:
5396 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005397 return true;
5398 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005399 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005400 return false;
5401}
5402
5403static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5404 int vec, u32 err_code)
5405{
5406 /*
5407 * Instruction with address size override prefix opcode 0x67
5408 * Cause the #SS fault with 0 error code in VM86 mode.
5409 */
5410 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5411 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5412 if (vcpu->arch.halt_request) {
5413 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005414 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005415 }
5416 return 1;
5417 }
5418 return 0;
5419 }
5420
5421 /*
5422 * Forward all other exceptions that are valid in real mode.
5423 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5424 * the required debugging infrastructure rework.
5425 */
5426 kvm_queue_exception(vcpu, vec);
5427 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005428}
5429
Andi Kleena0861c02009-06-08 17:37:09 +08005430/*
5431 * Trigger machine check on the host. We assume all the MSRs are already set up
5432 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5433 * We pass a fake environment to the machine check handler because we want
5434 * the guest to be always treated like user space, no matter what context
5435 * it used internally.
5436 */
5437static void kvm_machine_check(void)
5438{
5439#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5440 struct pt_regs regs = {
5441 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5442 .flags = X86_EFLAGS_IF,
5443 };
5444
5445 do_machine_check(&regs, 0);
5446#endif
5447}
5448
Avi Kivity851ba692009-08-24 11:10:17 +03005449static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005450{
5451 /* already handled by vcpu_run */
5452 return 1;
5453}
5454
Avi Kivity851ba692009-08-24 11:10:17 +03005455static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005456{
Avi Kivity1155f762007-11-22 11:30:47 +02005457 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005458 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005459 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005460 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005461 u32 vect_info;
5462 enum emulation_result er;
5463
Avi Kivity1155f762007-11-22 11:30:47 +02005464 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005465 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005466
Andi Kleena0861c02009-06-08 17:37:09 +08005467 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005468 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005469
Jan Kiszkae4a41882008-09-26 09:30:46 +02005470 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005471 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005472
5473 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005474 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005475 return 1;
5476 }
5477
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005478 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005479 if (is_guest_mode(vcpu)) {
5480 kvm_queue_exception(vcpu, UD_VECTOR);
5481 return 1;
5482 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005483 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005484 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005485 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005486 return 1;
5487 }
5488
Avi Kivity6aa8b732006-12-10 02:21:36 -08005489 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005490 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005491 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005492
5493 /*
5494 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5495 * MMIO, it is better to report an internal error.
5496 * See the comments in vmx_handle_exit.
5497 */
5498 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5499 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5500 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5501 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005502 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005503 vcpu->run->internal.data[0] = vect_info;
5504 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005505 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005506 return 0;
5507 }
5508
Avi Kivity6aa8b732006-12-10 02:21:36 -08005509 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005510 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005511 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005513 trace_kvm_page_fault(cr2, error_code);
5514
Gleb Natapov3298b752009-05-11 13:35:46 +03005515 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005516 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005517 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005518 }
5519
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005520 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005521
5522 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5523 return handle_rmode_exception(vcpu, ex_no, error_code);
5524
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005525 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005526 case AC_VECTOR:
5527 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5528 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005529 case DB_VECTOR:
5530 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5531 if (!(vcpu->guest_debug &
5532 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005533 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005534 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005535 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5536 skip_emulated_instruction(vcpu);
5537
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005538 kvm_queue_exception(vcpu, DB_VECTOR);
5539 return 1;
5540 }
5541 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5542 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5543 /* fall through */
5544 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005545 /*
5546 * Update instruction length as we may reinject #BP from
5547 * user space while in guest debugging mode. Reading it for
5548 * #DB as well causes no harm, it is not used in that case.
5549 */
5550 vmx->vcpu.arch.event_exit_inst_len =
5551 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005552 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005553 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005554 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5555 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005556 break;
5557 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005558 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5559 kvm_run->ex.exception = ex_no;
5560 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005561 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005562 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005563 return 0;
5564}
5565
Avi Kivity851ba692009-08-24 11:10:17 +03005566static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005567{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005568 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005569 return 1;
5570}
5571
Avi Kivity851ba692009-08-24 11:10:17 +03005572static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005573{
Avi Kivity851ba692009-08-24 11:10:17 +03005574 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005575 return 0;
5576}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005577
Avi Kivity851ba692009-08-24 11:10:17 +03005578static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005579{
He, Qingbfdaab02007-09-12 14:18:28 +08005580 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005581 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005582 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005583
He, Qingbfdaab02007-09-12 14:18:28 +08005584 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005585 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005586 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005587
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005588 ++vcpu->stat.io_exits;
5589
5590 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005591 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005592
5593 port = exit_qualification >> 16;
5594 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005595 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005596
5597 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005598}
5599
Ingo Molnar102d8322007-02-19 14:37:47 +02005600static void
5601vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5602{
5603 /*
5604 * Patch in the VMCALL instruction:
5605 */
5606 hypercall[0] = 0x0f;
5607 hypercall[1] = 0x01;
5608 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005609}
5610
Wincy Vanb9c237b2015-02-03 23:56:30 +08005611static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005612{
5613 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005614 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005615
Wincy Vanb9c237b2015-02-03 23:56:30 +08005616 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005617 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5618 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5619 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5620 return (val & always_on) == always_on;
5621}
5622
Guo Chao0fa06072012-06-28 15:16:19 +08005623/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005624static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5625{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005626 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005627 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5628 unsigned long orig_val = val;
5629
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005630 /*
5631 * We get here when L2 changed cr0 in a way that did not change
5632 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005633 * but did change L0 shadowed bits. So we first calculate the
5634 * effective cr0 value that L1 would like to write into the
5635 * hardware. It consists of the L2-owned bits from the new
5636 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005637 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005638 val = (val & ~vmcs12->cr0_guest_host_mask) |
5639 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5640
Wincy Vanb9c237b2015-02-03 23:56:30 +08005641 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005642 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005643
5644 if (kvm_set_cr0(vcpu, val))
5645 return 1;
5646 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005647 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005648 } else {
5649 if (to_vmx(vcpu)->nested.vmxon &&
5650 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5651 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005652 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005653 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005654}
5655
5656static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5657{
5658 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005659 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5660 unsigned long orig_val = val;
5661
5662 /* analogously to handle_set_cr0 */
5663 val = (val & ~vmcs12->cr4_guest_host_mask) |
5664 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5665 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005666 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005667 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005668 return 0;
5669 } else
5670 return kvm_set_cr4(vcpu, val);
5671}
5672
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005673/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005674static void handle_clts(struct kvm_vcpu *vcpu)
5675{
5676 if (is_guest_mode(vcpu)) {
5677 /*
5678 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5679 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5680 * just pretend it's off (also in arch.cr0 for fpu_activate).
5681 */
5682 vmcs_writel(CR0_READ_SHADOW,
5683 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5684 vcpu->arch.cr0 &= ~X86_CR0_TS;
5685 } else
5686 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5687}
5688
Avi Kivity851ba692009-08-24 11:10:17 +03005689static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005690{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005691 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005692 int cr;
5693 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005694 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005695
He, Qingbfdaab02007-09-12 14:18:28 +08005696 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005697 cr = exit_qualification & 15;
5698 reg = (exit_qualification >> 8) & 15;
5699 switch ((exit_qualification >> 4) & 3) {
5700 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005701 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005702 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005703 switch (cr) {
5704 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005705 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005706 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005707 return 1;
5708 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005709 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005710 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005711 return 1;
5712 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005713 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005714 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005715 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005716 case 8: {
5717 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005718 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005719 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005720 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005721 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005722 return 1;
5723 if (cr8_prev <= cr8)
5724 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005725 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005726 return 0;
5727 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005728 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005729 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005730 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005731 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005732 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005733 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005734 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005735 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005736 case 1: /*mov from cr*/
5737 switch (cr) {
5738 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005739 val = kvm_read_cr3(vcpu);
5740 kvm_register_write(vcpu, reg, val);
5741 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005742 skip_emulated_instruction(vcpu);
5743 return 1;
5744 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005745 val = kvm_get_cr8(vcpu);
5746 kvm_register_write(vcpu, reg, val);
5747 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005748 skip_emulated_instruction(vcpu);
5749 return 1;
5750 }
5751 break;
5752 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005753 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005754 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005755 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005756
5757 skip_emulated_instruction(vcpu);
5758 return 1;
5759 default:
5760 break;
5761 }
Avi Kivity851ba692009-08-24 11:10:17 +03005762 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005763 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764 (int)(exit_qualification >> 4) & 3, cr);
5765 return 0;
5766}
5767
Avi Kivity851ba692009-08-24 11:10:17 +03005768static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005769{
He, Qingbfdaab02007-09-12 14:18:28 +08005770 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005771 int dr, dr7, reg;
5772
5773 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5774 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5775
5776 /* First, if DR does not exist, trigger UD */
5777 if (!kvm_require_dr(vcpu, dr))
5778 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005779
Jan Kiszkaf2483412010-01-20 18:20:20 +01005780 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005781 if (!kvm_require_cpl(vcpu, 0))
5782 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005783 dr7 = vmcs_readl(GUEST_DR7);
5784 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005785 /*
5786 * As the vm-exit takes precedence over the debug trap, we
5787 * need to emulate the latter, either for the host or the
5788 * guest debugging itself.
5789 */
5790 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005791 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005792 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005793 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005794 vcpu->run->debug.arch.exception = DB_VECTOR;
5795 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005796 return 0;
5797 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005798 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005799 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005800 kvm_queue_exception(vcpu, DB_VECTOR);
5801 return 1;
5802 }
5803 }
5804
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005805 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005806 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5807 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005808
5809 /*
5810 * No more DR vmexits; force a reload of the debug registers
5811 * and reenter on this instruction. The next vmexit will
5812 * retrieve the full state of the debug registers.
5813 */
5814 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5815 return 1;
5816 }
5817
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005818 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5819 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005820 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005821
5822 if (kvm_get_dr(vcpu, dr, &val))
5823 return 1;
5824 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005825 } else
Nadav Amit57773922014-06-18 17:19:23 +03005826 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005827 return 1;
5828
Avi Kivity6aa8b732006-12-10 02:21:36 -08005829 skip_emulated_instruction(vcpu);
5830 return 1;
5831}
5832
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005833static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5834{
5835 return vcpu->arch.dr6;
5836}
5837
5838static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5839{
5840}
5841
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005842static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5843{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005844 get_debugreg(vcpu->arch.db[0], 0);
5845 get_debugreg(vcpu->arch.db[1], 1);
5846 get_debugreg(vcpu->arch.db[2], 2);
5847 get_debugreg(vcpu->arch.db[3], 3);
5848 get_debugreg(vcpu->arch.dr6, 6);
5849 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5850
5851 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005852 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005853}
5854
Gleb Natapov020df072010-04-13 10:05:23 +03005855static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5856{
5857 vmcs_writel(GUEST_DR7, val);
5858}
5859
Avi Kivity851ba692009-08-24 11:10:17 +03005860static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005861{
Avi Kivity06465c52007-02-28 20:46:53 +02005862 kvm_emulate_cpuid(vcpu);
5863 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005864}
5865
Avi Kivity851ba692009-08-24 11:10:17 +03005866static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005867{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005868 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005869 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005870
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005871 msr_info.index = ecx;
5872 msr_info.host_initiated = false;
5873 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005874 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005875 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005876 return 1;
5877 }
5878
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005879 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005880
Avi Kivity6aa8b732006-12-10 02:21:36 -08005881 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005882 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5883 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005884 skip_emulated_instruction(vcpu);
5885 return 1;
5886}
5887
Avi Kivity851ba692009-08-24 11:10:17 +03005888static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005889{
Will Auld8fe8ab42012-11-29 12:42:12 -08005890 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005891 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5892 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5893 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005894
Will Auld8fe8ab42012-11-29 12:42:12 -08005895 msr.data = data;
5896 msr.index = ecx;
5897 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005898 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005899 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005900 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005901 return 1;
5902 }
5903
Avi Kivity59200272010-01-25 19:47:02 +02005904 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005905 skip_emulated_instruction(vcpu);
5906 return 1;
5907}
5908
Avi Kivity851ba692009-08-24 11:10:17 +03005909static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005910{
Avi Kivity3842d132010-07-27 12:30:24 +03005911 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005912 return 1;
5913}
5914
Avi Kivity851ba692009-08-24 11:10:17 +03005915static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005916{
Eddie Dong85f455f2007-07-06 12:20:49 +03005917 u32 cpu_based_vm_exec_control;
5918
5919 /* clear pending irq */
5920 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5921 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5922 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005923
Avi Kivity3842d132010-07-27 12:30:24 +03005924 kvm_make_request(KVM_REQ_EVENT, vcpu);
5925
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005926 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005927 return 1;
5928}
5929
Avi Kivity851ba692009-08-24 11:10:17 +03005930static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005931{
Avi Kivityd3bef152007-06-05 15:53:05 +03005932 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005933}
5934
Avi Kivity851ba692009-08-24 11:10:17 +03005935static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005936{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005937 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005938}
5939
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005940static int handle_invd(struct kvm_vcpu *vcpu)
5941{
Andre Przywara51d8b662010-12-21 11:12:02 +01005942 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005943}
5944
Avi Kivity851ba692009-08-24 11:10:17 +03005945static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005946{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005947 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005948
5949 kvm_mmu_invlpg(vcpu, exit_qualification);
5950 skip_emulated_instruction(vcpu);
5951 return 1;
5952}
5953
Avi Kivityfee84b02011-11-10 14:57:25 +02005954static int handle_rdpmc(struct kvm_vcpu *vcpu)
5955{
5956 int err;
5957
5958 err = kvm_rdpmc(vcpu);
5959 kvm_complete_insn_gp(vcpu, err);
5960
5961 return 1;
5962}
5963
Avi Kivity851ba692009-08-24 11:10:17 +03005964static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005965{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005966 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005967 return 1;
5968}
5969
Dexuan Cui2acf9232010-06-10 11:27:12 +08005970static int handle_xsetbv(struct kvm_vcpu *vcpu)
5971{
5972 u64 new_bv = kvm_read_edx_eax(vcpu);
5973 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5974
5975 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5976 skip_emulated_instruction(vcpu);
5977 return 1;
5978}
5979
Wanpeng Lif53cd632014-12-02 19:14:58 +08005980static int handle_xsaves(struct kvm_vcpu *vcpu)
5981{
5982 skip_emulated_instruction(vcpu);
5983 WARN(1, "this should never happen\n");
5984 return 1;
5985}
5986
5987static int handle_xrstors(struct kvm_vcpu *vcpu)
5988{
5989 skip_emulated_instruction(vcpu);
5990 WARN(1, "this should never happen\n");
5991 return 1;
5992}
5993
Avi Kivity851ba692009-08-24 11:10:17 +03005994static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005995{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005996 if (likely(fasteoi)) {
5997 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5998 int access_type, offset;
5999
6000 access_type = exit_qualification & APIC_ACCESS_TYPE;
6001 offset = exit_qualification & APIC_ACCESS_OFFSET;
6002 /*
6003 * Sane guest uses MOV to write EOI, with written value
6004 * not cared. So make a short-circuit here by avoiding
6005 * heavy instruction emulation.
6006 */
6007 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6008 (offset == APIC_EOI)) {
6009 kvm_lapic_set_eoi(vcpu);
6010 skip_emulated_instruction(vcpu);
6011 return 1;
6012 }
6013 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006014 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006015}
6016
Yang Zhangc7c9c562013-01-25 10:18:51 +08006017static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6018{
6019 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6020 int vector = exit_qualification & 0xff;
6021
6022 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6023 kvm_apic_set_eoi_accelerated(vcpu, vector);
6024 return 1;
6025}
6026
Yang Zhang83d4c282013-01-25 10:18:49 +08006027static int handle_apic_write(struct kvm_vcpu *vcpu)
6028{
6029 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6030 u32 offset = exit_qualification & 0xfff;
6031
6032 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6033 kvm_apic_write_nodecode(vcpu, offset);
6034 return 1;
6035}
6036
Avi Kivity851ba692009-08-24 11:10:17 +03006037static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006038{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006039 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006040 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006041 bool has_error_code = false;
6042 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006043 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006044 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006045
6046 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006047 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006048 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006049
6050 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6051
6052 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006053 if (reason == TASK_SWITCH_GATE && idt_v) {
6054 switch (type) {
6055 case INTR_TYPE_NMI_INTR:
6056 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006057 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006058 break;
6059 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006060 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006061 kvm_clear_interrupt_queue(vcpu);
6062 break;
6063 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006064 if (vmx->idt_vectoring_info &
6065 VECTORING_INFO_DELIVER_CODE_MASK) {
6066 has_error_code = true;
6067 error_code =
6068 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6069 }
6070 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006071 case INTR_TYPE_SOFT_EXCEPTION:
6072 kvm_clear_exception_queue(vcpu);
6073 break;
6074 default:
6075 break;
6076 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006077 }
Izik Eidus37817f22008-03-24 23:14:53 +02006078 tss_selector = exit_qualification;
6079
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006080 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6081 type != INTR_TYPE_EXT_INTR &&
6082 type != INTR_TYPE_NMI_INTR))
6083 skip_emulated_instruction(vcpu);
6084
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006085 if (kvm_task_switch(vcpu, tss_selector,
6086 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6087 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006088 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6089 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6090 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006091 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006092 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006093
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006094 /*
6095 * TODO: What about debug traps on tss switch?
6096 * Are we supposed to inject them and update dr6?
6097 */
6098
6099 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006100}
6101
Avi Kivity851ba692009-08-24 11:10:17 +03006102static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006103{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006104 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006105 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006106 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006107 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006108
Sheng Yangf9c617f2009-03-25 10:08:52 +08006109 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006110
Sheng Yang14394422008-04-28 12:24:45 +08006111 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006112 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006113 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6114 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6115 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006116 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006117 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6118 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006119 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6120 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006121 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006122 }
6123
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006124 /*
6125 * EPT violation happened while executing iret from NMI,
6126 * "blocked by NMI" bit has to be set before next VM entry.
6127 * There are errata that may cause this bit to not be set:
6128 * AAK134, BY25.
6129 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006130 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6131 cpu_has_virtual_nmis() &&
6132 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006133 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6134
Sheng Yang14394422008-04-28 12:24:45 +08006135 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006136 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006137
Bandan Dasd95c5562016-07-12 18:18:51 -04006138 /* it is a read fault? */
6139 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6140 /* it is a write fault? */
6141 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006142 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006143 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006144 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006145 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006146
Yang Zhang25d92082013-08-06 12:00:32 +03006147 vcpu->arch.exit_qualification = exit_qualification;
6148
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006149 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006150}
6151
Avi Kivity851ba692009-08-24 11:10:17 +03006152static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006153{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006154 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006155 gpa_t gpa;
6156
6157 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006158 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006159 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006160 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006161 return 1;
6162 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006163
Paolo Bonzini450869d2015-11-04 13:41:21 +01006164 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006165 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006166 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6167 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006168
6169 if (unlikely(ret == RET_MMIO_PF_INVALID))
6170 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6171
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006172 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006173 return 1;
6174
6175 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006176 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006177
Avi Kivity851ba692009-08-24 11:10:17 +03006178 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6179 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006180
6181 return 0;
6182}
6183
Avi Kivity851ba692009-08-24 11:10:17 +03006184static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006185{
6186 u32 cpu_based_vm_exec_control;
6187
6188 /* clear pending NMI */
6189 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6190 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6191 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6192 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006193 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006194
6195 return 1;
6196}
6197
Mohammed Gamal80ced182009-09-01 12:48:18 +02006198static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006199{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006200 struct vcpu_vmx *vmx = to_vmx(vcpu);
6201 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006202 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006203 u32 cpu_exec_ctrl;
6204 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006205 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006206
6207 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6208 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006209
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006210 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006211 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006212 return handle_interrupt_window(&vmx->vcpu);
6213
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006214 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6215 return 1;
6216
Gleb Natapov991eebf2013-04-11 12:10:51 +03006217 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006218
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006219 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006220 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006221 ret = 0;
6222 goto out;
6223 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006224
Avi Kivityde5f70e2012-06-12 20:22:28 +03006225 if (err != EMULATE_DONE) {
6226 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6227 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6228 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006229 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006230 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006231
Gleb Natapov8d76c492013-05-08 18:38:44 +03006232 if (vcpu->arch.halt_request) {
6233 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006234 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006235 goto out;
6236 }
6237
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006238 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006239 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006240 if (need_resched())
6241 schedule();
6242 }
6243
Mohammed Gamal80ced182009-09-01 12:48:18 +02006244out:
6245 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006246}
6247
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006248static int __grow_ple_window(int val)
6249{
6250 if (ple_window_grow < 1)
6251 return ple_window;
6252
6253 val = min(val, ple_window_actual_max);
6254
6255 if (ple_window_grow < ple_window)
6256 val *= ple_window_grow;
6257 else
6258 val += ple_window_grow;
6259
6260 return val;
6261}
6262
6263static int __shrink_ple_window(int val, int modifier, int minimum)
6264{
6265 if (modifier < 1)
6266 return ple_window;
6267
6268 if (modifier < ple_window)
6269 val /= modifier;
6270 else
6271 val -= modifier;
6272
6273 return max(val, minimum);
6274}
6275
6276static void grow_ple_window(struct kvm_vcpu *vcpu)
6277{
6278 struct vcpu_vmx *vmx = to_vmx(vcpu);
6279 int old = vmx->ple_window;
6280
6281 vmx->ple_window = __grow_ple_window(old);
6282
6283 if (vmx->ple_window != old)
6284 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006285
6286 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006287}
6288
6289static void shrink_ple_window(struct kvm_vcpu *vcpu)
6290{
6291 struct vcpu_vmx *vmx = to_vmx(vcpu);
6292 int old = vmx->ple_window;
6293
6294 vmx->ple_window = __shrink_ple_window(old,
6295 ple_window_shrink, ple_window);
6296
6297 if (vmx->ple_window != old)
6298 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006299
6300 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006301}
6302
6303/*
6304 * ple_window_actual_max is computed to be one grow_ple_window() below
6305 * ple_window_max. (See __grow_ple_window for the reason.)
6306 * This prevents overflows, because ple_window_max is int.
6307 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6308 * this process.
6309 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6310 */
6311static void update_ple_window_actual_max(void)
6312{
6313 ple_window_actual_max =
6314 __shrink_ple_window(max(ple_window_max, ple_window),
6315 ple_window_grow, INT_MIN);
6316}
6317
Feng Wubf9f6ac2015-09-18 22:29:55 +08006318/*
6319 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6320 */
6321static void wakeup_handler(void)
6322{
6323 struct kvm_vcpu *vcpu;
6324 int cpu = smp_processor_id();
6325
6326 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6327 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6328 blocked_vcpu_list) {
6329 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6330
6331 if (pi_test_on(pi_desc) == 1)
6332 kvm_vcpu_kick(vcpu);
6333 }
6334 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6335}
6336
Tiejun Chenf2c76482014-10-28 10:14:47 +08006337static __init int hardware_setup(void)
6338{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006339 int r = -ENOMEM, i, msr;
6340
6341 rdmsrl_safe(MSR_EFER, &host_efer);
6342
6343 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6344 kvm_define_shared_msr(i, vmx_msr_index[i]);
6345
6346 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6347 if (!vmx_io_bitmap_a)
6348 return r;
6349
6350 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6351 if (!vmx_io_bitmap_b)
6352 goto out;
6353
6354 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6355 if (!vmx_msr_bitmap_legacy)
6356 goto out1;
6357
6358 vmx_msr_bitmap_legacy_x2apic =
6359 (unsigned long *)__get_free_page(GFP_KERNEL);
6360 if (!vmx_msr_bitmap_legacy_x2apic)
6361 goto out2;
6362
6363 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6364 if (!vmx_msr_bitmap_longmode)
6365 goto out3;
6366
6367 vmx_msr_bitmap_longmode_x2apic =
6368 (unsigned long *)__get_free_page(GFP_KERNEL);
6369 if (!vmx_msr_bitmap_longmode_x2apic)
6370 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006371
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006372 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6373 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006374 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006375
6376 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6377 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006378 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006379
6380 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6381 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6382
6383 /*
6384 * Allow direct access to the PC debug port (it is often used for I/O
6385 * delays, but the vmexits simply slow things down).
6386 */
6387 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6388 clear_bit(0x80, vmx_io_bitmap_a);
6389
6390 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6391
6392 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6393 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6394
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006395 if (setup_vmcs_config(&vmcs_config) < 0) {
6396 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006397 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006398 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006399
6400 if (boot_cpu_has(X86_FEATURE_NX))
6401 kvm_enable_efer_bits(EFER_NX);
6402
6403 if (!cpu_has_vmx_vpid())
6404 enable_vpid = 0;
6405 if (!cpu_has_vmx_shadow_vmcs())
6406 enable_shadow_vmcs = 0;
6407 if (enable_shadow_vmcs)
6408 init_vmcs_shadow_fields();
6409
6410 if (!cpu_has_vmx_ept() ||
6411 !cpu_has_vmx_ept_4levels()) {
6412 enable_ept = 0;
6413 enable_unrestricted_guest = 0;
6414 enable_ept_ad_bits = 0;
6415 }
6416
6417 if (!cpu_has_vmx_ept_ad_bits())
6418 enable_ept_ad_bits = 0;
6419
6420 if (!cpu_has_vmx_unrestricted_guest())
6421 enable_unrestricted_guest = 0;
6422
Paolo Bonziniad15a292015-01-30 16:18:49 +01006423 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006424 flexpriority_enabled = 0;
6425
Paolo Bonziniad15a292015-01-30 16:18:49 +01006426 /*
6427 * set_apic_access_page_addr() is used to reload apic access
6428 * page upon invalidation. No need to do anything if not
6429 * using the APIC_ACCESS_ADDR VMCS field.
6430 */
6431 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006432 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006433
6434 if (!cpu_has_vmx_tpr_shadow())
6435 kvm_x86_ops->update_cr8_intercept = NULL;
6436
6437 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6438 kvm_disable_largepages();
6439
6440 if (!cpu_has_vmx_ple())
6441 ple_gap = 0;
6442
6443 if (!cpu_has_vmx_apicv())
6444 enable_apicv = 0;
6445
Haozhong Zhang64903d62015-10-20 15:39:09 +08006446 if (cpu_has_vmx_tsc_scaling()) {
6447 kvm_has_tsc_control = true;
6448 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6449 kvm_tsc_scaling_ratio_frac_bits = 48;
6450 }
6451
Tiejun Chenbaa03522014-12-23 16:21:11 +08006452 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6453 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6454 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6455 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6456 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6457 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6458 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6459
6460 memcpy(vmx_msr_bitmap_legacy_x2apic,
6461 vmx_msr_bitmap_legacy, PAGE_SIZE);
6462 memcpy(vmx_msr_bitmap_longmode_x2apic,
6463 vmx_msr_bitmap_longmode, PAGE_SIZE);
6464
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006465 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6466
Roman Kagan3ce424e2016-05-18 17:48:20 +03006467 for (msr = 0x800; msr <= 0x8ff; msr++)
6468 vmx_disable_intercept_msr_read_x2apic(msr);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006469
Roman Kagan3ce424e2016-05-18 17:48:20 +03006470 /* TMCCT */
6471 vmx_enable_intercept_msr_read_x2apic(0x839);
6472 /* TPR */
6473 vmx_disable_intercept_msr_write_x2apic(0x808);
6474 /* EOI */
6475 vmx_disable_intercept_msr_write_x2apic(0x80b);
6476 /* SELF-IPI */
6477 vmx_disable_intercept_msr_write_x2apic(0x83f);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006478
6479 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006480 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006481 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6482 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006483 0ull, VMX_EPT_EXECUTABLE_MASK,
6484 cpu_has_vmx_ept_execute_only() ?
6485 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006486 ept_set_mmio_spte_mask();
6487 kvm_enable_tdp();
6488 } else
6489 kvm_disable_tdp();
6490
6491 update_ple_window_actual_max();
6492
Kai Huang843e4332015-01-28 10:54:28 +08006493 /*
6494 * Only enable PML when hardware supports PML feature, and both EPT
6495 * and EPT A/D bit features are enabled -- PML depends on them to work.
6496 */
6497 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6498 enable_pml = 0;
6499
6500 if (!enable_pml) {
6501 kvm_x86_ops->slot_enable_log_dirty = NULL;
6502 kvm_x86_ops->slot_disable_log_dirty = NULL;
6503 kvm_x86_ops->flush_log_dirty = NULL;
6504 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6505 }
6506
Yunhong Jiang64672c92016-06-13 14:19:59 -07006507 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6508 u64 vmx_msr;
6509
6510 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6511 cpu_preemption_timer_multi =
6512 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6513 } else {
6514 kvm_x86_ops->set_hv_timer = NULL;
6515 kvm_x86_ops->cancel_hv_timer = NULL;
6516 }
6517
Feng Wubf9f6ac2015-09-18 22:29:55 +08006518 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6519
Ashok Rajc45dcc72016-06-22 14:59:56 +08006520 kvm_mce_cap_supported |= MCG_LMCE_P;
6521
Tiejun Chenf2c76482014-10-28 10:14:47 +08006522 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006523
Wincy Van3af18d92015-02-03 23:49:31 +08006524out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006525 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006526out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006527 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006528out6:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006529 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6530out4:
6531 free_page((unsigned long)vmx_msr_bitmap_longmode);
6532out3:
6533 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6534out2:
6535 free_page((unsigned long)vmx_msr_bitmap_legacy);
6536out1:
6537 free_page((unsigned long)vmx_io_bitmap_b);
6538out:
6539 free_page((unsigned long)vmx_io_bitmap_a);
6540
6541 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006542}
6543
6544static __exit void hardware_unsetup(void)
6545{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006546 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6547 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6548 free_page((unsigned long)vmx_msr_bitmap_legacy);
6549 free_page((unsigned long)vmx_msr_bitmap_longmode);
6550 free_page((unsigned long)vmx_io_bitmap_b);
6551 free_page((unsigned long)vmx_io_bitmap_a);
6552 free_page((unsigned long)vmx_vmwrite_bitmap);
6553 free_page((unsigned long)vmx_vmread_bitmap);
6554
Tiejun Chenf2c76482014-10-28 10:14:47 +08006555 free_kvm_area();
6556}
6557
Avi Kivity6aa8b732006-12-10 02:21:36 -08006558/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006559 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6560 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6561 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006562static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006563{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006564 if (ple_gap)
6565 grow_ple_window(vcpu);
6566
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006567 skip_emulated_instruction(vcpu);
6568 kvm_vcpu_on_spin(vcpu);
6569
6570 return 1;
6571}
6572
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006573static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006574{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006575 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006576 return 1;
6577}
6578
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006579static int handle_mwait(struct kvm_vcpu *vcpu)
6580{
6581 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6582 return handle_nop(vcpu);
6583}
6584
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006585static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6586{
6587 return 1;
6588}
6589
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006590static int handle_monitor(struct kvm_vcpu *vcpu)
6591{
6592 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6593 return handle_nop(vcpu);
6594}
6595
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006596/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006597 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6598 * We could reuse a single VMCS for all the L2 guests, but we also want the
6599 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6600 * allows keeping them loaded on the processor, and in the future will allow
6601 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6602 * every entry if they never change.
6603 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6604 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6605 *
6606 * The following functions allocate and free a vmcs02 in this pool.
6607 */
6608
6609/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6610static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6611{
6612 struct vmcs02_list *item;
6613 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6614 if (item->vmptr == vmx->nested.current_vmptr) {
6615 list_move(&item->list, &vmx->nested.vmcs02_pool);
6616 return &item->vmcs02;
6617 }
6618
6619 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6620 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006621 item = list_last_entry(&vmx->nested.vmcs02_pool,
6622 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006623 item->vmptr = vmx->nested.current_vmptr;
6624 list_move(&item->list, &vmx->nested.vmcs02_pool);
6625 return &item->vmcs02;
6626 }
6627
6628 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006629 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006630 if (!item)
6631 return NULL;
6632 item->vmcs02.vmcs = alloc_vmcs();
6633 if (!item->vmcs02.vmcs) {
6634 kfree(item);
6635 return NULL;
6636 }
6637 loaded_vmcs_init(&item->vmcs02);
6638 item->vmptr = vmx->nested.current_vmptr;
6639 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6640 vmx->nested.vmcs02_num++;
6641 return &item->vmcs02;
6642}
6643
6644/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6645static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6646{
6647 struct vmcs02_list *item;
6648 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6649 if (item->vmptr == vmptr) {
6650 free_loaded_vmcs(&item->vmcs02);
6651 list_del(&item->list);
6652 kfree(item);
6653 vmx->nested.vmcs02_num--;
6654 return;
6655 }
6656}
6657
6658/*
6659 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006660 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6661 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006662 */
6663static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6664{
6665 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006666
6667 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006668 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006669 /*
6670 * Something will leak if the above WARN triggers. Better than
6671 * a use-after-free.
6672 */
6673 if (vmx->loaded_vmcs == &item->vmcs02)
6674 continue;
6675
6676 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006677 list_del(&item->list);
6678 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006679 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006680 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006681}
6682
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006683/*
6684 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6685 * set the success or error code of an emulated VMX instruction, as specified
6686 * by Vol 2B, VMX Instruction Reference, "Conventions".
6687 */
6688static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6689{
6690 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6691 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6692 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6693}
6694
6695static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6696{
6697 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6698 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6699 X86_EFLAGS_SF | X86_EFLAGS_OF))
6700 | X86_EFLAGS_CF);
6701}
6702
Abel Gordon145c28d2013-04-18 14:36:55 +03006703static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006704 u32 vm_instruction_error)
6705{
6706 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6707 /*
6708 * failValid writes the error number to the current VMCS, which
6709 * can't be done there isn't a current VMCS.
6710 */
6711 nested_vmx_failInvalid(vcpu);
6712 return;
6713 }
6714 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6715 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6716 X86_EFLAGS_SF | X86_EFLAGS_OF))
6717 | X86_EFLAGS_ZF);
6718 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6719 /*
6720 * We don't need to force a shadow sync because
6721 * VM_INSTRUCTION_ERROR is not shadowed
6722 */
6723}
Abel Gordon145c28d2013-04-18 14:36:55 +03006724
Wincy Vanff651cb2014-12-11 08:52:58 +03006725static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6726{
6727 /* TODO: not to reset guest simply here. */
6728 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6729 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6730}
6731
Jan Kiszkaf4124502014-03-07 20:03:13 +01006732static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6733{
6734 struct vcpu_vmx *vmx =
6735 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6736
6737 vmx->nested.preemption_timer_expired = true;
6738 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6739 kvm_vcpu_kick(&vmx->vcpu);
6740
6741 return HRTIMER_NORESTART;
6742}
6743
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006744/*
Bandan Das19677e32014-05-06 02:19:15 -04006745 * Decode the memory-address operand of a vmx instruction, as recorded on an
6746 * exit caused by such an instruction (run by a guest hypervisor).
6747 * On success, returns 0. When the operand is invalid, returns 1 and throws
6748 * #UD or #GP.
6749 */
6750static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6751 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006752 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006753{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006754 gva_t off;
6755 bool exn;
6756 struct kvm_segment s;
6757
Bandan Das19677e32014-05-06 02:19:15 -04006758 /*
6759 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6760 * Execution", on an exit, vmx_instruction_info holds most of the
6761 * addressing components of the operand. Only the displacement part
6762 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6763 * For how an actual address is calculated from all these components,
6764 * refer to Vol. 1, "Operand Addressing".
6765 */
6766 int scaling = vmx_instruction_info & 3;
6767 int addr_size = (vmx_instruction_info >> 7) & 7;
6768 bool is_reg = vmx_instruction_info & (1u << 10);
6769 int seg_reg = (vmx_instruction_info >> 15) & 7;
6770 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6771 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6772 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6773 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6774
6775 if (is_reg) {
6776 kvm_queue_exception(vcpu, UD_VECTOR);
6777 return 1;
6778 }
6779
6780 /* Addr = segment_base + offset */
6781 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006782 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006783 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006784 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006785 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006786 off += kvm_register_read(vcpu, index_reg)<<scaling;
6787 vmx_get_segment(vcpu, &s, seg_reg);
6788 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006789
6790 if (addr_size == 1) /* 32 bit */
6791 *ret &= 0xffffffff;
6792
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006793 /* Checks for #GP/#SS exceptions. */
6794 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006795 if (is_long_mode(vcpu)) {
6796 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6797 * non-canonical form. This is the only check on the memory
6798 * destination for long mode!
6799 */
6800 exn = is_noncanonical_address(*ret);
6801 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006802 /* Protected mode: apply checks for segment validity in the
6803 * following order:
6804 * - segment type check (#GP(0) may be thrown)
6805 * - usability check (#GP(0)/#SS(0))
6806 * - limit check (#GP(0)/#SS(0))
6807 */
6808 if (wr)
6809 /* #GP(0) if the destination operand is located in a
6810 * read-only data segment or any code segment.
6811 */
6812 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6813 else
6814 /* #GP(0) if the source operand is located in an
6815 * execute-only code segment
6816 */
6817 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006818 if (exn) {
6819 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6820 return 1;
6821 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006822 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6823 */
6824 exn = (s.unusable != 0);
6825 /* Protected mode: #GP(0)/#SS(0) if the memory
6826 * operand is outside the segment limit.
6827 */
6828 exn = exn || (off + sizeof(u64) > s.limit);
6829 }
6830 if (exn) {
6831 kvm_queue_exception_e(vcpu,
6832 seg_reg == VCPU_SREG_SS ?
6833 SS_VECTOR : GP_VECTOR,
6834 0);
6835 return 1;
6836 }
6837
Bandan Das19677e32014-05-06 02:19:15 -04006838 return 0;
6839}
6840
6841/*
Bandan Das3573e222014-05-06 02:19:16 -04006842 * This function performs the various checks including
6843 * - if it's 4KB aligned
6844 * - No bits beyond the physical address width are set
6845 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006846 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006847 */
Bandan Das4291b582014-05-06 02:19:18 -04006848static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6849 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006850{
6851 gva_t gva;
6852 gpa_t vmptr;
6853 struct x86_exception e;
6854 struct page *page;
6855 struct vcpu_vmx *vmx = to_vmx(vcpu);
6856 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6857
6858 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006859 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006860 return 1;
6861
6862 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6863 sizeof(vmptr), &e)) {
6864 kvm_inject_page_fault(vcpu, &e);
6865 return 1;
6866 }
6867
6868 switch (exit_reason) {
6869 case EXIT_REASON_VMON:
6870 /*
6871 * SDM 3: 24.11.5
6872 * The first 4 bytes of VMXON region contain the supported
6873 * VMCS revision identifier
6874 *
6875 * Note - IA32_VMX_BASIC[48] will never be 1
6876 * for the nested case;
6877 * which replaces physical address width with 32
6878 *
6879 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006880 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006881 nested_vmx_failInvalid(vcpu);
6882 skip_emulated_instruction(vcpu);
6883 return 1;
6884 }
6885
6886 page = nested_get_page(vcpu, vmptr);
6887 if (page == NULL ||
6888 *(u32 *)kmap(page) != VMCS12_REVISION) {
6889 nested_vmx_failInvalid(vcpu);
6890 kunmap(page);
6891 skip_emulated_instruction(vcpu);
6892 return 1;
6893 }
6894 kunmap(page);
6895 vmx->nested.vmxon_ptr = vmptr;
6896 break;
Bandan Das4291b582014-05-06 02:19:18 -04006897 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006898 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006899 nested_vmx_failValid(vcpu,
6900 VMXERR_VMCLEAR_INVALID_ADDRESS);
6901 skip_emulated_instruction(vcpu);
6902 return 1;
6903 }
Bandan Das3573e222014-05-06 02:19:16 -04006904
Bandan Das4291b582014-05-06 02:19:18 -04006905 if (vmptr == vmx->nested.vmxon_ptr) {
6906 nested_vmx_failValid(vcpu,
6907 VMXERR_VMCLEAR_VMXON_POINTER);
6908 skip_emulated_instruction(vcpu);
6909 return 1;
6910 }
6911 break;
6912 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006913 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006914 nested_vmx_failValid(vcpu,
6915 VMXERR_VMPTRLD_INVALID_ADDRESS);
6916 skip_emulated_instruction(vcpu);
6917 return 1;
6918 }
6919
6920 if (vmptr == vmx->nested.vmxon_ptr) {
6921 nested_vmx_failValid(vcpu,
6922 VMXERR_VMCLEAR_VMXON_POINTER);
6923 skip_emulated_instruction(vcpu);
6924 return 1;
6925 }
6926 break;
Bandan Das3573e222014-05-06 02:19:16 -04006927 default:
6928 return 1; /* shouldn't happen */
6929 }
6930
Bandan Das4291b582014-05-06 02:19:18 -04006931 if (vmpointer)
6932 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006933 return 0;
6934}
6935
6936/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006937 * Emulate the VMXON instruction.
6938 * Currently, we just remember that VMX is active, and do not save or even
6939 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6940 * do not currently need to store anything in that guest-allocated memory
6941 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6942 * argument is different from the VMXON pointer (which the spec says they do).
6943 */
6944static int handle_vmon(struct kvm_vcpu *vcpu)
6945{
6946 struct kvm_segment cs;
6947 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006948 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006949 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6950 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006951
6952 /* The Intel VMX Instruction Reference lists a bunch of bits that
6953 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6954 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6955 * Otherwise, we should fail with #UD. We test these now:
6956 */
6957 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6958 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6959 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6960 kvm_queue_exception(vcpu, UD_VECTOR);
6961 return 1;
6962 }
6963
6964 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6965 if (is_long_mode(vcpu) && !cs.l) {
6966 kvm_queue_exception(vcpu, UD_VECTOR);
6967 return 1;
6968 }
6969
6970 if (vmx_get_cpl(vcpu)) {
6971 kvm_inject_gp(vcpu, 0);
6972 return 1;
6973 }
Bandan Das3573e222014-05-06 02:19:16 -04006974
Bandan Das4291b582014-05-06 02:19:18 -04006975 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006976 return 1;
6977
Abel Gordon145c28d2013-04-18 14:36:55 +03006978 if (vmx->nested.vmxon) {
6979 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6980 skip_emulated_instruction(vcpu);
6981 return 1;
6982 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006983
Haozhong Zhang3b840802016-06-22 14:59:54 +08006984 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006985 != VMXON_NEEDED_FEATURES) {
6986 kvm_inject_gp(vcpu, 0);
6987 return 1;
6988 }
6989
Radim Krčmářd048c092016-08-08 20:16:22 +02006990 if (cpu_has_vmx_msr_bitmap()) {
6991 vmx->nested.msr_bitmap =
6992 (unsigned long *)__get_free_page(GFP_KERNEL);
6993 if (!vmx->nested.msr_bitmap)
6994 goto out_msr_bitmap;
6995 }
6996
David Matlack4f2777b2016-07-13 17:16:37 -07006997 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6998 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02006999 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07007000
Abel Gordon8de48832013-04-18 14:37:25 +03007001 if (enable_shadow_vmcs) {
7002 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02007003 if (!shadow_vmcs)
7004 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007005 /* mark vmcs as shadow */
7006 shadow_vmcs->revision_id |= (1u << 31);
7007 /* init shadow vmcs */
7008 vmcs_clear(shadow_vmcs);
7009 vmx->nested.current_shadow_vmcs = shadow_vmcs;
7010 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007011
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007012 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7013 vmx->nested.vmcs02_num = 0;
7014
Jan Kiszkaf4124502014-03-07 20:03:13 +01007015 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7016 HRTIMER_MODE_REL);
7017 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7018
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007019 vmx->nested.vmxon = true;
7020
7021 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007022 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007023 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02007024
7025out_shadow_vmcs:
7026 kfree(vmx->nested.cached_vmcs12);
7027
7028out_cached_vmcs12:
7029 free_page((unsigned long)vmx->nested.msr_bitmap);
7030
7031out_msr_bitmap:
7032 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007033}
7034
7035/*
7036 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7037 * for running VMX instructions (except VMXON, whose prerequisites are
7038 * slightly different). It also specifies what exception to inject otherwise.
7039 */
7040static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7041{
7042 struct kvm_segment cs;
7043 struct vcpu_vmx *vmx = to_vmx(vcpu);
7044
7045 if (!vmx->nested.vmxon) {
7046 kvm_queue_exception(vcpu, UD_VECTOR);
7047 return 0;
7048 }
7049
7050 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7051 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7052 (is_long_mode(vcpu) && !cs.l)) {
7053 kvm_queue_exception(vcpu, UD_VECTOR);
7054 return 0;
7055 }
7056
7057 if (vmx_get_cpl(vcpu)) {
7058 kvm_inject_gp(vcpu, 0);
7059 return 0;
7060 }
7061
7062 return 1;
7063}
7064
Abel Gordone7953d72013-04-18 14:37:55 +03007065static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7066{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007067 if (vmx->nested.current_vmptr == -1ull)
7068 return;
7069
7070 /* current_vmptr and current_vmcs12 are always set/reset together */
7071 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7072 return;
7073
Abel Gordon012f83c2013-04-18 14:39:25 +03007074 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007075 /* copy to memory all shadowed fields in case
7076 they were modified */
7077 copy_shadow_to_vmcs12(vmx);
7078 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007079 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7080 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007081 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007082 }
Wincy Van705699a2015-02-03 23:58:17 +08007083 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007084
7085 /* Flush VMCS12 to guest memory */
7086 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7087 VMCS12_SIZE);
7088
Abel Gordone7953d72013-04-18 14:37:55 +03007089 kunmap(vmx->nested.current_vmcs12_page);
7090 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007091 vmx->nested.current_vmptr = -1ull;
7092 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007093}
7094
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007095/*
7096 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7097 * just stops using VMX.
7098 */
7099static void free_nested(struct vcpu_vmx *vmx)
7100{
7101 if (!vmx->nested.vmxon)
7102 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007103
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007104 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007105 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007106 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007107 if (vmx->nested.msr_bitmap) {
7108 free_page((unsigned long)vmx->nested.msr_bitmap);
7109 vmx->nested.msr_bitmap = NULL;
7110 }
Abel Gordone7953d72013-04-18 14:37:55 +03007111 if (enable_shadow_vmcs)
7112 free_vmcs(vmx->nested.current_shadow_vmcs);
David Matlack4f2777b2016-07-13 17:16:37 -07007113 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007114 /* Unpin physical memory we referred to in current vmcs02 */
7115 if (vmx->nested.apic_access_page) {
7116 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007117 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007118 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007119 if (vmx->nested.virtual_apic_page) {
7120 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007121 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007122 }
Wincy Van705699a2015-02-03 23:58:17 +08007123 if (vmx->nested.pi_desc_page) {
7124 kunmap(vmx->nested.pi_desc_page);
7125 nested_release_page(vmx->nested.pi_desc_page);
7126 vmx->nested.pi_desc_page = NULL;
7127 vmx->nested.pi_desc = NULL;
7128 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007129
7130 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007131}
7132
7133/* Emulate the VMXOFF instruction */
7134static int handle_vmoff(struct kvm_vcpu *vcpu)
7135{
7136 if (!nested_vmx_check_permission(vcpu))
7137 return 1;
7138 free_nested(to_vmx(vcpu));
7139 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007140 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007141 return 1;
7142}
7143
Nadav Har'El27d6c862011-05-25 23:06:59 +03007144/* Emulate the VMCLEAR instruction */
7145static int handle_vmclear(struct kvm_vcpu *vcpu)
7146{
7147 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007148 gpa_t vmptr;
7149 struct vmcs12 *vmcs12;
7150 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007151
7152 if (!nested_vmx_check_permission(vcpu))
7153 return 1;
7154
Bandan Das4291b582014-05-06 02:19:18 -04007155 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007156 return 1;
7157
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007158 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007159 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007160
7161 page = nested_get_page(vcpu, vmptr);
7162 if (page == NULL) {
7163 /*
7164 * For accurate processor emulation, VMCLEAR beyond available
7165 * physical memory should do nothing at all. However, it is
7166 * possible that a nested vmx bug, not a guest hypervisor bug,
7167 * resulted in this case, so let's shut down before doing any
7168 * more damage:
7169 */
7170 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7171 return 1;
7172 }
7173 vmcs12 = kmap(page);
7174 vmcs12->launch_state = 0;
7175 kunmap(page);
7176 nested_release_page(page);
7177
7178 nested_free_vmcs02(vmx, vmptr);
7179
7180 skip_emulated_instruction(vcpu);
7181 nested_vmx_succeed(vcpu);
7182 return 1;
7183}
7184
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007185static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7186
7187/* Emulate the VMLAUNCH instruction */
7188static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7189{
7190 return nested_vmx_run(vcpu, true);
7191}
7192
7193/* Emulate the VMRESUME instruction */
7194static int handle_vmresume(struct kvm_vcpu *vcpu)
7195{
7196
7197 return nested_vmx_run(vcpu, false);
7198}
7199
Nadav Har'El49f705c2011-05-25 23:08:30 +03007200enum vmcs_field_type {
7201 VMCS_FIELD_TYPE_U16 = 0,
7202 VMCS_FIELD_TYPE_U64 = 1,
7203 VMCS_FIELD_TYPE_U32 = 2,
7204 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7205};
7206
7207static inline int vmcs_field_type(unsigned long field)
7208{
7209 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7210 return VMCS_FIELD_TYPE_U32;
7211 return (field >> 13) & 0x3 ;
7212}
7213
7214static inline int vmcs_field_readonly(unsigned long field)
7215{
7216 return (((field >> 10) & 0x3) == 1);
7217}
7218
7219/*
7220 * Read a vmcs12 field. Since these can have varying lengths and we return
7221 * one type, we chose the biggest type (u64) and zero-extend the return value
7222 * to that size. Note that the caller, handle_vmread, might need to use only
7223 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7224 * 64-bit fields are to be returned).
7225 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007226static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7227 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007228{
7229 short offset = vmcs_field_to_offset(field);
7230 char *p;
7231
7232 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007233 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007234
7235 p = ((char *)(get_vmcs12(vcpu))) + offset;
7236
7237 switch (vmcs_field_type(field)) {
7238 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7239 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007240 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007241 case VMCS_FIELD_TYPE_U16:
7242 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007243 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007244 case VMCS_FIELD_TYPE_U32:
7245 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007246 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007247 case VMCS_FIELD_TYPE_U64:
7248 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007249 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007250 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007251 WARN_ON(1);
7252 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007253 }
7254}
7255
Abel Gordon20b97fe2013-04-18 14:36:25 +03007256
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007257static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7258 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007259 short offset = vmcs_field_to_offset(field);
7260 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7261 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007262 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007263
7264 switch (vmcs_field_type(field)) {
7265 case VMCS_FIELD_TYPE_U16:
7266 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007267 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007268 case VMCS_FIELD_TYPE_U32:
7269 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007270 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007271 case VMCS_FIELD_TYPE_U64:
7272 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007273 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007274 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7275 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007276 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007277 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007278 WARN_ON(1);
7279 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007280 }
7281
7282}
7283
Abel Gordon16f5b902013-04-18 14:38:25 +03007284static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7285{
7286 int i;
7287 unsigned long field;
7288 u64 field_value;
7289 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007290 const unsigned long *fields = shadow_read_write_fields;
7291 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007292
Jan Kiszka282da872014-10-08 18:05:39 +02007293 preempt_disable();
7294
Abel Gordon16f5b902013-04-18 14:38:25 +03007295 vmcs_load(shadow_vmcs);
7296
7297 for (i = 0; i < num_fields; i++) {
7298 field = fields[i];
7299 switch (vmcs_field_type(field)) {
7300 case VMCS_FIELD_TYPE_U16:
7301 field_value = vmcs_read16(field);
7302 break;
7303 case VMCS_FIELD_TYPE_U32:
7304 field_value = vmcs_read32(field);
7305 break;
7306 case VMCS_FIELD_TYPE_U64:
7307 field_value = vmcs_read64(field);
7308 break;
7309 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7310 field_value = vmcs_readl(field);
7311 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007312 default:
7313 WARN_ON(1);
7314 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007315 }
7316 vmcs12_write_any(&vmx->vcpu, field, field_value);
7317 }
7318
7319 vmcs_clear(shadow_vmcs);
7320 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007321
7322 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007323}
7324
Abel Gordonc3114422013-04-18 14:38:55 +03007325static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7326{
Mathias Krausec2bae892013-06-26 20:36:21 +02007327 const unsigned long *fields[] = {
7328 shadow_read_write_fields,
7329 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007330 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007331 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007332 max_shadow_read_write_fields,
7333 max_shadow_read_only_fields
7334 };
7335 int i, q;
7336 unsigned long field;
7337 u64 field_value = 0;
7338 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7339
7340 vmcs_load(shadow_vmcs);
7341
Mathias Krausec2bae892013-06-26 20:36:21 +02007342 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007343 for (i = 0; i < max_fields[q]; i++) {
7344 field = fields[q][i];
7345 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7346
7347 switch (vmcs_field_type(field)) {
7348 case VMCS_FIELD_TYPE_U16:
7349 vmcs_write16(field, (u16)field_value);
7350 break;
7351 case VMCS_FIELD_TYPE_U32:
7352 vmcs_write32(field, (u32)field_value);
7353 break;
7354 case VMCS_FIELD_TYPE_U64:
7355 vmcs_write64(field, (u64)field_value);
7356 break;
7357 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7358 vmcs_writel(field, (long)field_value);
7359 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007360 default:
7361 WARN_ON(1);
7362 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007363 }
7364 }
7365 }
7366
7367 vmcs_clear(shadow_vmcs);
7368 vmcs_load(vmx->loaded_vmcs->vmcs);
7369}
7370
Nadav Har'El49f705c2011-05-25 23:08:30 +03007371/*
7372 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7373 * used before) all generate the same failure when it is missing.
7374 */
7375static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7376{
7377 struct vcpu_vmx *vmx = to_vmx(vcpu);
7378 if (vmx->nested.current_vmptr == -1ull) {
7379 nested_vmx_failInvalid(vcpu);
7380 skip_emulated_instruction(vcpu);
7381 return 0;
7382 }
7383 return 1;
7384}
7385
7386static int handle_vmread(struct kvm_vcpu *vcpu)
7387{
7388 unsigned long field;
7389 u64 field_value;
7390 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7391 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7392 gva_t gva = 0;
7393
7394 if (!nested_vmx_check_permission(vcpu) ||
7395 !nested_vmx_check_vmcs12(vcpu))
7396 return 1;
7397
7398 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007399 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007400 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007401 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007402 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7403 skip_emulated_instruction(vcpu);
7404 return 1;
7405 }
7406 /*
7407 * Now copy part of this value to register or memory, as requested.
7408 * Note that the number of bits actually copied is 32 or 64 depending
7409 * on the guest's mode (32 or 64 bit), not on the given field's length.
7410 */
7411 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007412 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007413 field_value);
7414 } else {
7415 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007416 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007417 return 1;
7418 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7419 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7420 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7421 }
7422
7423 nested_vmx_succeed(vcpu);
7424 skip_emulated_instruction(vcpu);
7425 return 1;
7426}
7427
7428
7429static int handle_vmwrite(struct kvm_vcpu *vcpu)
7430{
7431 unsigned long field;
7432 gva_t gva;
7433 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7434 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007435 /* The value to write might be 32 or 64 bits, depending on L1's long
7436 * mode, and eventually we need to write that into a field of several
7437 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007438 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007439 * bits into the vmcs12 field.
7440 */
7441 u64 field_value = 0;
7442 struct x86_exception e;
7443
7444 if (!nested_vmx_check_permission(vcpu) ||
7445 !nested_vmx_check_vmcs12(vcpu))
7446 return 1;
7447
7448 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007449 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007450 (((vmx_instruction_info) >> 3) & 0xf));
7451 else {
7452 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007453 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007454 return 1;
7455 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007456 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007457 kvm_inject_page_fault(vcpu, &e);
7458 return 1;
7459 }
7460 }
7461
7462
Nadav Amit27e6fb52014-06-18 17:19:26 +03007463 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007464 if (vmcs_field_readonly(field)) {
7465 nested_vmx_failValid(vcpu,
7466 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7467 skip_emulated_instruction(vcpu);
7468 return 1;
7469 }
7470
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007471 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007472 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7473 skip_emulated_instruction(vcpu);
7474 return 1;
7475 }
7476
7477 nested_vmx_succeed(vcpu);
7478 skip_emulated_instruction(vcpu);
7479 return 1;
7480}
7481
Nadav Har'El63846662011-05-25 23:07:29 +03007482/* Emulate the VMPTRLD instruction */
7483static int handle_vmptrld(struct kvm_vcpu *vcpu)
7484{
7485 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007486 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007487
7488 if (!nested_vmx_check_permission(vcpu))
7489 return 1;
7490
Bandan Das4291b582014-05-06 02:19:18 -04007491 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007492 return 1;
7493
Nadav Har'El63846662011-05-25 23:07:29 +03007494 if (vmx->nested.current_vmptr != vmptr) {
7495 struct vmcs12 *new_vmcs12;
7496 struct page *page;
7497 page = nested_get_page(vcpu, vmptr);
7498 if (page == NULL) {
7499 nested_vmx_failInvalid(vcpu);
7500 skip_emulated_instruction(vcpu);
7501 return 1;
7502 }
7503 new_vmcs12 = kmap(page);
7504 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7505 kunmap(page);
7506 nested_release_page_clean(page);
7507 nested_vmx_failValid(vcpu,
7508 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7509 skip_emulated_instruction(vcpu);
7510 return 1;
7511 }
Nadav Har'El63846662011-05-25 23:07:29 +03007512
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007513 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007514 vmx->nested.current_vmptr = vmptr;
7515 vmx->nested.current_vmcs12 = new_vmcs12;
7516 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007517 /*
7518 * Load VMCS12 from guest memory since it is not already
7519 * cached.
7520 */
7521 memcpy(vmx->nested.cached_vmcs12,
7522 vmx->nested.current_vmcs12, VMCS12_SIZE);
7523
Abel Gordon012f83c2013-04-18 14:39:25 +03007524 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007525 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7526 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007527 vmcs_write64(VMCS_LINK_POINTER,
7528 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007529 vmx->nested.sync_shadow_vmcs = true;
7530 }
Nadav Har'El63846662011-05-25 23:07:29 +03007531 }
7532
7533 nested_vmx_succeed(vcpu);
7534 skip_emulated_instruction(vcpu);
7535 return 1;
7536}
7537
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007538/* Emulate the VMPTRST instruction */
7539static int handle_vmptrst(struct kvm_vcpu *vcpu)
7540{
7541 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7542 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7543 gva_t vmcs_gva;
7544 struct x86_exception e;
7545
7546 if (!nested_vmx_check_permission(vcpu))
7547 return 1;
7548
7549 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007550 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007551 return 1;
7552 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7553 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7554 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7555 sizeof(u64), &e)) {
7556 kvm_inject_page_fault(vcpu, &e);
7557 return 1;
7558 }
7559 nested_vmx_succeed(vcpu);
7560 skip_emulated_instruction(vcpu);
7561 return 1;
7562}
7563
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007564/* Emulate the INVEPT instruction */
7565static int handle_invept(struct kvm_vcpu *vcpu)
7566{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007567 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007568 u32 vmx_instruction_info, types;
7569 unsigned long type;
7570 gva_t gva;
7571 struct x86_exception e;
7572 struct {
7573 u64 eptp, gpa;
7574 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007575
Wincy Vanb9c237b2015-02-03 23:56:30 +08007576 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7577 SECONDARY_EXEC_ENABLE_EPT) ||
7578 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007579 kvm_queue_exception(vcpu, UD_VECTOR);
7580 return 1;
7581 }
7582
7583 if (!nested_vmx_check_permission(vcpu))
7584 return 1;
7585
7586 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7587 kvm_queue_exception(vcpu, UD_VECTOR);
7588 return 1;
7589 }
7590
7591 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007592 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007593
Wincy Vanb9c237b2015-02-03 23:56:30 +08007594 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007595
7596 if (!(types & (1UL << type))) {
7597 nested_vmx_failValid(vcpu,
7598 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007599 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007600 return 1;
7601 }
7602
7603 /* According to the Intel VMX instruction reference, the memory
7604 * operand is read even if it isn't needed (e.g., for type==global)
7605 */
7606 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007607 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007608 return 1;
7609 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7610 sizeof(operand), &e)) {
7611 kvm_inject_page_fault(vcpu, &e);
7612 return 1;
7613 }
7614
7615 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007616 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007617 /*
7618 * TODO: track mappings and invalidate
7619 * single context requests appropriately
7620 */
7621 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007622 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007623 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007624 nested_vmx_succeed(vcpu);
7625 break;
7626 default:
7627 BUG_ON(1);
7628 break;
7629 }
7630
7631 skip_emulated_instruction(vcpu);
7632 return 1;
7633}
7634
Petr Matouseka642fc32014-09-23 20:22:30 +02007635static int handle_invvpid(struct kvm_vcpu *vcpu)
7636{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007637 struct vcpu_vmx *vmx = to_vmx(vcpu);
7638 u32 vmx_instruction_info;
7639 unsigned long type, types;
7640 gva_t gva;
7641 struct x86_exception e;
7642 int vpid;
7643
7644 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7645 SECONDARY_EXEC_ENABLE_VPID) ||
7646 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7647 kvm_queue_exception(vcpu, UD_VECTOR);
7648 return 1;
7649 }
7650
7651 if (!nested_vmx_check_permission(vcpu))
7652 return 1;
7653
7654 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7655 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7656
7657 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7658
7659 if (!(types & (1UL << type))) {
7660 nested_vmx_failValid(vcpu,
7661 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007662 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007663 return 1;
7664 }
7665
7666 /* according to the intel vmx instruction reference, the memory
7667 * operand is read even if it isn't needed (e.g., for type==global)
7668 */
7669 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7670 vmx_instruction_info, false, &gva))
7671 return 1;
7672 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7673 sizeof(u32), &e)) {
7674 kvm_inject_page_fault(vcpu, &e);
7675 return 1;
7676 }
7677
7678 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007679 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7680 /*
7681 * Old versions of KVM use the single-context version so we
7682 * have to support it; just treat it the same as all-context.
7683 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007684 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007685 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007686 nested_vmx_succeed(vcpu);
7687 break;
7688 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007689 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007690 BUG_ON(1);
7691 break;
7692 }
7693
7694 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007695 return 1;
7696}
7697
Kai Huang843e4332015-01-28 10:54:28 +08007698static int handle_pml_full(struct kvm_vcpu *vcpu)
7699{
7700 unsigned long exit_qualification;
7701
7702 trace_kvm_pml_full(vcpu->vcpu_id);
7703
7704 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7705
7706 /*
7707 * PML buffer FULL happened while executing iret from NMI,
7708 * "blocked by NMI" bit has to be set before next VM entry.
7709 */
7710 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7711 cpu_has_virtual_nmis() &&
7712 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7713 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7714 GUEST_INTR_STATE_NMI);
7715
7716 /*
7717 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7718 * here.., and there's no userspace involvement needed for PML.
7719 */
7720 return 1;
7721}
7722
Yunhong Jiang64672c92016-06-13 14:19:59 -07007723static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7724{
7725 kvm_lapic_expired_hv_timer(vcpu);
7726 return 1;
7727}
7728
Nadav Har'El0140cae2011-05-25 23:06:28 +03007729/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007730 * The exit handlers return 1 if the exit was handled fully and guest execution
7731 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7732 * to be done to userspace and return 0.
7733 */
Mathias Krause772e0312012-08-30 01:30:19 +02007734static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007735 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7736 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007737 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007738 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007739 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007740 [EXIT_REASON_CR_ACCESS] = handle_cr,
7741 [EXIT_REASON_DR_ACCESS] = handle_dr,
7742 [EXIT_REASON_CPUID] = handle_cpuid,
7743 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7744 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7745 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7746 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007747 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007748 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007749 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007750 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007751 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007752 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007753 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007754 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007755 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007756 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007757 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007758 [EXIT_REASON_VMOFF] = handle_vmoff,
7759 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007760 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7761 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007762 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007763 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007764 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007765 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007766 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007767 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007768 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7769 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007770 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007771 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007772 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007773 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007774 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007775 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007776 [EXIT_REASON_XSAVES] = handle_xsaves,
7777 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007778 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007779 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007780};
7781
7782static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007783 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007784
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007785static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7786 struct vmcs12 *vmcs12)
7787{
7788 unsigned long exit_qualification;
7789 gpa_t bitmap, last_bitmap;
7790 unsigned int port;
7791 int size;
7792 u8 b;
7793
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007794 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007795 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007796
7797 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7798
7799 port = exit_qualification >> 16;
7800 size = (exit_qualification & 7) + 1;
7801
7802 last_bitmap = (gpa_t)-1;
7803 b = -1;
7804
7805 while (size > 0) {
7806 if (port < 0x8000)
7807 bitmap = vmcs12->io_bitmap_a;
7808 else if (port < 0x10000)
7809 bitmap = vmcs12->io_bitmap_b;
7810 else
Joe Perches1d804d02015-03-30 16:46:09 -07007811 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007812 bitmap += (port & 0x7fff) / 8;
7813
7814 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007815 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007816 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007817 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007818 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007819
7820 port++;
7821 size--;
7822 last_bitmap = bitmap;
7823 }
7824
Joe Perches1d804d02015-03-30 16:46:09 -07007825 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007826}
7827
Nadav Har'El644d7112011-05-25 23:12:35 +03007828/*
7829 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7830 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7831 * disinterest in the current event (read or write a specific MSR) by using an
7832 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7833 */
7834static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7835 struct vmcs12 *vmcs12, u32 exit_reason)
7836{
7837 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7838 gpa_t bitmap;
7839
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007840 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007841 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007842
7843 /*
7844 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7845 * for the four combinations of read/write and low/high MSR numbers.
7846 * First we need to figure out which of the four to use:
7847 */
7848 bitmap = vmcs12->msr_bitmap;
7849 if (exit_reason == EXIT_REASON_MSR_WRITE)
7850 bitmap += 2048;
7851 if (msr_index >= 0xc0000000) {
7852 msr_index -= 0xc0000000;
7853 bitmap += 1024;
7854 }
7855
7856 /* Then read the msr_index'th bit from this bitmap: */
7857 if (msr_index < 1024*8) {
7858 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007859 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007860 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007861 return 1 & (b >> (msr_index & 7));
7862 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007863 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007864}
7865
7866/*
7867 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7868 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7869 * intercept (via guest_host_mask etc.) the current event.
7870 */
7871static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7872 struct vmcs12 *vmcs12)
7873{
7874 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7875 int cr = exit_qualification & 15;
7876 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007877 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007878
7879 switch ((exit_qualification >> 4) & 3) {
7880 case 0: /* mov to cr */
7881 switch (cr) {
7882 case 0:
7883 if (vmcs12->cr0_guest_host_mask &
7884 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007885 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007886 break;
7887 case 3:
7888 if ((vmcs12->cr3_target_count >= 1 &&
7889 vmcs12->cr3_target_value0 == val) ||
7890 (vmcs12->cr3_target_count >= 2 &&
7891 vmcs12->cr3_target_value1 == val) ||
7892 (vmcs12->cr3_target_count >= 3 &&
7893 vmcs12->cr3_target_value2 == val) ||
7894 (vmcs12->cr3_target_count >= 4 &&
7895 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007896 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007897 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007898 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007899 break;
7900 case 4:
7901 if (vmcs12->cr4_guest_host_mask &
7902 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007903 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007904 break;
7905 case 8:
7906 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007907 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007908 break;
7909 }
7910 break;
7911 case 2: /* clts */
7912 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7913 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007914 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007915 break;
7916 case 1: /* mov from cr */
7917 switch (cr) {
7918 case 3:
7919 if (vmcs12->cpu_based_vm_exec_control &
7920 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007921 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007922 break;
7923 case 8:
7924 if (vmcs12->cpu_based_vm_exec_control &
7925 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007927 break;
7928 }
7929 break;
7930 case 3: /* lmsw */
7931 /*
7932 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7933 * cr0. Other attempted changes are ignored, with no exit.
7934 */
7935 if (vmcs12->cr0_guest_host_mask & 0xe &
7936 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007937 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007938 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7939 !(vmcs12->cr0_read_shadow & 0x1) &&
7940 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007941 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007942 break;
7943 }
Joe Perches1d804d02015-03-30 16:46:09 -07007944 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007945}
7946
7947/*
7948 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7949 * should handle it ourselves in L0 (and then continue L2). Only call this
7950 * when in is_guest_mode (L2).
7951 */
7952static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7953{
Nadav Har'El644d7112011-05-25 23:12:35 +03007954 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7955 struct vcpu_vmx *vmx = to_vmx(vcpu);
7956 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007957 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007958
Jan Kiszka542060e2014-01-04 18:47:21 +01007959 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7960 vmcs_readl(EXIT_QUALIFICATION),
7961 vmx->idt_vectoring_info,
7962 intr_info,
7963 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7964 KVM_ISA_VMX);
7965
Nadav Har'El644d7112011-05-25 23:12:35 +03007966 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007967 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007968
7969 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007970 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7971 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007972 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007973 }
7974
7975 switch (exit_reason) {
7976 case EXIT_REASON_EXCEPTION_NMI:
7977 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007978 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007979 else if (is_page_fault(intr_info))
7980 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007981 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007982 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007983 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007984 else if (is_debug(intr_info) &&
7985 vcpu->guest_debug &
7986 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7987 return false;
7988 else if (is_breakpoint(intr_info) &&
7989 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7990 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007991 return vmcs12->exception_bitmap &
7992 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7993 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007994 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007995 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007996 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007997 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007998 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007999 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008000 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008001 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008002 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008003 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03008004 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07008005 return false;
8006 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008007 case EXIT_REASON_HLT:
8008 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8009 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008010 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008011 case EXIT_REASON_INVLPG:
8012 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8013 case EXIT_REASON_RDPMC:
8014 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008015 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008016 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8017 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8018 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8019 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8020 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8021 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008022 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008023 /*
8024 * VMX instructions trap unconditionally. This allows L1 to
8025 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8026 */
Joe Perches1d804d02015-03-30 16:46:09 -07008027 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008028 case EXIT_REASON_CR_ACCESS:
8029 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8030 case EXIT_REASON_DR_ACCESS:
8031 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8032 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008033 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03008034 case EXIT_REASON_MSR_READ:
8035 case EXIT_REASON_MSR_WRITE:
8036 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8037 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008038 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008039 case EXIT_REASON_MWAIT_INSTRUCTION:
8040 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008041 case EXIT_REASON_MONITOR_TRAP_FLAG:
8042 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008043 case EXIT_REASON_MONITOR_INSTRUCTION:
8044 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8045 case EXIT_REASON_PAUSE_INSTRUCTION:
8046 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8047 nested_cpu_has2(vmcs12,
8048 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8049 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008050 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008051 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008052 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008053 case EXIT_REASON_APIC_ACCESS:
8054 return nested_cpu_has2(vmcs12,
8055 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008056 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008057 case EXIT_REASON_EOI_INDUCED:
8058 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008059 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008060 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008061 /*
8062 * L0 always deals with the EPT violation. If nested EPT is
8063 * used, and the nested mmu code discovers that the address is
8064 * missing in the guest EPT table (EPT12), the EPT violation
8065 * will be injected with nested_ept_inject_page_fault()
8066 */
Joe Perches1d804d02015-03-30 16:46:09 -07008067 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008068 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008069 /*
8070 * L2 never uses directly L1's EPT, but rather L0's own EPT
8071 * table (shadow on EPT) or a merged EPT table that L0 built
8072 * (EPT on EPT). So any problems with the structure of the
8073 * table is L0's fault.
8074 */
Joe Perches1d804d02015-03-30 16:46:09 -07008075 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008076 case EXIT_REASON_WBINVD:
8077 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8078 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008079 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008080 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8081 /*
8082 * This should never happen, since it is not possible to
8083 * set XSS to a non-zero value---neither in L1 nor in L2.
8084 * If if it were, XSS would have to be checked against
8085 * the XSS exit bitmap in vmcs12.
8086 */
8087 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008088 case EXIT_REASON_PREEMPTION_TIMER:
8089 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008090 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008091 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008092 }
8093}
8094
Avi Kivity586f9602010-11-18 13:09:54 +02008095static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8096{
8097 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8098 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8099}
8100
Kai Huanga3eaa862015-11-04 13:46:05 +08008101static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008102{
Kai Huanga3eaa862015-11-04 13:46:05 +08008103 if (vmx->pml_pg) {
8104 __free_page(vmx->pml_pg);
8105 vmx->pml_pg = NULL;
8106 }
Kai Huang843e4332015-01-28 10:54:28 +08008107}
8108
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008109static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008110{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008111 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008112 u64 *pml_buf;
8113 u16 pml_idx;
8114
8115 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8116
8117 /* Do nothing if PML buffer is empty */
8118 if (pml_idx == (PML_ENTITY_NUM - 1))
8119 return;
8120
8121 /* PML index always points to next available PML buffer entity */
8122 if (pml_idx >= PML_ENTITY_NUM)
8123 pml_idx = 0;
8124 else
8125 pml_idx++;
8126
8127 pml_buf = page_address(vmx->pml_pg);
8128 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8129 u64 gpa;
8130
8131 gpa = pml_buf[pml_idx];
8132 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008133 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008134 }
8135
8136 /* reset PML index */
8137 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8138}
8139
8140/*
8141 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8142 * Called before reporting dirty_bitmap to userspace.
8143 */
8144static void kvm_flush_pml_buffers(struct kvm *kvm)
8145{
8146 int i;
8147 struct kvm_vcpu *vcpu;
8148 /*
8149 * We only need to kick vcpu out of guest mode here, as PML buffer
8150 * is flushed at beginning of all VMEXITs, and it's obvious that only
8151 * vcpus running in guest are possible to have unflushed GPAs in PML
8152 * buffer.
8153 */
8154 kvm_for_each_vcpu(i, vcpu, kvm)
8155 kvm_vcpu_kick(vcpu);
8156}
8157
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008158static void vmx_dump_sel(char *name, uint32_t sel)
8159{
8160 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8161 name, vmcs_read32(sel),
8162 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8163 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8164 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8165}
8166
8167static void vmx_dump_dtsel(char *name, uint32_t limit)
8168{
8169 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8170 name, vmcs_read32(limit),
8171 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8172}
8173
8174static void dump_vmcs(void)
8175{
8176 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8177 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8178 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8179 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8180 u32 secondary_exec_control = 0;
8181 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008182 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008183 int i, n;
8184
8185 if (cpu_has_secondary_exec_ctrls())
8186 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8187
8188 pr_err("*** Guest State ***\n");
8189 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8190 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8191 vmcs_readl(CR0_GUEST_HOST_MASK));
8192 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8193 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8194 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8195 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8196 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8197 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008198 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8199 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8200 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8201 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008202 }
8203 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8204 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8205 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8206 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8207 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8208 vmcs_readl(GUEST_SYSENTER_ESP),
8209 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8210 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8211 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8212 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8213 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8214 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8215 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8216 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8217 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8218 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8219 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8220 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8221 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008222 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8223 efer, vmcs_read64(GUEST_IA32_PAT));
8224 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8225 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008226 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8227 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008228 pr_err("PerfGlobCtl = 0x%016llx\n",
8229 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008230 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008231 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008232 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8233 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8234 vmcs_read32(GUEST_ACTIVITY_STATE));
8235 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8236 pr_err("InterruptStatus = %04x\n",
8237 vmcs_read16(GUEST_INTR_STATUS));
8238
8239 pr_err("*** Host State ***\n");
8240 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8241 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8242 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8243 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8244 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8245 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8246 vmcs_read16(HOST_TR_SELECTOR));
8247 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8248 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8249 vmcs_readl(HOST_TR_BASE));
8250 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8251 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8252 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8253 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8254 vmcs_readl(HOST_CR4));
8255 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8256 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8257 vmcs_read32(HOST_IA32_SYSENTER_CS),
8258 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8259 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008260 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8261 vmcs_read64(HOST_IA32_EFER),
8262 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008263 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008264 pr_err("PerfGlobCtl = 0x%016llx\n",
8265 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008266
8267 pr_err("*** Control State ***\n");
8268 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8269 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8270 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8271 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8272 vmcs_read32(EXCEPTION_BITMAP),
8273 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8274 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8275 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8276 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8277 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8278 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8279 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8280 vmcs_read32(VM_EXIT_INTR_INFO),
8281 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8282 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8283 pr_err(" reason=%08x qualification=%016lx\n",
8284 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8285 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8286 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8287 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008288 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008289 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008290 pr_err("TSC Multiplier = 0x%016llx\n",
8291 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008292 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8293 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8294 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8295 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8296 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008297 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008298 n = vmcs_read32(CR3_TARGET_COUNT);
8299 for (i = 0; i + 1 < n; i += 4)
8300 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8301 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8302 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8303 if (i < n)
8304 pr_err("CR3 target%u=%016lx\n",
8305 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8306 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8307 pr_err("PLE Gap=%08x Window=%08x\n",
8308 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8309 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8310 pr_err("Virtual processor ID = 0x%04x\n",
8311 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8312}
8313
Avi Kivity6aa8b732006-12-10 02:21:36 -08008314/*
8315 * The guest has exited. See if we can fix it or if we need userspace
8316 * assistance.
8317 */
Avi Kivity851ba692009-08-24 11:10:17 +03008318static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008319{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008320 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008321 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008322 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008323
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008324 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8325
Kai Huang843e4332015-01-28 10:54:28 +08008326 /*
8327 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8328 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8329 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8330 * mode as if vcpus is in root mode, the PML buffer must has been
8331 * flushed already.
8332 */
8333 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008334 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008335
Mohammed Gamal80ced182009-09-01 12:48:18 +02008336 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008337 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008338 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008339
Nadav Har'El644d7112011-05-25 23:12:35 +03008340 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008341 nested_vmx_vmexit(vcpu, exit_reason,
8342 vmcs_read32(VM_EXIT_INTR_INFO),
8343 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008344 return 1;
8345 }
8346
Mohammed Gamal51207022010-05-31 22:40:54 +03008347 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008348 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008349 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8350 vcpu->run->fail_entry.hardware_entry_failure_reason
8351 = exit_reason;
8352 return 0;
8353 }
8354
Avi Kivity29bd8a72007-09-10 17:27:03 +03008355 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008356 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8357 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008358 = vmcs_read32(VM_INSTRUCTION_ERROR);
8359 return 0;
8360 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008361
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008362 /*
8363 * Note:
8364 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8365 * delivery event since it indicates guest is accessing MMIO.
8366 * The vm-exit can be triggered again after return to guest that
8367 * will cause infinite loop.
8368 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008369 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008370 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008371 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008372 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008373 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8374 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8375 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8376 vcpu->run->internal.ndata = 2;
8377 vcpu->run->internal.data[0] = vectoring_info;
8378 vcpu->run->internal.data[1] = exit_reason;
8379 return 0;
8380 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008381
Nadav Har'El644d7112011-05-25 23:12:35 +03008382 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8383 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008384 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008385 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008386 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008387 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008388 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008389 /*
8390 * This CPU don't support us in finding the end of an
8391 * NMI-blocked window if the guest runs with IRQs
8392 * disabled. So we pull the trigger after 1 s of
8393 * futile waiting, but inform the user about this.
8394 */
8395 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8396 "state on VCPU %d after 1 s timeout\n",
8397 __func__, vcpu->vcpu_id);
8398 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008399 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008400 }
8401
Avi Kivity6aa8b732006-12-10 02:21:36 -08008402 if (exit_reason < kvm_vmx_max_exit_handlers
8403 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008404 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008405 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008406 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8407 kvm_queue_exception(vcpu, UD_VECTOR);
8408 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008409 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008410}
8411
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008412static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008413{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008414 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8415
8416 if (is_guest_mode(vcpu) &&
8417 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8418 return;
8419
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008420 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008421 vmcs_write32(TPR_THRESHOLD, 0);
8422 return;
8423 }
8424
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008425 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008426}
8427
Yang Zhang8d146952013-01-25 10:18:50 +08008428static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8429{
8430 u32 sec_exec_control;
8431
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008432 /* Postpone execution until vmcs01 is the current VMCS. */
8433 if (is_guest_mode(vcpu)) {
8434 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8435 return;
8436 }
8437
Yang Zhang8d146952013-01-25 10:18:50 +08008438 /*
8439 * There is not point to enable virtualize x2apic without enable
8440 * apicv
8441 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008442 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008443 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008444 return;
8445
Paolo Bonzini35754c92015-07-29 12:05:37 +02008446 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008447 return;
8448
8449 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8450
8451 if (set) {
8452 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8453 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8454 } else {
8455 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8456 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8457 }
8458 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8459
8460 vmx_set_msr_bitmap(vcpu);
8461}
8462
Tang Chen38b99172014-09-24 15:57:54 +08008463static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8464{
8465 struct vcpu_vmx *vmx = to_vmx(vcpu);
8466
8467 /*
8468 * Currently we do not handle the nested case where L2 has an
8469 * APIC access page of its own; that page is still pinned.
8470 * Hence, we skip the case where the VCPU is in guest mode _and_
8471 * L1 prepared an APIC access page for L2.
8472 *
8473 * For the case where L1 and L2 share the same APIC access page
8474 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8475 * in the vmcs12), this function will only update either the vmcs01
8476 * or the vmcs02. If the former, the vmcs02 will be updated by
8477 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8478 * the next L2->L1 exit.
8479 */
8480 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008481 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008482 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8483 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8484}
8485
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008486static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008487{
8488 u16 status;
8489 u8 old;
8490
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008491 if (max_isr == -1)
8492 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008493
8494 status = vmcs_read16(GUEST_INTR_STATUS);
8495 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008496 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008497 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008498 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008499 vmcs_write16(GUEST_INTR_STATUS, status);
8500 }
8501}
8502
8503static void vmx_set_rvi(int vector)
8504{
8505 u16 status;
8506 u8 old;
8507
Wei Wang4114c272014-11-05 10:53:43 +08008508 if (vector == -1)
8509 vector = 0;
8510
Yang Zhangc7c9c562013-01-25 10:18:51 +08008511 status = vmcs_read16(GUEST_INTR_STATUS);
8512 old = (u8)status & 0xff;
8513 if ((u8)vector != old) {
8514 status &= ~0xff;
8515 status |= (u8)vector;
8516 vmcs_write16(GUEST_INTR_STATUS, status);
8517 }
8518}
8519
8520static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8521{
Wanpeng Li963fee12014-07-17 19:03:00 +08008522 if (!is_guest_mode(vcpu)) {
8523 vmx_set_rvi(max_irr);
8524 return;
8525 }
8526
Wei Wang4114c272014-11-05 10:53:43 +08008527 if (max_irr == -1)
8528 return;
8529
Wanpeng Li963fee12014-07-17 19:03:00 +08008530 /*
Wei Wang4114c272014-11-05 10:53:43 +08008531 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8532 * handles it.
8533 */
8534 if (nested_exit_on_intr(vcpu))
8535 return;
8536
8537 /*
8538 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008539 * is run without virtual interrupt delivery.
8540 */
8541 if (!kvm_event_needs_reinjection(vcpu) &&
8542 vmx_interrupt_allowed(vcpu)) {
8543 kvm_queue_interrupt(vcpu, max_irr, false);
8544 vmx_inject_irq(vcpu);
8545 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008546}
8547
Andrey Smetanin63086302015-11-10 15:36:32 +03008548static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008549{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008550 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008551 return;
8552
Yang Zhangc7c9c562013-01-25 10:18:51 +08008553 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8554 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8555 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8556 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8557}
8558
Avi Kivity51aa01d2010-07-20 14:31:20 +03008559static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008560{
Avi Kivity00eba012011-03-07 17:24:54 +02008561 u32 exit_intr_info;
8562
8563 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8564 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8565 return;
8566
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008567 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008568 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008569
8570 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008571 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008572 kvm_machine_check();
8573
Gleb Natapov20f65982009-05-11 13:35:55 +03008574 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008575 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008576 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8577 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008578 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008579 kvm_after_handle_nmi(&vmx->vcpu);
8580 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008581}
Gleb Natapov20f65982009-05-11 13:35:55 +03008582
Yang Zhanga547c6d2013-04-11 19:25:10 +08008583static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8584{
8585 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008586 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008587
8588 /*
8589 * If external interrupt exists, IF bit is set in rflags/eflags on the
8590 * interrupt stack frame, and interrupt will be enabled on a return
8591 * from interrupt handler.
8592 */
8593 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8594 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8595 unsigned int vector;
8596 unsigned long entry;
8597 gate_desc *desc;
8598 struct vcpu_vmx *vmx = to_vmx(vcpu);
8599#ifdef CONFIG_X86_64
8600 unsigned long tmp;
8601#endif
8602
8603 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8604 desc = (gate_desc *)vmx->host_idt_base + vector;
8605 entry = gate_offset(*desc);
8606 asm volatile(
8607#ifdef CONFIG_X86_64
8608 "mov %%" _ASM_SP ", %[sp]\n\t"
8609 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8610 "push $%c[ss]\n\t"
8611 "push %[sp]\n\t"
8612#endif
8613 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008614 __ASM_SIZE(push) " $%c[cs]\n\t"
8615 "call *%[entry]\n\t"
8616 :
8617#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008618 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008619#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008620 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008621 :
8622 [entry]"r"(entry),
8623 [ss]"i"(__KERNEL_DS),
8624 [cs]"i"(__KERNEL_CS)
8625 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008626 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008627}
8628
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008629static bool vmx_has_high_real_mode_segbase(void)
8630{
8631 return enable_unrestricted_guest || emulate_invalid_guest_state;
8632}
8633
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008634static bool vmx_mpx_supported(void)
8635{
8636 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8637 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8638}
8639
Wanpeng Li55412b22014-12-02 19:21:30 +08008640static bool vmx_xsaves_supported(void)
8641{
8642 return vmcs_config.cpu_based_2nd_exec_ctrl &
8643 SECONDARY_EXEC_XSAVES;
8644}
8645
Avi Kivity51aa01d2010-07-20 14:31:20 +03008646static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8647{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008648 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008649 bool unblock_nmi;
8650 u8 vector;
8651 bool idtv_info_valid;
8652
8653 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008654
Avi Kivitycf393f72008-07-01 16:20:21 +03008655 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008656 if (vmx->nmi_known_unmasked)
8657 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008658 /*
8659 * Can't use vmx->exit_intr_info since we're not sure what
8660 * the exit reason is.
8661 */
8662 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008663 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8664 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8665 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008666 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008667 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8668 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008669 * SDM 3: 23.2.2 (September 2008)
8670 * Bit 12 is undefined in any of the following cases:
8671 * If the VM exit sets the valid bit in the IDT-vectoring
8672 * information field.
8673 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008674 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008675 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8676 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008677 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8678 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008679 else
8680 vmx->nmi_known_unmasked =
8681 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8682 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008683 } else if (unlikely(vmx->soft_vnmi_blocked))
8684 vmx->vnmi_blocked_time +=
8685 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008686}
8687
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008688static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008689 u32 idt_vectoring_info,
8690 int instr_len_field,
8691 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008692{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008693 u8 vector;
8694 int type;
8695 bool idtv_info_valid;
8696
8697 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008698
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008699 vcpu->arch.nmi_injected = false;
8700 kvm_clear_exception_queue(vcpu);
8701 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008702
8703 if (!idtv_info_valid)
8704 return;
8705
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008706 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008707
Avi Kivity668f6122008-07-02 09:28:55 +03008708 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8709 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008710
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008711 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008712 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008713 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008714 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008715 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008716 * Clear bit "block by NMI" before VM entry if a NMI
8717 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008718 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008719 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008720 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008721 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008722 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008723 /* fall through */
8724 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008725 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008726 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008727 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008728 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008729 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008730 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008731 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008732 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008733 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008734 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008735 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008736 break;
8737 default:
8738 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008739 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008740}
8741
Avi Kivity83422e12010-07-20 14:43:23 +03008742static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8743{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008744 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008745 VM_EXIT_INSTRUCTION_LEN,
8746 IDT_VECTORING_ERROR_CODE);
8747}
8748
Avi Kivityb463a6f2010-07-20 15:06:17 +03008749static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8750{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008751 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008752 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8753 VM_ENTRY_INSTRUCTION_LEN,
8754 VM_ENTRY_EXCEPTION_ERROR_CODE);
8755
8756 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8757}
8758
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008759static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8760{
8761 int i, nr_msrs;
8762 struct perf_guest_switch_msr *msrs;
8763
8764 msrs = perf_guest_get_msrs(&nr_msrs);
8765
8766 if (!msrs)
8767 return;
8768
8769 for (i = 0; i < nr_msrs; i++)
8770 if (msrs[i].host == msrs[i].guest)
8771 clear_atomic_switch_msr(vmx, msrs[i].msr);
8772 else
8773 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8774 msrs[i].host);
8775}
8776
Yunhong Jiang64672c92016-06-13 14:19:59 -07008777void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8778{
8779 struct vcpu_vmx *vmx = to_vmx(vcpu);
8780 u64 tscl;
8781 u32 delta_tsc;
8782
8783 if (vmx->hv_deadline_tsc == -1)
8784 return;
8785
8786 tscl = rdtsc();
8787 if (vmx->hv_deadline_tsc > tscl)
8788 /* sure to be 32 bit only because checked on set_hv_timer */
8789 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8790 cpu_preemption_timer_multi);
8791 else
8792 delta_tsc = 0;
8793
8794 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8795}
8796
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008797static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008798{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008799 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008800 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008801
8802 /* Record the guest's net vcpu time for enforced NMI injections. */
8803 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8804 vmx->entry_time = ktime_get();
8805
8806 /* Don't enter VMX if guest state is invalid, let the exit handler
8807 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008808 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008809 return;
8810
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008811 if (vmx->ple_window_dirty) {
8812 vmx->ple_window_dirty = false;
8813 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8814 }
8815
Abel Gordon012f83c2013-04-18 14:39:25 +03008816 if (vmx->nested.sync_shadow_vmcs) {
8817 copy_vmcs12_to_shadow(vmx);
8818 vmx->nested.sync_shadow_vmcs = false;
8819 }
8820
Avi Kivity104f2262010-11-18 13:12:52 +02008821 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8822 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8823 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8824 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8825
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008826 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008827 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8828 vmcs_writel(HOST_CR4, cr4);
8829 vmx->host_state.vmcs_host_cr4 = cr4;
8830 }
8831
Avi Kivity104f2262010-11-18 13:12:52 +02008832 /* When single-stepping over STI and MOV SS, we must clear the
8833 * corresponding interruptibility bits in the guest state. Otherwise
8834 * vmentry fails as it then expects bit 14 (BS) in pending debug
8835 * exceptions being set, but that's not correct for the guest debugging
8836 * case. */
8837 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8838 vmx_set_interrupt_shadow(vcpu, 0);
8839
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008840 if (vmx->guest_pkru_valid)
8841 __write_pkru(vmx->guest_pkru);
8842
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008843 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008844 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008845
Yunhong Jiang64672c92016-06-13 14:19:59 -07008846 vmx_arm_hv_timer(vcpu);
8847
Nadav Har'Eld462b812011-05-24 15:26:10 +03008848 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008849 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008850 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008851 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8852 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8853 "push %%" _ASM_CX " \n\t"
8854 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008855 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008856 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008857 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008858 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008859 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008860 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8861 "mov %%cr2, %%" _ASM_DX " \n\t"
8862 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008863 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008864 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008865 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008866 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008867 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008868 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008869 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8870 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8871 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8872 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8873 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8874 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008875#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008876 "mov %c[r8](%0), %%r8 \n\t"
8877 "mov %c[r9](%0), %%r9 \n\t"
8878 "mov %c[r10](%0), %%r10 \n\t"
8879 "mov %c[r11](%0), %%r11 \n\t"
8880 "mov %c[r12](%0), %%r12 \n\t"
8881 "mov %c[r13](%0), %%r13 \n\t"
8882 "mov %c[r14](%0), %%r14 \n\t"
8883 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008884#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008885 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008886
Avi Kivity6aa8b732006-12-10 02:21:36 -08008887 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008888 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008889 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008890 "jmp 2f \n\t"
8891 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8892 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008893 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008894 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008895 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008896 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8897 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8898 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8899 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8900 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8901 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8902 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008903#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008904 "mov %%r8, %c[r8](%0) \n\t"
8905 "mov %%r9, %c[r9](%0) \n\t"
8906 "mov %%r10, %c[r10](%0) \n\t"
8907 "mov %%r11, %c[r11](%0) \n\t"
8908 "mov %%r12, %c[r12](%0) \n\t"
8909 "mov %%r13, %c[r13](%0) \n\t"
8910 "mov %%r14, %c[r14](%0) \n\t"
8911 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008912#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008913 "mov %%cr2, %%" _ASM_AX " \n\t"
8914 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008915
Avi Kivityb188c81f2012-09-16 15:10:58 +03008916 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008917 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008918 ".pushsection .rodata \n\t"
8919 ".global vmx_return \n\t"
8920 "vmx_return: " _ASM_PTR " 2b \n\t"
8921 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008922 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008923 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008924 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008925 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008926 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8927 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8928 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8929 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8930 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8931 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8932 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008933#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008934 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8935 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8936 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8937 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8938 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8939 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8940 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8941 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008942#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008943 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8944 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008945 : "cc", "memory"
8946#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008947 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008948 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008949#else
8950 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008951#endif
8952 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008953
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008954 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8955 if (debugctlmsr)
8956 update_debugctlmsr(debugctlmsr);
8957
Avi Kivityaa67f602012-08-01 16:48:03 +03008958#ifndef CONFIG_X86_64
8959 /*
8960 * The sysexit path does not restore ds/es, so we must set them to
8961 * a reasonable value ourselves.
8962 *
8963 * We can't defer this to vmx_load_host_state() since that function
8964 * may be executed in interrupt context, which saves and restore segments
8965 * around it, nullifying its effect.
8966 */
8967 loadsegment(ds, __USER_DS);
8968 loadsegment(es, __USER_DS);
8969#endif
8970
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008971 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008972 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008973 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008974 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008975 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008976 vcpu->arch.regs_dirty = 0;
8977
Avi Kivity1155f762007-11-22 11:30:47 +02008978 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8979
Nadav Har'Eld462b812011-05-24 15:26:10 +03008980 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008981
Avi Kivity51aa01d2010-07-20 14:31:20 +03008982 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008983
Gleb Natapove0b890d2013-09-25 12:51:33 +03008984 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008985 * eager fpu is enabled if PKEY is supported and CR4 is switched
8986 * back on host, so it is safe to read guest PKRU from current
8987 * XSAVE.
8988 */
8989 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8990 vmx->guest_pkru = __read_pkru();
8991 if (vmx->guest_pkru != vmx->host_pkru) {
8992 vmx->guest_pkru_valid = true;
8993 __write_pkru(vmx->host_pkru);
8994 } else
8995 vmx->guest_pkru_valid = false;
8996 }
8997
8998 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008999 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9000 * we did not inject a still-pending event to L1 now because of
9001 * nested_run_pending, we need to re-enable this bit.
9002 */
9003 if (vmx->nested.nested_run_pending)
9004 kvm_make_request(KVM_REQ_EVENT, vcpu);
9005
9006 vmx->nested.nested_run_pending = 0;
9007
Avi Kivity51aa01d2010-07-20 14:31:20 +03009008 vmx_complete_atomic_exit(vmx);
9009 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009010 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009011}
9012
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009013static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9014{
9015 struct vcpu_vmx *vmx = to_vmx(vcpu);
9016 int cpu;
9017
9018 if (vmx->loaded_vmcs == &vmx->vmcs01)
9019 return;
9020
9021 cpu = get_cpu();
9022 vmx->loaded_vmcs = &vmx->vmcs01;
9023 vmx_vcpu_put(vcpu);
9024 vmx_vcpu_load(vcpu, cpu);
9025 vcpu->cpu = cpu;
9026 put_cpu();
9027}
9028
Jim Mattson2f1fe812016-07-08 15:36:06 -07009029/*
9030 * Ensure that the current vmcs of the logical processor is the
9031 * vmcs01 of the vcpu before calling free_nested().
9032 */
9033static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9034{
9035 struct vcpu_vmx *vmx = to_vmx(vcpu);
9036 int r;
9037
9038 r = vcpu_load(vcpu);
9039 BUG_ON(r);
9040 vmx_load_vmcs01(vcpu);
9041 free_nested(vmx);
9042 vcpu_put(vcpu);
9043}
9044
Avi Kivity6aa8b732006-12-10 02:21:36 -08009045static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9046{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009047 struct vcpu_vmx *vmx = to_vmx(vcpu);
9048
Kai Huang843e4332015-01-28 10:54:28 +08009049 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009050 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009051 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009052 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009053 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009054 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009055 kfree(vmx->guest_msrs);
9056 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009057 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009058}
9059
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009060static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009061{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009062 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009063 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009064 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009065
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009066 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009067 return ERR_PTR(-ENOMEM);
9068
Wanpeng Li991e7a02015-09-16 17:30:05 +08009069 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009070
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009071 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9072 if (err)
9073 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009074
Peter Feiner4e595162016-07-07 14:49:58 -07009075 err = -ENOMEM;
9076
9077 /*
9078 * If PML is turned on, failure on enabling PML just results in failure
9079 * of creating the vcpu, therefore we can simplify PML logic (by
9080 * avoiding dealing with cases, such as enabling PML partially on vcpus
9081 * for the guest, etc.
9082 */
9083 if (enable_pml) {
9084 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9085 if (!vmx->pml_pg)
9086 goto uninit_vcpu;
9087 }
9088
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009089 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009090 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9091 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009092
Peter Feiner4e595162016-07-07 14:49:58 -07009093 if (!vmx->guest_msrs)
9094 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009095
Nadav Har'Eld462b812011-05-24 15:26:10 +03009096 vmx->loaded_vmcs = &vmx->vmcs01;
9097 vmx->loaded_vmcs->vmcs = alloc_vmcs();
9098 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009099 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009100 if (!vmm_exclusive)
9101 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9102 loaded_vmcs_init(vmx->loaded_vmcs);
9103 if (!vmm_exclusive)
9104 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009105
Avi Kivity15ad7142007-07-11 18:17:21 +03009106 cpu = get_cpu();
9107 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009108 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009109 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009110 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009111 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009112 if (err)
9113 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009114 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009115 err = alloc_apic_access_page(kvm);
9116 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009117 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009118 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009119
Sheng Yangb927a3c2009-07-21 10:42:48 +08009120 if (enable_ept) {
9121 if (!kvm->arch.ept_identity_map_addr)
9122 kvm->arch.ept_identity_map_addr =
9123 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009124 err = init_rmode_identity_map(kvm);
9125 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009126 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009127 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009128
Wanpeng Li5c614b32015-10-13 09:18:36 -07009129 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009130 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009131 vmx->nested.vpid02 = allocate_vpid();
9132 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009133
Wincy Van705699a2015-02-03 23:58:17 +08009134 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009135 vmx->nested.current_vmptr = -1ull;
9136 vmx->nested.current_vmcs12 = NULL;
9137
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009138 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9139
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009140 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009141
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009142free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009143 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009144 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009145free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009146 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009147free_pml:
9148 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009149uninit_vcpu:
9150 kvm_vcpu_uninit(&vmx->vcpu);
9151free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009152 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009153 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009154 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009155}
9156
Yang, Sheng002c7f72007-07-31 14:23:01 +03009157static void __init vmx_check_processor_compat(void *rtn)
9158{
9159 struct vmcs_config vmcs_conf;
9160
9161 *(int *)rtn = 0;
9162 if (setup_vmcs_config(&vmcs_conf) < 0)
9163 *(int *)rtn = -EIO;
9164 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9165 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9166 smp_processor_id());
9167 *(int *)rtn = -EIO;
9168 }
9169}
9170
Sheng Yang67253af2008-04-25 10:20:22 +08009171static int get_ept_level(void)
9172{
9173 return VMX_EPT_DEFAULT_GAW + 1;
9174}
9175
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009176static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009177{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009178 u8 cache;
9179 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009180
Sheng Yang522c68c2009-04-27 20:35:43 +08009181 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009182 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009183 * 2. EPT with VT-d:
9184 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009185 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009186 * b. VT-d with snooping control feature: snooping control feature of
9187 * VT-d engine can guarantee the cache correctness. Just set it
9188 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009189 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009190 * consistent with host MTRR
9191 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009192 if (is_mmio) {
9193 cache = MTRR_TYPE_UNCACHABLE;
9194 goto exit;
9195 }
9196
9197 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009198 ipat = VMX_EPT_IPAT_BIT;
9199 cache = MTRR_TYPE_WRBACK;
9200 goto exit;
9201 }
9202
9203 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9204 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009205 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009206 cache = MTRR_TYPE_WRBACK;
9207 else
9208 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009209 goto exit;
9210 }
9211
Xiao Guangrongff536042015-06-15 16:55:22 +08009212 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009213
9214exit:
9215 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009216}
9217
Sheng Yang17cc3932010-01-05 19:02:27 +08009218static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009219{
Sheng Yang878403b2010-01-05 19:02:29 +08009220 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9221 return PT_DIRECTORY_LEVEL;
9222 else
9223 /* For shadow and EPT supported 1GB page */
9224 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009225}
9226
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009227static void vmcs_set_secondary_exec_control(u32 new_ctl)
9228{
9229 /*
9230 * These bits in the secondary execution controls field
9231 * are dynamic, the others are mostly based on the hypervisor
9232 * architecture and the guest's CPUID. Do not touch the
9233 * dynamic bits.
9234 */
9235 u32 mask =
9236 SECONDARY_EXEC_SHADOW_VMCS |
9237 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9238 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9239
9240 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9241
9242 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9243 (new_ctl & ~mask) | (cur_ctl & mask));
9244}
9245
Sheng Yang0e851882009-12-18 16:48:46 +08009246static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9247{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009248 struct kvm_cpuid_entry2 *best;
9249 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009250 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009251
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009252 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009253 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9254 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009255 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009256
Paolo Bonzini8b972652015-09-15 17:34:42 +02009257 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009258 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009259 vmx->nested.nested_vmx_secondary_ctls_high |=
9260 SECONDARY_EXEC_RDTSCP;
9261 else
9262 vmx->nested.nested_vmx_secondary_ctls_high &=
9263 ~SECONDARY_EXEC_RDTSCP;
9264 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009265 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009266
Mao, Junjiead756a12012-07-02 01:18:48 +00009267 /* Exposing INVPCID only when PCID is exposed */
9268 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9269 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009270 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9271 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009272 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009273
Mao, Junjiead756a12012-07-02 01:18:48 +00009274 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009275 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009276 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009277
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009278 if (cpu_has_secondary_exec_ctrls())
9279 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009280
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009281 if (nested_vmx_allowed(vcpu))
9282 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9283 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9284 else
9285 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9286 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009287}
9288
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009289static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9290{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009291 if (func == 1 && nested)
9292 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009293}
9294
Yang Zhang25d92082013-08-06 12:00:32 +03009295static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9296 struct x86_exception *fault)
9297{
Jan Kiszka533558b2014-01-04 18:47:20 +01009298 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9299 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009300
9301 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009302 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009303 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009304 exit_reason = EXIT_REASON_EPT_VIOLATION;
9305 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009306 vmcs12->guest_physical_address = fault->address;
9307}
9308
Nadav Har'El155a97a2013-08-05 11:07:16 +03009309/* Callbacks for nested_ept_init_mmu_context: */
9310
9311static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9312{
9313 /* return the page table to be shadowed - in our case, EPT12 */
9314 return get_vmcs12(vcpu)->ept_pointer;
9315}
9316
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009317static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009318{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009319 WARN_ON(mmu_is_nested(vcpu));
9320 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009321 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9322 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009323 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9324 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9325 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9326
9327 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009328}
9329
9330static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9331{
9332 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9333}
9334
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009335static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9336 u16 error_code)
9337{
9338 bool inequality, bit;
9339
9340 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9341 inequality =
9342 (error_code & vmcs12->page_fault_error_code_mask) !=
9343 vmcs12->page_fault_error_code_match;
9344 return inequality ^ bit;
9345}
9346
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009347static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9348 struct x86_exception *fault)
9349{
9350 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9351
9352 WARN_ON(!is_guest_mode(vcpu));
9353
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009354 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009355 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9356 vmcs_read32(VM_EXIT_INTR_INFO),
9357 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009358 else
9359 kvm_inject_page_fault(vcpu, fault);
9360}
9361
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009362static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9363 struct vmcs12 *vmcs12)
9364{
9365 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009366 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009367
9368 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009369 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9370 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009371 return false;
9372
9373 /*
9374 * Translate L1 physical address to host physical
9375 * address for vmcs02. Keep the page pinned, so this
9376 * physical address remains valid. We keep a reference
9377 * to it so we can release it later.
9378 */
9379 if (vmx->nested.apic_access_page) /* shouldn't happen */
9380 nested_release_page(vmx->nested.apic_access_page);
9381 vmx->nested.apic_access_page =
9382 nested_get_page(vcpu, vmcs12->apic_access_addr);
9383 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009384
9385 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009386 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9387 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009388 return false;
9389
9390 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9391 nested_release_page(vmx->nested.virtual_apic_page);
9392 vmx->nested.virtual_apic_page =
9393 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9394
9395 /*
9396 * Failing the vm entry is _not_ what the processor does
9397 * but it's basically the only possibility we have.
9398 * We could still enter the guest if CR8 load exits are
9399 * enabled, CR8 store exits are enabled, and virtualize APIC
9400 * access is disabled; in this case the processor would never
9401 * use the TPR shadow and we could simply clear the bit from
9402 * the execution control. But such a configuration is useless,
9403 * so let's keep the code simple.
9404 */
9405 if (!vmx->nested.virtual_apic_page)
9406 return false;
9407 }
9408
Wincy Van705699a2015-02-03 23:58:17 +08009409 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009410 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9411 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009412 return false;
9413
9414 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9415 kunmap(vmx->nested.pi_desc_page);
9416 nested_release_page(vmx->nested.pi_desc_page);
9417 }
9418 vmx->nested.pi_desc_page =
9419 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9420 if (!vmx->nested.pi_desc_page)
9421 return false;
9422
9423 vmx->nested.pi_desc =
9424 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9425 if (!vmx->nested.pi_desc) {
9426 nested_release_page_clean(vmx->nested.pi_desc_page);
9427 return false;
9428 }
9429 vmx->nested.pi_desc =
9430 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9431 (unsigned long)(vmcs12->posted_intr_desc_addr &
9432 (PAGE_SIZE - 1)));
9433 }
9434
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009435 return true;
9436}
9437
Jan Kiszkaf4124502014-03-07 20:03:13 +01009438static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9439{
9440 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9441 struct vcpu_vmx *vmx = to_vmx(vcpu);
9442
9443 if (vcpu->arch.virtual_tsc_khz == 0)
9444 return;
9445
9446 /* Make sure short timeouts reliably trigger an immediate vmexit.
9447 * hrtimer_start does not guarantee this. */
9448 if (preemption_timeout <= 1) {
9449 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9450 return;
9451 }
9452
9453 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9454 preemption_timeout *= 1000000;
9455 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9456 hrtimer_start(&vmx->nested.preemption_timer,
9457 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9458}
9459
Wincy Van3af18d92015-02-03 23:49:31 +08009460static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9461 struct vmcs12 *vmcs12)
9462{
9463 int maxphyaddr;
9464 u64 addr;
9465
9466 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9467 return 0;
9468
9469 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9470 WARN_ON(1);
9471 return -EINVAL;
9472 }
9473 maxphyaddr = cpuid_maxphyaddr(vcpu);
9474
9475 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9476 ((addr + PAGE_SIZE) >> maxphyaddr))
9477 return -EINVAL;
9478
9479 return 0;
9480}
9481
9482/*
9483 * Merge L0's and L1's MSR bitmap, return false to indicate that
9484 * we do not use the hardware.
9485 */
9486static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9487 struct vmcs12 *vmcs12)
9488{
Wincy Van82f0dd42015-02-03 23:57:18 +08009489 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009490 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009491 unsigned long *msr_bitmap_l1;
9492 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009493
Radim Krčmářd048c092016-08-08 20:16:22 +02009494 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009495 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9496 return false;
9497
9498 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9499 if (!page) {
9500 WARN_ON(1);
9501 return false;
9502 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009503 msr_bitmap_l1 = (unsigned long *)kmap(page);
9504 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009505 nested_release_page_clean(page);
9506 WARN_ON(1);
9507 return false;
9508 }
9509
Radim Krčmářd048c092016-08-08 20:16:22 +02009510 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9511
Wincy Vanf2b93282015-02-03 23:56:03 +08009512 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009513 if (nested_cpu_has_apic_reg_virt(vmcs12))
9514 for (msr = 0x800; msr <= 0x8ff; msr++)
9515 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009516 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009517 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009518
9519 nested_vmx_disable_intercept_for_msr(
9520 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009521 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9522 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009523
Wincy Van608406e2015-02-03 23:57:51 +08009524 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009525 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009526 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009527 APIC_BASE_MSR + (APIC_EOI >> 4),
9528 MSR_TYPE_W);
9529 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009530 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009531 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9532 MSR_TYPE_W);
9533 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009534 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009535 kunmap(page);
9536 nested_release_page_clean(page);
9537
9538 return true;
9539}
9540
9541static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9542 struct vmcs12 *vmcs12)
9543{
Wincy Van82f0dd42015-02-03 23:57:18 +08009544 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009545 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009546 !nested_cpu_has_vid(vmcs12) &&
9547 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009548 return 0;
9549
9550 /*
9551 * If virtualize x2apic mode is enabled,
9552 * virtualize apic access must be disabled.
9553 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009554 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9555 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009556 return -EINVAL;
9557
Wincy Van608406e2015-02-03 23:57:51 +08009558 /*
9559 * If virtual interrupt delivery is enabled,
9560 * we must exit on external interrupts.
9561 */
9562 if (nested_cpu_has_vid(vmcs12) &&
9563 !nested_exit_on_intr(vcpu))
9564 return -EINVAL;
9565
Wincy Van705699a2015-02-03 23:58:17 +08009566 /*
9567 * bits 15:8 should be zero in posted_intr_nv,
9568 * the descriptor address has been already checked
9569 * in nested_get_vmcs12_pages.
9570 */
9571 if (nested_cpu_has_posted_intr(vmcs12) &&
9572 (!nested_cpu_has_vid(vmcs12) ||
9573 !nested_exit_intr_ack_set(vcpu) ||
9574 vmcs12->posted_intr_nv & 0xff00))
9575 return -EINVAL;
9576
Wincy Vanf2b93282015-02-03 23:56:03 +08009577 /* tpr shadow is needed by all apicv features. */
9578 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9579 return -EINVAL;
9580
9581 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009582}
9583
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009584static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9585 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009586 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009587{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009588 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009589 u64 count, addr;
9590
9591 if (vmcs12_read_any(vcpu, count_field, &count) ||
9592 vmcs12_read_any(vcpu, addr_field, &addr)) {
9593 WARN_ON(1);
9594 return -EINVAL;
9595 }
9596 if (count == 0)
9597 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009598 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009599 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9600 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9601 pr_warn_ratelimited(
9602 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9603 addr_field, maxphyaddr, count, addr);
9604 return -EINVAL;
9605 }
9606 return 0;
9607}
9608
9609static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9610 struct vmcs12 *vmcs12)
9611{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009612 if (vmcs12->vm_exit_msr_load_count == 0 &&
9613 vmcs12->vm_exit_msr_store_count == 0 &&
9614 vmcs12->vm_entry_msr_load_count == 0)
9615 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009616 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009617 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009618 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009619 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009620 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009621 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009622 return -EINVAL;
9623 return 0;
9624}
9625
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009626static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9627 struct vmx_msr_entry *e)
9628{
9629 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009630 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009631 return -EINVAL;
9632 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9633 e->index == MSR_IA32_UCODE_REV)
9634 return -EINVAL;
9635 if (e->reserved != 0)
9636 return -EINVAL;
9637 return 0;
9638}
9639
9640static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9641 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009642{
9643 if (e->index == MSR_FS_BASE ||
9644 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009645 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9646 nested_vmx_msr_check_common(vcpu, e))
9647 return -EINVAL;
9648 return 0;
9649}
9650
9651static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9652 struct vmx_msr_entry *e)
9653{
9654 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9655 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009656 return -EINVAL;
9657 return 0;
9658}
9659
9660/*
9661 * Load guest's/host's msr at nested entry/exit.
9662 * return 0 for success, entry index for failure.
9663 */
9664static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9665{
9666 u32 i;
9667 struct vmx_msr_entry e;
9668 struct msr_data msr;
9669
9670 msr.host_initiated = false;
9671 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009672 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9673 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009674 pr_warn_ratelimited(
9675 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9676 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009677 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009678 }
9679 if (nested_vmx_load_msr_check(vcpu, &e)) {
9680 pr_warn_ratelimited(
9681 "%s check failed (%u, 0x%x, 0x%x)\n",
9682 __func__, i, e.index, e.reserved);
9683 goto fail;
9684 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009685 msr.index = e.index;
9686 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009687 if (kvm_set_msr(vcpu, &msr)) {
9688 pr_warn_ratelimited(
9689 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9690 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009691 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009692 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009693 }
9694 return 0;
9695fail:
9696 return i + 1;
9697}
9698
9699static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9700{
9701 u32 i;
9702 struct vmx_msr_entry e;
9703
9704 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009705 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009706 if (kvm_vcpu_read_guest(vcpu,
9707 gpa + i * sizeof(e),
9708 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009709 pr_warn_ratelimited(
9710 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9711 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009712 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009713 }
9714 if (nested_vmx_store_msr_check(vcpu, &e)) {
9715 pr_warn_ratelimited(
9716 "%s check failed (%u, 0x%x, 0x%x)\n",
9717 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009718 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009719 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009720 msr_info.host_initiated = false;
9721 msr_info.index = e.index;
9722 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009723 pr_warn_ratelimited(
9724 "%s cannot read MSR (%u, 0x%x)\n",
9725 __func__, i, e.index);
9726 return -EINVAL;
9727 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009728 if (kvm_vcpu_write_guest(vcpu,
9729 gpa + i * sizeof(e) +
9730 offsetof(struct vmx_msr_entry, value),
9731 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009732 pr_warn_ratelimited(
9733 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009734 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009735 return -EINVAL;
9736 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009737 }
9738 return 0;
9739}
9740
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009741/*
9742 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9743 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009744 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009745 * guest in a way that will both be appropriate to L1's requests, and our
9746 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9747 * function also has additional necessary side-effects, like setting various
9748 * vcpu->arch fields.
9749 */
9750static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9751{
9752 struct vcpu_vmx *vmx = to_vmx(vcpu);
9753 u32 exec_control;
9754
9755 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9756 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9757 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9758 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9759 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9760 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9761 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9762 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9763 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9764 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9765 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9766 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9767 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9768 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9769 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9770 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9771 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9772 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9773 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9774 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9775 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9776 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9777 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9778 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9779 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9780 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9781 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9782 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9783 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9784 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9785 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9786 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9787 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9788 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9789 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9790 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9791
Jan Kiszka2996fca2014-06-16 13:59:43 +02009792 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9793 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9794 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9795 } else {
9796 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9797 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9798 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009799 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9800 vmcs12->vm_entry_intr_info_field);
9801 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9802 vmcs12->vm_entry_exception_error_code);
9803 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9804 vmcs12->vm_entry_instruction_len);
9805 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9806 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009807 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009808 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009809 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9810 vmcs12->guest_pending_dbg_exceptions);
9811 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9812 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9813
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009814 if (nested_cpu_has_xsaves(vmcs12))
9815 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009816 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9817
Jan Kiszkaf4124502014-03-07 20:03:13 +01009818 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009819
Paolo Bonzini93140062016-07-06 13:23:51 +02009820 /* Preemption timer setting is only taken from vmcs01. */
9821 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9822 exec_control |= vmcs_config.pin_based_exec_ctrl;
9823 if (vmx->hv_deadline_tsc == -1)
9824 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9825
9826 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009827 if (nested_cpu_has_posted_intr(vmcs12)) {
9828 /*
9829 * Note that we use L0's vector here and in
9830 * vmx_deliver_nested_posted_interrupt.
9831 */
9832 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9833 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009834 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009835 vmcs_write64(POSTED_INTR_DESC_ADDR,
9836 page_to_phys(vmx->nested.pi_desc_page) +
9837 (unsigned long)(vmcs12->posted_intr_desc_addr &
9838 (PAGE_SIZE - 1)));
9839 } else
9840 exec_control &= ~PIN_BASED_POSTED_INTR;
9841
Jan Kiszkaf4124502014-03-07 20:03:13 +01009842 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009843
Jan Kiszkaf4124502014-03-07 20:03:13 +01009844 vmx->nested.preemption_timer_expired = false;
9845 if (nested_cpu_has_preemption_timer(vmcs12))
9846 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009847
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009848 /*
9849 * Whether page-faults are trapped is determined by a combination of
9850 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9851 * If enable_ept, L0 doesn't care about page faults and we should
9852 * set all of these to L1's desires. However, if !enable_ept, L0 does
9853 * care about (at least some) page faults, and because it is not easy
9854 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9855 * to exit on each and every L2 page fault. This is done by setting
9856 * MASK=MATCH=0 and (see below) EB.PF=1.
9857 * Note that below we don't need special code to set EB.PF beyond the
9858 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9859 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9860 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9861 *
9862 * A problem with this approach (when !enable_ept) is that L1 may be
9863 * injected with more page faults than it asked for. This could have
9864 * caused problems, but in practice existing hypervisors don't care.
9865 * To fix this, we will need to emulate the PFEC checking (on the L1
9866 * page tables), using walk_addr(), when injecting PFs to L1.
9867 */
9868 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9869 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9870 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9871 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9872
9873 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009874 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009875
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009876 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009877 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009878 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009879 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009880 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009881 if (nested_cpu_has(vmcs12,
9882 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9883 exec_control |= vmcs12->secondary_vm_exec_control;
9884
9885 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9886 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009887 * If translation failed, no matter: This feature asks
9888 * to exit when accessing the given address, and if it
9889 * can never be accessed, this feature won't do
9890 * anything anyway.
9891 */
9892 if (!vmx->nested.apic_access_page)
9893 exec_control &=
9894 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9895 else
9896 vmcs_write64(APIC_ACCESS_ADDR,
9897 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009898 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009899 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009900 exec_control |=
9901 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009902 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009903 }
9904
Wincy Van608406e2015-02-03 23:57:51 +08009905 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9906 vmcs_write64(EOI_EXIT_BITMAP0,
9907 vmcs12->eoi_exit_bitmap0);
9908 vmcs_write64(EOI_EXIT_BITMAP1,
9909 vmcs12->eoi_exit_bitmap1);
9910 vmcs_write64(EOI_EXIT_BITMAP2,
9911 vmcs12->eoi_exit_bitmap2);
9912 vmcs_write64(EOI_EXIT_BITMAP3,
9913 vmcs12->eoi_exit_bitmap3);
9914 vmcs_write16(GUEST_INTR_STATUS,
9915 vmcs12->guest_intr_status);
9916 }
9917
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009918 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9919 }
9920
9921
9922 /*
9923 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9924 * Some constant fields are set here by vmx_set_constant_host_state().
9925 * Other fields are different per CPU, and will be set later when
9926 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9927 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009928 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009929
9930 /*
9931 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9932 * entry, but only if the current (host) sp changed from the value
9933 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9934 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9935 * here we just force the write to happen on entry.
9936 */
9937 vmx->host_rsp = 0;
9938
9939 exec_control = vmx_exec_control(vmx); /* L0's desires */
9940 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9941 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9942 exec_control &= ~CPU_BASED_TPR_SHADOW;
9943 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009944
9945 if (exec_control & CPU_BASED_TPR_SHADOW) {
9946 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9947 page_to_phys(vmx->nested.virtual_apic_page));
9948 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9949 }
9950
Wincy Van3af18d92015-02-03 23:49:31 +08009951 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +02009952 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
9953 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9954 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
9955 else
Wincy Van3af18d92015-02-03 23:49:31 +08009956 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9957
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009958 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009959 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009960 * Rather, exit every time.
9961 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009962 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9963 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9964
9965 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9966
9967 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9968 * bitwise-or of what L1 wants to trap for L2, and what we want to
9969 * trap. Note that CR0.TS also needs updating - we do this later.
9970 */
9971 update_exception_bitmap(vcpu);
9972 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9973 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9974
Nadav Har'El8049d652013-08-05 11:07:06 +03009975 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9976 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9977 * bits are further modified by vmx_set_efer() below.
9978 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009979 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009980
9981 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9982 * emulated by vmx_set_efer(), below.
9983 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009984 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009985 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9986 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009987 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9988
Jan Kiszka44811c02013-08-04 17:17:27 +02009989 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009990 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009991 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9992 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009993 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9994
9995
9996 set_cr4_guest_host_mask(vmx);
9997
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009998 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9999 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10000
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010001 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10002 vmcs_write64(TSC_OFFSET,
10003 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
10004 else
10005 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010006 if (kvm_has_tsc_control)
10007 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010008
10009 if (enable_vpid) {
10010 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010011 * There is no direct mapping between vpid02 and vpid12, the
10012 * vpid02 is per-vCPU for L0 and reused while the value of
10013 * vpid12 is changed w/ one invvpid during nested vmentry.
10014 * The vpid12 is allocated by L1 for L2, so it will not
10015 * influence global bitmap(for vpid01 and vpid02 allocation)
10016 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010017 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010018 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10019 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10020 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10021 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10022 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10023 }
10024 } else {
10025 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10026 vmx_flush_tlb(vcpu);
10027 }
10028
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010029 }
10030
Nadav Har'El155a97a2013-08-05 11:07:16 +030010031 if (nested_cpu_has_ept(vmcs12)) {
10032 kvm_mmu_unload(vcpu);
10033 nested_ept_init_mmu_context(vcpu);
10034 }
10035
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010036 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10037 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010038 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010039 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10040 else
10041 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10042 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10043 vmx_set_efer(vcpu, vcpu->arch.efer);
10044
10045 /*
10046 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10047 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10048 * The CR0_READ_SHADOW is what L2 should have expected to read given
10049 * the specifications by L1; It's not enough to take
10050 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10051 * have more bits than L1 expected.
10052 */
10053 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10054 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10055
10056 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10057 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10058
10059 /* shadow page tables on either EPT or shadow page tables */
10060 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10061 kvm_mmu_reset_context(vcpu);
10062
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010063 if (!enable_ept)
10064 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10065
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010066 /*
10067 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10068 */
10069 if (enable_ept) {
10070 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10071 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10072 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10073 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10074 }
10075
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010076 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10077 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10078}
10079
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010080/*
10081 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10082 * for running an L2 nested guest.
10083 */
10084static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10085{
10086 struct vmcs12 *vmcs12;
10087 struct vcpu_vmx *vmx = to_vmx(vcpu);
10088 int cpu;
10089 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010090 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010091 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010092
10093 if (!nested_vmx_check_permission(vcpu) ||
10094 !nested_vmx_check_vmcs12(vcpu))
10095 return 1;
10096
10097 skip_emulated_instruction(vcpu);
10098 vmcs12 = get_vmcs12(vcpu);
10099
Abel Gordon012f83c2013-04-18 14:39:25 +030010100 if (enable_shadow_vmcs)
10101 copy_shadow_to_vmcs12(vmx);
10102
Nadav Har'El7c177932011-05-25 23:12:04 +030010103 /*
10104 * The nested entry process starts with enforcing various prerequisites
10105 * on vmcs12 as required by the Intel SDM, and act appropriately when
10106 * they fail: As the SDM explains, some conditions should cause the
10107 * instruction to fail, while others will cause the instruction to seem
10108 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10109 * To speed up the normal (success) code path, we should avoid checking
10110 * for misconfigurations which will anyway be caught by the processor
10111 * when using the merged vmcs02.
10112 */
10113 if (vmcs12->launch_state == launch) {
10114 nested_vmx_failValid(vcpu,
10115 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10116 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10117 return 1;
10118 }
10119
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010120 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10121 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010122 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10123 return 1;
10124 }
10125
Wincy Van3af18d92015-02-03 23:49:31 +080010126 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010127 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10128 return 1;
10129 }
10130
Wincy Van3af18d92015-02-03 23:49:31 +080010131 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010132 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10133 return 1;
10134 }
10135
Wincy Vanf2b93282015-02-03 23:56:03 +080010136 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10137 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10138 return 1;
10139 }
10140
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010141 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10142 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10143 return 1;
10144 }
10145
Nadav Har'El7c177932011-05-25 23:12:04 +030010146 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010147 vmx->nested.nested_vmx_true_procbased_ctls_low,
10148 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010149 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010150 vmx->nested.nested_vmx_secondary_ctls_low,
10151 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010152 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010153 vmx->nested.nested_vmx_pinbased_ctls_low,
10154 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010155 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010156 vmx->nested.nested_vmx_true_exit_ctls_low,
10157 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010158 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010159 vmx->nested.nested_vmx_true_entry_ctls_low,
10160 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010161 {
10162 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10163 return 1;
10164 }
10165
10166 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10167 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10168 nested_vmx_failValid(vcpu,
10169 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10170 return 1;
10171 }
10172
Wincy Vanb9c237b2015-02-03 23:56:30 +080010173 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010174 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10175 nested_vmx_entry_failure(vcpu, vmcs12,
10176 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10177 return 1;
10178 }
10179 if (vmcs12->vmcs_link_pointer != -1ull) {
10180 nested_vmx_entry_failure(vcpu, vmcs12,
10181 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10182 return 1;
10183 }
10184
10185 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010186 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010187 * are performed on the field for the IA32_EFER MSR:
10188 * - Bits reserved in the IA32_EFER MSR must be 0.
10189 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10190 * the IA-32e mode guest VM-exit control. It must also be identical
10191 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10192 * CR0.PG) is 1.
10193 */
10194 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10195 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10196 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10197 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10198 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10199 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10200 nested_vmx_entry_failure(vcpu, vmcs12,
10201 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10202 return 1;
10203 }
10204 }
10205
10206 /*
10207 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10208 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10209 * the values of the LMA and LME bits in the field must each be that of
10210 * the host address-space size VM-exit control.
10211 */
10212 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10213 ia32e = (vmcs12->vm_exit_controls &
10214 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10215 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10216 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10217 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10218 nested_vmx_entry_failure(vcpu, vmcs12,
10219 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10220 return 1;
10221 }
10222 }
10223
10224 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010225 * We're finally done with prerequisite checking, and can start with
10226 * the nested entry.
10227 */
10228
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010229 vmcs02 = nested_get_current_vmcs02(vmx);
10230 if (!vmcs02)
10231 return -ENOMEM;
10232
10233 enter_guest_mode(vcpu);
10234
10235 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10236
Jan Kiszka2996fca2014-06-16 13:59:43 +020010237 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10238 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10239
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010240 cpu = get_cpu();
10241 vmx->loaded_vmcs = vmcs02;
10242 vmx_vcpu_put(vcpu);
10243 vmx_vcpu_load(vcpu, cpu);
10244 vcpu->cpu = cpu;
10245 put_cpu();
10246
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010247 vmx_segment_cache_clear(vmx);
10248
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010249 prepare_vmcs02(vcpu, vmcs12);
10250
Wincy Vanff651cb2014-12-11 08:52:58 +030010251 msr_entry_idx = nested_vmx_load_msr(vcpu,
10252 vmcs12->vm_entry_msr_load_addr,
10253 vmcs12->vm_entry_msr_load_count);
10254 if (msr_entry_idx) {
10255 leave_guest_mode(vcpu);
10256 vmx_load_vmcs01(vcpu);
10257 nested_vmx_entry_failure(vcpu, vmcs12,
10258 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10259 return 1;
10260 }
10261
10262 vmcs12->launch_state = 1;
10263
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010264 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010265 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010266
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010267 vmx->nested.nested_run_pending = 1;
10268
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010269 /*
10270 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10271 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10272 * returned as far as L1 is concerned. It will only return (and set
10273 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10274 */
10275 return 1;
10276}
10277
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010278/*
10279 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10280 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10281 * This function returns the new value we should put in vmcs12.guest_cr0.
10282 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10283 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10284 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10285 * didn't trap the bit, because if L1 did, so would L0).
10286 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10287 * been modified by L2, and L1 knows it. So just leave the old value of
10288 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10289 * isn't relevant, because if L0 traps this bit it can set it to anything.
10290 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10291 * changed these bits, and therefore they need to be updated, but L0
10292 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10293 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10294 */
10295static inline unsigned long
10296vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10297{
10298 return
10299 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10300 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10301 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10302 vcpu->arch.cr0_guest_owned_bits));
10303}
10304
10305static inline unsigned long
10306vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10307{
10308 return
10309 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10310 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10311 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10312 vcpu->arch.cr4_guest_owned_bits));
10313}
10314
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010315static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10316 struct vmcs12 *vmcs12)
10317{
10318 u32 idt_vectoring;
10319 unsigned int nr;
10320
Gleb Natapov851eb6672013-09-25 12:51:34 +030010321 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010322 nr = vcpu->arch.exception.nr;
10323 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10324
10325 if (kvm_exception_is_soft(nr)) {
10326 vmcs12->vm_exit_instruction_len =
10327 vcpu->arch.event_exit_inst_len;
10328 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10329 } else
10330 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10331
10332 if (vcpu->arch.exception.has_error_code) {
10333 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10334 vmcs12->idt_vectoring_error_code =
10335 vcpu->arch.exception.error_code;
10336 }
10337
10338 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010339 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010340 vmcs12->idt_vectoring_info_field =
10341 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10342 } else if (vcpu->arch.interrupt.pending) {
10343 nr = vcpu->arch.interrupt.nr;
10344 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10345
10346 if (vcpu->arch.interrupt.soft) {
10347 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10348 vmcs12->vm_entry_instruction_len =
10349 vcpu->arch.event_exit_inst_len;
10350 } else
10351 idt_vectoring |= INTR_TYPE_EXT_INTR;
10352
10353 vmcs12->idt_vectoring_info_field = idt_vectoring;
10354 }
10355}
10356
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010357static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10358{
10359 struct vcpu_vmx *vmx = to_vmx(vcpu);
10360
Jan Kiszkaf4124502014-03-07 20:03:13 +010010361 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10362 vmx->nested.preemption_timer_expired) {
10363 if (vmx->nested.nested_run_pending)
10364 return -EBUSY;
10365 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10366 return 0;
10367 }
10368
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010369 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010370 if (vmx->nested.nested_run_pending ||
10371 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010372 return -EBUSY;
10373 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10374 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10375 INTR_INFO_VALID_MASK, 0);
10376 /*
10377 * The NMI-triggered VM exit counts as injection:
10378 * clear this one and block further NMIs.
10379 */
10380 vcpu->arch.nmi_pending = 0;
10381 vmx_set_nmi_mask(vcpu, true);
10382 return 0;
10383 }
10384
10385 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10386 nested_exit_on_intr(vcpu)) {
10387 if (vmx->nested.nested_run_pending)
10388 return -EBUSY;
10389 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010390 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010391 }
10392
Wincy Van705699a2015-02-03 23:58:17 +080010393 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010394}
10395
Jan Kiszkaf4124502014-03-07 20:03:13 +010010396static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10397{
10398 ktime_t remaining =
10399 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10400 u64 value;
10401
10402 if (ktime_to_ns(remaining) <= 0)
10403 return 0;
10404
10405 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10406 do_div(value, 1000000);
10407 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10408}
10409
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010410/*
10411 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10412 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10413 * and this function updates it to reflect the changes to the guest state while
10414 * L2 was running (and perhaps made some exits which were handled directly by L0
10415 * without going back to L1), and to reflect the exit reason.
10416 * Note that we do not have to copy here all VMCS fields, just those that
10417 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10418 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10419 * which already writes to vmcs12 directly.
10420 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010421static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10422 u32 exit_reason, u32 exit_intr_info,
10423 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010424{
10425 /* update guest state fields: */
10426 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10427 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10428
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010429 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10430 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10431 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10432
10433 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10434 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10435 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10436 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10437 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10438 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10439 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10440 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10441 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10442 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10443 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10444 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10445 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10446 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10447 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10448 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10449 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10450 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10451 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10452 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10453 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10454 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10455 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10456 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10457 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10458 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10459 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10460 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10461 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10462 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10463 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10464 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10465 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10466 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10467 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10468 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10469
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010470 vmcs12->guest_interruptibility_info =
10471 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10472 vmcs12->guest_pending_dbg_exceptions =
10473 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010474 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10475 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10476 else
10477 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010478
Jan Kiszkaf4124502014-03-07 20:03:13 +010010479 if (nested_cpu_has_preemption_timer(vmcs12)) {
10480 if (vmcs12->vm_exit_controls &
10481 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10482 vmcs12->vmx_preemption_timer_value =
10483 vmx_get_preemption_timer_value(vcpu);
10484 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10485 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010486
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010487 /*
10488 * In some cases (usually, nested EPT), L2 is allowed to change its
10489 * own CR3 without exiting. If it has changed it, we must keep it.
10490 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10491 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10492 *
10493 * Additionally, restore L2's PDPTR to vmcs12.
10494 */
10495 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010496 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010497 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10498 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10499 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10500 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10501 }
10502
Wincy Van608406e2015-02-03 23:57:51 +080010503 if (nested_cpu_has_vid(vmcs12))
10504 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10505
Jan Kiszkac18911a2013-03-13 16:06:41 +010010506 vmcs12->vm_entry_controls =
10507 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010508 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010509
Jan Kiszka2996fca2014-06-16 13:59:43 +020010510 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10511 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10512 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10513 }
10514
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010515 /* TODO: These cannot have changed unless we have MSR bitmaps and
10516 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010517 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010518 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010519 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10520 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010521 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10522 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10523 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010524 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010525 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010526 if (nested_cpu_has_xsaves(vmcs12))
10527 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010528
10529 /* update exit information fields: */
10530
Jan Kiszka533558b2014-01-04 18:47:20 +010010531 vmcs12->vm_exit_reason = exit_reason;
10532 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010533
Jan Kiszka533558b2014-01-04 18:47:20 +010010534 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010535 if ((vmcs12->vm_exit_intr_info &
10536 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10537 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10538 vmcs12->vm_exit_intr_error_code =
10539 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010540 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010541 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10542 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10543
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010544 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10545 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10546 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010547 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010548
10549 /*
10550 * Transfer the event that L0 or L1 may wanted to inject into
10551 * L2 to IDT_VECTORING_INFO_FIELD.
10552 */
10553 vmcs12_save_pending_event(vcpu, vmcs12);
10554 }
10555
10556 /*
10557 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10558 * preserved above and would only end up incorrectly in L1.
10559 */
10560 vcpu->arch.nmi_injected = false;
10561 kvm_clear_exception_queue(vcpu);
10562 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010563}
10564
10565/*
10566 * A part of what we need to when the nested L2 guest exits and we want to
10567 * run its L1 parent, is to reset L1's guest state to the host state specified
10568 * in vmcs12.
10569 * This function is to be called not only on normal nested exit, but also on
10570 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10571 * Failures During or After Loading Guest State").
10572 * This function should be called when the active VMCS is L1's (vmcs01).
10573 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010574static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10575 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010576{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010577 struct kvm_segment seg;
10578
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010579 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10580 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010581 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010582 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10583 else
10584 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10585 vmx_set_efer(vcpu, vcpu->arch.efer);
10586
10587 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10588 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010589 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010590 /*
10591 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10592 * actually changed, because it depends on the current state of
10593 * fpu_active (which may have changed).
10594 * Note that vmx_set_cr0 refers to efer set above.
10595 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010596 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010597 /*
10598 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10599 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10600 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10601 */
10602 update_exception_bitmap(vcpu);
10603 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10604 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10605
10606 /*
10607 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10608 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10609 */
10610 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10611 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10612
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010613 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010614
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010615 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10616 kvm_mmu_reset_context(vcpu);
10617
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010618 if (!enable_ept)
10619 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10620
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010621 if (enable_vpid) {
10622 /*
10623 * Trivially support vpid by letting L2s share their parent
10624 * L1's vpid. TODO: move to a more elaborate solution, giving
10625 * each L2 its own vpid and exposing the vpid feature to L1.
10626 */
10627 vmx_flush_tlb(vcpu);
10628 }
10629
10630
10631 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10632 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10633 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10634 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10635 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010636
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010637 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10638 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10639 vmcs_write64(GUEST_BNDCFGS, 0);
10640
Jan Kiszka44811c02013-08-04 17:17:27 +020010641 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010642 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010643 vcpu->arch.pat = vmcs12->host_ia32_pat;
10644 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010645 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10646 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10647 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010648
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010649 /* Set L1 segment info according to Intel SDM
10650 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10651 seg = (struct kvm_segment) {
10652 .base = 0,
10653 .limit = 0xFFFFFFFF,
10654 .selector = vmcs12->host_cs_selector,
10655 .type = 11,
10656 .present = 1,
10657 .s = 1,
10658 .g = 1
10659 };
10660 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10661 seg.l = 1;
10662 else
10663 seg.db = 1;
10664 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10665 seg = (struct kvm_segment) {
10666 .base = 0,
10667 .limit = 0xFFFFFFFF,
10668 .type = 3,
10669 .present = 1,
10670 .s = 1,
10671 .db = 1,
10672 .g = 1
10673 };
10674 seg.selector = vmcs12->host_ds_selector;
10675 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10676 seg.selector = vmcs12->host_es_selector;
10677 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10678 seg.selector = vmcs12->host_ss_selector;
10679 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10680 seg.selector = vmcs12->host_fs_selector;
10681 seg.base = vmcs12->host_fs_base;
10682 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10683 seg.selector = vmcs12->host_gs_selector;
10684 seg.base = vmcs12->host_gs_base;
10685 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10686 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010687 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010688 .limit = 0x67,
10689 .selector = vmcs12->host_tr_selector,
10690 .type = 11,
10691 .present = 1
10692 };
10693 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10694
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010695 kvm_set_dr(vcpu, 7, 0x400);
10696 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010697
Wincy Van3af18d92015-02-03 23:49:31 +080010698 if (cpu_has_vmx_msr_bitmap())
10699 vmx_set_msr_bitmap(vcpu);
10700
Wincy Vanff651cb2014-12-11 08:52:58 +030010701 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10702 vmcs12->vm_exit_msr_load_count))
10703 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010704}
10705
10706/*
10707 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10708 * and modify vmcs12 to make it see what it would expect to see there if
10709 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10710 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010711static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10712 u32 exit_intr_info,
10713 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010714{
10715 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010716 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10717
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010718 /* trying to cancel vmlaunch/vmresume is a bug */
10719 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10720
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010721 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010722 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10723 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010724
Wincy Vanff651cb2014-12-11 08:52:58 +030010725 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10726 vmcs12->vm_exit_msr_store_count))
10727 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10728
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010729 vmx_load_vmcs01(vcpu);
10730
Bandan Das77b0f5d2014-04-19 18:17:45 -040010731 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10732 && nested_exit_intr_ack_set(vcpu)) {
10733 int irq = kvm_cpu_get_interrupt(vcpu);
10734 WARN_ON(irq < 0);
10735 vmcs12->vm_exit_intr_info = irq |
10736 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10737 }
10738
Jan Kiszka542060e2014-01-04 18:47:21 +010010739 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10740 vmcs12->exit_qualification,
10741 vmcs12->idt_vectoring_info_field,
10742 vmcs12->vm_exit_intr_info,
10743 vmcs12->vm_exit_intr_error_code,
10744 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010745
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010746 vm_entry_controls_reset_shadow(vmx);
10747 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010748 vmx_segment_cache_clear(vmx);
10749
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010750 /* if no vmcs02 cache requested, remove the one we used */
10751 if (VMCS02_POOL_SIZE == 0)
10752 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10753
10754 load_vmcs12_host_state(vcpu, vmcs12);
10755
Paolo Bonzini93140062016-07-06 13:23:51 +020010756 /* Update any VMCS fields that might have changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010757 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010758 if (vmx->hv_deadline_tsc == -1)
10759 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10760 PIN_BASED_VMX_PREEMPTION_TIMER);
10761 else
10762 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10763 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010764 if (kvm_has_tsc_control)
10765 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010766
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010767 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10768 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10769 vmx_set_virtual_x2apic_mode(vcpu,
10770 vcpu->arch.apic_base & X2APIC_ENABLE);
10771 }
10772
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010773 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10774 vmx->host_rsp = 0;
10775
10776 /* Unpin physical memory we referred to in vmcs02 */
10777 if (vmx->nested.apic_access_page) {
10778 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010779 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010780 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010781 if (vmx->nested.virtual_apic_page) {
10782 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010783 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010784 }
Wincy Van705699a2015-02-03 23:58:17 +080010785 if (vmx->nested.pi_desc_page) {
10786 kunmap(vmx->nested.pi_desc_page);
10787 nested_release_page(vmx->nested.pi_desc_page);
10788 vmx->nested.pi_desc_page = NULL;
10789 vmx->nested.pi_desc = NULL;
10790 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010791
10792 /*
Tang Chen38b99172014-09-24 15:57:54 +080010793 * We are now running in L2, mmu_notifier will force to reload the
10794 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10795 */
10796 kvm_vcpu_reload_apic_access_page(vcpu);
10797
10798 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010799 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10800 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10801 * success or failure flag accordingly.
10802 */
10803 if (unlikely(vmx->fail)) {
10804 vmx->fail = 0;
10805 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10806 } else
10807 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010808 if (enable_shadow_vmcs)
10809 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010810
10811 /* in case we halted in L2 */
10812 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010813}
10814
Nadav Har'El7c177932011-05-25 23:12:04 +030010815/*
Jan Kiszka42124922014-01-04 18:47:19 +010010816 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10817 */
10818static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10819{
10820 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010821 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010822 free_nested(to_vmx(vcpu));
10823}
10824
10825/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010826 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10827 * 23.7 "VM-entry failures during or after loading guest state" (this also
10828 * lists the acceptable exit-reason and exit-qualification parameters).
10829 * It should only be called before L2 actually succeeded to run, and when
10830 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10831 */
10832static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10833 struct vmcs12 *vmcs12,
10834 u32 reason, unsigned long qualification)
10835{
10836 load_vmcs12_host_state(vcpu, vmcs12);
10837 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10838 vmcs12->exit_qualification = qualification;
10839 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010840 if (enable_shadow_vmcs)
10841 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010842}
10843
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010844static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10845 struct x86_instruction_info *info,
10846 enum x86_intercept_stage stage)
10847{
10848 return X86EMUL_CONTINUE;
10849}
10850
Yunhong Jiang64672c92016-06-13 14:19:59 -070010851#ifdef CONFIG_X86_64
10852/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10853static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10854 u64 divisor, u64 *result)
10855{
10856 u64 low = a << shift, high = a >> (64 - shift);
10857
10858 /* To avoid the overflow on divq */
10859 if (high >= divisor)
10860 return 1;
10861
10862 /* Low hold the result, high hold rem which is discarded */
10863 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10864 "rm" (divisor), "0" (low), "1" (high));
10865 *result = low;
10866
10867 return 0;
10868}
10869
10870static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10871{
10872 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010873 u64 tscl = rdtsc();
10874 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10875 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010876
10877 /* Convert to host delta tsc if tsc scaling is enabled */
10878 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10879 u64_shl_div_u64(delta_tsc,
10880 kvm_tsc_scaling_ratio_frac_bits,
10881 vcpu->arch.tsc_scaling_ratio,
10882 &delta_tsc))
10883 return -ERANGE;
10884
10885 /*
10886 * If the delta tsc can't fit in the 32 bit after the multi shift,
10887 * we can't use the preemption timer.
10888 * It's possible that it fits on later vmentries, but checking
10889 * on every vmentry is costly so we just use an hrtimer.
10890 */
10891 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10892 return -ERANGE;
10893
10894 vmx->hv_deadline_tsc = tscl + delta_tsc;
10895 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10896 PIN_BASED_VMX_PREEMPTION_TIMER);
10897 return 0;
10898}
10899
10900static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10901{
10902 struct vcpu_vmx *vmx = to_vmx(vcpu);
10903 vmx->hv_deadline_tsc = -1;
10904 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10905 PIN_BASED_VMX_PREEMPTION_TIMER);
10906}
10907#endif
10908
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010909static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010910{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010911 if (ple_gap)
10912 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010913}
10914
Kai Huang843e4332015-01-28 10:54:28 +080010915static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10916 struct kvm_memory_slot *slot)
10917{
10918 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10919 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10920}
10921
10922static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10923 struct kvm_memory_slot *slot)
10924{
10925 kvm_mmu_slot_set_dirty(kvm, slot);
10926}
10927
10928static void vmx_flush_log_dirty(struct kvm *kvm)
10929{
10930 kvm_flush_pml_buffers(kvm);
10931}
10932
10933static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10934 struct kvm_memory_slot *memslot,
10935 gfn_t offset, unsigned long mask)
10936{
10937 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10938}
10939
Feng Wuefc64402015-09-18 22:29:51 +080010940/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010941 * This routine does the following things for vCPU which is going
10942 * to be blocked if VT-d PI is enabled.
10943 * - Store the vCPU to the wakeup list, so when interrupts happen
10944 * we can find the right vCPU to wake up.
10945 * - Change the Posted-interrupt descriptor as below:
10946 * 'NDST' <-- vcpu->pre_pcpu
10947 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10948 * - If 'ON' is set during this process, which means at least one
10949 * interrupt is posted for this vCPU, we cannot block it, in
10950 * this case, return 1, otherwise, return 0.
10951 *
10952 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010953static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010954{
10955 unsigned long flags;
10956 unsigned int dest;
10957 struct pi_desc old, new;
10958 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10959
10960 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080010961 !irq_remapping_cap(IRQ_POSTING_CAP) ||
10962 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080010963 return 0;
10964
10965 vcpu->pre_pcpu = vcpu->cpu;
10966 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10967 vcpu->pre_pcpu), flags);
10968 list_add_tail(&vcpu->blocked_vcpu_list,
10969 &per_cpu(blocked_vcpu_on_cpu,
10970 vcpu->pre_pcpu));
10971 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10972 vcpu->pre_pcpu), flags);
10973
10974 do {
10975 old.control = new.control = pi_desc->control;
10976
10977 /*
10978 * We should not block the vCPU if
10979 * an interrupt is posted for it.
10980 */
10981 if (pi_test_on(pi_desc) == 1) {
10982 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10983 vcpu->pre_pcpu), flags);
10984 list_del(&vcpu->blocked_vcpu_list);
10985 spin_unlock_irqrestore(
10986 &per_cpu(blocked_vcpu_on_cpu_lock,
10987 vcpu->pre_pcpu), flags);
10988 vcpu->pre_pcpu = -1;
10989
10990 return 1;
10991 }
10992
10993 WARN((pi_desc->sn == 1),
10994 "Warning: SN field of posted-interrupts "
10995 "is set before blocking\n");
10996
10997 /*
10998 * Since vCPU can be preempted during this process,
10999 * vcpu->cpu could be different with pre_pcpu, we
11000 * need to set pre_pcpu as the destination of wakeup
11001 * notification event, then we can find the right vCPU
11002 * to wakeup in wakeup handler if interrupts happen
11003 * when the vCPU is in blocked state.
11004 */
11005 dest = cpu_physical_id(vcpu->pre_pcpu);
11006
11007 if (x2apic_enabled())
11008 new.ndst = dest;
11009 else
11010 new.ndst = (dest << 8) & 0xFF00;
11011
11012 /* set 'NV' to 'wakeup vector' */
11013 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11014 } while (cmpxchg(&pi_desc->control, old.control,
11015 new.control) != old.control);
11016
11017 return 0;
11018}
11019
Yunhong Jiangbc225122016-06-13 14:19:58 -070011020static int vmx_pre_block(struct kvm_vcpu *vcpu)
11021{
11022 if (pi_pre_block(vcpu))
11023 return 1;
11024
Yunhong Jiang64672c92016-06-13 14:19:59 -070011025 if (kvm_lapic_hv_timer_in_use(vcpu))
11026 kvm_lapic_switch_to_sw_timer(vcpu);
11027
Yunhong Jiangbc225122016-06-13 14:19:58 -070011028 return 0;
11029}
11030
11031static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011032{
11033 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11034 struct pi_desc old, new;
11035 unsigned int dest;
11036 unsigned long flags;
11037
11038 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011039 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11040 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011041 return;
11042
11043 do {
11044 old.control = new.control = pi_desc->control;
11045
11046 dest = cpu_physical_id(vcpu->cpu);
11047
11048 if (x2apic_enabled())
11049 new.ndst = dest;
11050 else
11051 new.ndst = (dest << 8) & 0xFF00;
11052
11053 /* Allow posting non-urgent interrupts */
11054 new.sn = 0;
11055
11056 /* set 'NV' to 'notification vector' */
11057 new.nv = POSTED_INTR_VECTOR;
11058 } while (cmpxchg(&pi_desc->control, old.control,
11059 new.control) != old.control);
11060
11061 if(vcpu->pre_pcpu != -1) {
11062 spin_lock_irqsave(
11063 &per_cpu(blocked_vcpu_on_cpu_lock,
11064 vcpu->pre_pcpu), flags);
11065 list_del(&vcpu->blocked_vcpu_list);
11066 spin_unlock_irqrestore(
11067 &per_cpu(blocked_vcpu_on_cpu_lock,
11068 vcpu->pre_pcpu), flags);
11069 vcpu->pre_pcpu = -1;
11070 }
11071}
11072
Yunhong Jiangbc225122016-06-13 14:19:58 -070011073static void vmx_post_block(struct kvm_vcpu *vcpu)
11074{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011075 if (kvm_x86_ops->set_hv_timer)
11076 kvm_lapic_switch_to_hv_timer(vcpu);
11077
Yunhong Jiangbc225122016-06-13 14:19:58 -070011078 pi_post_block(vcpu);
11079}
11080
Feng Wubf9f6ac2015-09-18 22:29:55 +080011081/*
Feng Wuefc64402015-09-18 22:29:51 +080011082 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11083 *
11084 * @kvm: kvm
11085 * @host_irq: host irq of the interrupt
11086 * @guest_irq: gsi of the interrupt
11087 * @set: set or unset PI
11088 * returns 0 on success, < 0 on failure
11089 */
11090static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11091 uint32_t guest_irq, bool set)
11092{
11093 struct kvm_kernel_irq_routing_entry *e;
11094 struct kvm_irq_routing_table *irq_rt;
11095 struct kvm_lapic_irq irq;
11096 struct kvm_vcpu *vcpu;
11097 struct vcpu_data vcpu_info;
11098 int idx, ret = -EINVAL;
11099
11100 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011101 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11102 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011103 return 0;
11104
11105 idx = srcu_read_lock(&kvm->irq_srcu);
11106 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11107 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11108
11109 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11110 if (e->type != KVM_IRQ_ROUTING_MSI)
11111 continue;
11112 /*
11113 * VT-d PI cannot support posting multicast/broadcast
11114 * interrupts to a vCPU, we still use interrupt remapping
11115 * for these kind of interrupts.
11116 *
11117 * For lowest-priority interrupts, we only support
11118 * those with single CPU as the destination, e.g. user
11119 * configures the interrupts via /proc/irq or uses
11120 * irqbalance to make the interrupts single-CPU.
11121 *
11122 * We will support full lowest-priority interrupt later.
11123 */
11124
Radim Krčmář371313132016-07-12 22:09:27 +020011125 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011126 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11127 /*
11128 * Make sure the IRTE is in remapped mode if
11129 * we don't handle it in posted mode.
11130 */
11131 ret = irq_set_vcpu_affinity(host_irq, NULL);
11132 if (ret < 0) {
11133 printk(KERN_INFO
11134 "failed to back to remapped mode, irq: %u\n",
11135 host_irq);
11136 goto out;
11137 }
11138
Feng Wuefc64402015-09-18 22:29:51 +080011139 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011140 }
Feng Wuefc64402015-09-18 22:29:51 +080011141
11142 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11143 vcpu_info.vector = irq.vector;
11144
Feng Wub6ce9782016-01-25 16:53:35 +080011145 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011146 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11147
11148 if (set)
11149 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11150 else {
11151 /* suppress notification event before unposting */
11152 pi_set_sn(vcpu_to_pi_desc(vcpu));
11153 ret = irq_set_vcpu_affinity(host_irq, NULL);
11154 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11155 }
11156
11157 if (ret < 0) {
11158 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11159 __func__);
11160 goto out;
11161 }
11162 }
11163
11164 ret = 0;
11165out:
11166 srcu_read_unlock(&kvm->irq_srcu, idx);
11167 return ret;
11168}
11169
Ashok Rajc45dcc72016-06-22 14:59:56 +080011170static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11171{
11172 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11173 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11174 FEATURE_CONTROL_LMCE;
11175 else
11176 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11177 ~FEATURE_CONTROL_LMCE;
11178}
11179
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030011180static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011181 .cpu_has_kvm_support = cpu_has_kvm_support,
11182 .disabled_by_bios = vmx_disabled_by_bios,
11183 .hardware_setup = hardware_setup,
11184 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011185 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011186 .hardware_enable = hardware_enable,
11187 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011188 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011189 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011190
11191 .vcpu_create = vmx_create_vcpu,
11192 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011193 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011194
Avi Kivity04d2cc72007-09-10 18:10:54 +030011195 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011196 .vcpu_load = vmx_vcpu_load,
11197 .vcpu_put = vmx_vcpu_put,
11198
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011199 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011200 .get_msr = vmx_get_msr,
11201 .set_msr = vmx_set_msr,
11202 .get_segment_base = vmx_get_segment_base,
11203 .get_segment = vmx_get_segment,
11204 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011205 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011206 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011207 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011208 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011209 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011210 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011211 .set_cr3 = vmx_set_cr3,
11212 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011213 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011214 .get_idt = vmx_get_idt,
11215 .set_idt = vmx_set_idt,
11216 .get_gdt = vmx_get_gdt,
11217 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011218 .get_dr6 = vmx_get_dr6,
11219 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011220 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011221 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011222 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011223 .get_rflags = vmx_get_rflags,
11224 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011225
11226 .get_pkru = vmx_get_pkru,
11227
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011228 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011229 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011230
11231 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011232
Avi Kivity6aa8b732006-12-10 02:21:36 -080011233 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011234 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011235 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011236 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11237 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011238 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011239 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011240 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011241 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011242 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011243 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011244 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011245 .get_nmi_mask = vmx_get_nmi_mask,
11246 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011247 .enable_nmi_window = enable_nmi_window,
11248 .enable_irq_window = enable_irq_window,
11249 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011250 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011251 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011252 .get_enable_apicv = vmx_get_enable_apicv,
11253 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011254 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11255 .hwapic_irr_update = vmx_hwapic_irr_update,
11256 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011257 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11258 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011259
Izik Eiduscbc94022007-10-25 00:29:55 +020011260 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011261 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011262 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011263
Avi Kivity586f9602010-11-18 13:09:54 +020011264 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011265
Sheng Yang17cc3932010-01-05 19:02:27 +080011266 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011267
11268 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011269
11270 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011271 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011272
11273 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011274
11275 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011276
Will Auldba904632012-11-29 12:42:50 -080011277 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011278 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080011279 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030011280 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011281
11282 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011283
11284 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011285 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011286 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011287 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011288
11289 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011290
11291 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011292
11293 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11294 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11295 .flush_log_dirty = vmx_flush_log_dirty,
11296 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f7f2015-06-19 15:45:05 +020011297
Feng Wubf9f6ac2015-09-18 22:29:55 +080011298 .pre_block = vmx_pre_block,
11299 .post_block = vmx_post_block,
11300
Wei Huang25462f7f2015-06-19 15:45:05 +020011301 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011302
11303 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011304
11305#ifdef CONFIG_X86_64
11306 .set_hv_timer = vmx_set_hv_timer,
11307 .cancel_hv_timer = vmx_cancel_hv_timer,
11308#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011309
11310 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011311};
11312
11313static int __init vmx_init(void)
11314{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011315 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11316 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011317 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011318 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011319
Dave Young2965faa2015-09-09 15:38:55 -070011320#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011321 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11322 crash_vmclear_local_loaded_vmcss);
11323#endif
11324
He, Qingfdef3ad2007-04-30 09:45:24 +030011325 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011326}
11327
11328static void __exit vmx_exit(void)
11329{
Dave Young2965faa2015-09-09 15:38:55 -070011330#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011331 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011332 synchronize_rcu();
11333#endif
11334
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011335 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011336}
11337
11338module_init(vmx_init)
11339module_exit(vmx_exit)