blob: b229c6752671745e84a7a32b1f43e1fc33ebc89d [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080040#include "i915_drv.h"
41
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030042static bool
43format_is_yuv(uint32_t format)
44{
45 switch (format) {
46 case DRM_FORMAT_YUYV:
47 case DRM_FORMAT_UYVY:
48 case DRM_FORMAT_VYUY:
49 case DRM_FORMAT_YVYU:
50 return true;
51 default:
52 return false;
53 }
54}
55
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030056static int usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
57 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030058{
59 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030060 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030061 return 1;
62
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030063 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
64 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030065}
66
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020067/**
68 * intel_pipe_update_start() - start update of a set of display registers
69 * @crtc: the crtc of which the registers are going to be updated
70 * @start_vbl_count: vblank counter return pointer used for error checking
71 *
72 * Mark the start of an update to pipe registers that should be updated
73 * atomically regarding vblank. If the next vblank will happens within
74 * the next 100 us, this function waits until the vblank passes.
75 *
76 * After a successful call to this function, interrupts will be disabled
77 * until a subsequent call to intel_pipe_update_end(). That is done to
78 * avoid random delays. The value written to @start_vbl_count should be
79 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020080 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020081void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030082{
83 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä124abe02015-09-08 13:40:45 +030084 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085 enum pipe pipe = crtc->pipe;
86 long timeout = msecs_to_jiffies_timeout(1);
87 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030088 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030089 DEFINE_WAIT(wait);
90
Ville Syrjälä124abe02015-09-08 13:40:45 +030091 vblank_start = adjusted_mode->crtc_vblank_start;
92 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030093 vblank_start = DIV_ROUND_UP(vblank_start, 2);
94
95 /* FIXME needs to be calibrated sensibly */
Ville Syrjälä124abe02015-09-08 13:40:45 +030096 min = vblank_start - usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030097 max = vblank_start - 1;
98
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020099 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200100
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300101 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200102 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100104 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200105 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300106
Jesse Barnesd637ce32015-09-17 08:08:32 -0700107 crtc->debug.min_vbl = min;
108 crtc->debug.max_vbl = max;
109 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300110
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300111 for (;;) {
112 /*
113 * prepare_to_wait() has a memory barrier, which guarantees
114 * other CPUs can see the task state update by the time we
115 * read the scanline.
116 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300117 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300118
119 scanline = intel_get_crtc_scanline(crtc);
120 if (scanline < min || scanline > max)
121 break;
122
123 if (timeout <= 0) {
124 DRM_ERROR("Potential atomic update failure on pipe %c\n",
125 pipe_name(crtc->pipe));
126 break;
127 }
128
129 local_irq_enable();
130
131 timeout = schedule_timeout(timeout);
132
133 local_irq_disable();
134 }
135
Ville Syrjälä210871b2014-05-22 19:00:50 +0300136 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300137
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100138 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Jesse Barneseb120ef2015-09-15 14:19:32 -0700140 crtc->debug.scanline_start = scanline;
141 crtc->debug.start_vbl_time = ktime_get();
142 crtc->debug.start_vbl_count =
143 dev->driver->get_vblank_counter(dev, pipe);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144
Jesse Barnesd637ce32015-09-17 08:08:32 -0700145 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300146}
147
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200148/**
149 * intel_pipe_update_end() - end update of a set of display registers
150 * @crtc: the crtc of which the registers were updated
151 * @start_vbl_count: start vblank counter (used for error checking)
152 *
153 * Mark the end of an update started with intel_pipe_update_start(). This
154 * re-enables interrupts and verifies the update was actually completed
155 * before a vblank using the value of @start_vbl_count.
156 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +0200157void intel_pipe_update_end(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300158{
159 struct drm_device *dev = crtc->base.dev;
160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300162 u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300164
Jesse Barnesd637ce32015-09-17 08:08:32 -0700165 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300166
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300167 local_irq_enable();
168
Jesse Barneseb120ef2015-09-15 14:19:32 -0700169 if (crtc->debug.start_vbl_count &&
170 crtc->debug.start_vbl_count != end_vbl_count) {
171 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
172 pipe_name(pipe), crtc->debug.start_vbl_count,
173 end_vbl_count,
174 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
175 crtc->debug.min_vbl, crtc->debug.max_vbl,
176 crtc->debug.scanline_start, scanline_end);
177 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300178}
179
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800180static void
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000181skl_update_plane(struct drm_plane *drm_plane, struct drm_crtc *crtc,
182 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200183 int crtc_x, int crtc_y,
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000184 unsigned int crtc_w, unsigned int crtc_h,
185 uint32_t x, uint32_t y,
186 uint32_t src_w, uint32_t src_h)
187{
188 struct drm_device *dev = drm_plane->dev;
189 struct drm_i915_private *dev_priv = dev->dev_private;
190 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200191 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000192 const int pipe = intel_plane->pipe;
193 const int plane = intel_plane->plane + 1;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530194 u32 plane_ctl, stride_div, stride;
Paulo Zanoni2791a162015-10-09 18:22:43 -0300195 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200196 const struct drm_intel_sprite_colorkey *key =
197 &to_intel_plane_state(drm_plane->state)->ckey;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000198 unsigned long surf_addr;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530199 u32 tile_height, plane_offset, plane_size;
200 unsigned int rotation;
201 int x_offset, y_offset;
Chandra Konduruc3318792015-04-15 15:15:02 -0700202 struct intel_crtc_state *crtc_state = to_intel_crtc(crtc)->config;
203 int scaler_id;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000204
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200205 plane_ctl = PLANE_CTL_ENABLE |
206 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000207
Chandra Konduruc3318792015-04-15 15:15:02 -0700208 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
209 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000210
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530211 rotation = drm_plane->state->rotation;
Chandra Konduruc3318792015-04-15 15:15:02 -0700212 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213
Paulo Zanoni2791a162015-10-09 18:22:43 -0300214 intel_update_sprite_watermarks(drm_plane, crtc, src_w, src_h,
215 pixel_size, true,
216 src_w != crtc_w || src_h != crtc_h);
217
Damien Lespiaub3218032015-02-27 11:15:18 +0000218 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
219 fb->pixel_format);
220
Chandra Konduruc3318792015-04-15 15:15:02 -0700221 scaler_id = to_intel_plane_state(drm_plane->state)->scaler_id;
222
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000223 /* Sizes are 0 based */
224 src_w--;
225 src_h--;
226 crtc_w--;
227 crtc_h--;
228
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200229 if (key->flags) {
230 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
231 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
232 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
233 }
234
235 if (key->flags & I915_SET_COLORKEY_DESTINATION)
236 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
237 else if (key->flags & I915_SET_COLORKEY_SOURCE)
238 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
239
Tvrtko Ursulindedf2782015-09-21 10:45:35 +0100240 surf_addr = intel_plane_obj_offset(intel_plane, obj, 0);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000241
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530242 if (intel_rotation_90_or_270(rotation)) {
243 /* stride: Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -0700244 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +0100245 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530246 stride = DIV_ROUND_UP(fb->height, tile_height);
247 plane_size = (src_w << 16) | src_h;
248 x_offset = stride * tile_height - y - (src_h + 1);
249 y_offset = x;
250 } else {
251 stride = fb->pitches[0] / stride_div;
252 plane_size = (src_h << 16) | src_w;
253 x_offset = x;
254 y_offset = y;
255 }
256 plane_offset = y_offset << 16 | x_offset;
257
258 I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
259 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530260 I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
Chandra Konduruc3318792015-04-15 15:15:02 -0700261
262 /* program plane scaler */
263 if (scaler_id >= 0) {
264 uint32_t ps_ctrl = 0;
265
266 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
267 PS_PLANE_SEL(plane));
268 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane) |
269 crtc_state->scaler_state.scalers[scaler_id].mode;
270 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
271 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
272 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
273 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
274 ((crtc_w + 1) << 16)|(crtc_h + 1));
275
276 I915_WRITE(PLANE_POS(pipe, plane), 0);
277 } else {
278 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
279 }
280
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000281 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000282 I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000283 POSTING_READ(PLANE_SURF(pipe, plane));
284}
285
286static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200287skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000288{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300289 struct drm_device *dev = dplane->dev;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000290 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300291 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292 const int pipe = intel_plane->pipe;
293 const int plane = intel_plane->plane + 1;
294
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200295 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000296
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200297 I915_WRITE(PLANE_SURF(pipe, plane), 0);
298 POSTING_READ(PLANE_SURF(pipe, plane));
Paulo Zanoni2791a162015-10-09 18:22:43 -0300299
300 intel_update_sprite_watermarks(dplane, crtc, 0, 0, 0, false, false);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000301}
302
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000303static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300304chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
305{
306 struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
307 int plane = intel_plane->plane;
308
309 /* Seems RGB data bypasses the CSC always */
310 if (!format_is_yuv(format))
311 return;
312
313 /*
314 * BT.601 limited range YCbCr -> full range RGB
315 *
316 * |r| | 6537 4769 0| |cr |
317 * |g| = |-3330 4769 -1605| x |y-64|
318 * |b| | 0 4769 8263| |cb |
319 *
320 * Cb and Cr apparently come in as signed already, so no
321 * need for any offset. For Y we need to remove the offset.
322 */
323 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
324 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
325 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
326
327 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
328 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
329 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
330 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
331 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
332
333 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
334 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
335 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
336
337 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
338 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
339 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
340}
341
342static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300343vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
344 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200345 int crtc_x, int crtc_y,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700346 unsigned int crtc_w, unsigned int crtc_h,
347 uint32_t x, uint32_t y,
348 uint32_t src_w, uint32_t src_h)
349{
350 struct drm_device *dev = dplane->dev;
351 struct drm_i915_private *dev_priv = dev->dev_private;
352 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200353 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700354 int pipe = intel_plane->pipe;
355 int plane = intel_plane->plane;
356 u32 sprctl;
357 unsigned long sprsurf_offset, linear_offset;
358 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200359 const struct drm_intel_sprite_colorkey *key =
360 &to_intel_plane_state(dplane->state)->ckey;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700361
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200362 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700363
364 switch (fb->pixel_format) {
365 case DRM_FORMAT_YUYV:
366 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
367 break;
368 case DRM_FORMAT_YVYU:
369 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
370 break;
371 case DRM_FORMAT_UYVY:
372 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
373 break;
374 case DRM_FORMAT_VYUY:
375 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
376 break;
377 case DRM_FORMAT_RGB565:
378 sprctl |= SP_FORMAT_BGR565;
379 break;
380 case DRM_FORMAT_XRGB8888:
381 sprctl |= SP_FORMAT_BGRX8888;
382 break;
383 case DRM_FORMAT_ARGB8888:
384 sprctl |= SP_FORMAT_BGRA8888;
385 break;
386 case DRM_FORMAT_XBGR2101010:
387 sprctl |= SP_FORMAT_RGBX1010102;
388 break;
389 case DRM_FORMAT_ABGR2101010:
390 sprctl |= SP_FORMAT_RGBA1010102;
391 break;
392 case DRM_FORMAT_XBGR8888:
393 sprctl |= SP_FORMAT_RGBX8888;
394 break;
395 case DRM_FORMAT_ABGR8888:
396 sprctl |= SP_FORMAT_RGBA8888;
397 break;
398 default:
399 /*
400 * If we get here one of the upper layers failed to filter
401 * out the unsupported plane formats
402 */
403 BUG();
404 break;
405 }
406
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800407 /*
408 * Enable gamma to match primary/cursor plane behaviour.
409 * FIXME should be user controllable via propertiesa.
410 */
411 sprctl |= SP_GAMMA_ENABLE;
412
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700413 if (obj->tiling_mode != I915_TILING_NONE)
414 sprctl |= SP_TILED;
415
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700416 /* Sizes are 0 based */
417 src_w--;
418 src_h--;
419 crtc_w--;
420 crtc_h--;
421
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700422 linear_offset = y * fb->pitches[0] + x * pixel_size;
Ville Syrjälä4e9a86b6b2015-06-11 16:31:14 +0300423 sprsurf_offset = intel_gen4_compute_page_offset(dev_priv,
424 &x, &y,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700425 obj->tiling_mode,
426 pixel_size,
427 fb->pitches[0]);
428 linear_offset -= sprsurf_offset;
429
Matt Roper8e7d6882015-01-21 16:35:41 -0800430 if (dplane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530431 sprctl |= SP_ROTATE_180;
432
433 x += src_w;
434 y += src_h;
435 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
436 }
437
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200438 if (key->flags) {
439 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
440 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
441 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
442 }
443
444 if (key->flags & I915_SET_COLORKEY_SOURCE)
445 sprctl |= SP_SOURCE_KEY;
446
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300447 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
448 chv_update_csc(intel_plane, fb->pixel_format);
449
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200450 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
451 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
452
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700453 if (obj->tiling_mode != I915_TILING_NONE)
454 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
455 else
456 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
457
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300458 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
459
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700460 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
461 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100462 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
463 sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300464 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700465}
466
467static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200468vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700469{
470 struct drm_device *dev = dplane->dev;
471 struct drm_i915_private *dev_priv = dev->dev_private;
472 struct intel_plane *intel_plane = to_intel_plane(dplane);
473 int pipe = intel_plane->pipe;
474 int plane = intel_plane->plane;
475
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200476 I915_WRITE(SPCNTR(pipe, plane), 0);
477
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100478 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300479 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700480}
481
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700482static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300483ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
484 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200485 int crtc_x, int crtc_y,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800486 unsigned int crtc_w, unsigned int crtc_h,
487 uint32_t x, uint32_t y,
488 uint32_t src_w, uint32_t src_h)
489{
490 struct drm_device *dev = plane->dev;
491 struct drm_i915_private *dev_priv = dev->dev_private;
492 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200493 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200494 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800495 u32 sprctl, sprscale = 0;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100496 unsigned long sprsurf_offset, linear_offset;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200497 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200498 const struct drm_intel_sprite_colorkey *key =
499 &to_intel_plane_state(plane->state)->ckey;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800500
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200501 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800502
503 switch (fb->pixel_format) {
504 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530505 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800506 break;
507 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530508 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800509 break;
510 case DRM_FORMAT_YUYV:
511 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800512 break;
513 case DRM_FORMAT_YVYU:
514 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800515 break;
516 case DRM_FORMAT_UYVY:
517 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800518 break;
519 case DRM_FORMAT_VYUY:
520 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800521 break;
522 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200523 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800524 }
525
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800526 /*
527 * Enable gamma to match primary/cursor plane behaviour.
528 * FIXME should be user controllable via propertiesa.
529 */
530 sprctl |= SPRITE_GAMMA_ENABLE;
531
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800532 if (obj->tiling_mode != I915_TILING_NONE)
533 sprctl |= SPRITE_TILED;
534
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200535 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300536 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
537 else
538 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
539
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700540 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200541 sprctl |= SPRITE_PIPE_CSC_ENABLE;
542
Paulo Zanoni2791a162015-10-09 18:22:43 -0300543 intel_update_sprite_watermarks(plane, crtc, src_w, src_h, pixel_size,
544 true,
545 src_w != crtc_w || src_h != crtc_h);
546
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800547 /* Sizes are 0 based */
548 src_w--;
549 src_h--;
550 crtc_w--;
551 crtc_h--;
552
Ville Syrjälä8553c182013-12-05 15:51:39 +0200553 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800554 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800555
Chris Wilsonca320ac2012-12-19 12:14:22 +0000556 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100557 sprsurf_offset =
Ville Syrjälä4e9a86b6b2015-06-11 16:31:14 +0300558 intel_gen4_compute_page_offset(dev_priv,
559 &x, &y, obj->tiling_mode,
Chris Wilsonbc752862013-02-21 20:04:31 +0000560 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100561 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800562
Matt Roper8e7d6882015-01-21 16:35:41 -0800563 if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530564 sprctl |= SPRITE_ROTATE_180;
565
566 /* HSW and BDW does this automagically in hardware */
567 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
568 x += src_w;
569 y += src_h;
570 linear_offset += src_h * fb->pitches[0] +
571 src_w * pixel_size;
572 }
573 }
574
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200575 if (key->flags) {
576 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
577 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
578 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
579 }
580
581 if (key->flags & I915_SET_COLORKEY_DESTINATION)
582 sprctl |= SPRITE_DEST_KEY;
583 else if (key->flags & I915_SET_COLORKEY_SOURCE)
584 sprctl |= SPRITE_SOURCE_KEY;
585
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200586 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
587 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
588
Damien Lespiau5a35e992012-10-26 18:20:12 +0100589 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
590 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700591 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100592 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
593 else if (obj->tiling_mode != I915_TILING_NONE)
594 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
595 else
596 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100597
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800598 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100599 if (intel_plane->can_scale)
600 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800601 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100602 I915_WRITE(SPRSURF(pipe),
603 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300604 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800605}
606
607static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200608ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800609{
610 struct drm_device *dev = plane->dev;
611 struct drm_i915_private *dev_priv = dev->dev_private;
612 struct intel_plane *intel_plane = to_intel_plane(plane);
613 int pipe = intel_plane->pipe;
614
615 I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
616 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100617 if (intel_plane->can_scale)
618 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300619
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300620 I915_WRITE(SPRSURF(pipe), 0);
621 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800622}
623
624static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300625ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
626 struct drm_framebuffer *fb,
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200627 int crtc_x, int crtc_y,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800628 unsigned int crtc_w, unsigned int crtc_h,
629 uint32_t x, uint32_t y,
630 uint32_t src_w, uint32_t src_h)
631{
632 struct drm_device *dev = plane->dev;
633 struct drm_i915_private *dev_priv = dev->dev_private;
634 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200635 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200636 int pipe = intel_plane->pipe;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100637 unsigned long dvssurf_offset, linear_offset;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100638 u32 dvscntr, dvsscale;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200639 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200640 const struct drm_intel_sprite_colorkey *key =
641 &to_intel_plane_state(plane->state)->ckey;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800642
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200643 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800644
645 switch (fb->pixel_format) {
646 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800647 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800648 break;
649 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800650 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800651 break;
652 case DRM_FORMAT_YUYV:
653 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800654 break;
655 case DRM_FORMAT_YVYU:
656 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800657 break;
658 case DRM_FORMAT_UYVY:
659 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800660 break;
661 case DRM_FORMAT_VYUY:
662 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800663 break;
664 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200665 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800666 }
667
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800668 /*
669 * Enable gamma to match primary/cursor plane behaviour.
670 * FIXME should be user controllable via propertiesa.
671 */
672 dvscntr |= DVS_GAMMA_ENABLE;
673
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800674 if (obj->tiling_mode != I915_TILING_NONE)
675 dvscntr |= DVS_TILED;
676
Chris Wilsond1686ae2012-04-10 11:41:49 +0100677 if (IS_GEN6(dev))
678 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800679
Paulo Zanoni2791a162015-10-09 18:22:43 -0300680 intel_update_sprite_watermarks(plane, crtc, src_w, src_h,
681 pixel_size, true,
682 src_w != crtc_w || src_h != crtc_h);
683
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800684 /* Sizes are 0 based */
685 src_w--;
686 src_h--;
687 crtc_w--;
688 crtc_h--;
689
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100690 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200691 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800692 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
693
Chris Wilsonca320ac2012-12-19 12:14:22 +0000694 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100695 dvssurf_offset =
Ville Syrjälä4e9a86b6b2015-06-11 16:31:14 +0300696 intel_gen4_compute_page_offset(dev_priv,
697 &x, &y, obj->tiling_mode,
Chris Wilsonbc752862013-02-21 20:04:31 +0000698 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100699 linear_offset -= dvssurf_offset;
700
Matt Roper8e7d6882015-01-21 16:35:41 -0800701 if (plane->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530702 dvscntr |= DVS_ROTATE_180;
703
704 x += src_w;
705 y += src_h;
706 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
707 }
708
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200709 if (key->flags) {
710 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
711 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
712 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
713 }
714
715 if (key->flags & I915_SET_COLORKEY_DESTINATION)
716 dvscntr |= DVS_DEST_KEY;
717 else if (key->flags & I915_SET_COLORKEY_SOURCE)
718 dvscntr |= DVS_SOURCE_KEY;
719
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200720 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
721 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
722
Damien Lespiau5a35e992012-10-26 18:20:12 +0100723 if (obj->tiling_mode != I915_TILING_NONE)
724 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
725 else
726 I915_WRITE(DVSLINOFF(pipe), linear_offset);
727
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800728 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
729 I915_WRITE(DVSSCALE(pipe), dvsscale);
730 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100731 I915_WRITE(DVSSURF(pipe),
732 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300733 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800734}
735
736static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200737ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800738{
739 struct drm_device *dev = plane->dev;
740 struct drm_i915_private *dev_priv = dev->dev_private;
741 struct intel_plane *intel_plane = to_intel_plane(plane);
742 int pipe = intel_plane->pipe;
743
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200744 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800745 /* Disable the scaler */
746 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200747
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100748 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300749 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800750}
751
Jesse Barnes8ea30862012-01-03 08:05:39 -0800752static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300753intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200754 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300755 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800756{
Chandra Konduruc3318792015-04-15 15:15:02 -0700757 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200758 struct drm_crtc *crtc = state->base.crtc;
759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800760 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800761 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300762 int crtc_x, crtc_y;
763 unsigned int crtc_w, crtc_h;
764 uint32_t src_x, src_y, src_w, src_h;
765 struct drm_rect *src = &state->src;
766 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300767 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300768 int hscale, vscale;
769 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700770 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800771 int pixel_size;
772
773 if (!fb) {
774 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200775 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800776 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700777
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800778 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300779 if (intel_plane->pipe != intel_crtc->pipe) {
780 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800781 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300782 }
783
784 /* FIXME check all gen limits */
785 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
786 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
787 return -EINVAL;
788 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800789
Chandra Konduru225c2282015-05-18 16:18:44 -0700790 /* setup can_scale, min_scale, max_scale */
791 if (INTEL_INFO(dev)->gen >= 9) {
792 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200793 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700794 can_scale = 1;
795 min_scale = 1;
796 max_scale = skl_max_scale(intel_crtc, crtc_state);
797 } else {
798 can_scale = 0;
799 min_scale = DRM_PLANE_HELPER_NO_SCALING;
800 max_scale = DRM_PLANE_HELPER_NO_SCALING;
801 }
802 } else {
803 can_scale = intel_plane->can_scale;
804 max_scale = intel_plane->max_downscale << 16;
805 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
806 }
807
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300808 /*
809 * FIXME the following code does a bunch of fuzzy adjustments to the
810 * coordinates and sizes. We probably need some way to decide whether
811 * more strict checking should be done instead.
812 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300813 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800814 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530815
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300816 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300817 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300818
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300819 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300820 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800821
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200822 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800823
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300824 crtc_x = dst->x1;
825 crtc_y = dst->y1;
826 crtc_w = drm_rect_width(dst);
827 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100828
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300829 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300830 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300831 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300832 if (hscale < 0) {
833 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300834 drm_rect_debug_print(src, true);
835 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300836
837 return hscale;
838 }
839
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300840 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300841 if (vscale < 0) {
842 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300843 drm_rect_debug_print(src, true);
844 drm_rect_debug_print(dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300845
846 return vscale;
847 }
848
Ville Syrjälä17316932013-04-24 18:52:38 +0300849 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300850 drm_rect_adjust_size(src,
851 drm_rect_width(dst) * hscale - drm_rect_width(src),
852 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300853
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300854 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800855 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530856
Ville Syrjälä17316932013-04-24 18:52:38 +0300857 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800858 WARN_ON(src->x1 < (int) state->base.src_x ||
859 src->y1 < (int) state->base.src_y ||
860 src->x2 > (int) state->base.src_x + state->base.src_w ||
861 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300862
863 /*
864 * Hardware doesn't handle subpixel coordinates.
865 * Adjust to (macro)pixel boundary, but be careful not to
866 * increase the source viewport size, because that could
867 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300868 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300869 src_x = src->x1 >> 16;
870 src_w = drm_rect_width(src) >> 16;
871 src_y = src->y1 >> 16;
872 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300873
874 if (format_is_yuv(fb->pixel_format)) {
875 src_x &= ~1;
876 src_w &= ~1;
877
878 /*
879 * Must keep src and dst the
880 * same if we can't scale.
881 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700882 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300883 crtc_w &= ~1;
884
885 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300886 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300887 }
888 }
889
890 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300891 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300892 unsigned int width_bytes;
893
Chandra Konduru225c2282015-05-18 16:18:44 -0700894 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300895
896 /* FIXME interlacing min height is 6 */
897
898 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300899 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300900
901 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300902 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300903
Matt Ropercf4c7c12014-12-04 10:27:42 -0800904 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300905 width_bytes = ((src_x * pixel_size) & 63) +
906 src_w * pixel_size;
Ville Syrjälä17316932013-04-24 18:52:38 +0300907
Chandra Konduruc3318792015-04-15 15:15:02 -0700908 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
909 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300910 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
911 return -EINVAL;
912 }
913 }
914
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300915 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700916 src->x1 = src_x << 16;
917 src->x2 = (src_x + src_w) << 16;
918 src->y1 = src_y << 16;
919 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300920 }
921
922 dst->x1 = crtc_x;
923 dst->x2 = crtc_x + crtc_w;
924 dst->y1 = crtc_y;
925 dst->y2 = crtc_y + crtc_h;
926
927 return 0;
928}
929
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100930static void
931intel_commit_sprite_plane(struct drm_plane *plane,
932 struct intel_plane_state *state)
933{
Matt Roper2b875c22014-12-01 15:40:13 -0800934 struct drm_crtc *crtc = state->base.crtc;
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100935 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800936 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan34aa50a2014-10-24 14:51:32 +0100937
Matt Roperea2c67b2014-12-23 10:41:52 -0800938 crtc = crtc ? crtc : plane->crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -0800939
Maarten Lankhorsta5392052015-06-15 12:33:52 +0200940 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +0200941 return;
942
943 if (state->visible) {
944 intel_plane->update_plane(plane, crtc, fb,
945 state->dst.x1, state->dst.y1,
946 drm_rect_width(&state->dst),
947 drm_rect_height(&state->dst),
948 state->src.x1 >> 16,
949 state->src.y1 >> 16,
950 drm_rect_width(&state->src) >> 16,
951 drm_rect_height(&state->src) >> 16);
952 } else {
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200953 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä03c5b252013-10-01 18:02:11 +0300954 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800955}
956
Jesse Barnes8ea30862012-01-03 08:05:39 -0800957int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
958 struct drm_file *file_priv)
959{
960 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800961 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200962 struct drm_plane_state *plane_state;
963 struct drm_atomic_state *state;
964 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800965 int ret = 0;
966
Jesse Barnes8ea30862012-01-03 08:05:39 -0800967 /* Make sure we don't try to enable both src & dest simultaneously */
968 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
969 return -EINVAL;
970
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200971 if (IS_VALLEYVIEW(dev) &&
972 set->flags & I915_SET_COLORKEY_DESTINATION)
973 return -EINVAL;
974
Rob Clark7707e652014-07-17 23:30:04 -0400975 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200976 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
977 return -ENOENT;
978
979 drm_modeset_acquire_init(&ctx, 0);
980
981 state = drm_atomic_state_alloc(plane->dev);
982 if (!state) {
983 ret = -ENOMEM;
984 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800985 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200986 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800987
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200988 while (1) {
989 plane_state = drm_atomic_get_plane_state(state, plane);
990 ret = PTR_ERR_OR_ZERO(plane_state);
991 if (!ret) {
992 to_intel_plane_state(plane_state)->ckey = *set;
993 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700994 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200995
996 if (ret != -EDEADLK)
997 break;
998
999 drm_atomic_state_clear(state);
1000 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001001 }
1002
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001003 if (ret)
1004 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001005
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001006out:
1007 drm_modeset_drop_locks(&ctx);
1008 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001009 return ret;
1010}
1011
Damien Lespiaudada2d52015-05-12 16:13:22 +01001012static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001013 DRM_FORMAT_XRGB8888,
1014 DRM_FORMAT_YUYV,
1015 DRM_FORMAT_YVYU,
1016 DRM_FORMAT_UYVY,
1017 DRM_FORMAT_VYUY,
1018};
1019
Damien Lespiaudada2d52015-05-12 16:13:22 +01001020static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001021 DRM_FORMAT_XBGR8888,
1022 DRM_FORMAT_XRGB8888,
1023 DRM_FORMAT_YUYV,
1024 DRM_FORMAT_YVYU,
1025 DRM_FORMAT_UYVY,
1026 DRM_FORMAT_VYUY,
1027};
1028
Damien Lespiaudada2d52015-05-12 16:13:22 +01001029static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001030 DRM_FORMAT_RGB565,
1031 DRM_FORMAT_ABGR8888,
1032 DRM_FORMAT_ARGB8888,
1033 DRM_FORMAT_XBGR8888,
1034 DRM_FORMAT_XRGB8888,
1035 DRM_FORMAT_XBGR2101010,
1036 DRM_FORMAT_ABGR2101010,
1037 DRM_FORMAT_YUYV,
1038 DRM_FORMAT_YVYU,
1039 DRM_FORMAT_UYVY,
1040 DRM_FORMAT_VYUY,
1041};
1042
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001043static uint32_t skl_plane_formats[] = {
1044 DRM_FORMAT_RGB565,
1045 DRM_FORMAT_ABGR8888,
1046 DRM_FORMAT_ARGB8888,
1047 DRM_FORMAT_XBGR8888,
1048 DRM_FORMAT_XRGB8888,
1049 DRM_FORMAT_YUYV,
1050 DRM_FORMAT_YVYU,
1051 DRM_FORMAT_UYVY,
1052 DRM_FORMAT_VYUY,
1053};
1054
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001055int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001056intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001057{
1058 struct intel_plane *intel_plane;
Matt Roper8e7d6882015-01-21 16:35:41 -08001059 struct intel_plane_state *state;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001061 const uint32_t *plane_formats;
1062 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001063 int ret;
1064
Chris Wilsond1686ae2012-04-10 11:41:49 +01001065 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001066 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001067
Daniel Vetterb14c5672013-09-19 12:18:32 +02001068 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001069 if (!intel_plane)
1070 return -ENOMEM;
1071
Matt Roper8e7d6882015-01-21 16:35:41 -08001072 state = intel_create_plane_state(&intel_plane->base);
1073 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -08001074 kfree(intel_plane);
1075 return -ENOMEM;
1076 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001077 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001078
Chris Wilsond1686ae2012-04-10 11:41:49 +01001079 switch (INTEL_INFO(dev)->gen) {
1080 case 5:
1081 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001082 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001083 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001084 intel_plane->update_plane = ilk_update_plane;
1085 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001086
1087 if (IS_GEN6(dev)) {
1088 plane_formats = snb_plane_formats;
1089 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1090 } else {
1091 plane_formats = ilk_plane_formats;
1092 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1093 }
1094 break;
1095
1096 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001097 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001098 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001099 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001100 intel_plane->max_downscale = 2;
1101 } else {
1102 intel_plane->can_scale = false;
1103 intel_plane->max_downscale = 1;
1104 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001105
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001106 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001107 intel_plane->update_plane = vlv_update_plane;
1108 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001109
1110 plane_formats = vlv_plane_formats;
1111 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1112 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001113 intel_plane->update_plane = ivb_update_plane;
1114 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001115
1116 plane_formats = snb_plane_formats;
1117 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1118 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001119 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001120 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001121 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001122 intel_plane->update_plane = skl_update_plane;
1123 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001124 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001125
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001126 plane_formats = skl_plane_formats;
1127 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1128 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001129 default:
Jesper Juhla8b0bba2012-06-27 00:55:37 +02001130 kfree(intel_plane);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001131 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001132 }
1133
1134 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001135 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301136 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001137 intel_plane->check_plane = intel_check_sprite_plane;
1138 intel_plane->commit_plane = intel_commit_sprite_plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001139 possible_crtcs = (1 << pipe);
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001140 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
Matt Roper65a3fea2015-01-21 16:35:42 -08001141 &intel_plane_funcs,
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001142 plane_formats, num_plane_formats,
1143 DRM_PLANE_TYPE_OVERLAY);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301144 if (ret) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001145 kfree(intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301146 goto out;
1147 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001148
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301149 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301150
Matt Roperea2c67b2014-12-23 10:41:52 -08001151 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1152
Damien Lespiaucaf4e252015-06-04 16:56:18 +01001153out:
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001154 return ret;
1155}