blob: be9c8d3b33374d220c70258af5b02ab2c24c4161 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Ming Lei13bda122009-12-29 22:57:28 +080037#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053038 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080039 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070050
Sujith394cf0a2009-02-09 13:26:54 +053051/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053092 * @BUF_XRETRY: To denote excessive retries of the buffer
93 */
94enum buffer_type {
Sujith394cf0a2009-02-09 13:26:54 +053095 BUF_AMPDU = BIT(2),
96 BUF_AGGR = BIT(3),
Sujith394cf0a2009-02-09 13:26:54 +053097 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070098};
99
Sujith394cf0a2009-02-09 13:26:54 +0530100#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
101#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Sujith394cf0a2009-02-09 13:26:54 +0530102#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700103
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400104#define ATH_TXSTATUS_RING_SIZE 64
105
Sujith394cf0a2009-02-09 13:26:54 +0530106struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400107 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530108 dma_addr_t dd_desc_paddr;
109 u32 dd_desc_len;
110 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530111};
112
113int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400115 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530116void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head);
118
119/***********/
120/* RX / TX */
121/***********/
122
123#define ATH_MAX_ANTENNA 3
124#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530125#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200126#define ATH_TXBUF_RESERVE 5
127#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530129#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530130
131#define TID_TO_WME_AC(_tid) \
132 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
133 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
134 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
135 WME_AC_VO)
136
Sujith394cf0a2009-02-09 13:26:54 +0530137#define ADDBA_EXCHANGE_ATTEMPTS 10
138#define ATH_AGGR_DELIM_SZ 4
139#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
140/* number of delimiters for encryption padding */
141#define ATH_AGGR_ENCRYPTDELIM 10
142/* minimum h/w qdepth to be sustained to maximize aggregation */
143#define ATH_AGGR_MIN_QDEPTH 2
144#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530145
146#define IEEE80211_SEQ_SEQ_SHIFT 4
147#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530148#define IEEE80211_WEP_IVLEN 3
149#define IEEE80211_WEP_KIDLEN 1
150#define IEEE80211_WEP_CRCLEN 4
151#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
152 (IEEE80211_WEP_IVLEN + \
153 IEEE80211_WEP_KIDLEN + \
154 IEEE80211_WEP_CRCLEN))
155
156/* return whether a bit at index _n in bitmap _bm is set
157 * _sz is the size of the bitmap */
158#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
159 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
160
161/* return block-ack bitmap index given sequence and starting sequence */
162#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
163
164/* returns delimiter padding required given the packet length */
165#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800166 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
167 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530168
169#define BAW_WITHIN(_start, _bawsz, _seqno) \
170 ((((_seqno) - (_start)) & 4095) < (_bawsz))
171
Sujith394cf0a2009-02-09 13:26:54 +0530172#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
173
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400174#define ATH_TX_COMPLETE_POLL_INT 1000
175
Sujith394cf0a2009-02-09 13:26:54 +0530176enum ATH_AGGR_STATUS {
177 ATH_AGGR_DONE,
178 ATH_AGGR_BAW_CLOSED,
179 ATH_AGGR_LIMITED,
180};
181
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400182#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530183struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530184 u32 axq_qnum;
185 u32 *axq_link;
186 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530187 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530188 u32 axq_depth;
Sujith17d79042009-02-09 13:27:03 +0530189 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400190 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530191 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400192 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
193 struct list_head txq_fifo_pending;
194 u8 txq_headidx;
195 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100196 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530197};
198
Sujith93ef24b2010-05-20 15:34:40 +0530199struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100200 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530201 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530202 struct list_head list;
203 struct list_head tid_q;
204};
205
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100206struct ath_frame_info {
207 int framelen;
208 u32 keyix;
209 enum ath9k_key_type keytype;
210 u8 retries;
211 u16 seqno;
212};
213
Sujith93ef24b2010-05-20 15:34:40 +0530214struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530215 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400216 u8 bfs_paprd;
Felix Fietkau61117f02010-11-11 03:18:36 +0100217 enum ath9k_internal_frame_type bfs_ftype;
Sujith93ef24b2010-05-20 15:34:40 +0530218};
219
220struct ath_buf {
221 struct list_head list;
222 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
223 an aggregate) */
224 struct ath_buf *bf_next; /* next subframe in the aggregate */
225 struct sk_buff *bf_mpdu; /* enclosing frame structure */
226 void *bf_desc; /* virtual addr of desc */
227 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700228 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530229 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530230 u16 bf_flags;
231 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530232 struct ath_wiphy *aphy;
233};
234
235struct ath_atx_tid {
236 struct list_head list;
237 struct list_head buf_q;
238 struct ath_node *an;
239 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200240 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530241 u16 seq_start;
242 u16 seq_next;
243 u16 baw_size;
244 int tidno;
245 int baw_head; /* first un-acked tx buffer */
246 int baw_tail; /* next unused tx buffer slot */
247 int sched;
248 int paused;
249 u8 state;
250};
251
252struct ath_node {
253 struct ath_common *common;
254 struct ath_atx_tid tid[WME_NUM_TID];
255 struct ath_atx_ac ac[WME_NUM_AC];
256 u16 maxampdu;
257 u8 mpdudensity;
Sujith93ef24b2010-05-20 15:34:40 +0530258};
259
Sujith394cf0a2009-02-09 13:26:54 +0530260#define AGGR_CLEANUP BIT(1)
261#define AGGR_ADDBA_COMPLETE BIT(2)
262#define AGGR_ADDBA_PROGRESS BIT(3)
263
Sujith394cf0a2009-02-09 13:26:54 +0530264struct ath_tx_control {
265 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100266 struct ath_node *an;
Sujith394cf0a2009-02-09 13:26:54 +0530267 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200268 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400269 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530270};
271
Sujith394cf0a2009-02-09 13:26:54 +0530272#define ATH_TX_ERROR 0x01
273#define ATH_TX_XRETRY 0x02
274#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530275
Sujith394cf0a2009-02-09 13:26:54 +0530276struct ath_tx {
277 u16 seq_no;
278 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530279 spinlock_t txbuflock;
280 struct list_head txbuf;
281 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
282 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100283 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530284};
285
Felix Fietkaub5c804752010-04-15 17:38:48 -0400286struct ath_rx_edma {
287 struct sk_buff_head rx_fifo;
288 struct sk_buff_head rx_buffers;
289 u32 rx_fifo_hwsize;
290};
291
Sujith394cf0a2009-02-09 13:26:54 +0530292struct ath_rx {
293 u8 defant;
294 u8 rxotherant;
295 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530296 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530297 spinlock_t rxbuflock;
298 struct list_head rxbuf;
299 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400300 struct ath_buf *rx_bufptr;
301 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530302};
303
304int ath_startrecv(struct ath_softc *sc);
305bool ath_stoprecv(struct ath_softc *sc);
306void ath_flushrecv(struct ath_softc *sc);
307u32 ath_calcrxfilter(struct ath_softc *sc);
308int ath_rx_init(struct ath_softc *sc, int nbufs);
309void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400310int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530311struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
312void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530313void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
314void ath_draintxq(struct ath_softc *sc,
315 struct ath_txq *txq, bool retry_tx);
316void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
317void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
318void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
319int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530320void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530321int ath_txq_update(struct ath_softc *sc, int qnum,
322 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200323int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530324 struct ath_tx_control *txctl);
325void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400326void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200327int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
328 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530329void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530330void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
331
332/********/
Sujith17d79042009-02-09 13:27:03 +0530333/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530334/********/
335
Sujith17d79042009-02-09 13:27:03 +0530336struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530337 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200338 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530339 enum nl80211_iftype av_opmode;
340 struct ath_buf *av_bcbuf;
341 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200342 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530343};
344
345/*******************/
346/* Beacon Handling */
347/*******************/
348
349/*
350 * Regardless of the number of beacons we stagger, (i.e. regardless of the
351 * number of BSSIDs) if a given beacon does not go out even after waiting this
352 * number of beacon intervals, the game's up.
353 */
354#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200355#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530356#define ATH_DEFAULT_BINTVAL 100 /* TU */
357#define ATH_DEFAULT_BMISS_LIMIT 10
358#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
359
360struct ath_beacon_config {
361 u16 beacon_interval;
362 u16 listen_interval;
363 u16 dtim_period;
364 u16 bmiss_timeout;
365 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530366};
367
Sujith394cf0a2009-02-09 13:26:54 +0530368struct ath_beacon {
369 enum {
370 OK, /* no change needed */
371 UPDATE, /* update pending */
372 COMMIT /* beacon sent, commit change */
373 } updateslot; /* slot time update fsm */
374
375 u32 beaconq;
376 u32 bmisscnt;
377 u32 ast_be_xmit;
378 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200379 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200380 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530381 int slottime;
382 int slotupdate;
383 struct ath9k_tx_queue_info beacon_qi;
384 struct ath_descdma bdma;
385 struct ath_txq *cabq;
386 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700387};
388
Sujith9fc9ab02009-03-03 10:16:51 +0530389void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200390void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200391int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530392void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530393int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700394
Sujith394cf0a2009-02-09 13:26:54 +0530395/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530396/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530397/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530398
Sujith20977d32009-02-20 15:13:28 +0530399#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
400#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400401#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
402#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200403#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530404#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
405#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530406
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700407#define ATH_PAPRD_TIMEOUT 100 /* msecs */
408
Felix Fietkau347809f2010-07-02 00:09:52 +0200409void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400410void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530411void ath_ani_calibrate(unsigned long data);
412
Sujith0fca65c2010-01-08 10:36:00 +0530413/**********/
414/* BTCOEX */
415/**********/
416
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700417struct ath_btcoex {
418 bool hw_timer_enabled;
419 spinlock_t btcoex_lock;
420 struct timer_list period_timer; /* Timer for BT period */
421 u32 bt_priority_cnt;
422 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700423 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700424 u32 btcoex_no_stomp; /* in usec */
425 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530426 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700427 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700428};
429
Sujith0fca65c2010-01-08 10:36:00 +0530430int ath_init_btcoex_timer(struct ath_softc *sc);
431void ath9k_btcoex_timer_resume(struct ath_softc *sc);
432void ath9k_btcoex_timer_pause(struct ath_softc *sc);
433
Sujith394cf0a2009-02-09 13:26:54 +0530434/********************/
435/* LED Control */
436/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530437
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530438#define ATH_LED_PIN_DEF 1
439#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530440#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
441#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530442
Sujith394cf0a2009-02-09 13:26:54 +0530443enum ath_led_type {
444 ATH_LED_RADIO,
445 ATH_LED_ASSOC,
446 ATH_LED_TX,
447 ATH_LED_RX
448};
Sujithf1dc5602008-10-29 10:16:30 +0530449
Sujith394cf0a2009-02-09 13:26:54 +0530450struct ath_led {
451 struct ath_softc *sc;
452 struct led_classdev led_cdev;
453 enum ath_led_type led_type;
454 char name[32];
455 bool registered;
456};
Sujithf1dc5602008-10-29 10:16:30 +0530457
Sujith0fca65c2010-01-08 10:36:00 +0530458void ath_init_leds(struct ath_softc *sc);
459void ath_deinit_leds(struct ath_softc *sc);
460
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700461/* Antenna diversity/combining */
462#define ATH_ANT_RX_CURRENT_SHIFT 4
463#define ATH_ANT_RX_MAIN_SHIFT 2
464#define ATH_ANT_RX_MASK 0x3
465
466#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
467#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
468#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
469#define ATH_ANT_DIV_COMB_INIT_COUNT 95
470#define ATH_ANT_DIV_COMB_MAX_COUNT 100
471#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
472#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
473
474#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
475#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
476#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
477#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
478#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
479
480enum ath9k_ant_div_comb_lna_conf {
481 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
482 ATH_ANT_DIV_COMB_LNA2,
483 ATH_ANT_DIV_COMB_LNA1,
484 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
485};
486
487struct ath_ant_comb {
488 u16 count;
489 u16 total_pkt_count;
490 bool scan;
491 bool scan_not_start;
492 int main_total_rssi;
493 int alt_total_rssi;
494 int alt_recv_cnt;
495 int main_recv_cnt;
496 int rssi_lna1;
497 int rssi_lna2;
498 int rssi_add;
499 int rssi_sub;
500 int rssi_first;
501 int rssi_second;
502 int rssi_third;
503 bool alt_good;
504 int quick_scan_cnt;
505 int main_conf;
506 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
507 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
508 int first_bias;
509 int second_bias;
510 bool first_ratio;
511 bool second_ratio;
512 unsigned long scan_start_time;
513};
514
Sujith394cf0a2009-02-09 13:26:54 +0530515/********************/
516/* Main driver core */
517/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530518
Sujith394cf0a2009-02-09 13:26:54 +0530519/*
520 * Default cache line size, in bytes.
521 * Used when PCI device not fully initialized by bootrom/BIOS
522*/
523#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530524#define ATH_REGCLASSIDS_MAX 10
525#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
526#define ATH_MAX_SW_RETRIES 10
527#define ATH_CHAN_MAX 255
528#define IEEE80211_WEP_NKID 4 /* number of key ids */
529
Sujith394cf0a2009-02-09 13:26:54 +0530530#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530531#define ATH_RATE_DUMMY_MARKER 0
532
Sujith1b04b932010-01-08 10:36:05 +0530533#define SC_OP_INVALID BIT(0)
534#define SC_OP_BEACONS BIT(1)
535#define SC_OP_RXAGGR BIT(2)
536#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200537#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530538#define SC_OP_PREAMBLE_SHORT BIT(5)
539#define SC_OP_PROTECT_ENABLE BIT(6)
540#define SC_OP_RXFLUSH BIT(7)
541#define SC_OP_LED_ASSOCIATED BIT(8)
542#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530543#define SC_OP_TSF_RESET BIT(11)
544#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530545#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700546#define SC_OP_ANI_RUN BIT(14)
Sujith1b04b932010-01-08 10:36:05 +0530547
548/* Powersave flags */
549#define PS_WAIT_FOR_BEACON BIT(0)
550#define PS_WAIT_FOR_CAB BIT(1)
551#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
552#define PS_WAIT_FOR_TX_ACK BIT(3)
553#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530554
Jouni Malinenbce048d2009-03-03 19:23:28 +0200555struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100556struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200557
Sujith394cf0a2009-02-09 13:26:54 +0530558struct ath_softc {
559 struct ieee80211_hw *hw;
560 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200561
562 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200563 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200564 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
565 * have NULL entries */
566 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200567 int chan_idx;
568 int chan_is_ht;
569 struct ath_wiphy *next_wiphy;
570 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200571 int wiphy_select_failures;
572 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200573 struct delayed_work wiphy_work;
574 unsigned long wiphy_scheduler_int;
575 int wiphy_scheduler_index;
Felix Fietkau34300982010-10-10 18:21:52 +0200576 struct survey_info *cur_survey;
577 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200578
Sujith394cf0a2009-02-09 13:26:54 +0530579 struct tasklet_struct intr_tq;
580 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530581 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530582 void __iomem *mem;
583 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700584 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400585 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700586 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530587 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400588 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200589 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400590 struct completion paprd_complete;
Felix Fietkau82259b72010-11-14 15:20:04 +0100591 bool paprd_pending;
Sujith394cf0a2009-02-09 13:26:54 +0530592
Sujith17d79042009-02-09 13:27:03 +0530593 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530594 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530595 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530596 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530597 u8 nbcnvifs;
598 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200599 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530600 bool ps_idle;
Gabor Juhos709ade92009-07-14 20:17:15 -0400601 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530602
Sujith17d79042009-02-09 13:27:03 +0530603 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530604 struct ath_rx rx;
605 struct ath_tx tx;
606 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530607 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
608
609 struct ath_led radio_led;
610 struct ath_led assoc_led;
611 struct ath_led tx_led;
612 struct ath_led rx_led;
613 struct delayed_work ath_led_blink_work;
614 int led_on_duration;
615 int led_off_duration;
616 int led_on_cnt;
617 int led_off_cnt;
618
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200619 int beacon_interval;
620
Felix Fietkaua830df02009-11-23 22:33:27 +0100621#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530622 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530624 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400625 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700626 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400627
628 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700629
630 struct ath_ant_comb ant_comb;
Sujith394cf0a2009-02-09 13:26:54 +0530631};
632
Jouni Malinenbce048d2009-03-03 19:23:28 +0200633struct ath_wiphy {
634 struct ath_softc *sc; /* shared for all virtual wiphys */
635 struct ieee80211_hw *hw;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200636 struct ath9k_hw_cal_data caldata;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200637 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200638 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200639 ATH_WIPHY_ACTIVE,
640 ATH_WIPHY_PAUSING,
641 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200642 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200643 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700644 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200645 int chan_idx;
646 int chan_is_ht;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200647 int last_rssi;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200648};
649
Sujith55624202010-01-08 10:36:02 +0530650void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530651int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530652int ath_cabq_update(struct ath_softc *);
653
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700654static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530655{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700656 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530657}
658
Sujith394cf0a2009-02-09 13:26:54 +0530659extern struct ieee80211_ops ath9k_ops;
Sujith55624202010-01-08 10:36:02 +0530660extern int modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530661extern int led_blink;
Sujith394cf0a2009-02-09 13:26:54 +0530662
663irqreturn_t ath_isr(int irq, void *dev);
Sujith285f2dd2010-01-08 10:36:07 +0530664int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700665 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530666void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530667void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200668void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
669 struct ath9k_channel *ichan);
670void ath_update_chainmask(struct ath_softc *sc, int is_ht);
671int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
672 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800673
674void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
675void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530676bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Sujith394cf0a2009-02-09 13:26:54 +0530677
678#ifdef CONFIG_PCI
679int ath_pci_init(void);
680void ath_pci_exit(void);
681#else
682static inline int ath_pci_init(void) { return 0; };
683static inline void ath_pci_exit(void) {};
684#endif
685
686#ifdef CONFIG_ATHEROS_AR71XX
687int ath_ahb_init(void);
688void ath_ahb_exit(void);
689#else
690static inline int ath_ahb_init(void) { return 0; };
691static inline void ath_ahb_exit(void) {};
692#endif
693
Gabor Juhos0bc07982009-07-14 20:17:14 -0400694void ath9k_ps_wakeup(struct ath_softc *sc);
695void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200696
Felix Fietkau31a01642010-09-14 18:37:19 +0200697void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200698int ath9k_wiphy_add(struct ath_softc *sc);
699int ath9k_wiphy_del(struct ath_wiphy *aphy);
Felix Fietkau61117f02010-11-11 03:18:36 +0100700void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200701int ath9k_wiphy_pause(struct ath_wiphy *aphy);
702int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200703int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200704void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200705void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200706bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200707void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
708 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200709bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200710void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400711bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700712void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200713
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800714void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
Vasanthakumar Thiagarajan68e8f2f2010-07-22 02:24:11 -0700715bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800716
Sujith0fca65c2010-01-08 10:36:00 +0530717void ath_start_rfkill_poll(struct ath_softc *sc);
718extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
719
Sujith394cf0a2009-02-09 13:26:54 +0530720#endif /* ATH9K_H */