blob: c5101dcb4fb04d8d9af68bea524043feb3c289a9 [file] [log] [blame]
Daniel Lezcanofa50ae92012-01-25 00:56:06 +01001/*
2 * AT91 Power Management
3 *
4 * Copyright (C) 2005 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11#ifndef __ARCH_ARM_MACH_AT91_PM
12#define __ARCH_ARM_MACH_AT91_PM
13
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020014#include <asm/proc-fns.h>
15
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080016#include <mach/at91_ramc.h>
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080017#include <mach/at91rm9200_sdramc.h>
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010018
Brent Taylor7093bf22013-11-24 12:02:35 -060019#ifdef CONFIG_PM
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020020extern void at91_pm_set_standby(void (*at91_standby)(void));
Brent Taylor7093bf22013-11-24 12:02:35 -060021#else
22static inline void at91_pm_set_standby(void (*at91_standby)(void)) { }
23#endif
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020024
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010025/*
26 * The AT91RM9200 goes into self-refresh mode with this command, and will
27 * terminate self-refresh automatically on the next SDRAM access.
28 *
29 * Self-refresh mode is exited as soon as a memory access is made, but we don't
30 * know for sure when that happens. However, we need to restore the low-power
31 * mode if it was enabled before going idle. Restoring low-power mode while
32 * still in self-refresh is "not recommended", but seems to work.
33 */
34
Daniel Lezcano00482a42012-01-25 00:56:08 +010035static inline void at91rm9200_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010036{
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080037 u32 lpr = at91_ramc_read(0, AT91RM9200_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010038
Daniel Lezcano00482a42012-01-25 00:56:08 +010039 asm volatile(
40 "b 1f\n\t"
41 ".align 5\n\t"
42 "1: mcr p15, 0, %0, c7, c10, 4\n\t"
43 " str %0, [%1, %2]\n\t"
44 " str %3, [%1, %4]\n\t"
45 " mcr p15, 0, %0, c7, c0, 4\n\t"
46 " str %5, [%1, %2]"
47 :
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080048 : "r" (0), "r" (AT91_BASE_SYS), "r" (AT91RM9200_SDRAMC_LPR),
49 "r" (1), "r" (AT91RM9200_SDRAMC_SRR),
Daniel Lezcano00482a42012-01-25 00:56:08 +010050 "r" (lpr));
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010051}
52
Nicolas Ferre7dca3342010-06-21 14:59:27 +010053/* We manage both DDRAM/SDRAM controllers, we need more than one value to
54 * remember.
55 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020056static inline void at91_ddr_standby(void)
Nicolas Ferre7dca3342010-06-21 14:59:27 +010057{
Daniel Lezcano00482a42012-01-25 00:56:08 +010058 /* Those two values allow us to delay self-refresh activation
Nicolas Ferre7dca3342010-06-21 14:59:27 +010059 * to the maximum. */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020060 u32 lpr0, lpr1 = 0;
61 u32 saved_lpr0, saved_lpr1 = 0;
Nicolas Ferre7dca3342010-06-21 14:59:27 +010062
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020063 if (at91_ramc_base[1]) {
64 saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
65 lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
66 lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
67 }
Nicolas Ferre7dca3342010-06-21 14:59:27 +010068
69 saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
70 lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
71 lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
72
73 /* self-refresh mode now */
74 at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020075 if (at91_ramc_base[1])
76 at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010077
Daniel Lezcano00482a42012-01-25 00:56:08 +010078 cpu_do_idle();
79
80 at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020081 if (at91_ramc_base[1])
82 at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010083}
84
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000085/* We manage both DDRAM/SDRAM controllers, we need more than one value to
86 * remember.
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010087 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020088static inline void at91sam9_sdram_standby(void)
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000089{
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020090 u32 lpr0, lpr1 = 0;
91 u32 saved_lpr0, saved_lpr1 = 0;
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000092
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020093 if (at91_ramc_base[1]) {
94 saved_lpr1 = at91_ramc_read(1, AT91_SDRAMC_LPR);
95 lpr1 = saved_lpr1 & ~AT91_SDRAMC_LPCB;
96 lpr1 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
97 }
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000098
99 saved_lpr0 = at91_ramc_read(0, AT91_SDRAMC_LPR);
100 lpr0 = saved_lpr0 & ~AT91_SDRAMC_LPCB;
101 lpr0 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
102
103 /* self-refresh mode now */
104 at91_ramc_write(0, AT91_SDRAMC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +0200105 if (at91_ramc_base[1])
106 at91_ramc_write(1, AT91_SDRAMC_LPR, lpr1);
Arnd Bergmannf5fa4092013-01-25 22:44:17 +0000107
108 cpu_do_idle();
109
110 at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +0200111 if (at91_ramc_base[1])
112 at91_ramc_write(1, AT91_SDRAMC_LPR, saved_lpr1);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100113}
114
Daniel Lezcanofa50ae92012-01-25 00:56:06 +0100115#endif