Daniel Lezcano | fa50ae9 | 2012-01-25 00:56:06 +0100 | [diff] [blame] | 1 | /* |
| 2 | * AT91 Power Management |
| 3 | * |
| 4 | * Copyright (C) 2005 David Brownell |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | */ |
| 11 | #ifndef __ARCH_ARM_MACH_AT91_PM |
| 12 | #define __ARCH_ARM_MACH_AT91_PM |
| 13 | |
Daniel Lezcano | 5ad945e | 2013-09-22 22:29:57 +0200 | [diff] [blame] | 14 | #include <asm/proc-fns.h> |
| 15 | |
Jean-Christophe PLAGNIOL-VILLARD | f363c40 | 2012-02-13 12:58:53 +0800 | [diff] [blame] | 16 | #include <mach/at91_ramc.h> |
Jean-Christophe PLAGNIOL-VILLARD | 1a269ad | 2011-11-16 02:58:31 +0800 | [diff] [blame] | 17 | #include <mach/at91rm9200_sdramc.h> |
Albin Tonnerre | 1ea60cf | 2009-11-01 18:40:50 +0100 | [diff] [blame] | 18 | |
Brent Taylor | 7093bf2 | 2013-11-24 12:02:35 -0600 | [diff] [blame] | 19 | #ifdef CONFIG_PM |
Daniel Lezcano | 5ad945e | 2013-09-22 22:29:57 +0200 | [diff] [blame] | 20 | extern void at91_pm_set_standby(void (*at91_standby)(void)); |
Brent Taylor | 7093bf2 | 2013-11-24 12:02:35 -0600 | [diff] [blame] | 21 | #else |
| 22 | static inline void at91_pm_set_standby(void (*at91_standby)(void)) { } |
| 23 | #endif |
Daniel Lezcano | 5ad945e | 2013-09-22 22:29:57 +0200 | [diff] [blame] | 24 | |
Albin Tonnerre | 1ea60cf | 2009-11-01 18:40:50 +0100 | [diff] [blame] | 25 | /* |
| 26 | * The AT91RM9200 goes into self-refresh mode with this command, and will |
| 27 | * terminate self-refresh automatically on the next SDRAM access. |
| 28 | * |
| 29 | * Self-refresh mode is exited as soon as a memory access is made, but we don't |
| 30 | * know for sure when that happens. However, we need to restore the low-power |
| 31 | * mode if it was enabled before going idle. Restoring low-power mode while |
| 32 | * still in self-refresh is "not recommended", but seems to work. |
| 33 | */ |
| 34 | |
Daniel Lezcano | 00482a4 | 2012-01-25 00:56:08 +0100 | [diff] [blame] | 35 | static inline void at91rm9200_standby(void) |
Albin Tonnerre | 1ea60cf | 2009-11-01 18:40:50 +0100 | [diff] [blame] | 36 | { |
Jean-Christophe PLAGNIOL-VILLARD | f363c40 | 2012-02-13 12:58:53 +0800 | [diff] [blame] | 37 | u32 lpr = at91_ramc_read(0, AT91RM9200_SDRAMC_LPR); |
Albin Tonnerre | 1ea60cf | 2009-11-01 18:40:50 +0100 | [diff] [blame] | 38 | |
Daniel Lezcano | 00482a4 | 2012-01-25 00:56:08 +0100 | [diff] [blame] | 39 | asm volatile( |
| 40 | "b 1f\n\t" |
| 41 | ".align 5\n\t" |
| 42 | "1: mcr p15, 0, %0, c7, c10, 4\n\t" |
| 43 | " str %0, [%1, %2]\n\t" |
| 44 | " str %3, [%1, %4]\n\t" |
| 45 | " mcr p15, 0, %0, c7, c0, 4\n\t" |
| 46 | " str %5, [%1, %2]" |
| 47 | : |
Jean-Christophe PLAGNIOL-VILLARD | 1a269ad | 2011-11-16 02:58:31 +0800 | [diff] [blame] | 48 | : "r" (0), "r" (AT91_BASE_SYS), "r" (AT91RM9200_SDRAMC_LPR), |
| 49 | "r" (1), "r" (AT91RM9200_SDRAMC_SRR), |
Daniel Lezcano | 00482a4 | 2012-01-25 00:56:08 +0100 | [diff] [blame] | 50 | "r" (lpr)); |
Albin Tonnerre | 1ea60cf | 2009-11-01 18:40:50 +0100 | [diff] [blame] | 51 | } |
| 52 | |
Nicolas Ferre | 7dca334 | 2010-06-21 14:59:27 +0100 | [diff] [blame] | 53 | /* We manage both DDRAM/SDRAM controllers, we need more than one value to |
| 54 | * remember. |
| 55 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 56 | static inline void at91_ddr_standby(void) |
Nicolas Ferre | 7dca334 | 2010-06-21 14:59:27 +0100 | [diff] [blame] | 57 | { |
Daniel Lezcano | 00482a4 | 2012-01-25 00:56:08 +0100 | [diff] [blame] | 58 | /* Those two values allow us to delay self-refresh activation |
Nicolas Ferre | 7dca334 | 2010-06-21 14:59:27 +0100 | [diff] [blame] | 59 | * to the maximum. */ |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 60 | u32 lpr0, lpr1 = 0; |
| 61 | u32 saved_lpr0, saved_lpr1 = 0; |
Nicolas Ferre | 7dca334 | 2010-06-21 14:59:27 +0100 | [diff] [blame] | 62 | |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 63 | if (at91_ramc_base[1]) { |
| 64 | saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR); |
| 65 | lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB; |
| 66 | lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH; |
| 67 | } |
Nicolas Ferre | 7dca334 | 2010-06-21 14:59:27 +0100 | [diff] [blame] | 68 | |
| 69 | saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR); |
| 70 | lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB; |
| 71 | lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH; |
| 72 | |
| 73 | /* self-refresh mode now */ |
| 74 | at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0); |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 75 | if (at91_ramc_base[1]) |
| 76 | at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1); |
Nicolas Ferre | 7dca334 | 2010-06-21 14:59:27 +0100 | [diff] [blame] | 77 | |
Daniel Lezcano | 00482a4 | 2012-01-25 00:56:08 +0100 | [diff] [blame] | 78 | cpu_do_idle(); |
| 79 | |
| 80 | at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0); |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 81 | if (at91_ramc_base[1]) |
| 82 | at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1); |
Nicolas Ferre | 7dca334 | 2010-06-21 14:59:27 +0100 | [diff] [blame] | 83 | } |
| 84 | |
Arnd Bergmann | f5fa409 | 2013-01-25 22:44:17 +0000 | [diff] [blame] | 85 | /* We manage both DDRAM/SDRAM controllers, we need more than one value to |
| 86 | * remember. |
Albin Tonnerre | 1ea60cf | 2009-11-01 18:40:50 +0100 | [diff] [blame] | 87 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 88 | static inline void at91sam9_sdram_standby(void) |
Arnd Bergmann | f5fa409 | 2013-01-25 22:44:17 +0000 | [diff] [blame] | 89 | { |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 90 | u32 lpr0, lpr1 = 0; |
| 91 | u32 saved_lpr0, saved_lpr1 = 0; |
Arnd Bergmann | f5fa409 | 2013-01-25 22:44:17 +0000 | [diff] [blame] | 92 | |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 93 | if (at91_ramc_base[1]) { |
| 94 | saved_lpr1 = at91_ramc_read(1, AT91_SDRAMC_LPR); |
| 95 | lpr1 = saved_lpr1 & ~AT91_SDRAMC_LPCB; |
| 96 | lpr1 |= AT91_SDRAMC_LPCB_SELF_REFRESH; |
| 97 | } |
Arnd Bergmann | f5fa409 | 2013-01-25 22:44:17 +0000 | [diff] [blame] | 98 | |
| 99 | saved_lpr0 = at91_ramc_read(0, AT91_SDRAMC_LPR); |
| 100 | lpr0 = saved_lpr0 & ~AT91_SDRAMC_LPCB; |
| 101 | lpr0 |= AT91_SDRAMC_LPCB_SELF_REFRESH; |
| 102 | |
| 103 | /* self-refresh mode now */ |
| 104 | at91_ramc_write(0, AT91_SDRAMC_LPR, lpr0); |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 105 | if (at91_ramc_base[1]) |
| 106 | at91_ramc_write(1, AT91_SDRAMC_LPR, lpr1); |
Arnd Bergmann | f5fa409 | 2013-01-25 22:44:17 +0000 | [diff] [blame] | 107 | |
| 108 | cpu_do_idle(); |
| 109 | |
| 110 | at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr0); |
Jean-Christophe PLAGNIOL-VILLARD | 2d2c476 | 2013-10-16 16:24:56 +0200 | [diff] [blame] | 111 | if (at91_ramc_base[1]) |
| 112 | at91_ramc_write(1, AT91_SDRAMC_LPR, saved_lpr1); |
Albin Tonnerre | 1ea60cf | 2009-11-01 18:40:50 +0100 | [diff] [blame] | 113 | } |
| 114 | |
Daniel Lezcano | fa50ae9 | 2012-01-25 00:56:06 +0100 | [diff] [blame] | 115 | #endif |