blob: 51af9fa56944cf6daf19dc295e7d7ec7f1efd9d4 [file] [log] [blame]
Amit Kucheriaa329b482010-02-04 12:21:53 -08001/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -06002 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa329b482010-02-04 12:21:53 -08003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 *
11 * Create static mapping between physical to virtual memory.
12 */
13
14#include <linux/mm.h>
15#include <linux/init.h>
Hui Wang010dc8a2011-10-09 17:42:15 +080016#include <linux/clk.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080017
18#include <asm/mach/map.h>
19
20#include <mach/hardware.h>
21#include <mach/common.h>
Shawn Guo36223602011-06-22 22:41:30 +080022#include <mach/devices-common.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080023#include <mach/iomux-v3.h>
24
Hui Wang010dc8a2011-10-09 17:42:15 +080025static struct clk *gpc_dvfs_clk;
26
Shawn Guo41e7daf2011-09-28 17:16:06 +080027static void imx5_idle(void)
28{
Nicolas Pitre4a3ea242011-08-03 11:34:59 -040029 /* gpc clock is needed for SRPG */
30 if (gpc_dvfs_clk == NULL) {
31 gpc_dvfs_clk = clk_get(NULL, "gpc_dvfs");
32 if (IS_ERR(gpc_dvfs_clk))
33 return;
Hui Wang010dc8a2011-10-09 17:42:15 +080034 }
Nicolas Pitre4a3ea242011-08-03 11:34:59 -040035 clk_enable(gpc_dvfs_clk);
36 mx5_cpu_lp_set(WAIT_UNCLOCKED_POWER_OFF);
37 if (tzic_enable_wake() != 0)
38 cpu_do_idle();
39 clk_disable(gpc_dvfs_clk);
Shawn Guo41e7daf2011-09-28 17:16:06 +080040}
41
Amit Kucheriaa329b482010-02-04 12:21:53 -080042/*
Jason Liuabca2e12011-09-09 17:17:47 +080043 * Define the MX50 memory map.
44 */
45static struct map_desc mx50_io_desc[] __initdata = {
46 imx_map_entry(MX50, TZIC, MT_DEVICE),
47 imx_map_entry(MX50, SPBA0, MT_DEVICE),
48 imx_map_entry(MX50, AIPS1, MT_DEVICE),
49 imx_map_entry(MX50, AIPS2, MT_DEVICE),
50};
51
52/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080053 * Define the MX51 memory map.
54 */
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020055static struct map_desc mx51_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080056 imx_map_entry(MX51, TZIC, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020057 imx_map_entry(MX51, IRAM, MT_DEVICE),
Uwe Kleine-König08ff97b2010-10-25 15:38:09 +020058 imx_map_entry(MX51, AIPS1, MT_DEVICE),
59 imx_map_entry(MX51, SPBA0, MT_DEVICE),
60 imx_map_entry(MX51, AIPS2, MT_DEVICE),
Amit Kucheriaa329b482010-02-04 12:21:53 -080061};
62
63/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060064 * Define the MX53 memory map.
65 */
66static struct map_desc mx53_io_desc[] __initdata = {
Jason Liu4c542392011-09-09 17:17:49 +080067 imx_map_entry(MX53, TZIC, MT_DEVICE),
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060068 imx_map_entry(MX53, AIPS1, MT_DEVICE),
69 imx_map_entry(MX53, SPBA0, MT_DEVICE),
70 imx_map_entry(MX53, AIPS2, MT_DEVICE),
71};
72
73/*
Amit Kucheriaa329b482010-02-04 12:21:53 -080074 * This function initializes the memory map. It is called during the
75 * system startup to create static physical to virtual memory mappings
76 * for the IO modules.
77 */
Jason Liuabca2e12011-09-09 17:17:47 +080078void __init mx50_map_io(void)
79{
80 iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
81}
82
Amit Kucheriaa329b482010-02-04 12:21:53 -080083void __init mx51_map_io(void)
84{
Uwe Kleine-Königab1304212011-02-07 16:35:21 +010085 iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
86}
87
Jason Liuabca2e12011-09-09 17:17:47 +080088void __init mx53_map_io(void)
89{
90 iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
91}
92
93void __init imx50_init_early(void)
94{
95 mxc_set_cpu_type(MXC_CPU_MX50);
96 mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
97 mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
98}
99
Uwe Kleine-Königab1304212011-02-07 16:35:21 +0100100void __init imx51_init_early(void)
101{
Amit Kucheriaa329b482010-02-04 12:21:53 -0800102 mxc_set_cpu_type(MXC_CPU_MX51);
103 mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
Fabio Estevam8c2efec2010-12-06 16:38:32 -0200104 mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
Nicolas Pitre4a3ea242011-08-03 11:34:59 -0400105 arm_pm_idle = imx5_idle;
Amit Kucheriaa329b482010-02-04 12:21:53 -0800106}
107
Uwe Kleine-Königab1304212011-02-07 16:35:21 +0100108void __init imx53_init_early(void)
109{
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -0600110 mxc_set_cpu_type(MXC_CPU_MX53);
111 mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
Fabio Estevam78c73592011-02-17 18:09:52 -0200112 mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -0600113}
114
Jason Liuabca2e12011-09-09 17:17:47 +0800115void __init mx50_init_irq(void)
116{
117 tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
118}
119
Amit Kucheriaa329b482010-02-04 12:21:53 -0800120void __init mx51_init_irq(void)
121{
Jason Liu4c542392011-09-09 17:17:49 +0800122 tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
Amit Kucheriaa329b482010-02-04 12:21:53 -0800123}
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600124
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600125void __init mx53_init_irq(void)
126{
Jason Liu4c542392011-09-09 17:17:49 +0800127 tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
Shawn Guob78d8e52011-06-06 00:07:55 +0800128}
129
Shawn Guo36223602011-06-22 22:41:30 +0800130static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
131 .ap_2_ap_addr = 642,
132 .uart_2_mcu_addr = 817,
133 .mcu_2_app_addr = 747,
134 .mcu_2_shp_addr = 961,
135 .ata_2_mcu_addr = 1473,
136 .mcu_2_ata_addr = 1392,
137 .app_2_per_addr = 1033,
138 .app_2_mcu_addr = 683,
139 .shp_2_per_addr = 1251,
140 .shp_2_mcu_addr = 892,
141};
142
143static struct sdma_platform_data imx51_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800144 .fw_name = "sdma-imx51.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800145 .script_addrs = &imx51_sdma_script,
146};
147
148static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
149 .ap_2_ap_addr = 642,
150 .app_2_mcu_addr = 683,
151 .mcu_2_app_addr = 747,
152 .uart_2_mcu_addr = 817,
153 .shp_2_mcu_addr = 891,
154 .mcu_2_shp_addr = 960,
155 .uartsh_2_mcu_addr = 1032,
156 .spdif_2_mcu_addr = 1100,
157 .mcu_2_spdif_addr = 1134,
158 .firi_2_mcu_addr = 1193,
159 .mcu_2_firi_addr = 1290,
160};
161
162static struct sdma_platform_data imx53_sdma_pdata __initdata = {
Shawn Guo2e534b22011-06-22 22:41:31 +0800163 .fw_name = "sdma-imx53.bin",
Shawn Guo36223602011-06-22 22:41:30 +0800164 .script_addrs = &imx53_sdma_script,
165};
166
Richard Zhao3bc34a62012-03-05 22:30:52 +0800167static const struct resource imx50_audmux_res[] __initconst = {
168 DEFINE_RES_MEM(MX50_AUDMUX_BASE_ADDR, SZ_16K),
169};
170
171static const struct resource imx51_audmux_res[] __initconst = {
172 DEFINE_RES_MEM(MX51_AUDMUX_BASE_ADDR, SZ_16K),
173};
174
175static const struct resource imx53_audmux_res[] __initconst = {
176 DEFINE_RES_MEM(MX53_AUDMUX_BASE_ADDR, SZ_16K),
177};
178
Jason Liuabca2e12011-09-09 17:17:47 +0800179void __init imx50_soc_init(void)
180{
181 /* i.mx50 has the i.mx31 type gpio */
182 mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
183 mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
184 mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
185 mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
186 mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
187 mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
Richard Zhao3bc34a62012-03-05 22:30:52 +0800188
189 /* i.mx50 has the i.mx31 type audmux */
190 platform_device_register_simple("imx31-audmux", 0, imx50_audmux_res,
191 ARRAY_SIZE(imx50_audmux_res));
Jason Liuabca2e12011-09-09 17:17:47 +0800192}
193
Shawn Guob78d8e52011-06-06 00:07:55 +0800194void __init imx51_soc_init(void)
195{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800196 /* i.mx51 has the i.mx31 type gpio */
Uwe Kleine-König1a195272011-07-25 12:05:09 +0200197 mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
198 mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
199 mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
200 mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800201
Shawn Guo62550cd2011-07-13 21:33:17 +0800202 /* i.mx51 has the i.mx35 type sdma */
203 imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
Fabio Estevamaa6a9fa2012-03-02 07:45:58 -0300204
205 /* Setup AIPS registers */
206 imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS1_BASE_ADDR));
207 imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS2_BASE_ADDR));
Linus Torvalds281b0532012-03-27 16:14:44 -0700208
Richard Zhao3bc34a62012-03-05 22:30:52 +0800209 /* i.mx51 has the i.mx31 type audmux */
210 platform_device_register_simple("imx31-audmux", 0, imx51_audmux_res,
211 ARRAY_SIZE(imx51_audmux_res));
Shawn Guob78d8e52011-06-06 00:07:55 +0800212}
213
214void __init imx53_soc_init(void)
215{
Shawn Guoe7fc6ae2011-07-07 00:37:41 +0800216 /* i.mx53 has the i.mx31 type gpio */
217 mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
218 mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
219 mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
220 mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
221 mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
222 mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
223 mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
Shawn Guo36223602011-06-22 22:41:30 +0800224
Shawn Guo62550cd2011-07-13 21:33:17 +0800225 /* i.mx53 has the i.mx35 type sdma */
226 imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
Fabio Estevamaa6a9fa2012-03-02 07:45:58 -0300227
228 /* Setup AIPS registers */
229 imx_set_aips(MX53_IO_ADDRESS(MX53_AIPS1_BASE_ADDR));
230 imx_set_aips(MX53_IO_ADDRESS(MX53_AIPS2_BASE_ADDR));
Linus Torvalds281b0532012-03-27 16:14:44 -0700231
Richard Zhao3bc34a62012-03-05 22:30:52 +0800232 /* i.mx53 has the i.mx31 type audmux */
233 platform_device_register_simple("imx31-audmux", 0, imx53_audmux_res,
234 ARRAY_SIZE(imx53_audmux_res));
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600235}