blob: 56e9a41682649349608f8e1ad7e31e026dacb869 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
16#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000017#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/err.h>
20#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040021#include <linux/log2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010023#include <linux/mmc/card.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000024#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000025#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020026#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010027#include <linux/gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010028#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000029#include <linux/dmaengine.h>
30#include <linux/dma-mapping.h>
31#include <linux/amba/mmci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Russell King7b09cda2005-07-01 12:02:59 +010033#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010035#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include "mmci.h"
38
39#define DRIVER_NAME "mmci-pl18x"
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041static unsigned int fmax = 515633;
42
Rabin Vincent4956e102010-07-21 12:54:40 +010043/**
44 * struct variant_data - MMCI variant-specific quirks
45 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010046 * @clkreg_enable: enable value for MMCICLOCK register
Rabin Vincent08458ef2010-07-21 12:55:59 +010047 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010048 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
49 * is asserted (likewise for RX)
50 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
51 * is asserted (likewise for RX)
Linus Walleij34177802010-10-19 12:43:58 +010052 * @sdio: variant supports SDIO
Linus Walleijb70a67f2010-12-06 09:24:14 +010053 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Philippe Langlais1784b152011-03-25 08:51:52 +010054 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Rabin Vincent4956e102010-07-21 12:54:40 +010055 */
56struct variant_data {
57 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010058 unsigned int clkreg_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010059 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010060 unsigned int fifosize;
61 unsigned int fifohalfsize;
Linus Walleij34177802010-10-19 12:43:58 +010062 bool sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010063 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010064 bool blksz_datactrl16;
Rabin Vincent4956e102010-07-21 12:54:40 +010065};
66
67static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010068 .fifosize = 16 * 4,
69 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +010070 .datalength_bits = 16,
Rabin Vincent4956e102010-07-21 12:54:40 +010071};
72
Pawel Moll768fbc12011-03-11 17:18:07 +000073static struct variant_data variant_arm_extended_fifo = {
74 .fifosize = 128 * 4,
75 .fifohalfsize = 64 * 4,
76 .datalength_bits = 16,
77};
78
Rabin Vincent4956e102010-07-21 12:54:40 +010079static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010080 .fifosize = 16 * 4,
81 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +010082 .clkreg_enable = MCI_ST_U300_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +010083 .datalength_bits = 16,
Linus Walleij34177802010-10-19 12:43:58 +010084 .sdio = true,
Rabin Vincent4956e102010-07-21 12:54:40 +010085};
86
87static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010088 .fifosize = 30 * 4,
89 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +010090 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +010091 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +010092 .datalength_bits = 24,
Linus Walleij34177802010-10-19 12:43:58 +010093 .sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +010094 .st_clkdiv = true,
Rabin Vincent4956e102010-07-21 12:54:40 +010095};
Linus Walleijb70a67f2010-12-06 09:24:14 +010096
Philippe Langlais1784b152011-03-25 08:51:52 +010097static struct variant_data variant_ux500v2 = {
98 .fifosize = 30 * 4,
99 .fifohalfsize = 8 * 4,
100 .clkreg = MCI_CLK_ENABLE,
101 .clkreg_enable = MCI_ST_UX500_HWFCEN,
102 .datalength_bits = 24,
103 .sdio = true,
104 .st_clkdiv = true,
105 .blksz_datactrl16 = true,
106};
107
Linus Walleija6a64642009-09-14 12:56:14 +0100108/*
109 * This must be called with host->lock held
110 */
111static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
112{
Rabin Vincent4956e102010-07-21 12:54:40 +0100113 struct variant_data *variant = host->variant;
114 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100115
116 if (desired) {
117 if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100118 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100119 if (variant->st_clkdiv)
120 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100121 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100122 } else if (variant->st_clkdiv) {
123 /*
124 * DB8500 TRM says f = mclk / (clkdiv + 2)
125 * => clkdiv = (mclk / f) - 2
126 * Round the divider up so we don't exceed the max
127 * frequency
128 */
129 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
130 if (clk >= 256)
131 clk = 255;
132 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100133 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100134 /*
135 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
136 * => clkdiv = mclk / (2 * f) - 1
137 */
Linus Walleija6a64642009-09-14 12:56:14 +0100138 clk = host->mclk / (2 * desired) - 1;
139 if (clk >= 256)
140 clk = 255;
141 host->cclk = host->mclk / (2 * (clk + 1));
142 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100143
144 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100145 clk |= MCI_CLK_ENABLE;
146 /* This hasn't proven to be worthwhile */
147 /* clk |= MCI_CLK_PWRSAVE; */
148 }
149
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100150 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100151 clk |= MCI_4BIT_BUS;
152 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
153 clk |= MCI_ST_8BIT_BUS;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100154
Linus Walleija6a64642009-09-14 12:56:14 +0100155 writel(clk, host->base + MMCICLOCK);
156}
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158static void
159mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
160{
161 writel(0, host->base + MMCICOMMAND);
162
Russell Kinge47c2222007-01-08 16:42:51 +0000163 BUG_ON(host->data);
164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 host->mrq = NULL;
166 host->cmd = NULL;
167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 /*
169 * Need to drop the host lock here; mmc_request_done may call
170 * back into the driver...
171 */
172 spin_unlock(&host->lock);
173 mmc_request_done(host->mmc, mrq);
174 spin_lock(&host->lock);
175}
176
Linus Walleij2686b4b2010-10-19 12:39:48 +0100177static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
178{
179 void __iomem *base = host->base;
180
181 if (host->singleirq) {
182 unsigned int mask0 = readl(base + MMCIMASK0);
183
184 mask0 &= ~MCI_IRQ1MASK;
185 mask0 |= mask;
186
187 writel(mask0, base + MMCIMASK0);
188 }
189
190 writel(mask, base + MMCIMASK1);
191}
192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193static void mmci_stop_data(struct mmci_host *host)
194{
195 writel(0, host->base + MMCIDATACTRL);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100196 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 host->data = NULL;
198}
199
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100200static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
201{
202 unsigned int flags = SG_MITER_ATOMIC;
203
204 if (data->flags & MMC_DATA_READ)
205 flags |= SG_MITER_TO_SG;
206 else
207 flags |= SG_MITER_FROM_SG;
208
209 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
210}
211
Russell Kingc8ebae32011-01-11 19:35:53 +0000212/*
213 * All the DMA operation mode stuff goes inside this ifdef.
214 * This assumes that you have a generic DMA device interface,
215 * no custom DMA interfaces are supported.
216 */
217#ifdef CONFIG_DMA_ENGINE
218static void __devinit mmci_dma_setup(struct mmci_host *host)
219{
220 struct mmci_platform_data *plat = host->plat;
221 const char *rxname, *txname;
222 dma_cap_mask_t mask;
223
224 if (!plat || !plat->dma_filter) {
225 dev_info(mmc_dev(host->mmc), "no DMA platform data\n");
226 return;
227 }
228
Per Forlin58c7ccb2011-07-01 18:55:24 +0200229 /* initialize pre request cookie */
230 host->next_data.cookie = 1;
231
Russell Kingc8ebae32011-01-11 19:35:53 +0000232 /* Try to acquire a generic DMA engine slave channel */
233 dma_cap_zero(mask);
234 dma_cap_set(DMA_SLAVE, mask);
235
236 /*
237 * If only an RX channel is specified, the driver will
238 * attempt to use it bidirectionally, however if it is
239 * is specified but cannot be located, DMA will be disabled.
240 */
241 if (plat->dma_rx_param) {
242 host->dma_rx_channel = dma_request_channel(mask,
243 plat->dma_filter,
244 plat->dma_rx_param);
245 /* E.g if no DMA hardware is present */
246 if (!host->dma_rx_channel)
247 dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
248 }
249
250 if (plat->dma_tx_param) {
251 host->dma_tx_channel = dma_request_channel(mask,
252 plat->dma_filter,
253 plat->dma_tx_param);
254 if (!host->dma_tx_channel)
255 dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
256 } else {
257 host->dma_tx_channel = host->dma_rx_channel;
258 }
259
260 if (host->dma_rx_channel)
261 rxname = dma_chan_name(host->dma_rx_channel);
262 else
263 rxname = "none";
264
265 if (host->dma_tx_channel)
266 txname = dma_chan_name(host->dma_tx_channel);
267 else
268 txname = "none";
269
270 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
271 rxname, txname);
272
273 /*
274 * Limit the maximum segment size in any SG entry according to
275 * the parameters of the DMA engine device.
276 */
277 if (host->dma_tx_channel) {
278 struct device *dev = host->dma_tx_channel->device->dev;
279 unsigned int max_seg_size = dma_get_max_seg_size(dev);
280
281 if (max_seg_size < host->mmc->max_seg_size)
282 host->mmc->max_seg_size = max_seg_size;
283 }
284 if (host->dma_rx_channel) {
285 struct device *dev = host->dma_rx_channel->device->dev;
286 unsigned int max_seg_size = dma_get_max_seg_size(dev);
287
288 if (max_seg_size < host->mmc->max_seg_size)
289 host->mmc->max_seg_size = max_seg_size;
290 }
291}
292
293/*
294 * This is used in __devinit or __devexit so inline it
295 * so it can be discarded.
296 */
297static inline void mmci_dma_release(struct mmci_host *host)
298{
299 struct mmci_platform_data *plat = host->plat;
300
301 if (host->dma_rx_channel)
302 dma_release_channel(host->dma_rx_channel);
303 if (host->dma_tx_channel && plat->dma_tx_param)
304 dma_release_channel(host->dma_tx_channel);
305 host->dma_rx_channel = host->dma_tx_channel = NULL;
306}
307
308static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
309{
310 struct dma_chan *chan = host->dma_current;
311 enum dma_data_direction dir;
312 u32 status;
313 int i;
314
315 /* Wait up to 1ms for the DMA to complete */
316 for (i = 0; ; i++) {
317 status = readl(host->base + MMCISTATUS);
318 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
319 break;
320 udelay(10);
321 }
322
323 /*
324 * Check to see whether we still have some data left in the FIFO -
325 * this catches DMA controllers which are unable to monitor the
326 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
327 * contiguous buffers. On TX, we'll get a FIFO underrun error.
328 */
329 if (status & MCI_RXDATAAVLBLMASK) {
330 dmaengine_terminate_all(chan);
331 if (!data->error)
332 data->error = -EIO;
333 }
334
335 if (data->flags & MMC_DATA_WRITE) {
336 dir = DMA_TO_DEVICE;
337 } else {
338 dir = DMA_FROM_DEVICE;
339 }
340
Per Forlin58c7ccb2011-07-01 18:55:24 +0200341 if (!data->host_cookie)
342 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
Russell Kingc8ebae32011-01-11 19:35:53 +0000343
344 /*
345 * Use of DMA with scatter-gather is impossible.
346 * Give up with DMA and switch back to PIO mode.
347 */
348 if (status & MCI_RXDATAAVLBLMASK) {
349 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
350 mmci_dma_release(host);
351 }
352}
353
354static void mmci_dma_data_error(struct mmci_host *host)
355{
356 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
357 dmaengine_terminate_all(host->dma_current);
358}
359
Per Forlin58c7ccb2011-07-01 18:55:24 +0200360static int mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
361 struct mmci_host_next *next)
Russell Kingc8ebae32011-01-11 19:35:53 +0000362{
363 struct variant_data *variant = host->variant;
364 struct dma_slave_config conf = {
365 .src_addr = host->phybase + MMCIFIFO,
366 .dst_addr = host->phybase + MMCIFIFO,
367 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
368 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
369 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
370 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
371 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000372 struct dma_chan *chan;
373 struct dma_device *device;
374 struct dma_async_tx_descriptor *desc;
375 int nr_sg;
376
Per Forlin58c7ccb2011-07-01 18:55:24 +0200377 /* Check if next job is already prepared */
378 if (data->host_cookie && !next &&
379 host->dma_current && host->dma_desc_current)
380 return 0;
381
382 if (!next) {
383 host->dma_current = NULL;
384 host->dma_desc_current = NULL;
385 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000386
387 if (data->flags & MMC_DATA_READ) {
388 conf.direction = DMA_FROM_DEVICE;
389 chan = host->dma_rx_channel;
390 } else {
391 conf.direction = DMA_TO_DEVICE;
392 chan = host->dma_tx_channel;
393 }
394
395 /* If there's no DMA channel, fall back to PIO */
396 if (!chan)
397 return -EINVAL;
398
399 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200400 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000401 return -EINVAL;
402
403 device = chan->device;
404 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, conf.direction);
405 if (nr_sg == 0)
406 return -EINVAL;
407
408 dmaengine_slave_config(chan, &conf);
409 desc = device->device_prep_slave_sg(chan, data->sg, nr_sg,
410 conf.direction, DMA_CTRL_ACK);
411 if (!desc)
412 goto unmap_exit;
413
Per Forlin58c7ccb2011-07-01 18:55:24 +0200414 if (next) {
415 next->dma_chan = chan;
416 next->dma_desc = desc;
417 } else {
418 host->dma_current = chan;
419 host->dma_desc_current = desc;
420 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000421
Per Forlin58c7ccb2011-07-01 18:55:24 +0200422 return 0;
423
424 unmap_exit:
425 if (!next)
426 dmaengine_terminate_all(chan);
427 dma_unmap_sg(device->dev, data->sg, data->sg_len, conf.direction);
428 return -ENOMEM;
429}
430
431static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
432{
433 int ret;
434 struct mmc_data *data = host->data;
435
436 ret = mmci_dma_prep_data(host, host->data, NULL);
437 if (ret)
438 return ret;
439
440 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000441 dev_vdbg(mmc_dev(host->mmc),
442 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
443 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200444 dmaengine_submit(host->dma_desc_current);
445 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000446
447 datactrl |= MCI_DPSM_DMAENABLE;
448
449 /* Trigger the DMA transfer */
450 writel(datactrl, host->base + MMCIDATACTRL);
451
452 /*
453 * Let the MMCI say when the data is ended and it's time
454 * to fire next DMA request. When that happens, MMCI will
455 * call mmci_data_end()
456 */
457 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
458 host->base + MMCIMASK0);
459 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000460}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200461
462static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
463{
464 struct mmci_host_next *next = &host->next_data;
465
466 if (data->host_cookie && data->host_cookie != next->cookie) {
467 printk(KERN_WARNING "[%s] invalid cookie: data->host_cookie %d"
468 " host->next_data.cookie %d\n",
469 __func__, data->host_cookie, host->next_data.cookie);
470 data->host_cookie = 0;
471 }
472
473 if (!data->host_cookie)
474 return;
475
476 host->dma_desc_current = next->dma_desc;
477 host->dma_current = next->dma_chan;
478
479 next->dma_desc = NULL;
480 next->dma_chan = NULL;
481}
482
483static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
484 bool is_first_req)
485{
486 struct mmci_host *host = mmc_priv(mmc);
487 struct mmc_data *data = mrq->data;
488 struct mmci_host_next *nd = &host->next_data;
489
490 if (!data)
491 return;
492
493 if (data->host_cookie) {
494 data->host_cookie = 0;
495 return;
496 }
497
498 /* if config for dma */
499 if (((data->flags & MMC_DATA_WRITE) && host->dma_tx_channel) ||
500 ((data->flags & MMC_DATA_READ) && host->dma_rx_channel)) {
501 if (mmci_dma_prep_data(host, data, nd))
502 data->host_cookie = 0;
503 else
504 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
505 }
506}
507
508static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
509 int err)
510{
511 struct mmci_host *host = mmc_priv(mmc);
512 struct mmc_data *data = mrq->data;
513 struct dma_chan *chan;
514 enum dma_data_direction dir;
515
516 if (!data)
517 return;
518
519 if (data->flags & MMC_DATA_READ) {
520 dir = DMA_FROM_DEVICE;
521 chan = host->dma_rx_channel;
522 } else {
523 dir = DMA_TO_DEVICE;
524 chan = host->dma_tx_channel;
525 }
526
527
528 /* if config for dma */
529 if (chan) {
530 if (err)
531 dmaengine_terminate_all(chan);
532 if (err || data->host_cookie)
533 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
534 data->sg_len, dir);
535 mrq->data->host_cookie = 0;
536 }
537}
538
Russell Kingc8ebae32011-01-11 19:35:53 +0000539#else
540/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200541static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
542{
543}
Russell Kingc8ebae32011-01-11 19:35:53 +0000544static inline void mmci_dma_setup(struct mmci_host *host)
545{
546}
547
548static inline void mmci_dma_release(struct mmci_host *host)
549{
550}
551
552static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
553{
554}
555
556static inline void mmci_dma_data_error(struct mmci_host *host)
557{
558}
559
560static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
561{
562 return -ENOSYS;
563}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200564
565#define mmci_pre_request NULL
566#define mmci_post_request NULL
567
Russell Kingc8ebae32011-01-11 19:35:53 +0000568#endif
569
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
571{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100572 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100574 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100576 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Linus Walleij64de0282010-02-19 01:09:10 +0100578 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
579 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
581 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100582 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000583 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
Russell King7b09cda2005-07-01 12:02:59 +0100585 clks = (unsigned long long)data->timeout_ns * host->cclk;
586 do_div(clks, 1000000000UL);
587
588 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
590 base = host->base;
591 writel(timeout, base + MMCIDATATIMER);
592 writel(host->size, base + MMCIDATALENGTH);
593
Russell King3bc87f22006-08-27 13:51:28 +0100594 blksz_bits = ffs(data->blksz) - 1;
595 BUG_ON(1 << blksz_bits != data->blksz);
596
Philippe Langlais1784b152011-03-25 08:51:52 +0100597 if (variant->blksz_datactrl16)
598 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
599 else
600 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000601
602 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000604
605 /*
606 * Attempt to use DMA operation mode, if this
607 * should fail, fall back to PIO mode
608 */
609 if (!mmci_dma_start_data(host, datactrl))
610 return;
611
612 /* IRQ mode, map the SG list for CPU reading/writing */
613 mmci_init_sg(host, data);
614
615 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000617
618 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000619 * If we have less than the fifo 'half-full' threshold to
620 * transfer, trigger a PIO interrupt as soon as any data
621 * is available.
Russell King0425a142006-02-16 16:48:31 +0000622 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000623 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000624 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 } else {
626 /*
627 * We don't actually need to include "FIFO empty" here
628 * since its implicit in "FIFO half empty".
629 */
630 irqmask = MCI_TXFIFOHALFEMPTYMASK;
631 }
632
Linus Walleij34177802010-10-19 12:43:58 +0100633 /* The ST Micro variants has a special bit to enable SDIO */
634 if (variant->sdio && host->mmc->card)
635 if (mmc_card_sdio(host->mmc->card))
636 datactrl |= MCI_ST_DPSM_SDIOEN;
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 writel(datactrl, base + MMCIDATACTRL);
639 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100640 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641}
642
643static void
644mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
645{
646 void __iomem *base = host->base;
647
Linus Walleij64de0282010-02-19 01:09:10 +0100648 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 cmd->opcode, cmd->arg, cmd->flags);
650
651 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
652 writel(0, base + MMCICOMMAND);
653 udelay(1);
654 }
655
656 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000657 if (cmd->flags & MMC_RSP_PRESENT) {
658 if (cmd->flags & MMC_RSP_136)
659 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
662 if (/*interrupt*/0)
663 c |= MCI_CPSM_INTERRUPT;
664
665 host->cmd = cmd;
666
667 writel(cmd->arg, base + MMCIARGUMENT);
668 writel(c, base + MMCICOMMAND);
669}
670
671static void
672mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
673 unsigned int status)
674{
Linus Walleijf20f8f22010-10-19 13:41:24 +0100675 /* First check for errors */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100677 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100678
Russell Kingc8ebae32011-01-11 19:35:53 +0000679 /* Terminate the DMA transfer */
680 if (dma_inprogress(host))
681 mmci_dma_data_error(host);
682
Russell Kingc8afc9d2011-02-04 09:19:46 +0000683 /*
684 * Calculate how far we are into the transfer. Note that
685 * the data counter gives the number of bytes transferred
686 * on the MMC bus, not on the host side. On reads, this
687 * can be as much as a FIFO-worth of data ahead. This
688 * matters for FIFO overruns only.
689 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100690 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100691 success = data->blksz * data->blocks - remain;
692
Russell Kingc8afc9d2011-02-04 09:19:46 +0000693 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
694 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100695 if (status & MCI_DATACRCFAIL) {
696 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000697 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200698 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100699 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200700 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100701 } else if (status & MCI_STARTBITERR) {
702 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000703 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200704 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000705 } else if (status & MCI_RXOVERRUN) {
706 if (success > host->variant->fifosize)
707 success -= host->variant->fifosize;
708 else
709 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100710 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100711 }
Russell King51d43752011-01-27 10:56:52 +0000712 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100714
Linus Walleij8cb28152011-01-24 15:22:13 +0100715 if (status & MCI_DATABLOCKEND)
716 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100717
Russell Kingccff9b52011-01-30 21:03:50 +0000718 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000719 if (dma_inprogress(host))
720 mmci_dma_unmap(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 mmci_stop_data(host);
722
Linus Walleij8cb28152011-01-24 15:22:13 +0100723 if (!data->error)
724 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000725 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 if (!data->stop) {
728 mmci_request_end(host, data->mrq);
729 } else {
730 mmci_start_command(host, data->stop, 0);
731 }
732 }
733}
734
735static void
736mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
737 unsigned int status)
738{
739 void __iomem *base = host->base;
740
741 host->cmd = NULL;
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200744 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200746 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +0000747 } else {
748 cmd->resp[0] = readl(base + MMCIRESPONSE0);
749 cmd->resp[1] = readl(base + MMCIRESPONSE1);
750 cmd->resp[2] = readl(base + MMCIRESPONSE2);
751 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 }
753
Pierre Ossman17b04292007-07-22 22:18:46 +0200754 if (!cmd->data || cmd->error) {
Russell Kinge47c2222007-01-08 16:42:51 +0000755 if (host->data)
756 mmci_stop_data(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 mmci_request_end(host, cmd->mrq);
758 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
759 mmci_start_data(host, cmd->data);
760 }
761}
762
763static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
764{
765 void __iomem *base = host->base;
766 char *ptr = buffer;
767 u32 status;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100768 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 do {
Linus Walleij26eed9a2008-04-26 23:39:44 +0100771 int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 if (count > remain)
774 count = remain;
775
776 if (count <= 0)
777 break;
778
779 readsl(base + MMCIFIFO, ptr, count >> 2);
780
781 ptr += count;
782 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100783 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 if (remain == 0)
786 break;
787
788 status = readl(base + MMCISTATUS);
789 } while (status & MCI_RXDATAAVLBL);
790
791 return ptr - buffer;
792}
793
794static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
795{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100796 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 void __iomem *base = host->base;
798 char *ptr = buffer;
799
800 do {
801 unsigned int count, maxcnt;
802
Rabin Vincent8301bb62010-08-09 12:57:30 +0100803 maxcnt = status & MCI_TXFIFOEMPTY ?
804 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 count = min(remain, maxcnt);
806
Linus Walleij34177802010-10-19 12:43:58 +0100807 /*
808 * The ST Micro variant for SDIO transfer sizes
809 * less then 8 bytes should have clock H/W flow
810 * control disabled.
811 */
812 if (variant->sdio &&
813 mmc_card_sdio(host->mmc->card)) {
814 if (count < 8)
815 writel(readl(host->base + MMCICLOCK) &
816 ~variant->clkreg_enable,
817 host->base + MMCICLOCK);
818 else
819 writel(readl(host->base + MMCICLOCK) |
820 variant->clkreg_enable,
821 host->base + MMCICLOCK);
822 }
823
824 /*
825 * SDIO especially may want to send something that is
826 * not divisible by 4 (as opposed to card sectors
827 * etc), and the FIFO only accept full 32-bit writes.
828 * So compensate by adding +3 on the count, a single
829 * byte become a 32bit write, 7 bytes will be two
830 * 32bit writes etc.
831 */
832 writesl(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 ptr += count;
835 remain -= count;
836
837 if (remain == 0)
838 break;
839
840 status = readl(base + MMCISTATUS);
841 } while (status & MCI_TXFIFOHALFEMPTY);
842
843 return ptr - buffer;
844}
845
846/*
847 * PIO data transfer IRQ handler.
848 */
David Howells7d12e782006-10-05 14:55:46 +0100849static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
851 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100852 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +0100853 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100855 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 u32 status;
857
858 status = readl(base + MMCISTATUS);
859
Linus Walleij64de0282010-02-19 01:09:10 +0100860 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100862 local_irq_save(flags);
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 unsigned int remain, len;
866 char *buffer;
867
868 /*
869 * For write, we only need to test the half-empty flag
870 * here - if the FIFO is completely empty, then by
871 * definition it is more than half empty.
872 *
873 * For read, check for data available.
874 */
875 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
876 break;
877
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100878 if (!sg_miter_next(sg_miter))
879 break;
880
881 buffer = sg_miter->addr;
882 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
884 len = 0;
885 if (status & MCI_RXACTIVE)
886 len = mmci_pio_read(host, buffer, remain);
887 if (status & MCI_TXACTIVE)
888 len = mmci_pio_write(host, buffer, remain, status);
889
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100890 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 host->size -= len;
893 remain -= len;
894
895 if (remain)
896 break;
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 status = readl(base + MMCISTATUS);
899 } while (1);
900
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100901 sg_miter_stop(sg_miter);
902
903 local_irq_restore(flags);
904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000906 * If we have less than the fifo 'half-full' threshold to transfer,
907 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000909 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +0100910 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
912 /*
913 * If we run out of data, disable the data IRQs; this
914 * prevents a race where the FIFO becomes empty before
915 * the chip itself has disabled the data path, and
916 * stops us racing with our data end IRQ.
917 */
918 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +0100919 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
921 }
922
923 return IRQ_HANDLED;
924}
925
926/*
927 * Handle completion of command and data transfers.
928 */
David Howells7d12e782006-10-05 14:55:46 +0100929static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930{
931 struct mmci_host *host = dev_id;
932 u32 status;
933 int ret = 0;
934
935 spin_lock(&host->lock);
936
937 do {
938 struct mmc_command *cmd;
939 struct mmc_data *data;
940
941 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100942
943 if (host->singleirq) {
944 if (status & readl(host->base + MMCIMASK1))
945 mmci_pio_irq(irq, dev_id);
946
947 status &= ~MCI_IRQ1MASK;
948 }
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 status &= readl(host->base + MMCIMASK0);
951 writel(status, host->base + MMCICLEAR);
952
Linus Walleij64de0282010-02-19 01:09:10 +0100953 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
955 data = host->data;
956 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|
957 MCI_RXOVERRUN|MCI_DATAEND|MCI_DATABLOCKEND) && data)
958 mmci_data_irq(host, data, status);
959
960 cmd = host->cmd;
961 if (status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
962 mmci_cmd_irq(host, cmd, status);
963
964 ret = 1;
965 } while (status);
966
967 spin_unlock(&host->lock);
968
969 return IRQ_RETVAL(ret);
970}
971
972static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
973{
974 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +0100975 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
977 WARN_ON(host->mrq != NULL);
978
Nicolas Pitre019a5f52007-10-11 01:06:03 -0400979 if (mrq->data && !is_power_of_2(mrq->data->blksz)) {
Linus Walleij64de0282010-02-19 01:09:10 +0100980 dev_err(mmc_dev(mmc), "unsupported block size (%d bytes)\n",
981 mrq->data->blksz);
Pierre Ossman255d01a2007-07-24 20:38:53 +0200982 mrq->cmd->error = -EINVAL;
983 mmc_request_done(mmc, mrq);
984 return;
985 }
986
Linus Walleij9e943022008-10-24 21:17:50 +0100987 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
989 host->mrq = mrq;
990
Per Forlin58c7ccb2011-07-01 18:55:24 +0200991 if (mrq->data)
992 mmci_get_next_data(host, mrq->data);
993
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
995 mmci_start_data(host, mrq->data);
996
997 mmci_start_command(host, mrq->cmd, 0);
998
Linus Walleij9e943022008-10-24 21:17:50 +0100999 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000}
1001
1002static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1003{
1004 struct mmci_host *host = mmc_priv(mmc);
Linus Walleija6a64642009-09-14 12:56:14 +01001005 u32 pwr = 0;
1006 unsigned long flags;
Linus Walleij99fc5132010-09-29 01:08:27 -04001007 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 switch (ios->power_mode) {
1010 case MMC_POWER_OFF:
Linus Walleij99fc5132010-09-29 01:08:27 -04001011 if (host->vcc)
1012 ret = mmc_regulator_set_ocr(mmc, host->vcc, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 break;
1014 case MMC_POWER_UP:
Linus Walleij99fc5132010-09-29 01:08:27 -04001015 if (host->vcc) {
1016 ret = mmc_regulator_set_ocr(mmc, host->vcc, ios->vdd);
1017 if (ret) {
1018 dev_err(mmc_dev(mmc), "unable to set OCR\n");
1019 /*
1020 * The .set_ios() function in the mmc_host_ops
1021 * struct return void, and failing to set the
1022 * power should be rare so we print an error
1023 * and return here.
1024 */
1025 return;
1026 }
1027 }
Rabin Vincentbb8f5632010-07-21 12:53:57 +01001028 if (host->plat->vdd_handler)
1029 pwr |= host->plat->vdd_handler(mmc_dev(mmc), ios->vdd,
1030 ios->power_mode);
Linus Walleijcc30d602009-01-04 15:18:54 +01001031 /* The ST version does not have this, fall through to POWER_ON */
Linus Walleijf17a1f02009-08-04 01:01:02 +01001032 if (host->hw_designer != AMBA_VENDOR_ST) {
Linus Walleijcc30d602009-01-04 15:18:54 +01001033 pwr |= MCI_PWR_UP;
1034 break;
1035 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 case MMC_POWER_ON:
1037 pwr |= MCI_PWR_ON;
1038 break;
1039 }
1040
Linus Walleijcc30d602009-01-04 15:18:54 +01001041 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001042 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001043 pwr |= MCI_ROD;
1044 else {
1045 /*
1046 * The ST Micro variant use the ROD bit for something
1047 * else and only has OD (Open Drain).
1048 */
1049 pwr |= MCI_OD;
1050 }
1051 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
Linus Walleija6a64642009-09-14 12:56:14 +01001053 spin_lock_irqsave(&host->lock, flags);
1054
1055 mmci_set_clkreg(host, ios->clock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
1057 if (host->pwr != pwr) {
1058 host->pwr = pwr;
1059 writel(pwr, host->base + MMCIPOWER);
1060 }
Linus Walleija6a64642009-09-14 12:56:14 +01001061
1062 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063}
1064
Russell King89001442009-07-09 15:16:07 +01001065static int mmci_get_ro(struct mmc_host *mmc)
1066{
1067 struct mmci_host *host = mmc_priv(mmc);
1068
1069 if (host->gpio_wp == -ENOSYS)
1070 return -ENOSYS;
1071
Linus Walleij18a063012010-09-12 12:56:44 +01001072 return gpio_get_value_cansleep(host->gpio_wp);
Russell King89001442009-07-09 15:16:07 +01001073}
1074
1075static int mmci_get_cd(struct mmc_host *mmc)
1076{
1077 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001078 struct mmci_platform_data *plat = host->plat;
Russell King89001442009-07-09 15:16:07 +01001079 unsigned int status;
1080
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001081 if (host->gpio_cd == -ENOSYS) {
1082 if (!plat->status)
1083 return 1; /* Assume always present */
1084
Rabin Vincent29719442010-08-09 12:54:43 +01001085 status = plat->status(mmc_dev(host->mmc));
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001086 } else
Linus Walleij18a063012010-09-12 12:56:44 +01001087 status = !!gpio_get_value_cansleep(host->gpio_cd)
1088 ^ plat->cd_invert;
Russell King89001442009-07-09 15:16:07 +01001089
Russell King74bc8092010-07-29 15:58:59 +01001090 /*
1091 * Use positive logic throughout - status is zero for no card,
1092 * non-zero for card inserted.
1093 */
1094 return status;
Russell King89001442009-07-09 15:16:07 +01001095}
1096
Rabin Vincent148b8b32010-08-09 12:55:48 +01001097static irqreturn_t mmci_cd_irq(int irq, void *dev_id)
1098{
1099 struct mmci_host *host = dev_id;
1100
1101 mmc_detect_change(host->mmc, msecs_to_jiffies(500));
1102
1103 return IRQ_HANDLED;
1104}
1105
David Brownellab7aefd2006-11-12 17:55:30 -08001106static const struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001108 .pre_req = mmci_pre_request,
1109 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 .set_ios = mmci_set_ios,
Russell King89001442009-07-09 15:16:07 +01001111 .get_ro = mmci_get_ro,
1112 .get_cd = mmci_get_cd,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113};
1114
Russell Kingaa25afa2011-02-19 15:55:00 +00001115static int __devinit mmci_probe(struct amba_device *dev,
1116 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001118 struct mmci_platform_data *plat = dev->dev.platform_data;
Rabin Vincent4956e102010-07-21 12:54:40 +01001119 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 struct mmci_host *host;
1121 struct mmc_host *mmc;
1122 int ret;
1123
1124 /* must have platform data */
1125 if (!plat) {
1126 ret = -EINVAL;
1127 goto out;
1128 }
1129
1130 ret = amba_request_regions(dev, DRIVER_NAME);
1131 if (ret)
1132 goto out;
1133
1134 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1135 if (!mmc) {
1136 ret = -ENOMEM;
1137 goto rel_regions;
1138 }
1139
1140 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301141 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001142
Russell King89001442009-07-09 15:16:07 +01001143 host->gpio_wp = -ENOSYS;
1144 host->gpio_cd = -ENOSYS;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001145 host->gpio_cd_irq = -1;
Russell King89001442009-07-09 15:16:07 +01001146
Russell King012b7d32009-07-09 15:13:56 +01001147 host->hw_designer = amba_manf(dev);
1148 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001149 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1150 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001151
Russell Kingee569c42008-11-30 17:38:14 +00001152 host->clk = clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 if (IS_ERR(host->clk)) {
1154 ret = PTR_ERR(host->clk);
1155 host->clk = NULL;
1156 goto host_free;
1157 }
1158
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 ret = clk_enable(host->clk);
1160 if (ret)
Russell Kinga8d35842006-01-03 18:41:37 +00001161 goto clk_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
1163 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001164 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001166 /*
1167 * According to the spec, mclk is max 100 MHz,
1168 * so we try to adjust the clock down to this,
1169 * (if possible).
1170 */
1171 if (host->mclk > 100000000) {
1172 ret = clk_set_rate(host->clk, 100000000);
1173 if (ret < 0)
1174 goto clk_disable;
1175 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001176 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1177 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001178 }
Russell Kingc8ebae32011-01-11 19:35:53 +00001179 host->phybase = dev->res.start;
Linus Walleijdc890c22009-06-07 23:27:31 +01001180 host->base = ioremap(dev->res.start, resource_size(&dev->res));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 if (!host->base) {
1182 ret = -ENOMEM;
1183 goto clk_disable;
1184 }
1185
1186 mmc->ops = &mmci_ops;
Linus Walleij7f294e42011-07-08 09:57:15 +01001187 /*
1188 * The ARM and ST versions of the block have slightly different
1189 * clock divider equations which means that the minimum divider
1190 * differs too.
1191 */
1192 if (variant->st_clkdiv)
1193 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
1194 else
1195 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001196 /*
1197 * If the platform data supplies a maximum operating
1198 * frequency, this takes precedence. Else, we fall back
1199 * to using the module parameter, which has a (low)
1200 * default value in case it is not specified. Either
1201 * value must not exceed the clock rate into the block,
1202 * of course.
1203 */
1204 if (plat->f_max)
1205 mmc->f_max = min(host->mclk, plat->f_max);
1206 else
1207 mmc->f_max = min(host->mclk, fmax);
Linus Walleij64de0282010-02-19 01:09:10 +01001208 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1209
Linus Walleij34e84f32009-09-22 14:41:40 +01001210#ifdef CONFIG_REGULATOR
1211 /* If we're using the regulator framework, try to fetch a regulator */
1212 host->vcc = regulator_get(&dev->dev, "vmmc");
1213 if (IS_ERR(host->vcc))
1214 host->vcc = NULL;
1215 else {
1216 int mask = mmc_regulator_get_ocrmask(host->vcc);
1217
1218 if (mask < 0)
1219 dev_err(&dev->dev, "error getting OCR mask (%d)\n",
1220 mask);
1221 else {
1222 host->mmc->ocr_avail = (u32) mask;
1223 if (plat->ocr_mask)
1224 dev_warn(&dev->dev,
1225 "Provided ocr_mask/setpower will not be used "
1226 "(using regulator instead)\n");
1227 }
1228 }
1229#endif
1230 /* Fall back to platform data if no regulator is found */
1231 if (host->vcc == NULL)
1232 mmc->ocr_avail = plat->ocr_mask;
Linus Walleij9e6c82c2009-09-14 12:57:11 +01001233 mmc->caps = plat->capabilities;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 /*
1236 * We can do SGIO
1237 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001238 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001241 * Since only a certain number of bits are valid in the data length
1242 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1243 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001245 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
1247 /*
1248 * Set the maximum segment size. Since we aren't doing DMA
1249 * (yet) we are only limited by the data length register.
1250 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001251 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001253 /*
1254 * Block size can be up to 2048 bytes, but must be a power of two.
1255 */
1256 mmc->max_blk_size = 2048;
1257
Pierre Ossman55db8902006-11-21 17:55:45 +01001258 /*
1259 * No limit on the number of blocks transferred.
1260 */
1261 mmc->max_blk_count = mmc->max_req_size;
1262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 spin_lock_init(&host->lock);
1264
1265 writel(0, host->base + MMCIMASK0);
1266 writel(0, host->base + MMCIMASK1);
1267 writel(0xfff, host->base + MMCICLEAR);
1268
Russell King89001442009-07-09 15:16:07 +01001269 if (gpio_is_valid(plat->gpio_cd)) {
1270 ret = gpio_request(plat->gpio_cd, DRIVER_NAME " (cd)");
1271 if (ret == 0)
1272 ret = gpio_direction_input(plat->gpio_cd);
1273 if (ret == 0)
1274 host->gpio_cd = plat->gpio_cd;
1275 else if (ret != -ENOSYS)
1276 goto err_gpio_cd;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001277
Linus Walleij17ee0832011-05-05 17:23:10 +01001278 /*
1279 * A gpio pin that will detect cards when inserted and removed
1280 * will most likely want to trigger on the edges if it is
1281 * 0 when ejected and 1 when inserted (or mutatis mutandis
1282 * for the inverted case) so we request triggers on both
1283 * edges.
1284 */
Rabin Vincent148b8b32010-08-09 12:55:48 +01001285 ret = request_any_context_irq(gpio_to_irq(plat->gpio_cd),
Linus Walleij17ee0832011-05-05 17:23:10 +01001286 mmci_cd_irq,
1287 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
1288 DRIVER_NAME " (cd)", host);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001289 if (ret >= 0)
1290 host->gpio_cd_irq = gpio_to_irq(plat->gpio_cd);
Russell King89001442009-07-09 15:16:07 +01001291 }
1292 if (gpio_is_valid(plat->gpio_wp)) {
1293 ret = gpio_request(plat->gpio_wp, DRIVER_NAME " (wp)");
1294 if (ret == 0)
1295 ret = gpio_direction_input(plat->gpio_wp);
1296 if (ret == 0)
1297 host->gpio_wp = plat->gpio_wp;
1298 else if (ret != -ENOSYS)
1299 goto err_gpio_wp;
1300 }
1301
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001302 if ((host->plat->status || host->gpio_cd != -ENOSYS)
1303 && host->gpio_cd_irq < 0)
Rabin Vincent148b8b32010-08-09 12:55:48 +01001304 mmc->caps |= MMC_CAP_NEEDS_POLL;
1305
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001306 ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 if (ret)
1308 goto unmap;
1309
Linus Walleij2686b4b2010-10-19 12:39:48 +01001310 if (dev->irq[1] == NO_IRQ)
1311 host->singleirq = true;
1312 else {
1313 ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED,
1314 DRIVER_NAME " (pio)", host);
1315 if (ret)
1316 goto irq0_free;
1317 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Linus Walleij8cb28152011-01-24 15:22:13 +01001319 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320
1321 amba_set_drvdata(dev, mmc);
1322
Russell Kingc8ebae32011-01-11 19:35:53 +00001323 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1324 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1325 amba_rev(dev), (unsigned long long)dev->res.start,
1326 dev->irq[0], dev->irq[1]);
1327
1328 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
Russell King8c11a942010-12-28 19:40:40 +00001330 mmc_add_host(mmc);
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 return 0;
1333
1334 irq0_free:
1335 free_irq(dev->irq[0], host);
1336 unmap:
Russell King89001442009-07-09 15:16:07 +01001337 if (host->gpio_wp != -ENOSYS)
1338 gpio_free(host->gpio_wp);
1339 err_gpio_wp:
Rabin Vincent148b8b32010-08-09 12:55:48 +01001340 if (host->gpio_cd_irq >= 0)
1341 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001342 if (host->gpio_cd != -ENOSYS)
1343 gpio_free(host->gpio_cd);
1344 err_gpio_cd:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 iounmap(host->base);
1346 clk_disable:
1347 clk_disable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 clk_free:
1349 clk_put(host->clk);
1350 host_free:
1351 mmc_free_host(mmc);
1352 rel_regions:
1353 amba_release_regions(dev);
1354 out:
1355 return ret;
1356}
1357
Linus Walleij6dc4a472009-03-07 00:23:52 +01001358static int __devexit mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359{
1360 struct mmc_host *mmc = amba_get_drvdata(dev);
1361
1362 amba_set_drvdata(dev, NULL);
1363
1364 if (mmc) {
1365 struct mmci_host *host = mmc_priv(mmc);
1366
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 mmc_remove_host(mmc);
1368
1369 writel(0, host->base + MMCIMASK0);
1370 writel(0, host->base + MMCIMASK1);
1371
1372 writel(0, host->base + MMCICOMMAND);
1373 writel(0, host->base + MMCIDATACTRL);
1374
Russell Kingc8ebae32011-01-11 19:35:53 +00001375 mmci_dma_release(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 free_irq(dev->irq[0], host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001377 if (!host->singleirq)
1378 free_irq(dev->irq[1], host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
Russell King89001442009-07-09 15:16:07 +01001380 if (host->gpio_wp != -ENOSYS)
1381 gpio_free(host->gpio_wp);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001382 if (host->gpio_cd_irq >= 0)
1383 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001384 if (host->gpio_cd != -ENOSYS)
1385 gpio_free(host->gpio_cd);
1386
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 iounmap(host->base);
1388 clk_disable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 clk_put(host->clk);
1390
Linus Walleij99fc5132010-09-29 01:08:27 -04001391 if (host->vcc)
1392 mmc_regulator_set_ocr(mmc, host->vcc, 0);
Linus Walleij34e84f32009-09-22 14:41:40 +01001393 regulator_put(host->vcc);
1394
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 mmc_free_host(mmc);
1396
1397 amba_release_regions(dev);
1398 }
1399
1400 return 0;
1401}
1402
1403#ifdef CONFIG_PM
Pavel Macheke5378ca2005-04-16 15:25:29 -07001404static int mmci_suspend(struct amba_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405{
1406 struct mmc_host *mmc = amba_get_drvdata(dev);
1407 int ret = 0;
1408
1409 if (mmc) {
1410 struct mmci_host *host = mmc_priv(mmc);
1411
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001412 ret = mmc_suspend_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 if (ret == 0)
1414 writel(0, host->base + MMCIMASK0);
1415 }
1416
1417 return ret;
1418}
1419
1420static int mmci_resume(struct amba_device *dev)
1421{
1422 struct mmc_host *mmc = amba_get_drvdata(dev);
1423 int ret = 0;
1424
1425 if (mmc) {
1426 struct mmci_host *host = mmc_priv(mmc);
1427
1428 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1429
1430 ret = mmc_resume_host(mmc);
1431 }
1432
1433 return ret;
1434}
1435#else
1436#define mmci_suspend NULL
1437#define mmci_resume NULL
1438#endif
1439
1440static struct amba_id mmci_ids[] = {
1441 {
1442 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001443 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001444 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 },
1446 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001447 .id = 0x01041180,
1448 .mask = 0xff0fffff,
1449 .data = &variant_arm_extended_fifo,
1450 },
1451 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 .id = 0x00041181,
1453 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001454 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001456 /* ST Micro variants */
1457 {
1458 .id = 0x00180180,
1459 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001460 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001461 },
1462 {
1463 .id = 0x00280180,
1464 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001465 .data = &variant_u300,
1466 },
1467 {
1468 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001469 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001470 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001471 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001472 {
1473 .id = 0x10480180,
1474 .mask = 0xf0ffffff,
1475 .data = &variant_ux500v2,
1476 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 { 0, 0 },
1478};
1479
1480static struct amba_driver mmci_driver = {
1481 .drv = {
1482 .name = DRIVER_NAME,
1483 },
1484 .probe = mmci_probe,
Linus Walleij6dc4a472009-03-07 00:23:52 +01001485 .remove = __devexit_p(mmci_remove),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 .suspend = mmci_suspend,
1487 .resume = mmci_resume,
1488 .id_table = mmci_ids,
1489};
1490
1491static int __init mmci_init(void)
1492{
1493 return amba_driver_register(&mmci_driver);
1494}
1495
1496static void __exit mmci_exit(void)
1497{
1498 amba_driver_unregister(&mmci_driver);
1499}
1500
1501module_init(mmci_init);
1502module_exit(mmci_exit);
1503module_param(fmax, uint, 0444);
1504
1505MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1506MODULE_LICENSE("GPL");