blob: 53e940738c7f67d04879defa05a8396588c8bc96 [file] [log] [blame]
Maxime Ripard8aed3b32013-03-10 16:09:06 +01001/*
2 * Copyright 2013 Maxime Ripard
3 *
4 * Maxime Ripard <maxime.ripard@free-electrons.com>
5 *
Maxime Ripard6c3ba722014-09-02 19:25:26 +02006 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
9 * whole.
Maxime Ripard8aed3b32013-03-10 16:09:06 +010010 *
Maxime Ripard5186d832014-10-17 11:38:23 +020011 * a) This file is free software; you can redistribute it and/or
Maxime Ripard6c3ba722014-09-02 19:25:26 +020012 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
15 *
Maxime Ripard5186d832014-10-17 11:38:23 +020016 * This file is distributed in the hope that it will be useful,
Maxime Ripard6c3ba722014-09-02 19:25:26 +020017 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
Maxime Ripard6c3ba722014-09-02 19:25:26 +020021 * Or, alternatively,
22 *
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
30 * conditions:
31 *
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
34 *
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
Maxime Ripard8aed3b32013-03-10 16:09:06 +010043 */
44
Maxime Ripard71455702014-12-16 22:59:54 +010045#include "skeleton.dtsi"
Maxime Ripard8aed3b32013-03-10 16:09:06 +010046
Maxime Ripard19882b82014-12-16 22:59:58 +010047#include <dt-bindings/interrupt-controller/arm-gic.h>
Chen-Yu Tsaieb58b402015-03-26 05:04:49 +080048#include <dt-bindings/thermal/thermal.h>
Maxime Ripard19882b82014-12-16 22:59:58 +010049
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +080050#include <dt-bindings/clock/sun6i-a31-ccu.h>
Maxime Ripard092a0c32014-12-16 22:59:57 +010051#include <dt-bindings/pinctrl/sun4i-a10.h>
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +080052#include <dt-bindings/reset/sun6i-a31-ccu.h>
Maxime Ripard8aed3b32013-03-10 16:09:06 +010053
54/ {
55 interrupt-parent = <&gic>;
56
Maxime Ripard54428d42014-01-02 22:05:04 +010057 aliases {
Chen-Yu Tsaie5073fd2014-07-16 01:15:46 +080058 ethernet0 = &gmac;
Maxime Ripard54428d42014-01-02 22:05:04 +010059 };
60
Hans de Goedee53a8b22014-11-14 16:34:36 +010061 chosen {
62 #address-cells = <1>;
63 #size-cells = <1>;
64 ranges;
65
Chen-Yu Tsaic0949302015-10-23 11:50:40 +080066 simplefb_hdmi: framebuffer@0 {
Maxime Ripardd8cacaa2015-05-03 11:53:07 +020067 compatible = "allwinner,simple-framebuffer",
68 "simple-framebuffer";
Hans de Goedea9f8cda2014-11-18 12:07:13 +010069 allwinner,pipeline = "de_be0-lcd0-hdmi";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +080070 clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
71 <&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>,
72 <&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>,
73 <&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>;
Hans de Goedee53a8b22014-11-14 16:34:36 +010074 status = "disabled";
75 };
Hans de Goedefd18c7e2015-01-19 14:05:12 +010076
Chen-Yu Tsaic0949302015-10-23 11:50:40 +080077 simplefb_lcd: framebuffer@1 {
Hans de Goedefd18c7e2015-01-19 14:05:12 +010078 compatible = "allwinner,simple-framebuffer",
79 "simple-framebuffer";
80 allwinner,pipeline = "de_be0-lcd0";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +080081 clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
82 <&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>,
83 <&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>;
Hans de Goedefd18c7e2015-01-19 14:05:12 +010084 status = "disabled";
85 };
Hans de Goedee53a8b22014-11-14 16:34:36 +010086 };
Maxime Ripard54428d42014-01-02 22:05:04 +010087
Maxime Ripard121b96c2015-01-11 20:33:44 +010088 timer {
89 compatible = "arm,armv7-timer";
90 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
91 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
92 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
93 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
94 clock-frequency = <24000000>;
95 arm,cpu-registers-not-fw-configured;
Maxime Ripard8aed3b32013-03-10 16:09:06 +010096 };
97
98 cpus {
99 enable-method = "allwinner,sun6i-a31";
100 #address-cells = <1>;
101 #size-cells = <0>;
102
Chen-Yu Tsai3a2bc642015-03-26 05:04:48 +0800103 cpu0: cpu@0 {
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100104 compatible = "arm,cortex-a7";
105 device_type = "cpu";
106 reg = <0>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800107 clocks = <&ccu CLK_CPU>;
Chen-Yu Tsai3a2bc642015-03-26 05:04:48 +0800108 clock-latency = <244144>; /* 8 32k periods */
109 operating-points = <
Maxime Ripard8358aad2015-05-03 11:54:35 +0200110 /* kHz uV */
Chen-Yu Tsai3a2bc642015-03-26 05:04:48 +0800111 1008000 1200000
Maxime Ripard8358aad2015-05-03 11:54:35 +0200112 864000 1200000
113 720000 1100000
114 480000 1000000
Chen-Yu Tsai3a2bc642015-03-26 05:04:48 +0800115 >;
116 #cooling-cells = <2>;
117 cooling-min-level = <0>;
118 cooling-max-level = <3>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100119 };
120
121 cpu@1 {
122 compatible = "arm,cortex-a7";
123 device_type = "cpu";
124 reg = <1>;
125 };
126
127 cpu@2 {
128 compatible = "arm,cortex-a7";
129 device_type = "cpu";
130 reg = <2>;
131 };
132
133 cpu@3 {
134 compatible = "arm,cortex-a7";
135 device_type = "cpu";
136 reg = <3>;
137 };
138 };
139
Chen-Yu Tsaieb58b402015-03-26 05:04:49 +0800140 thermal-zones {
141 cpu_thermal {
142 /* milliseconds */
143 polling-delay-passive = <250>;
144 polling-delay = <1000>;
145 thermal-sensors = <&rtp>;
146
147 cooling-maps {
148 map0 {
149 trip = <&cpu_alert0>;
150 cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
151 };
152 };
153
154 trips {
155 cpu_alert0: cpu_alert0 {
156 /* milliCelsius */
157 temperature = <70000>;
158 hysteresis = <2000>;
159 type = "passive";
160 };
161
162 cpu_crit: cpu_crit {
163 /* milliCelsius */
164 temperature = <100000>;
165 hysteresis = <2000>;
166 type = "critical";
167 };
168 };
169 };
170 };
171
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100172 memory {
173 reg = <0x40000000 0x80000000>;
174 };
175
Maxime Ripardb5a10b72014-04-17 21:54:41 +0200176 pmu {
177 compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
Maxime Ripard19882b82014-12-16 22:59:58 +0100178 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
179 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
180 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
181 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardb5a10b72014-04-17 21:54:41 +0200182 };
183
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100184 clocks {
185 #address-cells = <1>;
Maxime Ripard98096562013-07-23 23:54:19 +0200186 #size-cells = <1>;
187 ranges;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100188
Maxime Ripard98096562013-07-23 23:54:19 +0200189 osc24M: osc24M {
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100190 #clock-cells = <0>;
191 compatible = "fixed-clock";
192 clock-frequency = <24000000>;
193 };
Maxime Ripard98096562013-07-23 23:54:19 +0200194
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800195 osc32k: clk@0 {
Maxime Ripard98096562013-07-23 23:54:19 +0200196 #clock-cells = <0>;
197 compatible = "fixed-clock";
198 clock-frequency = <32768>;
Chen-Yu Tsai7b5b2902014-02-03 09:51:43 +0800199 clock-output-names = "osc32k";
Maxime Ripard98096562013-07-23 23:54:19 +0200200 };
201
Chen-Yu Tsaied298612014-07-16 01:15:44 +0800202 /*
Maxime Ripardd8cacaa2015-05-03 11:53:07 +0200203 * The following two are dummy clocks, placeholders
204 * used in the gmac_tx clock. The gmac driver will
205 * choose one parent depending on the PHY interface
206 * mode, using clk_set_rate auto-reparenting.
207 *
208 * The actual TX clock rate is not controlled by the
209 * gmac_tx clock.
Chen-Yu Tsaied298612014-07-16 01:15:44 +0800210 */
211 mii_phy_tx_clk: clk@1 {
212 #clock-cells = <0>;
213 compatible = "fixed-clock";
214 clock-frequency = <25000000>;
215 clock-output-names = "mii_phy_tx";
216 };
217
218 gmac_int_tx_clk: clk@2 {
219 #clock-cells = <0>;
220 compatible = "fixed-clock";
221 clock-frequency = <125000000>;
222 clock-output-names = "gmac_int_tx";
223 };
224
225 gmac_tx_clk: clk@01c200d0 {
226 #clock-cells = <0>;
227 compatible = "allwinner,sun7i-a20-gmac-clk";
228 reg = <0x01c200d0 0x4>;
229 clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
230 clock-output-names = "gmac_tx";
231 };
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100232 };
233
Chen-Yu Tsai6d0e5b72016-10-20 11:43:42 +0800234 de: display-engine {
235 compatible = "allwinner,sun6i-a31-display-engine";
236 allwinner,pipelines = <&fe0>;
237 };
238
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100239 soc@01c00000 {
240 compatible = "simple-bus";
241 #address-cells = <1>;
242 #size-cells = <1>;
243 ranges;
244
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100245 dma: dma-controller@01c02000 {
246 compatible = "allwinner,sun6i-a31-dma";
247 reg = <0x01c02000 0x1000>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100248 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800249 clocks = <&ccu CLK_AHB1_DMA>;
250 resets = <&ccu RST_AHB1_DMA>;
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100251 #dma-cells = <1>;
252 };
253
Chen-Yu Tsai6d0e5b72016-10-20 11:43:42 +0800254 tcon0: lcd-controller@01c0c000 {
255 compatible = "allwinner,sun6i-a31-tcon";
256 reg = <0x01c0c000 0x1000>;
257 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
258 resets = <&ccu RST_AHB1_LCD0>;
259 reset-names = "lcd";
260 clocks = <&ccu CLK_AHB1_LCD0>,
261 <&ccu CLK_LCD0_CH0>,
262 <&ccu CLK_LCD0_CH1>;
263 clock-names = "ahb",
264 "tcon-ch0",
265 "tcon-ch1";
266 clock-output-names = "tcon0-pixel-clock";
267 status = "disabled";
268
269 ports {
270 #address-cells = <1>;
271 #size-cells = <0>;
272
273 tcon0_in: port@0 {
274 #address-cells = <1>;
275 #size-cells = <0>;
276 reg = <0>;
277
278 tcon0_in_drc0: endpoint@0 {
279 reg = <0>;
280 remote-endpoint = <&drc0_out_tcon0>;
281 };
282 };
283
284 tcon0_out: port@1 {
285 #address-cells = <1>;
286 #size-cells = <0>;
287 reg = <1>;
288 };
289 };
290 };
291
Hans de Goede5b753f02014-05-02 17:57:24 +0200292 mmc0: mmc@01c0f000 {
Hans de Goede57af7112016-07-30 16:25:48 +0200293 compatible = "allwinner,sun7i-a20-mmc";
Hans de Goede5b753f02014-05-02 17:57:24 +0200294 reg = <0x01c0f000 0x1000>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800295 clocks = <&ccu CLK_AHB1_MMC0>,
296 <&ccu CLK_MMC0>,
297 <&ccu CLK_MMC0_OUTPUT>,
298 <&ccu CLK_MMC0_SAMPLE>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200299 clock-names = "ahb",
300 "mmc",
301 "output",
302 "sample";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800303 resets = <&ccu RST_AHB1_MMC0>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200304 reset-names = "ahb";
Maxime Ripard19882b82014-12-16 22:59:58 +0100305 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200306 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100307 #address-cells = <1>;
308 #size-cells = <0>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200309 };
310
311 mmc1: mmc@01c10000 {
Hans de Goede57af7112016-07-30 16:25:48 +0200312 compatible = "allwinner,sun7i-a20-mmc";
Hans de Goede5b753f02014-05-02 17:57:24 +0200313 reg = <0x01c10000 0x1000>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800314 clocks = <&ccu CLK_AHB1_MMC1>,
315 <&ccu CLK_MMC1>,
316 <&ccu CLK_MMC1_OUTPUT>,
317 <&ccu CLK_MMC1_SAMPLE>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200318 clock-names = "ahb",
319 "mmc",
320 "output",
321 "sample";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800322 resets = <&ccu RST_AHB1_MMC1>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200323 reset-names = "ahb";
Maxime Ripard19882b82014-12-16 22:59:58 +0100324 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200325 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100326 #address-cells = <1>;
327 #size-cells = <0>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200328 };
329
330 mmc2: mmc@01c11000 {
Hans de Goede57af7112016-07-30 16:25:48 +0200331 compatible = "allwinner,sun7i-a20-mmc";
Hans de Goede5b753f02014-05-02 17:57:24 +0200332 reg = <0x01c11000 0x1000>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800333 clocks = <&ccu CLK_AHB1_MMC2>,
334 <&ccu CLK_MMC2>,
335 <&ccu CLK_MMC2_OUTPUT>,
336 <&ccu CLK_MMC2_SAMPLE>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200337 clock-names = "ahb",
338 "mmc",
339 "output",
340 "sample";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800341 resets = <&ccu RST_AHB1_MMC2>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200342 reset-names = "ahb";
Maxime Ripard19882b82014-12-16 22:59:58 +0100343 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200344 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100345 #address-cells = <1>;
346 #size-cells = <0>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200347 };
348
349 mmc3: mmc@01c12000 {
Hans de Goede57af7112016-07-30 16:25:48 +0200350 compatible = "allwinner,sun7i-a20-mmc";
Hans de Goede5b753f02014-05-02 17:57:24 +0200351 reg = <0x01c12000 0x1000>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800352 clocks = <&ccu CLK_AHB1_MMC3>,
353 <&ccu CLK_MMC3>,
354 <&ccu CLK_MMC3_OUTPUT>,
355 <&ccu CLK_MMC3_SAMPLE>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200356 clock-names = "ahb",
357 "mmc",
358 "output",
359 "sample";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800360 resets = <&ccu RST_AHB1_MMC3>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200361 reset-names = "ahb";
Maxime Ripard19882b82014-12-16 22:59:58 +0100362 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200363 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100364 #address-cells = <1>;
365 #size-cells = <0>;
Hans de Goede5b753f02014-05-02 17:57:24 +0200366 };
367
Hans de Goeded208eaf2015-06-01 13:29:49 +0200368 usb_otg: usb@01c19000 {
369 compatible = "allwinner,sun6i-a31-musb";
370 reg = <0x01c19000 0x0400>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800371 clocks = <&ccu CLK_AHB1_OTG>;
372 resets = <&ccu RST_AHB1_OTG>;
Hans de Goeded208eaf2015-06-01 13:29:49 +0200373 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
374 interrupt-names = "mc";
375 phys = <&usbphy 0>;
376 phy-names = "usb";
377 extcon = <&usbphy 0>;
378 status = "disabled";
379 };
380
Maxime Ripardef964082014-05-13 17:44:21 +0200381 usbphy: phy@01c19400 {
382 compatible = "allwinner,sun6i-a31-usb-phy";
383 reg = <0x01c19400 0x10>,
384 <0x01c1a800 0x4>,
385 <0x01c1b800 0x4>;
386 reg-names = "phy_ctrl",
387 "pmu1",
388 "pmu2";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800389 clocks = <&ccu CLK_USB_PHY0>,
390 <&ccu CLK_USB_PHY1>,
391 <&ccu CLK_USB_PHY2>;
Maxime Ripardef964082014-05-13 17:44:21 +0200392 clock-names = "usb0_phy",
393 "usb1_phy",
394 "usb2_phy";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800395 resets = <&ccu RST_USB_PHY0>,
396 <&ccu RST_USB_PHY1>,
397 <&ccu RST_USB_PHY2>;
Maxime Ripardef964082014-05-13 17:44:21 +0200398 reset-names = "usb0_reset",
399 "usb1_reset",
400 "usb2_reset";
401 status = "disabled";
402 #phy-cells = <1>;
403 };
404
405 ehci0: usb@01c1a000 {
406 compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
407 reg = <0x01c1a000 0x100>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100408 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800409 clocks = <&ccu CLK_AHB1_EHCI0>;
410 resets = <&ccu RST_AHB1_EHCI0>;
Maxime Ripardef964082014-05-13 17:44:21 +0200411 phys = <&usbphy 1>;
412 phy-names = "usb";
413 status = "disabled";
414 };
415
416 ohci0: usb@01c1a400 {
417 compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
418 reg = <0x01c1a400 0x100>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100419 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800420 clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>;
421 resets = <&ccu RST_AHB1_OHCI0>;
Maxime Ripardef964082014-05-13 17:44:21 +0200422 phys = <&usbphy 1>;
423 phy-names = "usb";
424 status = "disabled";
425 };
426
427 ehci1: usb@01c1b000 {
428 compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
429 reg = <0x01c1b000 0x100>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100430 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800431 clocks = <&ccu CLK_AHB1_EHCI1>;
432 resets = <&ccu RST_AHB1_EHCI1>;
Maxime Ripardef964082014-05-13 17:44:21 +0200433 phys = <&usbphy 2>;
434 phy-names = "usb";
435 status = "disabled";
436 };
437
438 ohci1: usb@01c1b400 {
439 compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
440 reg = <0x01c1b400 0x100>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100441 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800442 clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>;
443 resets = <&ccu RST_AHB1_OHCI1>;
Maxime Ripardef964082014-05-13 17:44:21 +0200444 phys = <&usbphy 2>;
445 phy-names = "usb";
446 status = "disabled";
447 };
448
Maxime Ripardb294ebb2014-05-20 13:59:58 +0200449 ohci2: usb@01c1c400 {
Maxime Ripardef964082014-05-13 17:44:21 +0200450 compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
451 reg = <0x01c1c400 0x100>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100452 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800453 clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>;
454 resets = <&ccu RST_AHB1_OHCI2>;
Maxime Ripardef964082014-05-13 17:44:21 +0200455 status = "disabled";
456 };
457
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800458 ccu: clock@01c20000 {
459 compatible = "allwinner,sun6i-a31-ccu";
460 reg = <0x01c20000 0x400>;
461 clocks = <&osc24M>, <&osc32k>;
462 clock-names = "hosc", "losc";
463 #clock-cells = <1>;
464 #reset-cells = <1>;
465 };
466
Maxime Ripard140e1722013-03-12 22:16:05 +0100467 pio: pinctrl@01c20800 {
468 compatible = "allwinner,sun6i-a31-pinctrl";
469 reg = <0x01c20800 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100470 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
471 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
472 <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
473 <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardbe7bc6b2016-10-19 11:15:27 +0200474 clocks = <&ccu CLK_APB1_PIO>, <&osc24M>, <&osc32k>;
475 clock-names = "apb", "hosc", "losc";
Maxime Ripard140e1722013-03-12 22:16:05 +0100476 gpio-controller;
477 interrupt-controller;
Maxime Ripardb03e0812015-06-17 11:44:24 +0200478 #interrupt-cells = <3>;
Maxime Ripard140e1722013-03-12 22:16:05 +0100479 #gpio-cells = <3>;
Maxime Ripardab4238c2013-06-22 23:56:40 +0200480
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800481 gmac_pins_gmii_a: gmac_gmii@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300482 pins = "PA0", "PA1", "PA2", "PA3",
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800483 "PA4", "PA5", "PA6", "PA7",
484 "PA8", "PA9", "PA10", "PA11",
485 "PA12", "PA13", "PA14", "PA15",
486 "PA16", "PA17", "PA18", "PA19",
487 "PA20", "PA21", "PA22", "PA23",
488 "PA24", "PA25", "PA26", "PA27";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300489 function = "gmac";
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800490 /*
491 * data lines in GMII mode run at 125MHz and
492 * might need a higher signal drive strength
493 */
Maxime Ripard1edcd362016-09-23 14:28:10 +0300494 drive-strength = <30>;
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800495 };
496
497 gmac_pins_mii_a: gmac_mii@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300498 pins = "PA0", "PA1", "PA2", "PA3",
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800499 "PA8", "PA9", "PA11",
500 "PA12", "PA13", "PA14", "PA19",
501 "PA20", "PA21", "PA22", "PA23",
502 "PA24", "PA26", "PA27";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300503 function = "gmac";
Maxime Ripardab4238c2013-06-22 23:56:40 +0200504 };
Maxime Ripard8be188b2014-03-04 17:28:40 +0100505
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800506 gmac_pins_rgmii_a: gmac_rgmii@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300507 pins = "PA0", "PA1", "PA2", "PA3",
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800508 "PA9", "PA10", "PA11",
509 "PA12", "PA13", "PA14", "PA19",
510 "PA20", "PA25", "PA26", "PA27";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300511 function = "gmac";
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800512 /*
513 * data lines in RGMII mode use DDR mode
514 * and need a higher signal drive strength
515 */
Maxime Ripard1edcd362016-09-23 14:28:10 +0300516 drive-strength = <40>;
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800517 };
518
Maxime Ripard8be188b2014-03-04 17:28:40 +0100519 i2c0_pins_a: i2c0@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300520 pins = "PH14", "PH15";
521 function = "i2c0";
Maxime Ripard8be188b2014-03-04 17:28:40 +0100522 };
523
524 i2c1_pins_a: i2c1@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300525 pins = "PH16", "PH17";
526 function = "i2c1";
Maxime Ripard8be188b2014-03-04 17:28:40 +0100527 };
528
529 i2c2_pins_a: i2c2@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300530 pins = "PH18", "PH19";
531 function = "i2c2";
Maxime Ripard8be188b2014-03-04 17:28:40 +0100532 };
Hans de Goede9797eb82014-04-26 12:16:16 +0200533
Chen-Yu Tsai0ff82192016-10-20 11:43:43 +0800534 lcd0_rgb888_pins: lcd0_rgb888 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300535 pins = "PD0", "PD1", "PD2", "PD3",
Chen-Yu Tsai0ff82192016-10-20 11:43:43 +0800536 "PD4", "PD5", "PD6", "PD7",
537 "PD8", "PD9", "PD10", "PD11",
538 "PD12", "PD13", "PD14", "PD15",
539 "PD16", "PD17", "PD18", "PD19",
540 "PD20", "PD21", "PD22", "PD23",
541 "PD24", "PD25", "PD26", "PD27";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300542 function = "lcd0";
Chen-Yu Tsai0ff82192016-10-20 11:43:43 +0800543 };
544
Hans de Goede9797eb82014-04-26 12:16:16 +0200545 mmc0_pins_a: mmc0@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300546 pins = "PF0", "PF1", "PF2",
Maxime Ripardd8cacaa2015-05-03 11:53:07 +0200547 "PF3", "PF4", "PF5";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300548 function = "mmc0";
549 drive-strength = <30>;
Hans de Goede9797eb82014-04-26 12:16:16 +0200550 };
Chen-Yu Tsaiee39a3e2014-07-16 01:15:43 +0800551
Chen-Yu Tsai878c4de2015-03-10 19:59:22 +0800552 mmc1_pins_a: mmc1@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300553 pins = "PG0", "PG1", "PG2", "PG3",
Chen-Yu Tsai878c4de2015-03-10 19:59:22 +0800554 "PG4", "PG5";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300555 function = "mmc1";
556 drive-strength = <30>;
Chen-Yu Tsai878c4de2015-03-10 19:59:22 +0800557 };
558
Hans de Goede5edab362015-10-15 16:28:46 +0200559 mmc2_pins_a: mmc2@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300560 pins = "PC6", "PC7", "PC8", "PC9",
Hans de Goede5edab362015-10-15 16:28:46 +0200561 "PC10", "PC11";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300562 function = "mmc2";
563 drive-strength = <30>;
564 bias-pull-up;
Hans de Goede5edab362015-10-15 16:28:46 +0200565 };
566
567 mmc2_8bit_emmc_pins: mmc2@1 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300568 pins = "PC6", "PC7", "PC8", "PC9",
Chen-Yu Tsai4917c462015-08-28 17:54:37 +0800569 "PC10", "PC11", "PC12",
570 "PC13", "PC14", "PC15",
571 "PC24";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300572 function = "mmc2";
573 drive-strength = <30>;
Chen-Yu Tsai4917c462015-08-28 17:54:37 +0800574 };
575
Chen-Yu Tsaia22f8b22016-01-21 13:26:35 +0800576 mmc3_8bit_emmc_pins: mmc3@1 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300577 pins = "PC6", "PC7", "PC8", "PC9",
Chen-Yu Tsaia22f8b22016-01-21 13:26:35 +0800578 "PC10", "PC11", "PC12",
579 "PC13", "PC14", "PC15",
580 "PC24";
Maxime Ripard1edcd362016-09-23 14:28:10 +0300581 function = "mmc3";
582 drive-strength = <40>;
Chen-Yu Tsaia22f8b22016-01-21 13:26:35 +0800583 };
584
Chen-Yu Tsaidc0aea32016-10-07 00:06:26 +0800585 uart0_pins_a: uart0@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +0300586 pins = "PH20", "PH21";
587 function = "uart0";
Chen-Yu Tsaiee39a3e2014-07-16 01:15:43 +0800588 };
Maxime Ripard140e1722013-03-12 22:16:05 +0100589 };
590
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100591 timer@01c20c00 {
Maxime Ripardb4f26442014-02-06 10:40:32 +0100592 compatible = "allwinner,sun4i-a10-timer";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100593 reg = <0x01c20c00 0xa0>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100594 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
595 <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
596 <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
597 <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
598 <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard98096562013-07-23 23:54:19 +0200599 clocks = <&osc24M>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100600 };
601
602 wdt1: watchdog@01c20ca0 {
Maxime Ripardca5d04d2014-02-07 22:29:26 +0100603 compatible = "allwinner,sun6i-a31-wdt";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100604 reg = <0x01c20ca0 0x20>;
605 };
606
Chen-Yu Tsai61d25952015-08-28 17:54:34 +0800607 lradc: lradc@01c22800 {
608 compatible = "allwinner,sun4i-a10-lradc-keys";
609 reg = <0x01c22800 0x100>;
610 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
611 status = "disabled";
612 };
613
Chen-Yu Tsai4ec45cd2015-01-24 22:33:48 +0800614 rtp: rtp@01c25000 {
615 compatible = "allwinner,sun6i-a31-ts";
616 reg = <0x01c25000 0x100>;
617 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
618 #thermal-sensor-cells = <0>;
619 };
620
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100621 uart0: serial@01c28000 {
622 compatible = "snps,dw-apb-uart";
623 reg = <0x01c28000 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100624 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100625 reg-shift = <2>;
626 reg-io-width = <4>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800627 clocks = <&ccu CLK_APB2_UART0>;
628 resets = <&ccu RST_APB2_UART0>;
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100629 dmas = <&dma 6>, <&dma 6>;
630 dma-names = "rx", "tx";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100631 status = "disabled";
632 };
633
634 uart1: serial@01c28400 {
635 compatible = "snps,dw-apb-uart";
636 reg = <0x01c28400 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100637 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100638 reg-shift = <2>;
639 reg-io-width = <4>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800640 clocks = <&ccu CLK_APB2_UART1>;
641 resets = <&ccu RST_APB2_UART1>;
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100642 dmas = <&dma 7>, <&dma 7>;
643 dma-names = "rx", "tx";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100644 status = "disabled";
645 };
646
647 uart2: serial@01c28800 {
648 compatible = "snps,dw-apb-uart";
649 reg = <0x01c28800 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100650 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100651 reg-shift = <2>;
652 reg-io-width = <4>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800653 clocks = <&ccu CLK_APB2_UART2>;
654 resets = <&ccu RST_APB2_UART2>;
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100655 dmas = <&dma 8>, <&dma 8>;
656 dma-names = "rx", "tx";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100657 status = "disabled";
658 };
659
660 uart3: serial@01c28c00 {
661 compatible = "snps,dw-apb-uart";
662 reg = <0x01c28c00 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100663 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100664 reg-shift = <2>;
665 reg-io-width = <4>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800666 clocks = <&ccu CLK_APB2_UART3>;
667 resets = <&ccu RST_APB2_UART3>;
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100668 dmas = <&dma 9>, <&dma 9>;
669 dma-names = "rx", "tx";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100670 status = "disabled";
671 };
672
673 uart4: serial@01c29000 {
674 compatible = "snps,dw-apb-uart";
675 reg = <0x01c29000 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100676 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100677 reg-shift = <2>;
678 reg-io-width = <4>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800679 clocks = <&ccu CLK_APB2_UART4>;
680 resets = <&ccu RST_APB2_UART4>;
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100681 dmas = <&dma 10>, <&dma 10>;
682 dma-names = "rx", "tx";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100683 status = "disabled";
684 };
685
686 uart5: serial@01c29400 {
687 compatible = "snps,dw-apb-uart";
688 reg = <0x01c29400 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100689 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100690 reg-shift = <2>;
691 reg-io-width = <4>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800692 clocks = <&ccu CLK_APB2_UART5>;
693 resets = <&ccu RST_APB2_UART5>;
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100694 dmas = <&dma 22>, <&dma 22>;
695 dma-names = "rx", "tx";
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100696 status = "disabled";
697 };
698
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100699 i2c0: i2c@01c2ac00 {
700 compatible = "allwinner,sun6i-a31-i2c";
701 reg = <0x01c2ac00 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100702 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800703 clocks = <&ccu CLK_APB2_I2C0>;
704 resets = <&ccu RST_APB2_I2C0>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100705 status = "disabled";
Chen-Yu Tsai495bccf2014-07-21 22:54:27 +0800706 #address-cells = <1>;
707 #size-cells = <0>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100708 };
709
710 i2c1: i2c@01c2b000 {
711 compatible = "allwinner,sun6i-a31-i2c";
712 reg = <0x01c2b000 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100713 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800714 clocks = <&ccu CLK_APB2_I2C1>;
715 resets = <&ccu RST_APB2_I2C1>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100716 status = "disabled";
Chen-Yu Tsai495bccf2014-07-21 22:54:27 +0800717 #address-cells = <1>;
718 #size-cells = <0>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100719 };
720
721 i2c2: i2c@01c2b400 {
722 compatible = "allwinner,sun6i-a31-i2c";
723 reg = <0x01c2b400 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100724 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800725 clocks = <&ccu CLK_APB2_I2C2>;
726 resets = <&ccu RST_APB2_I2C2>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100727 status = "disabled";
Chen-Yu Tsai495bccf2014-07-21 22:54:27 +0800728 #address-cells = <1>;
729 #size-cells = <0>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100730 };
731
732 i2c3: i2c@01c2b800 {
733 compatible = "allwinner,sun6i-a31-i2c";
734 reg = <0x01c2b800 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100735 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800736 clocks = <&ccu CLK_APB2_I2C3>;
737 resets = <&ccu RST_APB2_I2C3>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100738 status = "disabled";
Chen-Yu Tsai495bccf2014-07-21 22:54:27 +0800739 #address-cells = <1>;
740 #size-cells = <0>;
Maxime Ripard96c7cc92014-03-04 17:28:39 +0100741 };
742
Chen-Yu Tsai3dca65f2014-07-16 01:15:45 +0800743 gmac: ethernet@01c30000 {
744 compatible = "allwinner,sun7i-a20-gmac";
745 reg = <0x01c30000 0x1054>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100746 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai3dca65f2014-07-16 01:15:45 +0800747 interrupt-names = "macirq";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800748 clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>;
Chen-Yu Tsai3dca65f2014-07-16 01:15:45 +0800749 clock-names = "stmmaceth", "allwinner_gmac_tx";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800750 resets = <&ccu RST_AHB1_EMAC>;
Chen-Yu Tsai3dca65f2014-07-16 01:15:45 +0800751 reset-names = "stmmaceth";
752 snps,pbl = <2>;
753 snps,fixed-burst;
754 snps,force_sf_dma_mode;
755 status = "disabled";
756 #address-cells = <1>;
757 #size-cells = <0>;
758 };
759
Chen-Yu Tsai14fee742015-08-11 13:32:57 +0800760 crypto: crypto-engine@01c15000 {
761 compatible = "allwinner,sun4i-a10-crypto";
762 reg = <0x01c15000 0x1000>;
763 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800764 clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>;
Chen-Yu Tsai14fee742015-08-11 13:32:57 +0800765 clock-names = "ahb", "mod";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800766 resets = <&ccu RST_AHB1_SS>;
Chen-Yu Tsai14fee742015-08-11 13:32:57 +0800767 reset-names = "ahb";
768 };
769
Chen-Yu Tsai94a160c2016-11-07 18:07:01 +0800770 codec: codec@01c22c00 {
771 #sound-dai-cells = <0>;
772 compatible = "allwinner,sun6i-a31-codec";
773 reg = <0x01c22c00 0x400>;
774 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
775 clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>;
776 clock-names = "apb", "codec";
777 resets = <&ccu RST_APB1_CODEC>;
778 dmas = <&dma 15>, <&dma 15>;
779 dma-names = "rx", "tx";
780 status = "disabled";
781 };
782
Maxime Ripard8cffcb02014-04-17 11:06:46 +0200783 timer@01c60000 {
Maxime Ripardd8cacaa2015-05-03 11:53:07 +0200784 compatible = "allwinner,sun6i-a31-hstimer",
785 "allwinner,sun7i-a20-hstimer";
Maxime Ripard8cffcb02014-04-17 11:06:46 +0200786 reg = <0x01c60000 0x1000>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100787 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
788 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
789 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
790 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800791 clocks = <&ccu CLK_AHB1_HSTIMER>;
792 resets = <&ccu RST_AHB1_HSTIMER>;
Maxime Ripard8cffcb02014-04-17 11:06:46 +0200793 };
794
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100795 spi0: spi@01c68000 {
796 compatible = "allwinner,sun6i-a31-spi";
797 reg = <0x01c68000 0x1000>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100798 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800799 clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100800 clock-names = "ahb", "mod";
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100801 dmas = <&dma 23>, <&dma 23>;
802 dma-names = "rx", "tx";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800803 resets = <&ccu RST_AHB1_SPI0>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100804 status = "disabled";
805 };
806
807 spi1: spi@01c69000 {
808 compatible = "allwinner,sun6i-a31-spi";
809 reg = <0x01c69000 0x1000>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100810 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800811 clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100812 clock-names = "ahb", "mod";
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100813 dmas = <&dma 24>, <&dma 24>;
814 dma-names = "rx", "tx";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800815 resets = <&ccu RST_AHB1_SPI1>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100816 status = "disabled";
817 };
818
819 spi2: spi@01c6a000 {
820 compatible = "allwinner,sun6i-a31-spi";
821 reg = <0x01c6a000 0x1000>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100822 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800823 clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100824 clock-names = "ahb", "mod";
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100825 dmas = <&dma 25>, <&dma 25>;
826 dma-names = "rx", "tx";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800827 resets = <&ccu RST_AHB1_SPI2>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100828 status = "disabled";
829 };
830
831 spi3: spi@01c6b000 {
832 compatible = "allwinner,sun6i-a31-spi";
833 reg = <0x01c6b000 0x1000>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100834 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800835 clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100836 clock-names = "ahb", "mod";
Maxime Ripardd2d878c2014-01-30 15:41:23 +0100837 dmas = <&dma 26>, <&dma 26>;
838 dma-names = "rx", "tx";
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800839 resets = <&ccu RST_AHB1_SPI3>;
Maxime Ripard0d6efe32014-02-05 14:05:06 +0100840 status = "disabled";
841 };
842
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100843 gic: interrupt-controller@01c81000 {
844 compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
845 reg = <0x01c81000 0x1000>,
Marc Zyngier387720c2017-01-18 09:27:28 +0000846 <0x01c82000 0x2000>,
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100847 <0x01c84000 0x2000>,
848 <0x01c86000 0x2000>;
849 interrupt-controller;
850 #interrupt-cells = <3>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100851 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Maxime Ripard8aed3b32013-03-10 16:09:06 +0100852 };
Maxime Ripard81ee4292013-11-03 10:30:12 +0100853
Chen-Yu Tsai6d0e5b72016-10-20 11:43:42 +0800854 fe0: display-frontend@01e00000 {
855 compatible = "allwinner,sun6i-a31-display-frontend";
856 reg = <0x01e00000 0x20000>;
857 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
858 clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>,
859 <&ccu CLK_DRAM_FE0>;
860 clock-names = "ahb", "mod",
861 "ram";
862 resets = <&ccu RST_AHB1_FE0>;
863
864 ports {
865 #address-cells = <1>;
866 #size-cells = <0>;
867
868 fe0_out: port@1 {
869 #address-cells = <1>;
870 #size-cells = <0>;
871 reg = <1>;
872
873 fe0_out_be0: endpoint@0 {
874 reg = <0>;
875 remote-endpoint = <&be0_in_fe0>;
876 };
877 };
878 };
879 };
880
881 be0: display-backend@01e60000 {
882 compatible = "allwinner,sun6i-a31-display-backend";
883 reg = <0x01e60000 0x10000>;
884 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
885 clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>,
886 <&ccu CLK_DRAM_BE0>;
887 clock-names = "ahb", "mod",
888 "ram";
889 resets = <&ccu RST_AHB1_BE0>;
890
891 assigned-clocks = <&ccu CLK_BE0>;
892 assigned-clock-rates = <300000000>;
893
894 ports {
895 #address-cells = <1>;
896 #size-cells = <0>;
897
898 be0_in: port@0 {
899 #address-cells = <1>;
900 #size-cells = <0>;
901 reg = <0>;
902
903 be0_in_fe0: endpoint@0 {
904 reg = <0>;
905 remote-endpoint = <&fe0_out_be0>;
906 };
907 };
908
909 be0_out: port@1 {
910 #address-cells = <1>;
911 #size-cells = <0>;
912 reg = <1>;
913
914 be0_out_drc0: endpoint@0 {
915 reg = <0>;
916 remote-endpoint = <&drc0_in_be0>;
917 };
918 };
919 };
920 };
921
922 drc0: drc@01e70000 {
923 compatible = "allwinner,sun6i-a31-drc";
924 reg = <0x01e70000 0x10000>;
925 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
926 clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>,
927 <&ccu CLK_DRAM_DRC0>;
928 clock-names = "ahb", "mod",
929 "ram";
930 resets = <&ccu RST_AHB1_DRC0>;
931
932 assigned-clocks = <&ccu CLK_IEP_DRC0>;
933 assigned-clock-rates = <300000000>;
934
935 ports {
936 #address-cells = <1>;
937 #size-cells = <0>;
938
939 drc0_in: port@0 {
940 #address-cells = <1>;
941 #size-cells = <0>;
942 reg = <0>;
943
944 drc0_in_be0: endpoint@0 {
945 reg = <0>;
946 remote-endpoint = <&be0_out_drc0>;
947 };
948 };
949
950 drc0_out: port@1 {
951 #address-cells = <1>;
952 #size-cells = <0>;
953 reg = <1>;
954
955 drc0_out_tcon0: endpoint@0 {
956 reg = <0>;
957 remote-endpoint = <&tcon0_in_drc0>;
958 };
959 };
960 };
961 };
962
Chen-Yu Tsai5e700432014-07-30 20:56:06 +0800963 rtc: rtc@01f00000 {
964 compatible = "allwinner,sun6i-a31-rtc";
965 reg = <0x01f00000 0x54>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100966 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
967 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Chen-Yu Tsai5e700432014-07-30 20:56:06 +0800968 };
969
Maxime Ripard28240d22014-04-17 10:29:35 +0200970 nmi_intc: interrupt-controller@01f00c0c {
971 compatible = "allwinner,sun6i-a31-sc-nmi";
972 interrupt-controller;
973 #interrupt-cells = <2>;
974 reg = <0x01f00c0c 0x38>;
Maxime Ripard19882b82014-12-16 22:59:58 +0100975 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripard28240d22014-04-17 10:29:35 +0200976 };
977
Hans de Goedea42ea602014-04-13 13:41:02 +0200978 prcm@01f01400 {
979 compatible = "allwinner,sun6i-a31-prcm";
980 reg = <0x01f01400 0x200>;
Boris BREZILLONcc08f5e2014-05-14 14:38:21 +0200981
982 ar100: ar100_clk {
983 compatible = "allwinner,sun6i-a31-ar100-clk";
984 #clock-cells = <0>;
Chen-Yu Tsai78a9f0d2016-08-25 14:22:00 +0800985 clocks = <&osc32k>, <&osc24M>,
986 <&ccu CLK_PLL_PERIPH>,
987 <&ccu CLK_PLL_PERIPH>;
Boris BREZILLONcc08f5e2014-05-14 14:38:21 +0200988 clock-output-names = "ar100";
989 };
990
991 ahb0: ahb0_clk {
992 compatible = "fixed-factor-clock";
993 #clock-cells = <0>;
994 clock-div = <1>;
995 clock-mult = <1>;
996 clocks = <&ar100>;
997 clock-output-names = "ahb0";
998 };
999
1000 apb0: apb0_clk {
1001 compatible = "allwinner,sun6i-a31-apb0-clk";
1002 #clock-cells = <0>;
1003 clocks = <&ahb0>;
1004 clock-output-names = "apb0";
1005 };
1006
1007 apb0_gates: apb0_gates_clk {
1008 compatible = "allwinner,sun6i-a31-apb0-gates-clk";
1009 #clock-cells = <1>;
1010 clocks = <&apb0>;
1011 clock-output-names = "apb0_pio", "apb0_ir",
1012 "apb0_timer", "apb0_p2wi",
1013 "apb0_uart", "apb0_1wire",
1014 "apb0_i2c";
1015 };
1016
Hans de Goede9b5c6e02014-12-17 18:18:19 +01001017 ir_clk: ir_clk {
1018 #clock-cells = <0>;
1019 compatible = "allwinner,sun4i-a10-mod0-clk";
1020 clocks = <&osc32k>, <&osc24M>;
1021 clock-output-names = "ir";
1022 };
1023
Boris BREZILLONcc08f5e2014-05-14 14:38:21 +02001024 apb0_rst: apb0_rst {
1025 compatible = "allwinner,sun6i-a31-clock-reset";
1026 #reset-cells = <1>;
1027 };
Hans de Goedea42ea602014-04-13 13:41:02 +02001028 };
1029
Maxime Ripard81ee4292013-11-03 10:30:12 +01001030 cpucfg@01f01c00 {
1031 compatible = "allwinner,sun6i-a31-cpuconfig";
1032 reg = <0x01f01c00 0x300>;
1033 };
Boris BREZILLON209394a2014-05-13 16:03:03 +02001034
Hans de Goede4ac367b2014-12-29 12:09:24 +01001035 ir: ir@01f02000 {
1036 compatible = "allwinner,sun5i-a13-ir";
1037 clocks = <&apb0_gates 1>, <&ir_clk>;
1038 clock-names = "apb", "ir";
1039 resets = <&apb0_rst 1>;
Maxime Ripard19882b82014-12-16 22:59:58 +01001040 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Hans de Goede4ac367b2014-12-29 12:09:24 +01001041 reg = <0x01f02000 0x40>;
1042 status = "disabled";
1043 };
1044
Boris BREZILLON209394a2014-05-13 16:03:03 +02001045 r_pio: pinctrl@01f02c00 {
1046 compatible = "allwinner,sun6i-a31-r-pinctrl";
1047 reg = <0x01f02c00 0x400>;
Maxime Ripard19882b82014-12-16 22:59:58 +01001048 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
1049 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Maxime Ripardbe7bc6b2016-10-19 11:15:27 +02001050 clocks = <&apb0_gates 0>, <&osc24M>, <&osc32k>;
1051 clock-names = "apb", "hosc", "losc";
Boris BREZILLON209394a2014-05-13 16:03:03 +02001052 resets = <&apb0_rst 0>;
1053 gpio-controller;
1054 interrupt-controller;
Hans de Goede6d55d332015-10-15 16:28:45 +02001055 #interrupt-cells = <3>;
Boris BREZILLON209394a2014-05-13 16:03:03 +02001056 #size-cells = <0>;
1057 #gpio-cells = <3>;
Hans de Goededbbcd882014-11-23 14:38:14 +01001058
1059 ir_pins_a: ir@0 {
Maxime Ripard1edcd362016-09-23 14:28:10 +03001060 pins = "PL4";
1061 function = "s_ir";
Hans de Goededbbcd882014-11-23 14:38:14 +01001062 };
Boris BREZILLONfcd60132015-03-10 19:59:12 +08001063
1064 p2wi_pins: p2wi {
Maxime Ripard1edcd362016-09-23 14:28:10 +03001065 pins = "PL0", "PL1";
1066 function = "s_p2wi";
Boris BREZILLONfcd60132015-03-10 19:59:12 +08001067 };
1068 };
1069
1070 p2wi: i2c@01f03400 {
1071 compatible = "allwinner,sun6i-a31-p2wi";
1072 reg = <0x01f03400 0x400>;
1073 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1074 clocks = <&apb0_gates 3>;
1075 clock-frequency = <100000>;
1076 resets = <&apb0_rst 3>;
1077 pinctrl-names = "default";
1078 pinctrl-0 = <&p2wi_pins>;
1079 status = "disabled";
1080 #address-cells = <1>;
1081 #size-cells = <0>;
Boris BREZILLON209394a2014-05-13 16:03:03 +02001082 };
Maxime Ripard8aed3b32013-03-10 16:09:06 +01001083 };
1084};