blob: b1f1dec05274a97339f6541af63519862d86feb4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300349 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300354 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300355 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300356};
357
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000358static const struct intel_device_info intel_skylake_info = {
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530359 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300365 .has_fpga_dbg = 1,
Daisy Sun043efb12014-04-23 17:13:09 -0700366 .has_fbc = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
Damien Lespiau719388e2015-02-04 13:22:27 +0000371static const struct intel_device_info intel_skylake_gt3_info = {
Damien Lespiau719388e2015-02-04 13:22:27 +0000372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300378 .has_fpga_dbg = 1,
Damien Lespiau719388e2015-02-04 13:22:27 +0000379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
386 .gen = 9,
387 .need_gfx_hws = 1, .has_hotplug = 1,
388 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
389 .num_pipes = 3,
390 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300391 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200392 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200393 GEN_DEFAULT_PIPEOFFSETS,
394 IVB_CURSOR_OFFSETS,
395};
396
Jesse Barnesa0a18072013-07-26 13:32:51 -0700397/*
398 * Make sure any device matches here are from most specific to most
399 * general. For example, since the Quanta match is based on the subsystem
400 * and subvendor IDs, we need it to come before the more general IVB
401 * PCI ID matches, otherwise we'll use the wrong info struct above.
402 */
403#define INTEL_PCI_IDS \
404 INTEL_I830_IDS(&intel_i830_info), \
405 INTEL_I845G_IDS(&intel_845g_info), \
406 INTEL_I85X_IDS(&intel_i85x_info), \
407 INTEL_I865G_IDS(&intel_i865g_info), \
408 INTEL_I915G_IDS(&intel_i915g_info), \
409 INTEL_I915GM_IDS(&intel_i915gm_info), \
410 INTEL_I945G_IDS(&intel_i945g_info), \
411 INTEL_I945GM_IDS(&intel_i945gm_info), \
412 INTEL_I965G_IDS(&intel_i965g_info), \
413 INTEL_G33_IDS(&intel_g33_info), \
414 INTEL_I965GM_IDS(&intel_i965gm_info), \
415 INTEL_GM45_IDS(&intel_gm45_info), \
416 INTEL_G45_IDS(&intel_g45_info), \
417 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
418 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
419 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
420 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
421 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
422 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
423 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
424 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
425 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
426 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
427 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800428 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800429 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
430 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
431 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300432 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000433 INTEL_CHV_IDS(&intel_cherryview_info), \
Damien Lespiau719388e2015-02-04 13:22:27 +0000434 INTEL_SKL_GT1_IDS(&intel_skylake_info), \
435 INTEL_SKL_GT2_IDS(&intel_skylake_info), \
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200436 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info), \
437 INTEL_BXT_IDS(&intel_broxton_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700438
Chris Wilson6103da02010-07-05 18:01:47 +0100439static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700440 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500441 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442};
443
Jesse Barnes79e53942008-11-07 14:24:08 -0800444MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445
Robert Beckett30c964a2015-08-28 13:10:22 +0100446static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
447{
448 enum intel_pch ret = PCH_NOP;
449
450 /*
451 * In a virtualized passthrough environment we can be in a
452 * setup where the ISA bridge is not able to be passed through.
453 * In this case, a south bridge can be emulated and we have to
454 * make an educated guess as to which PCH is really there.
455 */
456
457 if (IS_GEN5(dev)) {
458 ret = PCH_IBX;
459 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
460 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
461 ret = PCH_CPT;
462 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
463 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
464 ret = PCH_LPT;
465 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
466 } else if (IS_SKYLAKE(dev)) {
467 ret = PCH_SPT;
468 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
469 }
470
471 return ret;
472}
473
Akshay Joshi0206e352011-08-16 15:34:10 -0400474void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800475{
476 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200477 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800478
Ben Widawskyce1bb322013-04-05 13:12:44 -0700479 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
480 * (which really amounts to a PCH but no South Display).
481 */
482 if (INTEL_INFO(dev)->num_pipes == 0) {
483 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700484 return;
485 }
486
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800487 /*
488 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
489 * make graphics device passthrough work easy for VMM, that only
490 * need to expose ISA bridge to let driver know the real hardware
491 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800492 *
493 * In some virtualized environments (e.g. XEN), there is irrelevant
494 * ISA bridge in the system. To work reliably, we should scan trhough
495 * all the ISA bridge devices and check for the first match, instead
496 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800497 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200498 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800499 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200500 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200501 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800502
Jesse Barnes90711d52011-04-28 14:48:02 -0700503 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
504 dev_priv->pch_type = PCH_IBX;
505 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100506 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700507 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800508 dev_priv->pch_type = PCH_CPT;
509 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100510 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700511 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
512 /* PantherPoint is CPT compatible */
513 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300514 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100515 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300516 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
517 dev_priv->pch_type = PCH_LPT;
518 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800519 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
520 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800521 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
522 dev_priv->pch_type = PCH_LPT;
523 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800524 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
525 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530526 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
527 dev_priv->pch_type = PCH_SPT;
528 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
529 WARN_ON(!IS_SKYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530530 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
531 dev_priv->pch_type = PCH_SPT;
532 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
533 WARN_ON(!IS_SKYLAKE(dev));
Robert Beckett30c964a2015-08-28 13:10:22 +0100534 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) {
535 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200536 } else
537 continue;
538
Rui Guo6a9c4b32013-06-19 21:10:23 +0800539 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800540 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800541 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800542 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200543 DRM_DEBUG_KMS("No PCH found.\n");
544
545 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800546}
547
Ben Widawsky2911a352012-04-05 14:47:36 -0700548bool i915_semaphore_is_enabled(struct drm_device *dev)
549{
550 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100551 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700552
Jani Nikulad330a952014-01-21 11:24:25 +0200553 if (i915.semaphores >= 0)
554 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700555
Oscar Mateo71386ef2014-07-24 17:04:44 +0100556 /* TODO: make semaphores and Execlists play nicely together */
557 if (i915.enable_execlists)
558 return false;
559
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700560 /* Until we get further testing... */
561 if (IS_GEN8(dev))
562 return false;
563
Daniel Vetter59de3292012-04-02 20:48:43 +0200564#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700565 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200566 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
567 return false;
568#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700569
Daniel Vettera08acaf2013-12-17 09:56:53 +0100570 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700571}
572
Daniel Vettereb805622015-05-04 14:58:44 +0200573void i915_firmware_load_error_print(const char *fw_path, int err)
574{
575 DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
576
577 /*
578 * If the reason is not known assume -ENOENT since that's the most
579 * usual failure mode.
580 */
581 if (!err)
582 err = -ENOENT;
583
584 if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
585 return;
586
587 DRM_ERROR(
588 "The driver is built-in, so to load the firmware you need to\n"
589 "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
590 "in your initrd/initramfs image.\n");
591}
592
Imre Deak07f9cd02014-08-18 14:42:45 +0300593static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
594{
595 struct drm_device *dev = dev_priv->dev;
596 struct drm_encoder *encoder;
597
598 drm_modeset_lock_all(dev);
599 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
600 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
601
602 if (intel_encoder->suspend)
603 intel_encoder->suspend(intel_encoder);
604 }
605 drm_modeset_unlock_all(dev);
606}
607
Sagar Kambleebc32822014-08-13 23:07:05 +0530608static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200609static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
610 bool rpm_resume);
Suketu Shahf75a1982015-04-16 14:22:11 +0530611static int skl_resume_prepare(struct drm_i915_private *dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100612static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530613
Sagar Kambleebc32822014-08-13 23:07:05 +0530614
Imre Deak5e365c32014-10-23 19:23:25 +0300615static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100616{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700618 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100619 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100620
Zhang Ruib8efb172013-02-05 15:41:53 +0800621 /* ignore lid events during suspend */
622 mutex_lock(&dev_priv->modeset_restore_lock);
623 dev_priv->modeset_restore = MODESET_SUSPENDED;
624 mutex_unlock(&dev_priv->modeset_restore_lock);
625
Paulo Zanonic67a4702013-08-19 13:18:09 -0300626 /* We do a lot of poking in a lot of registers, make sure they work
627 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200628 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200629
Dave Airlie5bcf7192010-12-07 09:20:40 +1000630 drm_kms_helper_poll_disable(dev);
631
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100632 pci_save_state(dev->pdev);
633
Daniel Vetterd5818932015-02-23 12:03:26 +0100634 error = i915_gem_suspend(dev);
635 if (error) {
636 dev_err(&dev->pdev->dev,
637 "GEM idle failed, resume might fail\n");
638 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100639 }
640
Alex Daia1c41992015-09-30 09:46:37 -0700641 intel_guc_suspend(dev);
642
Daniel Vetterd5818932015-02-23 12:03:26 +0100643 intel_suspend_gt_powersave(dev);
644
645 /*
646 * Disable CRTCs directly since we want to preserve sw state
647 * for _thaw. Also, power gate the CRTC power wells.
648 */
649 drm_modeset_lock_all(dev);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200650 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100651 drm_modeset_unlock_all(dev);
652
653 intel_dp_mst_suspend(dev);
654
655 intel_runtime_pm_disable_interrupts(dev_priv);
656 intel_hpd_cancel_work(dev_priv);
657
658 intel_suspend_encoders(dev_priv);
659
660 intel_suspend_hw(dev);
661
Ben Widawsky828c7902013-10-16 09:21:30 -0700662 i915_gem_suspend_gtt_mappings(dev);
663
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100664 i915_save_state(dev);
665
Imre Deak95fa2ee2014-06-23 15:46:02 +0300666 opregion_target_state = PCI_D3cold;
667#if IS_ENABLED(CONFIG_ACPI_SLEEP)
668 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700669 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300670#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700671 intel_opregion_notify_adapter(dev, opregion_target_state);
672
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700673 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100674 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100675
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100676 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100677
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200678 dev_priv->suspend_count++;
679
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700680 intel_display_set_init_power(dev_priv, false);
681
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100682 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100683}
684
Imre Deakab3be732015-03-02 13:04:41 +0200685static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300686{
687 struct drm_i915_private *dev_priv = drm_dev->dev_private;
688 int ret;
689
690 ret = intel_suspend_complete(dev_priv);
691
692 if (ret) {
693 DRM_ERROR("Suspend complete failed: %d\n", ret);
694
695 return ret;
696 }
697
698 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200699 /*
Imre Deak54875572015-06-30 17:06:47 +0300700 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200701 * the device even though it's already in D3 and hang the machine. So
702 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300703 * power down the device properly. The issue was seen on multiple old
704 * GENs with different BIOS vendors, so having an explicit blacklist
705 * is inpractical; apply the workaround on everything pre GEN6. The
706 * platforms where the issue was seen:
707 * Lenovo Thinkpad X301, X61s, X60, T60, X41
708 * Fujitsu FSC S7110
709 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200710 */
Imre Deak54875572015-06-30 17:06:47 +0300711 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200712 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300713
714 return 0;
715}
716
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200717int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100718{
719 int error;
720
721 if (!dev || !dev->dev_private) {
722 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700723 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000724 return -ENODEV;
725 }
726
Imre Deak0b14cbd2014-09-10 18:16:55 +0300727 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
728 state.event != PM_EVENT_FREEZE))
729 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000730
731 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
732 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100733
Imre Deak5e365c32014-10-23 19:23:25 +0300734 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100735 if (error)
736 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000737
Imre Deakab3be732015-03-02 13:04:41 +0200738 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000739}
740
Imre Deak5e365c32014-10-23 19:23:25 +0300741static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000742{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800743 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100744
Daniel Vetterd5818932015-02-23 12:03:26 +0100745 mutex_lock(&dev->struct_mutex);
746 i915_gem_restore_gtt_mappings(dev);
747 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300748
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100749 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100750 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100751
Daniel Vetterd5818932015-02-23 12:03:26 +0100752 intel_init_pch_refclk(dev);
753 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100754
Peter Antoine364aece2015-05-11 08:50:45 +0100755 /*
756 * Interrupts have to be enabled before any batches are run. If not the
757 * GPU will hang. i915_gem_init_hw() will initiate batches to
758 * update/restore the context.
759 *
760 * Modeset enabling in intel_modeset_init_hw() also needs working
761 * interrupts.
762 */
763 intel_runtime_pm_enable_interrupts(dev_priv);
764
Daniel Vetterd5818932015-02-23 12:03:26 +0100765 mutex_lock(&dev->struct_mutex);
766 if (i915_gem_init_hw(dev)) {
767 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200768 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800769 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100770 mutex_unlock(&dev->struct_mutex);
771
Alex Daia1c41992015-09-30 09:46:37 -0700772 intel_guc_resume(dev);
773
Daniel Vetterd5818932015-02-23 12:03:26 +0100774 intel_modeset_init_hw(dev);
775
776 spin_lock_irq(&dev_priv->irq_lock);
777 if (dev_priv->display.hpd_irq_setup)
778 dev_priv->display.hpd_irq_setup(dev);
779 spin_unlock_irq(&dev_priv->irq_lock);
780
781 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200782 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100783 drm_modeset_unlock_all(dev);
784
785 intel_dp_mst_resume(dev);
786
787 /*
788 * ... but also need to make sure that hotplug processing
789 * doesn't cause havoc. Like in the driver load code we don't
790 * bother with the tiny race here where we might loose hotplug
791 * notifications.
792 * */
793 intel_hpd_init(dev_priv);
794 /* Config may have changed between suspend and resume */
795 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800796
Chris Wilson44834a62010-08-19 16:09:23 +0100797 intel_opregion_init(dev);
798
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100799 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700800
Zhang Ruib8efb172013-02-05 15:41:53 +0800801 mutex_lock(&dev_priv->modeset_restore_lock);
802 dev_priv->modeset_restore = MODESET_DONE;
803 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200804
Jesse Barnese5747e32014-06-12 08:35:47 -0700805 intel_opregion_notify_adapter(dev, PCI_D0);
806
Imre Deakee6f2802014-10-23 19:23:22 +0300807 drm_kms_helper_poll_enable(dev);
808
Chris Wilson074c6ad2014-04-09 09:19:43 +0100809 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100810}
811
Imre Deak5e365c32014-10-23 19:23:25 +0300812static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100813{
Imre Deak36d61e62014-10-23 19:23:24 +0300814 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200815 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300816
Imre Deak76c4b252014-04-01 19:55:22 +0300817 /*
818 * We have a resume ordering issue with the snd-hda driver also
819 * requiring our device to be power up. Due to the lack of a
820 * parent/child relationship we currently solve this with an early
821 * resume hook.
822 *
823 * FIXME: This should be solved with a special hdmi sink device or
824 * similar so that power domains can be employed.
825 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100826 if (pci_enable_device(dev->pdev))
827 return -EIO;
828
829 pci_set_master(dev->pdev);
830
Paulo Zanoniefee8332014-10-27 17:54:33 -0200831 if (IS_VALLEYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200832 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300833 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100834 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
835 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300836
837 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200838
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100839 if (IS_BROXTON(dev))
840 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530841 else if (IS_SKYLAKE(dev_priv))
842 ret = skl_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100843 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
844 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200845
Imre Deak36d61e62014-10-23 19:23:24 +0300846 intel_uncore_sanitize(dev);
847 intel_power_domains_init_hw(dev_priv);
848
849 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300850}
851
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200852int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300853{
Imre Deak50a00722014-10-23 19:23:17 +0300854 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300855
Imre Deak097dd832014-10-23 19:23:19 +0300856 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
857 return 0;
858
Imre Deak5e365c32014-10-23 19:23:25 +0300859 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300860 if (ret)
861 return ret;
862
Imre Deak5a175142014-10-23 19:23:18 +0300863 return i915_drm_resume(dev);
864}
865
Ben Gamari11ed50e2009-09-14 17:48:45 -0400866/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200867 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400868 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400869 *
870 * Reset the chip. Useful if a hang is detected. Returns zero on successful
871 * reset or otherwise an error code.
872 *
873 * Procedure is fairly simple:
874 * - reset the chip using the reset reg
875 * - re-init context state
876 * - re-init hardware status page
877 * - re-init ring buffer
878 * - re-init interrupt state
879 * - re-init display
880 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200881int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400882{
Jani Nikula50227e12014-03-31 14:27:21 +0300883 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100884 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700885 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400886
Imre Deakdbea3ce2014-12-15 18:59:28 +0200887 intel_reset_gt_powersave(dev);
888
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200889 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400890
Chris Wilson069efc12010-09-30 16:53:18 +0100891 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400892
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100893 simulated = dev_priv->gpu_error.stop_rings != 0;
894
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300895 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200896
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300897 /* Also reset the gpu hangman. */
898 if (simulated) {
899 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
900 dev_priv->gpu_error.stop_rings = 0;
901 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100902 DRM_INFO("Reset not implemented, but ignoring "
903 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300904 ret = 0;
905 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100906 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300907
Daniel Vetterd8f27162014-10-01 01:02:04 +0200908 if (i915_stop_ring_allow_warn(dev_priv))
909 pr_notice("drm/i915: Resetting chip after gpu hang\n");
910
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700911 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100912 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100913 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100914 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400915 }
916
Ville Syrjälä1362b772014-11-26 17:07:29 +0200917 intel_overlay_reset(dev_priv);
918
Ben Gamari11ed50e2009-09-14 17:48:45 -0400919 /* Ok, now get things going again... */
920
921 /*
922 * Everything depends on having the GTT running, so we need to start
923 * there. Fortunately we don't need to do this unless we reset the
924 * chip at a PCI level.
925 *
926 * Next we need to restore the context, but we don't use those
927 * yet either...
928 *
929 * Ring buffer needs to be re-initialized in the KMS case, or if X
930 * was running at the time of the reset (i.e. we weren't VT
931 * switched away).
932 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100933
Daniel Vetter33d30a92015-02-23 12:03:27 +0100934 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
935 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100936
Daniel Vetter33d30a92015-02-23 12:03:27 +0100937 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100938
Daniel Vetter33d30a92015-02-23 12:03:27 +0100939 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200940
Daniel Vetter33d30a92015-02-23 12:03:27 +0100941 mutex_unlock(&dev->struct_mutex);
942 if (ret) {
943 DRM_ERROR("Failed hw init on reset %d\n", ret);
944 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400945 }
946
Daniel Vetter33d30a92015-02-23 12:03:27 +0100947 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100948 * rps/rc6 re-init is necessary to restore state lost after the
949 * reset and the re-install of gt irqs. Skip for ironlake per
950 * previous concerns that it doesn't respond well to some forms
951 * of re-init after reset.
952 */
953 if (INTEL_INFO(dev)->gen > 5)
954 intel_enable_gt_powersave(dev);
955
Ben Gamari11ed50e2009-09-14 17:48:45 -0400956 return 0;
957}
958
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800959static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500960{
Daniel Vetter01a06852012-06-25 15:58:49 +0200961 struct intel_device_info *intel_info =
962 (struct intel_device_info *) ent->driver_data;
963
Jani Nikulad330a952014-01-21 11:24:25 +0200964 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700965 DRM_INFO("This hardware requires preliminary hardware support.\n"
966 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
967 return -ENODEV;
968 }
969
Chris Wilson5fe49d82011-02-01 19:43:02 +0000970 /* Only bind to function 0 of the device. Early generations
971 * used function 1 as a placeholder for multi-head. This causes
972 * us confusion instead, especially on the systems where both
973 * functions have the same PCI-ID!
974 */
975 if (PCI_FUNC(pdev->devfn))
976 return -ENODEV;
977
Jordan Crousedcdb1672010-05-27 13:40:25 -0600978 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500979}
980
981static void
982i915_pci_remove(struct pci_dev *pdev)
983{
984 struct drm_device *dev = pci_get_drvdata(pdev);
985
986 drm_put_dev(dev);
987}
988
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100989static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500990{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100991 struct pci_dev *pdev = to_pci_dev(dev);
992 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500993
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100994 if (!drm_dev || !drm_dev->dev_private) {
995 dev_err(dev, "DRM not initialized, aborting suspend.\n");
996 return -ENODEV;
997 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500998
Dave Airlie5bcf7192010-12-07 09:20:40 +1000999 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1000 return 0;
1001
Imre Deak5e365c32014-10-23 19:23:25 +03001002 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001003}
1004
1005static int i915_pm_suspend_late(struct device *dev)
1006{
Imre Deak888d0d42015-01-08 17:54:13 +02001007 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001008
1009 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001010 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001011 * requiring our device to be power up. Due to the lack of a
1012 * parent/child relationship we currently solve this with an late
1013 * suspend hook.
1014 *
1015 * FIXME: This should be solved with a special hdmi sink device or
1016 * similar so that power domains can be employed.
1017 */
1018 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1019 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001020
Imre Deakab3be732015-03-02 13:04:41 +02001021 return i915_drm_suspend_late(drm_dev, false);
1022}
1023
1024static int i915_pm_poweroff_late(struct device *dev)
1025{
1026 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1027
1028 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1029 return 0;
1030
1031 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001032}
1033
Imre Deak76c4b252014-04-01 19:55:22 +03001034static int i915_pm_resume_early(struct device *dev)
1035{
Imre Deak888d0d42015-01-08 17:54:13 +02001036 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001037
Imre Deak097dd832014-10-23 19:23:19 +03001038 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1039 return 0;
1040
Imre Deak5e365c32014-10-23 19:23:25 +03001041 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001042}
1043
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001044static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001045{
Imre Deak888d0d42015-01-08 17:54:13 +02001046 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001047
Imre Deak097dd832014-10-23 19:23:19 +03001048 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1049 return 0;
1050
Imre Deak5a175142014-10-23 19:23:18 +03001051 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001052}
1053
Suketu Shahf75a1982015-04-16 14:22:11 +05301054static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1055{
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301056 enum csr_state state;
Suketu Shahf75a1982015-04-16 14:22:11 +05301057 /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1058
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001059 skl_uninit_cdclk(dev_priv);
1060
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301061 /* TODO: wait for a completion event or
1062 * similar here instead of busy
1063 * waiting using wait_for function.
1064 */
1065 wait_for((state = intel_csr_load_status_get(dev_priv)) !=
1066 FW_UNINITIALIZED, 1000);
1067 if (state == FW_LOADED)
1068 skl_enable_dc6(dev_priv);
1069
Suketu Shahf75a1982015-04-16 14:22:11 +05301070 return 0;
1071}
1072
Sagar Kambleebc32822014-08-13 23:07:05 +05301073static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001074{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001075 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001076
1077 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001078}
1079
Suketu Shah31335ce2014-11-24 13:37:45 +05301080static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1081{
1082 struct drm_device *dev = dev_priv->dev;
1083
1084 /* TODO: when DC5 support is added disable DC5 here. */
1085
1086 broxton_ddi_phy_uninit(dev);
1087 broxton_uninit_cdclk(dev);
1088 bxt_enable_dc9(dev_priv);
1089
1090 return 0;
1091}
1092
1093static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096
1097 /* TODO: when CSR FW support is added make sure the FW is loaded */
1098
1099 bxt_disable_dc9(dev_priv);
1100
1101 /*
1102 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1103 * is available.
1104 */
1105 broxton_init_cdclk(dev);
1106 broxton_ddi_phy_init(dev);
1107 intel_prepare_ddi(dev);
1108
1109 return 0;
1110}
1111
Suketu Shahf75a1982015-04-16 14:22:11 +05301112static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1113{
1114 struct drm_device *dev = dev_priv->dev;
1115
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301116 if (intel_csr_load_status_get(dev_priv) == FW_LOADED)
1117 skl_disable_dc6(dev_priv);
1118
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001119 skl_init_cdclk(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301120 intel_csr_load_program(dev);
1121
1122 return 0;
1123}
1124
Imre Deakddeea5b2014-05-05 15:19:56 +03001125/*
1126 * Save all Gunit registers that may be lost after a D3 and a subsequent
1127 * S0i[R123] transition. The list of registers needing a save/restore is
1128 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1129 * registers in the following way:
1130 * - Driver: saved/restored by the driver
1131 * - Punit : saved/restored by the Punit firmware
1132 * - No, w/o marking: no need to save/restore, since the register is R/O or
1133 * used internally by the HW in a way that doesn't depend
1134 * keeping the content across a suspend/resume.
1135 * - Debug : used for debugging
1136 *
1137 * We save/restore all registers marked with 'Driver', with the following
1138 * exceptions:
1139 * - Registers out of use, including also registers marked with 'Debug'.
1140 * These have no effect on the driver's operation, so we don't save/restore
1141 * them to reduce the overhead.
1142 * - Registers that are fully setup by an initialization function called from
1143 * the resume path. For example many clock gating and RPS/RC6 registers.
1144 * - Registers that provide the right functionality with their reset defaults.
1145 *
1146 * TODO: Except for registers that based on the above 3 criteria can be safely
1147 * ignored, we save/restore all others, practically treating the HW context as
1148 * a black-box for the driver. Further investigation is needed to reduce the
1149 * saved/restored registers even further, by following the same 3 criteria.
1150 */
1151static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1152{
1153 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1154 int i;
1155
1156 /* GAM 0x4000-0x4770 */
1157 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1158 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1159 s->arb_mode = I915_READ(ARB_MODE);
1160 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1161 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1162
1163 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001164 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001165
1166 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001167 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001168
1169 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1170 s->ecochk = I915_READ(GAM_ECOCHK);
1171 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1172 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1173
1174 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1175
1176 /* MBC 0x9024-0x91D0, 0x8500 */
1177 s->g3dctl = I915_READ(VLV_G3DCTL);
1178 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1179 s->mbctl = I915_READ(GEN6_MBCTL);
1180
1181 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1182 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1183 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1184 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1185 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1186 s->rstctl = I915_READ(GEN6_RSTCTL);
1187 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1188
1189 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1190 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1191 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1192 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1193 s->ecobus = I915_READ(ECOBUS);
1194 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1195 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1196 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1197 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1198 s->rcedata = I915_READ(VLV_RCEDATA);
1199 s->spare2gh = I915_READ(VLV_SPAREG2H);
1200
1201 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1202 s->gt_imr = I915_READ(GTIMR);
1203 s->gt_ier = I915_READ(GTIER);
1204 s->pm_imr = I915_READ(GEN6_PMIMR);
1205 s->pm_ier = I915_READ(GEN6_PMIER);
1206
1207 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001208 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001209
1210 /* GT SA CZ domain, 0x100000-0x138124 */
1211 s->tilectl = I915_READ(TILECTL);
1212 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1213 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1214 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1215 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1216
1217 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1218 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1219 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001220 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001221 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1222
1223 /*
1224 * Not saving any of:
1225 * DFT, 0x9800-0x9EC0
1226 * SARB, 0xB000-0xB1FC
1227 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1228 * PCI CFG
1229 */
1230}
1231
1232static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1233{
1234 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1235 u32 val;
1236 int i;
1237
1238 /* GAM 0x4000-0x4770 */
1239 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1240 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1241 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1242 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1243 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1244
1245 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001246 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001247
1248 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001249 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001250
1251 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1252 I915_WRITE(GAM_ECOCHK, s->ecochk);
1253 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1254 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1255
1256 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1257
1258 /* MBC 0x9024-0x91D0, 0x8500 */
1259 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1260 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1261 I915_WRITE(GEN6_MBCTL, s->mbctl);
1262
1263 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1264 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1265 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1266 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1267 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1268 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1269 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1270
1271 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1272 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1273 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1274 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1275 I915_WRITE(ECOBUS, s->ecobus);
1276 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1277 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1278 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1279 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1280 I915_WRITE(VLV_RCEDATA, s->rcedata);
1281 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1282
1283 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1284 I915_WRITE(GTIMR, s->gt_imr);
1285 I915_WRITE(GTIER, s->gt_ier);
1286 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1287 I915_WRITE(GEN6_PMIER, s->pm_ier);
1288
1289 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001290 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001291
1292 /* GT SA CZ domain, 0x100000-0x138124 */
1293 I915_WRITE(TILECTL, s->tilectl);
1294 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1295 /*
1296 * Preserve the GT allow wake and GFX force clock bit, they are not
1297 * be restored, as they are used to control the s0ix suspend/resume
1298 * sequence by the caller.
1299 */
1300 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1301 val &= VLV_GTLC_ALLOWWAKEREQ;
1302 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1303 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1304
1305 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1306 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1307 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1308 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1309
1310 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1311
1312 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1313 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1314 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001315 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001316 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1317}
1318
Imre Deak650ad972014-04-18 16:35:02 +03001319int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1320{
1321 u32 val;
1322 int err;
1323
Imre Deak650ad972014-04-18 16:35:02 +03001324#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001325
1326 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1327 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1328 if (force_on)
1329 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1330 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1331
1332 if (!force_on)
1333 return 0;
1334
Imre Deak8d4eee92014-04-14 20:24:43 +03001335 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001336 if (err)
1337 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1338 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1339
1340 return err;
1341#undef COND
1342}
1343
Imre Deakddeea5b2014-05-05 15:19:56 +03001344static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1345{
1346 u32 val;
1347 int err = 0;
1348
1349 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1350 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1351 if (allow)
1352 val |= VLV_GTLC_ALLOWWAKEREQ;
1353 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1354 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1355
1356#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1357 allow)
1358 err = wait_for(COND, 1);
1359 if (err)
1360 DRM_ERROR("timeout disabling GT waking\n");
1361 return err;
1362#undef COND
1363}
1364
1365static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1366 bool wait_for_on)
1367{
1368 u32 mask;
1369 u32 val;
1370 int err;
1371
1372 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1373 val = wait_for_on ? mask : 0;
1374#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1375 if (COND)
1376 return 0;
1377
1378 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1379 wait_for_on ? "on" : "off",
1380 I915_READ(VLV_GTLC_PW_STATUS));
1381
1382 /*
1383 * RC6 transitioning can be delayed up to 2 msec (see
1384 * valleyview_enable_rps), use 3 msec for safety.
1385 */
1386 err = wait_for(COND, 3);
1387 if (err)
1388 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1389 wait_for_on ? "on" : "off");
1390
1391 return err;
1392#undef COND
1393}
1394
1395static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1396{
1397 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1398 return;
1399
1400 DRM_ERROR("GT register access while GT waking disabled\n");
1401 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1402}
1403
Sagar Kambleebc32822014-08-13 23:07:05 +05301404static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001405{
1406 u32 mask;
1407 int err;
1408
1409 /*
1410 * Bspec defines the following GT well on flags as debug only, so
1411 * don't treat them as hard failures.
1412 */
1413 (void)vlv_wait_for_gt_wells(dev_priv, false);
1414
1415 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1416 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1417
1418 vlv_check_no_gt_access(dev_priv);
1419
1420 err = vlv_force_gfx_clock(dev_priv, true);
1421 if (err)
1422 goto err1;
1423
1424 err = vlv_allow_gt_wake(dev_priv, false);
1425 if (err)
1426 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301427
1428 if (!IS_CHERRYVIEW(dev_priv->dev))
1429 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001430
1431 err = vlv_force_gfx_clock(dev_priv, false);
1432 if (err)
1433 goto err2;
1434
1435 return 0;
1436
1437err2:
1438 /* For safety always re-enable waking and disable gfx clock forcing */
1439 vlv_allow_gt_wake(dev_priv, true);
1440err1:
1441 vlv_force_gfx_clock(dev_priv, false);
1442
1443 return err;
1444}
1445
Sagar Kamble016970b2014-08-13 23:07:06 +05301446static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1447 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001448{
1449 struct drm_device *dev = dev_priv->dev;
1450 int err;
1451 int ret;
1452
1453 /*
1454 * If any of the steps fail just try to continue, that's the best we
1455 * can do at this point. Return the first error code (which will also
1456 * leave RPM permanently disabled).
1457 */
1458 ret = vlv_force_gfx_clock(dev_priv, true);
1459
Deepak S98711162014-12-12 14:18:16 +05301460 if (!IS_CHERRYVIEW(dev_priv->dev))
1461 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001462
1463 err = vlv_allow_gt_wake(dev_priv, true);
1464 if (!ret)
1465 ret = err;
1466
1467 err = vlv_force_gfx_clock(dev_priv, false);
1468 if (!ret)
1469 ret = err;
1470
1471 vlv_check_no_gt_access(dev_priv);
1472
Sagar Kamble016970b2014-08-13 23:07:06 +05301473 if (rpm_resume) {
1474 intel_init_clock_gating(dev);
1475 i915_gem_restore_fences(dev);
1476 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001477
1478 return ret;
1479}
1480
Paulo Zanoni97bea202014-03-07 20:12:33 -03001481static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001482{
1483 struct pci_dev *pdev = to_pci_dev(device);
1484 struct drm_device *dev = pci_get_drvdata(pdev);
1485 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001486 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001487
Imre Deakaeab0b52014-04-14 20:24:36 +03001488 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001489 return -ENODEV;
1490
Imre Deak604effb2014-08-26 13:26:56 +03001491 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1492 return -ENODEV;
1493
Paulo Zanoni8a187452013-12-06 20:32:13 -02001494 DRM_DEBUG_KMS("Suspending device\n");
1495
Imre Deak9486db62014-04-22 20:21:07 +03001496 /*
Imre Deakd6102972014-05-07 19:57:49 +03001497 * We could deadlock here in case another thread holding struct_mutex
1498 * calls RPM suspend concurrently, since the RPM suspend will wait
1499 * first for this RPM suspend to finish. In this case the concurrent
1500 * RPM resume will be followed by its RPM suspend counterpart. Still
1501 * for consistency return -EAGAIN, which will reschedule this suspend.
1502 */
1503 if (!mutex_trylock(&dev->struct_mutex)) {
1504 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1505 /*
1506 * Bump the expiration timestamp, otherwise the suspend won't
1507 * be rescheduled.
1508 */
1509 pm_runtime_mark_last_busy(device);
1510
1511 return -EAGAIN;
1512 }
1513 /*
1514 * We are safe here against re-faults, since the fault handler takes
1515 * an RPM reference.
1516 */
1517 i915_gem_release_all_mmaps(dev_priv);
1518 mutex_unlock(&dev->struct_mutex);
1519
Alex Daia1c41992015-09-30 09:46:37 -07001520 intel_guc_suspend(dev);
1521
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001522 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001523 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001524
Sagar Kambleebc32822014-08-13 23:07:05 +05301525 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001526 if (ret) {
1527 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001528 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001529
1530 return ret;
1531 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001532
Chris Wilson737b1502015-01-26 18:03:03 +02001533 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001534 intel_uncore_forcewake_reset(dev, false);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001535 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001536
1537 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001538 * FIXME: We really should find a document that references the arguments
1539 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001540 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001541 if (IS_BROADWELL(dev)) {
1542 /*
1543 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1544 * being detected, and the call we do at intel_runtime_resume()
1545 * won't be able to restore them. Since PCI_D3hot matches the
1546 * actual specification and appears to be working, use it.
1547 */
1548 intel_opregion_notify_adapter(dev, PCI_D3hot);
1549 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001550 /*
1551 * current versions of firmware which depend on this opregion
1552 * notification have repurposed the D1 definition to mean
1553 * "runtime suspended" vs. what you would normally expect (D3)
1554 * to distinguish it from notifications that might be sent via
1555 * the suspend path.
1556 */
1557 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001558 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001559
Mika Kuoppala59bad942015-01-16 11:34:40 +02001560 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001561
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001562 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001563 return 0;
1564}
1565
Paulo Zanoni97bea202014-03-07 20:12:33 -03001566static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001567{
1568 struct pci_dev *pdev = to_pci_dev(device);
1569 struct drm_device *dev = pci_get_drvdata(pdev);
1570 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001571 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001572
Imre Deak604effb2014-08-26 13:26:56 +03001573 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1574 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001575
1576 DRM_DEBUG_KMS("Resuming device\n");
1577
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001578 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001579 dev_priv->pm.suspended = false;
1580
Alex Daia1c41992015-09-30 09:46:37 -07001581 intel_guc_resume(dev);
1582
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001583 if (IS_GEN6(dev_priv))
1584 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301585
1586 if (IS_BROXTON(dev))
1587 ret = bxt_resume_prepare(dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301588 else if (IS_SKYLAKE(dev))
1589 ret = skl_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001590 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1591 hsw_disable_pc8(dev_priv);
1592 else if (IS_VALLEYVIEW(dev_priv))
1593 ret = vlv_resume_prepare(dev_priv, true);
1594
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001595 /*
1596 * No point of rolling back things in case of an error, as the best
1597 * we can do is to hope that things will still work (and disable RPM).
1598 */
Imre Deak92b806d2014-04-14 20:24:39 +03001599 i915_gem_init_swizzling(dev);
1600 gen6_update_ring_freq(dev);
1601
Daniel Vetterb9632912014-09-30 10:56:44 +02001602 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001603
1604 /*
1605 * On VLV/CHV display interrupts are part of the display
1606 * power well, so hpd is reinitialized from there. For
1607 * everyone else do it here.
1608 */
1609 if (!IS_VALLEYVIEW(dev_priv))
1610 intel_hpd_init(dev_priv);
1611
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001612 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001613
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001614 if (ret)
1615 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1616 else
1617 DRM_DEBUG_KMS("Device resumed\n");
1618
1619 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001620}
1621
Sagar Kamble016970b2014-08-13 23:07:06 +05301622/*
1623 * This function implements common functionality of runtime and system
1624 * suspend sequence.
1625 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301626static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1627{
Sagar Kambleebc32822014-08-13 23:07:05 +05301628 int ret;
1629
Damien Lespiau16e44e32015-05-20 14:45:16 +01001630 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301631 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001632 else if (IS_SKYLAKE(dev_priv))
Suketu Shahf75a1982015-04-16 14:22:11 +05301633 ret = skl_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001634 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301635 ret = hsw_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001636 else if (IS_VALLEYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301637 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001638 else
1639 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301640
1641 return ret;
1642}
1643
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001644static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001645 /*
1646 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1647 * PMSG_RESUME]
1648 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001649 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001650 .suspend_late = i915_pm_suspend_late,
1651 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001652 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001653
1654 /*
1655 * S4 event handlers
1656 * @freeze, @freeze_late : called (1) before creating the
1657 * hibernation image [PMSG_FREEZE] and
1658 * (2) after rebooting, before restoring
1659 * the image [PMSG_QUIESCE]
1660 * @thaw, @thaw_early : called (1) after creating the hibernation
1661 * image, before writing it [PMSG_THAW]
1662 * and (2) after failing to create or
1663 * restore the image [PMSG_RECOVER]
1664 * @poweroff, @poweroff_late: called after writing the hibernation
1665 * image, before rebooting [PMSG_HIBERNATE]
1666 * @restore, @restore_early : called after rebooting and restoring the
1667 * hibernation image [PMSG_RESTORE]
1668 */
Imre Deak36d61e62014-10-23 19:23:24 +03001669 .freeze = i915_pm_suspend,
1670 .freeze_late = i915_pm_suspend_late,
1671 .thaw_early = i915_pm_resume_early,
1672 .thaw = i915_pm_resume,
1673 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001674 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001675 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001676 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001677
1678 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001679 .runtime_suspend = intel_runtime_suspend,
1680 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001681};
1682
Laurent Pinchart78b68552012-05-17 13:27:22 +02001683static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001684 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001685 .open = drm_gem_vm_open,
1686 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001687};
1688
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001689static const struct file_operations i915_driver_fops = {
1690 .owner = THIS_MODULE,
1691 .open = drm_open,
1692 .release = drm_release,
1693 .unlocked_ioctl = drm_ioctl,
1694 .mmap = drm_gem_mmap,
1695 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001696 .read = drm_read,
1697#ifdef CONFIG_COMPAT
1698 .compat_ioctl = i915_compat_ioctl,
1699#endif
1700 .llseek = noop_llseek,
1701};
1702
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001704 /* Don't use MTRRs here; the Xserver or userspace app should
1705 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001706 */
Eric Anholt673a3942008-07-30 12:06:12 -07001707 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001708 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001709 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001710 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001711 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001712 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001713 .lastclose = i915_driver_lastclose,
1714 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001715 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001716 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001717
Ben Gamari955b12d2009-02-17 20:08:49 -05001718#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001719 .debugfs_init = i915_debugfs_init,
1720 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001721#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001722 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001723 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001724
1725 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1726 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1727 .gem_prime_export = i915_gem_prime_export,
1728 .gem_prime_import = i915_gem_prime_import,
1729
Dave Airlieff72145b2011-02-07 12:16:14 +10001730 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001731 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001732 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001734 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001735 .name = DRIVER_NAME,
1736 .desc = DRIVER_DESC,
1737 .date = DRIVER_DATE,
1738 .major = DRIVER_MAJOR,
1739 .minor = DRIVER_MINOR,
1740 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741};
1742
Dave Airlie8410ea32010-12-15 03:16:38 +10001743static struct pci_driver i915_pci_driver = {
1744 .name = DRIVER_NAME,
1745 .id_table = pciidlist,
1746 .probe = i915_pci_probe,
1747 .remove = i915_pci_remove,
1748 .driver.pm = &i915_pm_ops,
1749};
1750
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751static int __init i915_init(void)
1752{
1753 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001754
1755 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001756 * Enable KMS by default, unless explicitly overriden by
1757 * either the i915.modeset prarameter or by the
1758 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001759 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001760
1761 if (i915.modeset == 0)
1762 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001763
1764#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001765 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001766 driver.driver_features &= ~DRIVER_MODESET;
1767#endif
1768
Daniel Vetterb30324a2013-11-13 22:11:25 +01001769 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001770 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001771 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001772 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001773 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001774
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001775 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001776 driver.driver_features |= DRIVER_ATOMIC;
1777
Dave Airlie8410ea32010-12-15 03:16:38 +10001778 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779}
1780
1781static void __exit i915_exit(void)
1782{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001783 if (!(driver.driver_features & DRIVER_MODESET))
1784 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001785
Dave Airlie8410ea32010-12-15 03:16:38 +10001786 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787}
1788
1789module_init(i915_init);
1790module_exit(i915_exit);
1791
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001792MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001793MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001794
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001795MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796MODULE_LICENSE("GPL and additional rights");