blob: 524c3dfed3809d5b59d4111879bef35862f78e7e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040039#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030040#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042
Kristian Høgsberg112b7152009-01-04 16:55:33 -050043static struct drm_driver driver;
44
Antti Koskipaaa57c7742014-02-04 14:22:24 +020045#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020050 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030057 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020059
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030060#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
Tobias Klauser9a7e8492010-05-20 10:33:46 +020066static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070067 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010068 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070069 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020070 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030071 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050072};
73
Tobias Klauser9a7e8492010-05-20 10:33:46 +020074static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070075 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010076 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070077 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020078 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030079 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080};
81
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070083 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040084 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020086 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070087 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020088 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030089 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070093 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010094 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070095 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020096 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030097 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050098};
99
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200100static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100102 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700103 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200104 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300105 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200112 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700113 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200114 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300115 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100119 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700120 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200121 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300122 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500123};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500126 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200129 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700130 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200131 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300132 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500133};
134
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200135static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100138 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700139 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200140 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300141 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100147 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100148 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700149 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200150 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300151 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100156 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100157 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700158 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200159 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300160 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700166 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200167 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300168 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100174 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700176 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200177 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300178 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500179};
180
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200181static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100183 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100184 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200185 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300186 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500187};
188
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200189static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700190 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200191 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700192 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200193 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300194 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500195};
196
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200197static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000199 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700200 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700201 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200202 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300203 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204};
205
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200206static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700207 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100208 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200209 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200211 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300213 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800214};
215
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200216static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100218 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800219 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200221 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200222 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300223 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800224};
225
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200229 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700231 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232
Jesse Barnesc76b6152011-04-28 14:32:07 -0700233static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700234 GEN7_FEATURES,
235 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200236 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300237 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200244 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300245 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700246};
247
Ben Widawsky999bcde2013-04-05 13:12:45 -0700248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200252 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300253 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700254};
255
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700256static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200261 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200262 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700263 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200264 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300265 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700269 GEN7_FEATURES,
270 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700271 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200272 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200273 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700274 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300276 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700277};
278
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300279static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700280 GEN7_FEATURES,
281 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100282 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100283 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200285 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300286 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300287};
288
289static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100293 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100294 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200296 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300297 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500298};
299
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800300static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700301 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300306 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800307 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200308 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300309 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300318 .has_fpga_dbg = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800319 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200320 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700321 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800322};
323
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800328 .has_llc = 1,
329 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300330 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700333 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800340 .has_llc = 1,
341 .has_ddi = 1,
Paulo Zanoni66bc2ca2014-07-16 17:49:30 -0300342 .has_fpga_dbg = 1,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300345 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800346};
347
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300350 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300355 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300356 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300357};
358
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530361 .is_skylake = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
Daisy Sun043efb12014-04-23 17:13:09 -0700367 .has_fbc = 1,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000368 GEN_DEFAULT_PIPEOFFSETS,
369 IVB_CURSOR_OFFSETS,
370};
371
Jesse Barnesa0a18072013-07-26 13:32:51 -0700372/*
373 * Make sure any device matches here are from most specific to most
374 * general. For example, since the Quanta match is based on the subsystem
375 * and subvendor IDs, we need it to come before the more general IVB
376 * PCI ID matches, otherwise we'll use the wrong info struct above.
377 */
378#define INTEL_PCI_IDS \
379 INTEL_I830_IDS(&intel_i830_info), \
380 INTEL_I845G_IDS(&intel_845g_info), \
381 INTEL_I85X_IDS(&intel_i85x_info), \
382 INTEL_I865G_IDS(&intel_i865g_info), \
383 INTEL_I915G_IDS(&intel_i915g_info), \
384 INTEL_I915GM_IDS(&intel_i915gm_info), \
385 INTEL_I945G_IDS(&intel_i945g_info), \
386 INTEL_I945GM_IDS(&intel_i945gm_info), \
387 INTEL_I965G_IDS(&intel_i965g_info), \
388 INTEL_G33_IDS(&intel_g33_info), \
389 INTEL_I965GM_IDS(&intel_i965gm_info), \
390 INTEL_GM45_IDS(&intel_gm45_info), \
391 INTEL_G45_IDS(&intel_g45_info), \
392 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
393 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
394 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
395 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
396 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
397 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
398 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
399 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
400 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
401 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
402 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800403 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800404 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
405 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
406 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300407 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000408 INTEL_CHV_IDS(&intel_cherryview_info), \
409 INTEL_SKL_IDS(&intel_skylake_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700410
Chris Wilson6103da02010-07-05 18:01:47 +0100411static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700412 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500413 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414};
415
Jesse Barnes79e53942008-11-07 14:24:08 -0800416#if defined(CONFIG_DRM_I915_KMS)
417MODULE_DEVICE_TABLE(pci, pciidlist);
418#endif
419
Akshay Joshi0206e352011-08-16 15:34:10 -0400420void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800421{
422 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200423 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800424
Ben Widawskyce1bb322013-04-05 13:12:44 -0700425 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
426 * (which really amounts to a PCH but no South Display).
427 */
428 if (INTEL_INFO(dev)->num_pipes == 0) {
429 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700430 return;
431 }
432
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800433 /*
434 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435 * make graphics device passthrough work easy for VMM, that only
436 * need to expose ISA bridge to let driver know the real hardware
437 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800438 *
439 * In some virtualized environments (e.g. XEN), there is irrelevant
440 * ISA bridge in the system. To work reliably, we should scan trhough
441 * all the ISA bridge devices and check for the first match, instead
442 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800443 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200444 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800445 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200446 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200447 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800448
Jesse Barnes90711d52011-04-28 14:48:02 -0700449 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
450 dev_priv->pch_type = PCH_IBX;
451 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100452 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700453 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800454 dev_priv->pch_type = PCH_CPT;
455 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100456 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700457 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
458 /* PantherPoint is CPT compatible */
459 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300460 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100461 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300462 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463 dev_priv->pch_type = PCH_LPT;
464 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100465 WARN_ON(!IS_HASWELL(dev));
Damien Lespiaubcef6d52014-10-01 20:04:13 +0100466 WARN_ON(IS_HSW_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700467 } else if (IS_BROADWELL(dev)) {
468 dev_priv->pch_type = PCH_LPT;
469 dev_priv->pch_id =
470 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
471 DRM_DEBUG_KMS("This is Broadwell, assuming "
472 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800473 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
474 dev_priv->pch_type = PCH_LPT;
475 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
476 WARN_ON(!IS_HASWELL(dev));
Damien Lespiaubcef6d52014-10-01 20:04:13 +0100477 WARN_ON(!IS_HSW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530478 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
479 dev_priv->pch_type = PCH_SPT;
480 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
481 WARN_ON(!IS_SKYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530482 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
483 dev_priv->pch_type = PCH_SPT;
484 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
485 WARN_ON(!IS_SKYLAKE(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200486 } else
487 continue;
488
Rui Guo6a9c4b32013-06-19 21:10:23 +0800489 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800490 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800491 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800492 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200493 DRM_DEBUG_KMS("No PCH found.\n");
494
495 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800496}
497
Ben Widawsky2911a352012-04-05 14:47:36 -0700498bool i915_semaphore_is_enabled(struct drm_device *dev)
499{
500 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100501 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700502
Jani Nikulad330a952014-01-21 11:24:25 +0200503 if (i915.semaphores >= 0)
504 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700505
Oscar Mateo71386ef2014-07-24 17:04:44 +0100506 /* TODO: make semaphores and Execlists play nicely together */
507 if (i915.enable_execlists)
508 return false;
509
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700510 /* Until we get further testing... */
511 if (IS_GEN8(dev))
512 return false;
513
Daniel Vetter59de3292012-04-02 20:48:43 +0200514#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700515 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200516 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
517 return false;
518#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700519
Daniel Vettera08acaf2013-12-17 09:56:53 +0100520 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700521}
522
Imre Deak1d0d3432014-08-18 14:42:44 +0300523void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
524{
525 spin_lock_irq(&dev_priv->irq_lock);
526
527 dev_priv->long_hpd_port_mask = 0;
528 dev_priv->short_hpd_port_mask = 0;
529 dev_priv->hpd_event_bits = 0;
530
531 spin_unlock_irq(&dev_priv->irq_lock);
532
533 cancel_work_sync(&dev_priv->dig_port_work);
534 cancel_work_sync(&dev_priv->hotplug_work);
535 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
536}
537
Imre Deak07f9cd02014-08-18 14:42:45 +0300538static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
539{
540 struct drm_device *dev = dev_priv->dev;
541 struct drm_encoder *encoder;
542
543 drm_modeset_lock_all(dev);
544 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
545 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
546
547 if (intel_encoder->suspend)
548 intel_encoder->suspend(intel_encoder);
549 }
550 drm_modeset_unlock_all(dev);
551}
552
Sagar Kambleebc32822014-08-13 23:07:05 +0530553static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Sagar Kamble016970b2014-08-13 23:07:06 +0530554static int intel_resume_prepare(struct drm_i915_private *dev_priv,
555 bool rpm_resume);
Sagar Kambleebc32822014-08-13 23:07:05 +0530556
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100557static int i915_drm_freeze(struct drm_device *dev)
558{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100559 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700560 struct drm_crtc *crtc;
Jesse Barnese5747e32014-06-12 08:35:47 -0700561 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100562
Zhang Ruib8efb172013-02-05 15:41:53 +0800563 /* ignore lid events during suspend */
564 mutex_lock(&dev_priv->modeset_restore_lock);
565 dev_priv->modeset_restore = MODESET_SUSPENDED;
566 mutex_unlock(&dev_priv->modeset_restore_lock);
567
Paulo Zanonic67a4702013-08-19 13:18:09 -0300568 /* We do a lot of poking in a lot of registers, make sure they work
569 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200570 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200571
Dave Airlie5bcf7192010-12-07 09:20:40 +1000572 drm_kms_helper_poll_disable(dev);
573
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100574 pci_save_state(dev->pdev);
575
576 /* If KMS is active, we do the leavevt stuff here */
577 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200578 int error;
579
Chris Wilson45c5f202013-10-16 11:50:01 +0100580 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100581 if (error) {
582 dev_err(&dev->pdev->dev,
583 "GEM idle failed, resume might fail\n");
584 return error;
585 }
Daniel Vettera261b242012-07-26 19:21:47 +0200586
Jesse Barnes24576d22013-03-26 09:25:45 -0700587 /*
588 * Disable CRTCs directly since we want to preserve sw state
Borun Fub04c5bd2014-07-12 10:02:27 +0530589 * for _thaw. Also, power gate the CRTC power wells.
Jesse Barnes24576d22013-03-26 09:25:45 -0700590 */
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200591 drm_modeset_lock_all(dev);
Borun Fub04c5bd2014-07-12 10:02:27 +0530592 for_each_crtc(dev, crtc)
593 intel_crtc_control(crtc, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200594 drm_modeset_unlock_all(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300595
Dave Airlie0e32b392014-05-02 14:02:48 +1000596 intel_dp_mst_suspend(dev);
Dave Airlie09b64262014-07-23 14:25:24 +1000597
598 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
599
Daniel Vetterb9632912014-09-30 10:56:44 +0200600 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deak1d0d3432014-08-18 14:42:44 +0300601 intel_hpd_cancel_work(dev_priv);
Dave Airlie0e32b392014-05-02 14:02:48 +1000602
Imre Deak07f9cd02014-08-18 14:42:45 +0300603 intel_suspend_encoders(dev_priv);
604
Dave Airlie09b64262014-07-23 14:25:24 +1000605 intel_suspend_gt_powersave(dev);
606
Daniel Vetter970104f2014-09-30 10:56:37 +0200607 intel_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100608 }
609
Ben Widawsky828c7902013-10-16 09:21:30 -0700610 i915_gem_suspend_gtt_mappings(dev);
611
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100612 i915_save_state(dev);
613
Imre Deak95fa2ee2014-06-23 15:46:02 +0300614 opregion_target_state = PCI_D3cold;
615#if IS_ENABLED(CONFIG_ACPI_SLEEP)
616 if (acpi_target_system_state() < ACPI_STATE_S3)
Jesse Barnese5747e32014-06-12 08:35:47 -0700617 opregion_target_state = PCI_D1;
Imre Deak95fa2ee2014-06-23 15:46:02 +0300618#endif
Jesse Barnese5747e32014-06-12 08:35:47 -0700619 intel_opregion_notify_adapter(dev, opregion_target_state);
620
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700621 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100622 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100623
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100624 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100625
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200626 dev_priv->suspend_count++;
627
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700628 intel_display_set_init_power(dev_priv, false);
629
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100630 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100631}
632
Imre Deakc3c09c92014-10-23 19:23:15 +0300633static int i915_drm_suspend_late(struct drm_device *drm_dev)
634{
635 struct drm_i915_private *dev_priv = drm_dev->dev_private;
636 int ret;
637
638 ret = intel_suspend_complete(dev_priv);
639
640 if (ret) {
641 DRM_ERROR("Suspend complete failed: %d\n", ret);
642
643 return ret;
644 }
645
646 pci_disable_device(drm_dev->pdev);
647 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
648
649 return 0;
650}
651
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000652int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100653{
654 int error;
655
656 if (!dev || !dev->dev_private) {
657 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700658 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000659 return -ENODEV;
660 }
661
Imre Deak0b14cbd2014-09-10 18:16:55 +0300662 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
663 state.event != PM_EVENT_FREEZE))
664 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000665
666 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
667 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100668
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100669 error = i915_drm_freeze(dev);
670 if (error)
671 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000672
Imre Deakf2888fa2014-10-23 19:23:16 +0300673 /* Shut down the device */
674 pci_disable_device(dev->pdev);
675 pci_set_power_state(dev->pdev, PCI_D3hot);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000676
677 return 0;
678}
679
Imre Deak76c4b252014-04-01 19:55:22 +0300680static int i915_drm_thaw_early(struct drm_device *dev)
681{
682 struct drm_i915_private *dev_priv = dev->dev_private;
Sagar Kamble016970b2014-08-13 23:07:06 +0530683 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300684
Sagar Kamble016970b2014-08-13 23:07:06 +0530685 ret = intel_resume_prepare(dev_priv, false);
686 if (ret)
687 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
Kristen Carlson Accardi8abdc172014-06-12 08:35:48 -0700688
Imre Deak10018602014-06-06 12:59:39 +0300689 intel_uncore_early_sanitize(dev, true);
Imre Deak76c4b252014-04-01 19:55:22 +0300690 intel_uncore_sanitize(dev);
691 intel_power_domains_init_hw(dev_priv);
692
Sagar Kamble016970b2014-08-13 23:07:06 +0530693 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300694}
695
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300696static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000697{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800698 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100699
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300700 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
701 restore_gtt_mappings) {
702 mutex_lock(&dev->struct_mutex);
703 i915_gem_restore_gtt_mappings(dev);
704 mutex_unlock(&dev->struct_mutex);
705 }
706
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100707 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100708 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100709
Jesse Barnes5669fca2009-02-17 15:13:31 -0800710 /* KMS EnterVT equivalent */
711 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200712 intel_init_pch_refclk(dev);
Daniel Vetter754970e2014-01-16 22:28:44 +0100713 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100714
Jesse Barnes5669fca2009-02-17 15:13:31 -0800715 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100716 if (i915_gem_init_hw(dev)) {
717 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
718 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
719 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800720 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800721
Daniel Vetter2363d8c2014-09-08 18:28:20 +0200722 /* We need working interrupts for modeset enabling ... */
Daniel Vetterb9632912014-09-30 10:56:44 +0200723 intel_runtime_pm_enable_interrupts(dev_priv);
Daniel Vetter15239092013-03-05 09:50:58 +0100724
Chris Wilson1833b132012-05-09 11:56:28 +0100725 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700726
Dave Airlie0e32b392014-05-02 14:02:48 +1000727 {
Daniel Vetter13321782014-09-15 14:55:29 +0200728 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie0e32b392014-05-02 14:02:48 +1000729 if (dev_priv->display.hpd_irq_setup)
730 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter13321782014-09-15 14:55:29 +0200731 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie0e32b392014-05-02 14:02:48 +1000732 }
733
734 intel_dp_mst_resume(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700735 drm_modeset_lock_all(dev);
736 intel_modeset_setup_hw_state(dev, true);
737 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100738
739 /*
740 * ... but also need to make sure that hotplug processing
741 * doesn't cause havoc. Like in the driver load code we don't
742 * bother with the tiny race here where we might loose hotplug
743 * notifications.
744 * */
Daniel Vetterb9632912014-09-30 10:56:44 +0200745 intel_hpd_init(dev_priv);
Jesse Barnesbb60b962013-03-26 09:25:46 -0700746 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700747 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800748 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800749
Chris Wilson44834a62010-08-19 16:09:23 +0100750 intel_opregion_init(dev);
751
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100752 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700753
Zhang Ruib8efb172013-02-05 15:41:53 +0800754 mutex_lock(&dev_priv->modeset_restore_lock);
755 dev_priv->modeset_restore = MODESET_DONE;
756 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200757
Jesse Barnese5747e32014-06-12 08:35:47 -0700758 intel_opregion_notify_adapter(dev, PCI_D0);
759
Chris Wilson074c6ad2014-04-09 09:19:43 +0100760 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100761}
762
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700763static int i915_drm_thaw(struct drm_device *dev)
764{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100765 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700766 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700767
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300768 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100769}
770
Imre Deak76c4b252014-04-01 19:55:22 +0300771static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100772{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000773 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
774 return 0;
775
Imre Deak76c4b252014-04-01 19:55:22 +0300776 /*
777 * We have a resume ordering issue with the snd-hda driver also
778 * requiring our device to be power up. Due to the lack of a
779 * parent/child relationship we currently solve this with an early
780 * resume hook.
781 *
782 * FIXME: This should be solved with a special hdmi sink device or
783 * similar so that power domains can be employed.
784 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100785 if (pci_enable_device(dev->pdev))
786 return -EIO;
787
788 pci_set_master(dev->pdev);
789
Imre Deak76c4b252014-04-01 19:55:22 +0300790 return i915_drm_thaw_early(dev);
791}
792
793int i915_resume(struct drm_device *dev)
794{
795 struct drm_i915_private *dev_priv = dev->dev_private;
796 int ret;
797
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700798 /*
799 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300800 * earlier) need to restore the GTT mappings since the BIOS might clear
801 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700802 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300803 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100804 if (ret)
805 return ret;
806
807 drm_kms_helper_poll_enable(dev);
808 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000809}
810
Imre Deak76c4b252014-04-01 19:55:22 +0300811static int i915_resume_legacy(struct drm_device *dev)
812{
Imre Deak50a00722014-10-23 19:23:17 +0300813 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300814
Imre Deak50a00722014-10-23 19:23:17 +0300815 ret = i915_resume_early(dev);
816 if (ret)
817 return ret;
818
819 return i915_resume(dev);
Imre Deak76c4b252014-04-01 19:55:22 +0300820}
821
Ben Gamari11ed50e2009-09-14 17:48:45 -0400822/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200823 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400824 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400825 *
826 * Reset the chip. Useful if a hang is detected. Returns zero on successful
827 * reset or otherwise an error code.
828 *
829 * Procedure is fairly simple:
830 * - reset the chip using the reset reg
831 * - re-init context state
832 * - re-init hardware status page
833 * - re-init ring buffer
834 * - re-init interrupt state
835 * - re-init display
836 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200837int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400838{
Jani Nikula50227e12014-03-31 14:27:21 +0300839 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100840 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700841 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400842
Jani Nikulad330a952014-01-21 11:24:25 +0200843 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000844 return 0;
845
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200846 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400847
Chris Wilson069efc12010-09-30 16:53:18 +0100848 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400849
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100850 simulated = dev_priv->gpu_error.stop_rings != 0;
851
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300852 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200853
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300854 /* Also reset the gpu hangman. */
855 if (simulated) {
856 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
857 dev_priv->gpu_error.stop_rings = 0;
858 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100859 DRM_INFO("Reset not implemented, but ignoring "
860 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300861 ret = 0;
862 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100863 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300864
Daniel Vetterd8f27162014-10-01 01:02:04 +0200865 if (i915_stop_ring_allow_warn(dev_priv))
866 pr_notice("drm/i915: Resetting chip after gpu hang\n");
867
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700868 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100869 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100870 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100871 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400872 }
873
874 /* Ok, now get things going again... */
875
876 /*
877 * Everything depends on having the GTT running, so we need to start
878 * there. Fortunately we don't need to do this unless we reset the
879 * chip at a PCI level.
880 *
881 * Next we need to restore the context, but we don't use those
882 * yet either...
883 *
884 * Ring buffer needs to be re-initialized in the KMS case, or if X
885 * was running at the time of the reset (i.e. we weren't VT
886 * switched away).
887 */
888 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200889 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200890 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800891
McAulay, Alistair6689c162014-08-15 18:51:35 +0100892 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
893 dev_priv->gpu_error.reload_in_reset = true;
894
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700895 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100896
897 dev_priv->gpu_error.reload_in_reset = false;
898
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200899 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700900 if (ret) {
901 DRM_ERROR("Failed hw init on reset %d\n", ret);
902 return ret;
903 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200904
Daniel Vettere090c532013-11-03 20:27:05 +0100905 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200906 * FIXME: This races pretty badly against concurrent holders of
907 * ring interrupts. This is possible since we've started to drop
908 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100909 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600910
Daniel Vetter78ad4552014-05-22 22:18:21 +0200911 /*
912 * rps/rc6 re-init is necessary to restore state lost after the
913 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600914 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200915 * of re-init after reset.
916 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300917 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300918 intel_reset_gt_powersave(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200919 } else {
920 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400921 }
922
Ben Gamari11ed50e2009-09-14 17:48:45 -0400923 return 0;
924}
925
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800926static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500927{
Daniel Vetter01a06852012-06-25 15:58:49 +0200928 struct intel_device_info *intel_info =
929 (struct intel_device_info *) ent->driver_data;
930
Jani Nikulad330a952014-01-21 11:24:25 +0200931 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700932 DRM_INFO("This hardware requires preliminary hardware support.\n"
933 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
934 return -ENODEV;
935 }
936
Chris Wilson5fe49d82011-02-01 19:43:02 +0000937 /* Only bind to function 0 of the device. Early generations
938 * used function 1 as a placeholder for multi-head. This causes
939 * us confusion instead, especially on the systems where both
940 * functions have the same PCI-ID!
941 */
942 if (PCI_FUNC(pdev->devfn))
943 return -ENODEV;
944
Daniel Vetter24986ee2013-12-11 11:34:33 +0100945 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200946
Jordan Crousedcdb1672010-05-27 13:40:25 -0600947 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500948}
949
950static void
951i915_pci_remove(struct pci_dev *pdev)
952{
953 struct drm_device *dev = pci_get_drvdata(pdev);
954
955 drm_put_dev(dev);
956}
957
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100958static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500959{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100960 struct pci_dev *pdev = to_pci_dev(dev);
961 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500962
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100963 if (!drm_dev || !drm_dev->dev_private) {
964 dev_err(dev, "DRM not initialized, aborting suspend.\n");
965 return -ENODEV;
966 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500967
Dave Airlie5bcf7192010-12-07 09:20:40 +1000968 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
969 return 0;
970
Imre Deak76c4b252014-04-01 19:55:22 +0300971 return i915_drm_freeze(drm_dev);
972}
973
974static int i915_pm_suspend_late(struct device *dev)
975{
976 struct pci_dev *pdev = to_pci_dev(dev);
977 struct drm_device *drm_dev = pci_get_drvdata(pdev);
978
979 /*
980 * We have a suspedn ordering issue with the snd-hda driver also
981 * requiring our device to be power up. Due to the lack of a
982 * parent/child relationship we currently solve this with an late
983 * suspend hook.
984 *
985 * FIXME: This should be solved with a special hdmi sink device or
986 * similar so that power domains can be employed.
987 */
988 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
989 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500990
Imre Deakc3c09c92014-10-23 19:23:15 +0300991 return i915_drm_suspend_late(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800992}
993
Imre Deak76c4b252014-04-01 19:55:22 +0300994static int i915_pm_resume_early(struct device *dev)
995{
996 struct pci_dev *pdev = to_pci_dev(dev);
997 struct drm_device *drm_dev = pci_get_drvdata(pdev);
998
999 return i915_resume_early(drm_dev);
1000}
1001
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001002static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001003{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001004 struct pci_dev *pdev = to_pci_dev(dev);
1005 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1006
1007 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001008}
1009
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001010static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001011{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001012 struct pci_dev *pdev = to_pci_dev(dev);
1013 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1014
1015 if (!drm_dev || !drm_dev->dev_private) {
1016 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1017 return -ENODEV;
1018 }
1019
1020 return i915_drm_freeze(drm_dev);
1021}
1022
Imre Deak163f53a2014-09-10 18:16:54 +03001023static int i915_pm_freeze_late(struct device *dev)
1024{
1025 struct pci_dev *pdev = to_pci_dev(dev);
1026 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1027 struct drm_i915_private *dev_priv = drm_dev->dev_private;
1028
1029 return intel_suspend_complete(dev_priv);
1030}
1031
Imre Deak76c4b252014-04-01 19:55:22 +03001032static int i915_pm_thaw_early(struct device *dev)
1033{
1034 struct pci_dev *pdev = to_pci_dev(dev);
1035 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1036
1037 return i915_drm_thaw_early(drm_dev);
1038}
1039
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001040static int i915_pm_thaw(struct device *dev)
1041{
1042 struct pci_dev *pdev = to_pci_dev(dev);
1043 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1044
1045 return i915_drm_thaw(drm_dev);
1046}
1047
1048static int i915_pm_poweroff(struct device *dev)
1049{
1050 struct pci_dev *pdev = to_pci_dev(dev);
1051 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001052
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001053 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001054}
1055
Sagar Kambleebc32822014-08-13 23:07:05 +05301056static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001057{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001058 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001059
1060 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001061}
1062
Sagar Kamble016970b2014-08-13 23:07:06 +05301063static int snb_resume_prepare(struct drm_i915_private *dev_priv,
1064 bool rpm_resume)
Paulo Zanoni9a952a02014-03-07 20:12:34 -03001065{
1066 struct drm_device *dev = dev_priv->dev;
1067
Sagar Kamble016970b2014-08-13 23:07:06 +05301068 if (rpm_resume)
1069 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001070
1071 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -03001072}
1073
Sagar Kamble016970b2014-08-13 23:07:06 +05301074static int hsw_resume_prepare(struct drm_i915_private *dev_priv,
1075 bool rpm_resume)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001076{
Paulo Zanoni414de7a2014-03-07 20:12:35 -03001077 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001078
1079 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001080}
1081
Imre Deakddeea5b2014-05-05 15:19:56 +03001082/*
1083 * Save all Gunit registers that may be lost after a D3 and a subsequent
1084 * S0i[R123] transition. The list of registers needing a save/restore is
1085 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1086 * registers in the following way:
1087 * - Driver: saved/restored by the driver
1088 * - Punit : saved/restored by the Punit firmware
1089 * - No, w/o marking: no need to save/restore, since the register is R/O or
1090 * used internally by the HW in a way that doesn't depend
1091 * keeping the content across a suspend/resume.
1092 * - Debug : used for debugging
1093 *
1094 * We save/restore all registers marked with 'Driver', with the following
1095 * exceptions:
1096 * - Registers out of use, including also registers marked with 'Debug'.
1097 * These have no effect on the driver's operation, so we don't save/restore
1098 * them to reduce the overhead.
1099 * - Registers that are fully setup by an initialization function called from
1100 * the resume path. For example many clock gating and RPS/RC6 registers.
1101 * - Registers that provide the right functionality with their reset defaults.
1102 *
1103 * TODO: Except for registers that based on the above 3 criteria can be safely
1104 * ignored, we save/restore all others, practically treating the HW context as
1105 * a black-box for the driver. Further investigation is needed to reduce the
1106 * saved/restored registers even further, by following the same 3 criteria.
1107 */
1108static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1109{
1110 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1111 int i;
1112
1113 /* GAM 0x4000-0x4770 */
1114 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1115 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1116 s->arb_mode = I915_READ(ARB_MODE);
1117 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1118 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1119
1120 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1121 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1122
1123 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1124 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1125
1126 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1127 s->ecochk = I915_READ(GAM_ECOCHK);
1128 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1129 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1130
1131 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1132
1133 /* MBC 0x9024-0x91D0, 0x8500 */
1134 s->g3dctl = I915_READ(VLV_G3DCTL);
1135 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1136 s->mbctl = I915_READ(GEN6_MBCTL);
1137
1138 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1139 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1140 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1141 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1142 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1143 s->rstctl = I915_READ(GEN6_RSTCTL);
1144 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1145
1146 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1147 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1148 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1149 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1150 s->ecobus = I915_READ(ECOBUS);
1151 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1152 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1153 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1154 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1155 s->rcedata = I915_READ(VLV_RCEDATA);
1156 s->spare2gh = I915_READ(VLV_SPAREG2H);
1157
1158 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1159 s->gt_imr = I915_READ(GTIMR);
1160 s->gt_ier = I915_READ(GTIER);
1161 s->pm_imr = I915_READ(GEN6_PMIMR);
1162 s->pm_ier = I915_READ(GEN6_PMIER);
1163
1164 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1165 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1166
1167 /* GT SA CZ domain, 0x100000-0x138124 */
1168 s->tilectl = I915_READ(TILECTL);
1169 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1170 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1171 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1172 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1173
1174 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1175 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1176 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1177 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1178
1179 /*
1180 * Not saving any of:
1181 * DFT, 0x9800-0x9EC0
1182 * SARB, 0xB000-0xB1FC
1183 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1184 * PCI CFG
1185 */
1186}
1187
1188static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1189{
1190 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1191 u32 val;
1192 int i;
1193
1194 /* GAM 0x4000-0x4770 */
1195 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1196 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1197 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1198 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1199 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1200
1201 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1202 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1203
1204 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1205 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1206
1207 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1208 I915_WRITE(GAM_ECOCHK, s->ecochk);
1209 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1210 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1211
1212 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1213
1214 /* MBC 0x9024-0x91D0, 0x8500 */
1215 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1216 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1217 I915_WRITE(GEN6_MBCTL, s->mbctl);
1218
1219 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1220 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1221 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1222 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1223 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1224 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1225 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1226
1227 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1228 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1229 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1230 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1231 I915_WRITE(ECOBUS, s->ecobus);
1232 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1233 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1234 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1235 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1236 I915_WRITE(VLV_RCEDATA, s->rcedata);
1237 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1238
1239 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1240 I915_WRITE(GTIMR, s->gt_imr);
1241 I915_WRITE(GTIER, s->gt_ier);
1242 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1243 I915_WRITE(GEN6_PMIER, s->pm_ier);
1244
1245 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1246 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1247
1248 /* GT SA CZ domain, 0x100000-0x138124 */
1249 I915_WRITE(TILECTL, s->tilectl);
1250 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1251 /*
1252 * Preserve the GT allow wake and GFX force clock bit, they are not
1253 * be restored, as they are used to control the s0ix suspend/resume
1254 * sequence by the caller.
1255 */
1256 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1257 val &= VLV_GTLC_ALLOWWAKEREQ;
1258 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1259 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1260
1261 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1262 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1263 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1264 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1265
1266 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1267
1268 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1269 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1270 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1271 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1272}
1273
Imre Deak650ad972014-04-18 16:35:02 +03001274int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1275{
1276 u32 val;
1277 int err;
1278
1279 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1280 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1281
1282#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1283 /* Wait for a previous force-off to settle */
1284 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001285 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001286 if (err) {
1287 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1288 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1289 return err;
1290 }
1291 }
1292
1293 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1294 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1295 if (force_on)
1296 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1297 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1298
1299 if (!force_on)
1300 return 0;
1301
Imre Deak8d4eee92014-04-14 20:24:43 +03001302 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001303 if (err)
1304 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1305 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1306
1307 return err;
1308#undef COND
1309}
1310
Imre Deakddeea5b2014-05-05 15:19:56 +03001311static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1312{
1313 u32 val;
1314 int err = 0;
1315
1316 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1317 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1318 if (allow)
1319 val |= VLV_GTLC_ALLOWWAKEREQ;
1320 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1321 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1322
1323#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1324 allow)
1325 err = wait_for(COND, 1);
1326 if (err)
1327 DRM_ERROR("timeout disabling GT waking\n");
1328 return err;
1329#undef COND
1330}
1331
1332static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1333 bool wait_for_on)
1334{
1335 u32 mask;
1336 u32 val;
1337 int err;
1338
1339 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1340 val = wait_for_on ? mask : 0;
1341#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1342 if (COND)
1343 return 0;
1344
1345 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1346 wait_for_on ? "on" : "off",
1347 I915_READ(VLV_GTLC_PW_STATUS));
1348
1349 /*
1350 * RC6 transitioning can be delayed up to 2 msec (see
1351 * valleyview_enable_rps), use 3 msec for safety.
1352 */
1353 err = wait_for(COND, 3);
1354 if (err)
1355 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1356 wait_for_on ? "on" : "off");
1357
1358 return err;
1359#undef COND
1360}
1361
1362static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1363{
1364 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1365 return;
1366
1367 DRM_ERROR("GT register access while GT waking disabled\n");
1368 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1369}
1370
Sagar Kambleebc32822014-08-13 23:07:05 +05301371static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001372{
1373 u32 mask;
1374 int err;
1375
1376 /*
1377 * Bspec defines the following GT well on flags as debug only, so
1378 * don't treat them as hard failures.
1379 */
1380 (void)vlv_wait_for_gt_wells(dev_priv, false);
1381
1382 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1383 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1384
1385 vlv_check_no_gt_access(dev_priv);
1386
1387 err = vlv_force_gfx_clock(dev_priv, true);
1388 if (err)
1389 goto err1;
1390
1391 err = vlv_allow_gt_wake(dev_priv, false);
1392 if (err)
1393 goto err2;
1394 vlv_save_gunit_s0ix_state(dev_priv);
1395
1396 err = vlv_force_gfx_clock(dev_priv, false);
1397 if (err)
1398 goto err2;
1399
1400 return 0;
1401
1402err2:
1403 /* For safety always re-enable waking and disable gfx clock forcing */
1404 vlv_allow_gt_wake(dev_priv, true);
1405err1:
1406 vlv_force_gfx_clock(dev_priv, false);
1407
1408 return err;
1409}
1410
Sagar Kamble016970b2014-08-13 23:07:06 +05301411static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1412 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001413{
1414 struct drm_device *dev = dev_priv->dev;
1415 int err;
1416 int ret;
1417
1418 /*
1419 * If any of the steps fail just try to continue, that's the best we
1420 * can do at this point. Return the first error code (which will also
1421 * leave RPM permanently disabled).
1422 */
1423 ret = vlv_force_gfx_clock(dev_priv, true);
1424
1425 vlv_restore_gunit_s0ix_state(dev_priv);
1426
1427 err = vlv_allow_gt_wake(dev_priv, true);
1428 if (!ret)
1429 ret = err;
1430
1431 err = vlv_force_gfx_clock(dev_priv, false);
1432 if (!ret)
1433 ret = err;
1434
1435 vlv_check_no_gt_access(dev_priv);
1436
Sagar Kamble016970b2014-08-13 23:07:06 +05301437 if (rpm_resume) {
1438 intel_init_clock_gating(dev);
1439 i915_gem_restore_fences(dev);
1440 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001441
1442 return ret;
1443}
1444
Paulo Zanoni97bea202014-03-07 20:12:33 -03001445static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001446{
1447 struct pci_dev *pdev = to_pci_dev(device);
1448 struct drm_device *dev = pci_get_drvdata(pdev);
1449 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001450 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001451
Imre Deakaeab0b52014-04-14 20:24:36 +03001452 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001453 return -ENODEV;
1454
Imre Deak604effb2014-08-26 13:26:56 +03001455 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1456 return -ENODEV;
1457
Paulo Zanonie998c402014-02-21 13:52:26 -03001458 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001459
1460 DRM_DEBUG_KMS("Suspending device\n");
1461
Imre Deak9486db62014-04-22 20:21:07 +03001462 /*
Imre Deakd6102972014-05-07 19:57:49 +03001463 * We could deadlock here in case another thread holding struct_mutex
1464 * calls RPM suspend concurrently, since the RPM suspend will wait
1465 * first for this RPM suspend to finish. In this case the concurrent
1466 * RPM resume will be followed by its RPM suspend counterpart. Still
1467 * for consistency return -EAGAIN, which will reschedule this suspend.
1468 */
1469 if (!mutex_trylock(&dev->struct_mutex)) {
1470 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1471 /*
1472 * Bump the expiration timestamp, otherwise the suspend won't
1473 * be rescheduled.
1474 */
1475 pm_runtime_mark_last_busy(device);
1476
1477 return -EAGAIN;
1478 }
1479 /*
1480 * We are safe here against re-faults, since the fault handler takes
1481 * an RPM reference.
1482 */
1483 i915_gem_release_all_mmaps(dev_priv);
1484 mutex_unlock(&dev->struct_mutex);
1485
1486 /*
Imre Deak9486db62014-04-22 20:21:07 +03001487 * rps.work can't be rearmed here, since we get here only after making
1488 * sure the GPU is idle and the RPS freq is set to the minimum. See
1489 * intel_mark_idle().
1490 */
1491 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetterb9632912014-09-30 10:56:44 +02001492 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001493
Sagar Kambleebc32822014-08-13 23:07:05 +05301494 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001495 if (ret) {
1496 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001497 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001498
1499 return ret;
1500 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001501
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001502 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001503 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001504
1505 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001506 * FIXME: We really should find a document that references the arguments
1507 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001508 */
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001509 if (IS_HASWELL(dev)) {
1510 /*
1511 * current versions of firmware which depend on this opregion
1512 * notification have repurposed the D1 definition to mean
1513 * "runtime suspended" vs. what you would normally expect (D3)
1514 * to distinguish it from notifications that might be sent via
1515 * the suspend path.
1516 */
1517 intel_opregion_notify_adapter(dev, PCI_D1);
1518 } else {
1519 /*
1520 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1521 * being detected, and the call we do at intel_runtime_resume()
1522 * won't be able to restore them. Since PCI_D3hot matches the
1523 * actual specification and appears to be working, use it. Let's
1524 * assume the other non-Haswell platforms will stay the same as
1525 * Broadwell.
1526 */
1527 intel_opregion_notify_adapter(dev, PCI_D3hot);
1528 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001529
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001530 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001531 return 0;
1532}
1533
Paulo Zanoni97bea202014-03-07 20:12:33 -03001534static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001535{
1536 struct pci_dev *pdev = to_pci_dev(device);
1537 struct drm_device *dev = pci_get_drvdata(pdev);
1538 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001539 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001540
Imre Deak604effb2014-08-26 13:26:56 +03001541 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1542 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001543
1544 DRM_DEBUG_KMS("Resuming device\n");
1545
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001546 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001547 dev_priv->pm.suspended = false;
1548
Sagar Kamble016970b2014-08-13 23:07:06 +05301549 ret = intel_resume_prepare(dev_priv, true);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001550 /*
1551 * No point of rolling back things in case of an error, as the best
1552 * we can do is to hope that things will still work (and disable RPM).
1553 */
Imre Deak92b806d2014-04-14 20:24:39 +03001554 i915_gem_init_swizzling(dev);
1555 gen6_update_ring_freq(dev);
1556
Daniel Vetterb9632912014-09-30 10:56:44 +02001557 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak9486db62014-04-22 20:21:07 +03001558 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001559
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001560 if (ret)
1561 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1562 else
1563 DRM_DEBUG_KMS("Device resumed\n");
1564
1565 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001566}
1567
Sagar Kamble016970b2014-08-13 23:07:06 +05301568/*
1569 * This function implements common functionality of runtime and system
1570 * suspend sequence.
1571 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301572static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1573{
1574 struct drm_device *dev = dev_priv->dev;
1575 int ret;
1576
Imre Deak604effb2014-08-26 13:26:56 +03001577 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Sagar Kambleebc32822014-08-13 23:07:05 +05301578 ret = hsw_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001579 else if (IS_VALLEYVIEW(dev))
Sagar Kambleebc32822014-08-13 23:07:05 +05301580 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001581 else
1582 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301583
1584 return ret;
1585}
1586
Sagar Kamble016970b2014-08-13 23:07:06 +05301587/*
1588 * This function implements common functionality of runtime and system
1589 * resume sequence. Variable rpm_resume used for implementing different
1590 * code paths.
1591 */
1592static int intel_resume_prepare(struct drm_i915_private *dev_priv,
1593 bool rpm_resume)
Sagar Kambleebc32822014-08-13 23:07:05 +05301594{
1595 struct drm_device *dev = dev_priv->dev;
1596 int ret;
1597
Imre Deak604effb2014-08-26 13:26:56 +03001598 if (IS_GEN6(dev))
Sagar Kamble016970b2014-08-13 23:07:06 +05301599 ret = snb_resume_prepare(dev_priv, rpm_resume);
Imre Deak604effb2014-08-26 13:26:56 +03001600 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Sagar Kamble016970b2014-08-13 23:07:06 +05301601 ret = hsw_resume_prepare(dev_priv, rpm_resume);
Imre Deak604effb2014-08-26 13:26:56 +03001602 else if (IS_VALLEYVIEW(dev))
Sagar Kamble016970b2014-08-13 23:07:06 +05301603 ret = vlv_resume_prepare(dev_priv, rpm_resume);
Imre Deak604effb2014-08-26 13:26:56 +03001604 else
1605 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301606
1607 return ret;
1608}
1609
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001610static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001611 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001612 .suspend_late = i915_pm_suspend_late,
1613 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001614 .resume = i915_pm_resume,
1615 .freeze = i915_pm_freeze,
Imre Deak163f53a2014-09-10 18:16:54 +03001616 .freeze_late = i915_pm_freeze_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001617 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001618 .thaw = i915_pm_thaw,
1619 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001620 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001621 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001622 .runtime_suspend = intel_runtime_suspend,
1623 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001624};
1625
Laurent Pinchart78b68552012-05-17 13:27:22 +02001626static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001627 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001628 .open = drm_gem_vm_open,
1629 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630};
1631
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001632static const struct file_operations i915_driver_fops = {
1633 .owner = THIS_MODULE,
1634 .open = drm_open,
1635 .release = drm_release,
1636 .unlocked_ioctl = drm_ioctl,
1637 .mmap = drm_gem_mmap,
1638 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001639 .read = drm_read,
1640#ifdef CONFIG_COMPAT
1641 .compat_ioctl = i915_compat_ioctl,
1642#endif
1643 .llseek = noop_llseek,
1644};
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001647 /* Don't use MTRRs here; the Xserver or userspace app should
1648 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001649 */
Eric Anholt673a3942008-07-30 12:06:12 -07001650 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001651 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001652 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1653 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001654 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001655 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001656 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001657 .lastclose = i915_driver_lastclose,
1658 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001659 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001660 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001661
1662 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1663 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001664 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001665
Dave Airliecda17382005-07-10 17:31:26 +10001666 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001667 .master_create = i915_master_create,
1668 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001669#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001670 .debugfs_init = i915_debugfs_init,
1671 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001672#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001673 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001674 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001675
1676 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1677 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1678 .gem_prime_export = i915_gem_prime_export,
1679 .gem_prime_import = i915_gem_prime_import,
1680
Dave Airlieff72145b2011-02-07 12:16:14 +10001681 .dumb_create = i915_gem_dumb_create,
1682 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001683 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001685 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001686 .name = DRIVER_NAME,
1687 .desc = DRIVER_DESC,
1688 .date = DRIVER_DATE,
1689 .major = DRIVER_MAJOR,
1690 .minor = DRIVER_MINOR,
1691 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692};
1693
Dave Airlie8410ea32010-12-15 03:16:38 +10001694static struct pci_driver i915_pci_driver = {
1695 .name = DRIVER_NAME,
1696 .id_table = pciidlist,
1697 .probe = i915_pci_probe,
1698 .remove = i915_pci_remove,
1699 .driver.pm = &i915_pm_ops,
1700};
1701
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702static int __init i915_init(void)
1703{
1704 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001705
1706 /*
1707 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1708 * explicitly disabled with the module pararmeter.
1709 *
1710 * Otherwise, just follow the parameter (defaulting to off).
1711 *
1712 * Allow optional vga_text_mode_force boot option to override
1713 * the default behavior.
1714 */
1715#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001716 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001717 driver.driver_features |= DRIVER_MODESET;
1718#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001719 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001720 driver.driver_features |= DRIVER_MODESET;
1721
1722#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001723 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001724 driver.driver_features &= ~DRIVER_MODESET;
1725#endif
1726
Daniel Vetterb30324a2013-11-13 22:11:25 +01001727 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001728 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001729#ifndef CONFIG_DRM_I915_UMS
1730 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001731 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001732 return 0;
1733#endif
1734 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001735
Dave Airlie8410ea32010-12-15 03:16:38 +10001736 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737}
1738
1739static void __exit i915_exit(void)
1740{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001741#ifndef CONFIG_DRM_I915_UMS
1742 if (!(driver.driver_features & DRIVER_MODESET))
1743 return; /* Never loaded a driver. */
1744#endif
1745
Dave Airlie8410ea32010-12-15 03:16:38 +10001746 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747}
1748
1749module_init(i915_init);
1750module_exit(i915_exit);
1751
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001752MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001753MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001754
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001755MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756MODULE_LICENSE("GPL and additional rights");