Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2011 Freescale Semiconductor, Inc. |
| 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
Shawn Guo | 36dffd8 | 2013-04-07 10:49:34 +0800 | [diff] [blame] | 13 | #include "skeleton.dtsi" |
Shawn Guo | e164153 | 2013-02-20 10:32:52 +0800 | [diff] [blame] | 14 | #include "imx53-pinfunc.h" |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 15 | #include <dt-bindings/clock/imx5-clock.h> |
Denis Carikli | 4e05a7a | 2014-01-06 17:16:07 +0100 | [diff] [blame] | 16 | #include <dt-bindings/gpio/gpio.h> |
| 17 | #include <dt-bindings/input/input.h> |
Lucas Stach | 34adba7 | 2015-08-19 15:19:46 +0200 | [diff] [blame] | 18 | #include <dt-bindings/interrupt-controller/irq.h> |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 19 | |
| 20 | / { |
| 21 | aliases { |
Marek Vasut | 2297007 | 2014-02-28 12:58:41 +0100 | [diff] [blame] | 22 | ethernet0 = &fec; |
Shawn Guo | 5230f8f | 2012-08-05 14:01:28 +0800 | [diff] [blame] | 23 | gpio0 = &gpio1; |
| 24 | gpio1 = &gpio2; |
| 25 | gpio2 = &gpio3; |
| 26 | gpio3 = &gpio4; |
| 27 | gpio4 = &gpio5; |
| 28 | gpio5 = &gpio6; |
| 29 | gpio6 = &gpio7; |
Philipp Zabel | c60dc1d | 2013-04-09 19:18:47 +0200 | [diff] [blame] | 30 | i2c0 = &i2c1; |
| 31 | i2c1 = &i2c2; |
| 32 | i2c2 = &i2c3; |
Sascha Hauer | c63d06d | 2014-01-16 13:44:18 +0100 | [diff] [blame] | 33 | mmc0 = &esdhc1; |
| 34 | mmc1 = &esdhc2; |
| 35 | mmc2 = &esdhc3; |
| 36 | mmc3 = &esdhc4; |
Sascha Hauer | cf4e577 | 2013-06-25 15:51:56 +0200 | [diff] [blame] | 37 | serial0 = &uart1; |
| 38 | serial1 = &uart2; |
| 39 | serial2 = &uart3; |
| 40 | serial3 = &uart4; |
| 41 | serial4 = &uart5; |
| 42 | spi0 = &ecspi1; |
| 43 | spi1 = &ecspi2; |
| 44 | spi2 = &cspi; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 45 | }; |
| 46 | |
Fabio Estevam | 070bd7e | 2013-07-07 10:12:30 -0300 | [diff] [blame] | 47 | cpus { |
| 48 | #address-cells = <1>; |
| 49 | #size-cells = <0>; |
Lucas Stach | 791f416 | 2014-09-26 15:41:03 +0200 | [diff] [blame] | 50 | cpu0: cpu@0 { |
Fabio Estevam | 070bd7e | 2013-07-07 10:12:30 -0300 | [diff] [blame] | 51 | device_type = "cpu"; |
| 52 | compatible = "arm,cortex-a8"; |
| 53 | reg = <0x0>; |
Lucas Stach | 791f416 | 2014-09-26 15:41:03 +0200 | [diff] [blame] | 54 | clocks = <&clks IMX5_CLK_ARM>; |
| 55 | clock-latency = <61036>; |
| 56 | voltage-tolerance = <5>; |
| 57 | operating-points = < |
| 58 | /* kHz */ |
| 59 | 166666 850000 |
| 60 | 400000 900000 |
| 61 | 800000 1050000 |
| 62 | 1000000 1200000 |
| 63 | 1200000 1300000 |
| 64 | >; |
Fabio Estevam | 070bd7e | 2013-07-07 10:12:30 -0300 | [diff] [blame] | 65 | }; |
| 66 | }; |
| 67 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 68 | display-subsystem { |
| 69 | compatible = "fsl,imx-display-subsystem"; |
| 70 | ports = <&ipu_di0>, <&ipu_di1>; |
| 71 | }; |
| 72 | |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 73 | tzic: tz-interrupt-controller@0fffc000 { |
| 74 | compatible = "fsl,imx53-tzic", "fsl,tzic"; |
| 75 | interrupt-controller; |
| 76 | #interrupt-cells = <1>; |
| 77 | reg = <0x0fffc000 0x4000>; |
| 78 | }; |
| 79 | |
| 80 | clocks { |
| 81 | #address-cells = <1>; |
| 82 | #size-cells = <0>; |
| 83 | |
| 84 | ckil { |
| 85 | compatible = "fsl,imx-ckil", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 86 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 87 | clock-frequency = <32768>; |
| 88 | }; |
| 89 | |
| 90 | ckih1 { |
| 91 | compatible = "fsl,imx-ckih1", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 92 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 93 | clock-frequency = <22579200>; |
| 94 | }; |
| 95 | |
| 96 | ckih2 { |
| 97 | compatible = "fsl,imx-ckih2", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 98 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 99 | clock-frequency = <0>; |
| 100 | }; |
| 101 | |
| 102 | osc { |
| 103 | compatible = "fsl,imx-osc", "fixed-clock"; |
Shawn Guo | 4b2b404 | 2014-04-11 09:56:46 +0800 | [diff] [blame] | 104 | #clock-cells = <0>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 105 | clock-frequency = <24000000>; |
| 106 | }; |
| 107 | }; |
| 108 | |
| 109 | soc { |
| 110 | #address-cells = <1>; |
| 111 | #size-cells = <1>; |
| 112 | compatible = "simple-bus"; |
| 113 | interrupt-parent = <&tzic>; |
| 114 | ranges; |
| 115 | |
Marek Vasut | 7affee4 | 2013-11-22 12:05:03 +0100 | [diff] [blame] | 116 | sata: sata@10000000 { |
| 117 | compatible = "fsl,imx53-ahci"; |
| 118 | reg = <0x10000000 0x1000>; |
| 119 | interrupts = <28>; |
| 120 | clocks = <&clks IMX5_CLK_SATA_GATE>, |
| 121 | <&clks IMX5_CLK_SATA_REF>, |
| 122 | <&clks IMX5_CLK_AHB>; |
Shawn Guo | 0257815 | 2014-07-08 16:14:47 +0800 | [diff] [blame] | 123 | clock-names = "sata", "sata_ref", "ahb"; |
Marek Vasut | 7affee4 | 2013-11-22 12:05:03 +0100 | [diff] [blame] | 124 | status = "disabled"; |
| 125 | }; |
| 126 | |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 127 | ipu: ipu@18000000 { |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 128 | #address-cells = <1>; |
| 129 | #size-cells = <0>; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 130 | compatible = "fsl,imx53-ipu"; |
Sascha Hauer | 6d66da8 | 2014-05-06 13:01:34 +0200 | [diff] [blame] | 131 | reg = <0x18000000 0x08000000>; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 132 | interrupts = <11 10>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 133 | clocks = <&clks IMX5_CLK_IPU_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 134 | <&clks IMX5_CLK_IPU_DI0_GATE>, |
| 135 | <&clks IMX5_CLK_IPU_DI1_GATE>; |
Philipp Zabel | 4438a6a | 2013-03-27 18:30:36 +0100 | [diff] [blame] | 136 | clock-names = "bus", "di0", "di1"; |
Philipp Zabel | 8d84c37 | 2013-03-28 17:35:23 +0100 | [diff] [blame] | 137 | resets = <&src 2>; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 138 | |
Fabien Lahoudere | 2a8e583 | 2016-08-04 15:47:32 +0200 | [diff] [blame] | 139 | ipu_csi0: port@0 { |
| 140 | reg = <0>; |
| 141 | }; |
| 142 | |
| 143 | ipu_csi1: port@1 { |
| 144 | reg = <1>; |
| 145 | }; |
| 146 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 147 | ipu_di0: port@2 { |
| 148 | #address-cells = <1>; |
| 149 | #size-cells = <0>; |
| 150 | reg = <2>; |
| 151 | |
| 152 | ipu_di0_disp0: endpoint@0 { |
| 153 | reg = <0>; |
| 154 | }; |
| 155 | |
| 156 | ipu_di0_lvds0: endpoint@1 { |
| 157 | reg = <1>; |
| 158 | remote-endpoint = <&lvds0_in>; |
| 159 | }; |
| 160 | }; |
| 161 | |
| 162 | ipu_di1: port@3 { |
| 163 | #address-cells = <1>; |
| 164 | #size-cells = <0>; |
| 165 | reg = <3>; |
| 166 | |
| 167 | ipu_di1_disp1: endpoint@0 { |
| 168 | reg = <0>; |
| 169 | }; |
| 170 | |
| 171 | ipu_di1_lvds1: endpoint@1 { |
| 172 | reg = <1>; |
| 173 | remote-endpoint = <&lvds1_in>; |
| 174 | }; |
| 175 | |
| 176 | ipu_di1_tve: endpoint@2 { |
| 177 | reg = <2>; |
| 178 | remote-endpoint = <&tve_in>; |
| 179 | }; |
| 180 | }; |
Sascha Hauer | abed9a6 | 2012-06-05 13:52:10 +0200 | [diff] [blame] | 181 | }; |
| 182 | |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 183 | aips@50000000 { /* AIPS1 */ |
| 184 | compatible = "fsl,aips-bus", "simple-bus"; |
| 185 | #address-cells = <1>; |
| 186 | #size-cells = <1>; |
| 187 | reg = <0x50000000 0x10000000>; |
| 188 | ranges; |
| 189 | |
| 190 | spba@50000000 { |
| 191 | compatible = "fsl,spba-bus", "simple-bus"; |
| 192 | #address-cells = <1>; |
| 193 | #size-cells = <1>; |
| 194 | reg = <0x50000000 0x40000>; |
| 195 | ranges; |
| 196 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 197 | esdhc1: esdhc@50004000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 198 | compatible = "fsl,imx53-esdhc"; |
| 199 | reg = <0x50004000 0x4000>; |
| 200 | interrupts = <1>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 201 | clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 202 | <&clks IMX5_CLK_DUMMY>, |
| 203 | <&clks IMX5_CLK_ESDHC1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 204 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 205 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 206 | status = "disabled"; |
| 207 | }; |
| 208 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 209 | esdhc2: esdhc@50008000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 210 | compatible = "fsl,imx53-esdhc"; |
| 211 | reg = <0x50008000 0x4000>; |
| 212 | interrupts = <2>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 213 | clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 214 | <&clks IMX5_CLK_DUMMY>, |
| 215 | <&clks IMX5_CLK_ESDHC2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 216 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 217 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 218 | status = "disabled"; |
| 219 | }; |
| 220 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 221 | uart3: serial@5000c000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 222 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 223 | reg = <0x5000c000 0x4000>; |
| 224 | interrupts = <33>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 225 | clocks = <&clks IMX5_CLK_UART3_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 226 | <&clks IMX5_CLK_UART3_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 227 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 228 | dmas = <&sdma 42 4 0>, <&sdma 43 4 0>; |
| 229 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 230 | status = "disabled"; |
| 231 | }; |
| 232 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 233 | ecspi1: ecspi@50010000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 234 | #address-cells = <1>; |
| 235 | #size-cells = <0>; |
| 236 | compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi"; |
| 237 | reg = <0x50010000 0x4000>; |
| 238 | interrupts = <36>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 239 | clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 240 | <&clks IMX5_CLK_ECSPI1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 241 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 242 | status = "disabled"; |
| 243 | }; |
| 244 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 245 | ssi2: ssi@50014000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 246 | #sound-dai-cells = <0>; |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 247 | compatible = "fsl,imx53-ssi", |
| 248 | "fsl,imx51-ssi", |
| 249 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 250 | reg = <0x50014000 0x4000>; |
| 251 | interrupts = <30>; |
Fabio Estevam | 685570a | 2014-09-18 20:23:48 -0300 | [diff] [blame] | 252 | clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>, |
| 253 | <&clks IMX5_CLK_SSI2_ROOT_GATE>; |
| 254 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 255 | dmas = <&sdma 24 1 0>, |
| 256 | <&sdma 25 1 0>; |
| 257 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 258 | fsl,fifo-depth = <15>; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 259 | status = "disabled"; |
| 260 | }; |
| 261 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 262 | esdhc3: esdhc@50020000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 263 | compatible = "fsl,imx53-esdhc"; |
| 264 | reg = <0x50020000 0x4000>; |
| 265 | interrupts = <3>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 266 | clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 267 | <&clks IMX5_CLK_DUMMY>, |
| 268 | <&clks IMX5_CLK_ESDHC3_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 269 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 270 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 271 | status = "disabled"; |
| 272 | }; |
| 273 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 274 | esdhc4: esdhc@50024000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 275 | compatible = "fsl,imx53-esdhc"; |
| 276 | reg = <0x50024000 0x4000>; |
| 277 | interrupts = <4>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 278 | clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 279 | <&clks IMX5_CLK_DUMMY>, |
| 280 | <&clks IMX5_CLK_ESDHC4_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 281 | clock-names = "ipg", "ahb", "per"; |
Sascha Hauer | c104b6a | 2012-09-25 11:49:33 +0200 | [diff] [blame] | 282 | bus-width = <4>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 283 | status = "disabled"; |
| 284 | }; |
| 285 | }; |
| 286 | |
Steffen Trumtrar | ac08281 | 2014-06-25 13:01:30 +0200 | [diff] [blame] | 287 | aipstz1: bridge@53f00000 { |
| 288 | compatible = "fsl,imx53-aipstz"; |
| 289 | reg = <0x53f00000 0x60>; |
| 290 | }; |
| 291 | |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 292 | usbphy0: usbphy@0 { |
| 293 | compatible = "usb-nop-xceiv"; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 294 | clocks = <&clks IMX5_CLK_USB_PHY1_GATE>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 295 | clock-names = "main_clk"; |
| 296 | status = "okay"; |
| 297 | }; |
| 298 | |
| 299 | usbphy1: usbphy@1 { |
| 300 | compatible = "usb-nop-xceiv"; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 301 | clocks = <&clks IMX5_CLK_USB_PHY2_GATE>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 302 | clock-names = "main_clk"; |
| 303 | status = "okay"; |
| 304 | }; |
| 305 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 306 | usbotg: usb@53f80000 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 307 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 308 | reg = <0x53f80000 0x0200>; |
| 309 | interrupts = <18>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 310 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 311 | fsl,usbmisc = <&usbmisc 0>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 312 | fsl,usbphy = <&usbphy0>; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 313 | status = "disabled"; |
| 314 | }; |
| 315 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 316 | usbh1: usb@53f80200 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 317 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 318 | reg = <0x53f80200 0x0200>; |
| 319 | interrupts = <14>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 320 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 321 | fsl,usbmisc = <&usbmisc 1>; |
Michael Grzeschik | a79025c | 2013-04-11 12:13:16 +0200 | [diff] [blame] | 322 | fsl,usbphy = <&usbphy1>; |
Matt Porter | 3ec481e | 2015-02-27 09:06:00 -0500 | [diff] [blame] | 323 | dr_mode = "host"; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 324 | status = "disabled"; |
| 325 | }; |
| 326 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 327 | usbh2: usb@53f80400 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 328 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 329 | reg = <0x53f80400 0x0200>; |
| 330 | interrupts = <16>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 331 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 332 | fsl,usbmisc = <&usbmisc 2>; |
Matt Porter | 3ec481e | 2015-02-27 09:06:00 -0500 | [diff] [blame] | 333 | dr_mode = "host"; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 334 | status = "disabled"; |
| 335 | }; |
| 336 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 337 | usbh3: usb@53f80600 { |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 338 | compatible = "fsl,imx53-usb", "fsl,imx27-usb"; |
| 339 | reg = <0x53f80600 0x0200>; |
| 340 | interrupts = <17>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 341 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 342 | fsl,usbmisc = <&usbmisc 3>; |
Matt Porter | 3ec481e | 2015-02-27 09:06:00 -0500 | [diff] [blame] | 343 | dr_mode = "host"; |
Michael Grzeschik | 212d0b8 | 2012-08-23 12:35:57 +0200 | [diff] [blame] | 344 | status = "disabled"; |
| 345 | }; |
| 346 | |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 347 | usbmisc: usbmisc@53f80800 { |
| 348 | #index-cells = <1>; |
| 349 | compatible = "fsl,imx53-usbmisc"; |
| 350 | reg = <0x53f80800 0x200>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 351 | clocks = <&clks IMX5_CLK_USBOH3_GATE>; |
Michael Grzeschik | a573502 | 2013-04-11 12:13:14 +0200 | [diff] [blame] | 352 | }; |
| 353 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 354 | gpio1: gpio@53f84000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 355 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 356 | reg = <0x53f84000 0x4000>; |
| 357 | interrupts = <50 51>; |
| 358 | gpio-controller; |
| 359 | #gpio-cells = <2>; |
| 360 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 361 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 362 | }; |
| 363 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 364 | gpio2: gpio@53f88000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 365 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 366 | reg = <0x53f88000 0x4000>; |
| 367 | interrupts = <52 53>; |
| 368 | gpio-controller; |
| 369 | #gpio-cells = <2>; |
| 370 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 371 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 372 | }; |
| 373 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 374 | gpio3: gpio@53f8c000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 375 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 376 | reg = <0x53f8c000 0x4000>; |
| 377 | interrupts = <54 55>; |
| 378 | gpio-controller; |
| 379 | #gpio-cells = <2>; |
| 380 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 381 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 382 | }; |
| 383 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 384 | gpio4: gpio@53f90000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 385 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 386 | reg = <0x53f90000 0x4000>; |
| 387 | interrupts = <56 57>; |
| 388 | gpio-controller; |
| 389 | #gpio-cells = <2>; |
| 390 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 391 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 392 | }; |
| 393 | |
Rostislav Lisovy | 675e4d0 | 2013-10-22 19:07:21 +0200 | [diff] [blame] | 394 | kpp: kpp@53f94000 { |
| 395 | compatible = "fsl,imx53-kpp", "fsl,imx21-kpp"; |
| 396 | reg = <0x53f94000 0x4000>; |
| 397 | interrupts = <60>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 398 | clocks = <&clks IMX5_CLK_DUMMY>; |
Rostislav Lisovy | 675e4d0 | 2013-10-22 19:07:21 +0200 | [diff] [blame] | 399 | status = "disabled"; |
| 400 | }; |
| 401 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 402 | wdog1: wdog@53f98000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 403 | compatible = "fsl,imx53-wdt", "fsl,imx21-wdt"; |
| 404 | reg = <0x53f98000 0x4000>; |
| 405 | interrupts = <58>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 406 | clocks = <&clks IMX5_CLK_DUMMY>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 407 | }; |
| 408 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 409 | wdog2: wdog@53f9c000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 410 | compatible = "fsl,imx53-wdt", "fsl,imx21-wdt"; |
| 411 | reg = <0x53f9c000 0x4000>; |
| 412 | interrupts = <59>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 413 | clocks = <&clks IMX5_CLK_DUMMY>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 414 | status = "disabled"; |
| 415 | }; |
| 416 | |
Sascha Hauer | cc8aae9 | 2013-03-14 13:09:00 +0100 | [diff] [blame] | 417 | gpt: timer@53fa0000 { |
| 418 | compatible = "fsl,imx53-gpt", "fsl,imx31-gpt"; |
| 419 | reg = <0x53fa0000 0x4000>; |
| 420 | interrupts = <39>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 421 | clocks = <&clks IMX5_CLK_GPT_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 422 | <&clks IMX5_CLK_GPT_HF_GATE>; |
Sascha Hauer | cc8aae9 | 2013-03-14 13:09:00 +0100 | [diff] [blame] | 423 | clock-names = "ipg", "per"; |
| 424 | }; |
| 425 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 426 | iomuxc: iomuxc@53fa8000 { |
Shawn Guo | 5be03a7 | 2012-08-12 20:02:10 +0800 | [diff] [blame] | 427 | compatible = "fsl,imx53-iomuxc"; |
| 428 | reg = <0x53fa8000 0x4000>; |
Shawn Guo | 5be03a7 | 2012-08-12 20:02:10 +0800 | [diff] [blame] | 429 | }; |
| 430 | |
Philipp Zabel | 5af9f14 | 2013-03-27 18:30:43 +0100 | [diff] [blame] | 431 | gpr: iomuxc-gpr@53fa8000 { |
| 432 | compatible = "fsl,imx53-iomuxc-gpr", "syscon"; |
| 433 | reg = <0x53fa8000 0xc>; |
| 434 | }; |
| 435 | |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 436 | ldb: ldb@53fa8008 { |
| 437 | #address-cells = <1>; |
| 438 | #size-cells = <0>; |
| 439 | compatible = "fsl,imx53-ldb"; |
| 440 | reg = <0x53fa8008 0x4>; |
| 441 | gpr = <&gpr>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 442 | clocks = <&clks IMX5_CLK_LDB_DI0_SEL>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 443 | <&clks IMX5_CLK_LDB_DI1_SEL>, |
| 444 | <&clks IMX5_CLK_IPU_DI0_SEL>, |
| 445 | <&clks IMX5_CLK_IPU_DI1_SEL>, |
| 446 | <&clks IMX5_CLK_LDB_DI0_GATE>, |
| 447 | <&clks IMX5_CLK_LDB_DI1_GATE>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 448 | clock-names = "di0_pll", "di1_pll", |
| 449 | "di0_sel", "di1_sel", |
| 450 | "di0", "di1"; |
| 451 | status = "disabled"; |
| 452 | |
| 453 | lvds-channel@0 { |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 454 | #address-cells = <1>; |
| 455 | #size-cells = <0>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 456 | reg = <0>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 457 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 458 | |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 459 | port@0 { |
| 460 | reg = <0>; |
| 461 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 462 | lvds0_in: endpoint { |
| 463 | remote-endpoint = <&ipu_di0_lvds0>; |
| 464 | }; |
| 465 | }; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 466 | }; |
| 467 | |
| 468 | lvds-channel@1 { |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 469 | #address-cells = <1>; |
| 470 | #size-cells = <0>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 471 | reg = <1>; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 472 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 473 | |
Markus Niebel | 1b134c9 | 2014-09-11 15:56:56 +0800 | [diff] [blame] | 474 | port@1 { |
| 475 | reg = <1>; |
| 476 | |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 477 | lvds1_in: endpoint { |
Lothar Waßmann | fa1746a | 2014-04-10 10:03:40 +0200 | [diff] [blame] | 478 | remote-endpoint = <&ipu_di1_lvds1>; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 479 | }; |
| 480 | }; |
Philipp Zabel | 420714a | 2013-03-27 18:30:44 +0100 | [diff] [blame] | 481 | }; |
| 482 | }; |
| 483 | |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 484 | pwm1: pwm@53fb4000 { |
| 485 | #pwm-cells = <2>; |
| 486 | compatible = "fsl,imx53-pwm", "fsl,imx27-pwm"; |
| 487 | reg = <0x53fb4000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 488 | clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 489 | <&clks IMX5_CLK_PWM1_HF_GATE>; |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 490 | clock-names = "ipg", "per"; |
| 491 | interrupts = <61>; |
| 492 | }; |
| 493 | |
| 494 | pwm2: pwm@53fb8000 { |
| 495 | #pwm-cells = <2>; |
| 496 | compatible = "fsl,imx53-pwm", "fsl,imx27-pwm"; |
| 497 | reg = <0x53fb8000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 498 | clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 499 | <&clks IMX5_CLK_PWM2_HF_GATE>; |
Sascha Hauer | 9ae90af | 2012-07-04 12:30:37 +0200 | [diff] [blame] | 500 | clock-names = "ipg", "per"; |
| 501 | interrupts = <94>; |
| 502 | }; |
| 503 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 504 | uart1: serial@53fbc000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 505 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 506 | reg = <0x53fbc000 0x4000>; |
| 507 | interrupts = <31>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 508 | clocks = <&clks IMX5_CLK_UART1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 509 | <&clks IMX5_CLK_UART1_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 510 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 511 | dmas = <&sdma 18 4 0>, <&sdma 19 4 0>; |
| 512 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 513 | status = "disabled"; |
| 514 | }; |
| 515 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 516 | uart2: serial@53fc0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 517 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 518 | reg = <0x53fc0000 0x4000>; |
| 519 | interrupts = <32>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 520 | clocks = <&clks IMX5_CLK_UART2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 521 | <&clks IMX5_CLK_UART2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 522 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 523 | dmas = <&sdma 12 4 0>, <&sdma 13 4 0>; |
| 524 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 525 | status = "disabled"; |
| 526 | }; |
| 527 | |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 528 | can1: can@53fc8000 { |
| 529 | compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan"; |
| 530 | reg = <0x53fc8000 0x4000>; |
| 531 | interrupts = <82>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 532 | clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 533 | <&clks IMX5_CLK_CAN1_SERIAL_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 534 | clock-names = "ipg", "per"; |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 535 | status = "disabled"; |
| 536 | }; |
| 537 | |
| 538 | can2: can@53fcc000 { |
| 539 | compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan"; |
| 540 | reg = <0x53fcc000 0x4000>; |
| 541 | interrupts = <83>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 542 | clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 543 | <&clks IMX5_CLK_CAN2_SERIAL_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 544 | clock-names = "ipg", "per"; |
Steffen Trumtrar | a9d1f92 | 2012-07-18 11:42:43 +0200 | [diff] [blame] | 545 | status = "disabled"; |
| 546 | }; |
| 547 | |
Philipp Zabel | 8d84c37 | 2013-03-28 17:35:23 +0100 | [diff] [blame] | 548 | src: src@53fd0000 { |
| 549 | compatible = "fsl,imx53-src", "fsl,imx51-src"; |
| 550 | reg = <0x53fd0000 0x4000>; |
| 551 | #reset-cells = <1>; |
| 552 | }; |
| 553 | |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 554 | clks: ccm@53fd4000{ |
| 555 | compatible = "fsl,imx53-ccm"; |
| 556 | reg = <0x53fd4000 0x4000>; |
| 557 | interrupts = <0 71 0x04 0 72 0x04>; |
| 558 | #clock-cells = <1>; |
| 559 | }; |
| 560 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 561 | gpio5: gpio@53fdc000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 562 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 563 | reg = <0x53fdc000 0x4000>; |
| 564 | interrupts = <103 104>; |
| 565 | gpio-controller; |
| 566 | #gpio-cells = <2>; |
| 567 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 568 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 569 | }; |
| 570 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 571 | gpio6: gpio@53fe0000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 572 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 573 | reg = <0x53fe0000 0x4000>; |
| 574 | interrupts = <105 106>; |
| 575 | gpio-controller; |
| 576 | #gpio-cells = <2>; |
| 577 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 578 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 579 | }; |
| 580 | |
Richard Zhao | 4d19186 | 2011-12-14 09:26:44 +0800 | [diff] [blame] | 581 | gpio7: gpio@53fe4000 { |
Benoît Thébaudeau | aeb2774 | 2012-06-22 21:04:06 +0200 | [diff] [blame] | 582 | compatible = "fsl,imx53-gpio", "fsl,imx35-gpio"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 583 | reg = <0x53fe4000 0x4000>; |
| 584 | interrupts = <107 108>; |
| 585 | gpio-controller; |
| 586 | #gpio-cells = <2>; |
| 587 | interrupt-controller; |
Shawn Guo | 88cde8b | 2012-07-06 20:03:37 +0800 | [diff] [blame] | 588 | #interrupt-cells = <2>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 589 | }; |
| 590 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 591 | i2c3: i2c@53fec000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 592 | #address-cells = <1>; |
| 593 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 594 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 595 | reg = <0x53fec000 0x4000>; |
| 596 | interrupts = <64>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 597 | clocks = <&clks IMX5_CLK_I2C3_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 598 | status = "disabled"; |
| 599 | }; |
| 600 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 601 | uart4: serial@53ff0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 602 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 603 | reg = <0x53ff0000 0x4000>; |
| 604 | interrupts = <13>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 605 | clocks = <&clks IMX5_CLK_UART4_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 606 | <&clks IMX5_CLK_UART4_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 607 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 608 | dmas = <&sdma 2 4 0>, <&sdma 3 4 0>; |
| 609 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 610 | status = "disabled"; |
| 611 | }; |
| 612 | }; |
| 613 | |
| 614 | aips@60000000 { /* AIPS2 */ |
| 615 | compatible = "fsl,aips-bus", "simple-bus"; |
| 616 | #address-cells = <1>; |
| 617 | #size-cells = <1>; |
| 618 | reg = <0x60000000 0x10000000>; |
| 619 | ranges; |
| 620 | |
Steffen Trumtrar | ac08281 | 2014-06-25 13:01:30 +0200 | [diff] [blame] | 621 | aipstz2: bridge@63f00000 { |
| 622 | compatible = "fsl,imx53-aipstz"; |
| 623 | reg = <0x63f00000 0x60>; |
| 624 | }; |
| 625 | |
Sascha Hauer | 4f3b2a4 | 2013-06-25 15:51:52 +0200 | [diff] [blame] | 626 | iim: iim@63f98000 { |
| 627 | compatible = "fsl,imx53-iim", "fsl,imx27-iim"; |
| 628 | reg = <0x63f98000 0x4000>; |
| 629 | interrupts = <69>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 630 | clocks = <&clks IMX5_CLK_IIM_GATE>; |
Sascha Hauer | 4f3b2a4 | 2013-06-25 15:51:52 +0200 | [diff] [blame] | 631 | }; |
| 632 | |
Shawn Guo | 0c456cf | 2012-04-02 14:39:26 +0800 | [diff] [blame] | 633 | uart5: serial@63f90000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 634 | compatible = "fsl,imx53-uart", "fsl,imx21-uart"; |
| 635 | reg = <0x63f90000 0x4000>; |
| 636 | interrupts = <86>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 637 | clocks = <&clks IMX5_CLK_UART5_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 638 | <&clks IMX5_CLK_UART5_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 639 | clock-names = "ipg", "per"; |
Fabien Lahoudere | d04eba9 | 2016-08-04 12:22:37 +0200 | [diff] [blame] | 640 | dmas = <&sdma 16 4 0>, <&sdma 17 4 0>; |
| 641 | dma-names = "rx", "tx"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 642 | status = "disabled"; |
| 643 | }; |
| 644 | |
Martin Fuzzey | a82b7b9 | 2013-01-29 16:46:19 +0100 | [diff] [blame] | 645 | owire: owire@63fa4000 { |
| 646 | compatible = "fsl,imx53-owire", "fsl,imx21-owire"; |
| 647 | reg = <0x63fa4000 0x4000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 648 | clocks = <&clks IMX5_CLK_OWIRE_GATE>; |
Martin Fuzzey | a82b7b9 | 2013-01-29 16:46:19 +0100 | [diff] [blame] | 649 | status = "disabled"; |
| 650 | }; |
| 651 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 652 | ecspi2: ecspi@63fac000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 653 | #address-cells = <1>; |
| 654 | #size-cells = <0>; |
| 655 | compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi"; |
| 656 | reg = <0x63fac000 0x4000>; |
| 657 | interrupts = <37>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 658 | clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 659 | <&clks IMX5_CLK_ECSPI2_PER_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 660 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 661 | status = "disabled"; |
| 662 | }; |
| 663 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 664 | sdma: sdma@63fb0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 665 | compatible = "fsl,imx53-sdma", "fsl,imx35-sdma"; |
| 666 | reg = <0x63fb0000 0x4000>; |
| 667 | interrupts = <6>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 668 | clocks = <&clks IMX5_CLK_SDMA_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 669 | <&clks IMX5_CLK_SDMA_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 670 | clock-names = "ipg", "ahb"; |
Huang Shijie | fb72bb2 | 2013-07-02 10:15:29 +0800 | [diff] [blame] | 671 | #dma-cells = <3>; |
Fabio Estevam | 7e4f036 | 2012-08-08 11:28:07 -0300 | [diff] [blame] | 672 | fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 673 | }; |
| 674 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 675 | cspi: cspi@63fc0000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 676 | #address-cells = <1>; |
| 677 | #size-cells = <0>; |
| 678 | compatible = "fsl,imx53-cspi", "fsl,imx35-cspi"; |
| 679 | reg = <0x63fc0000 0x4000>; |
| 680 | interrupts = <38>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 681 | clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 682 | <&clks IMX5_CLK_CSPI_IPG_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 683 | clock-names = "ipg", "per"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 684 | status = "disabled"; |
| 685 | }; |
| 686 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 687 | i2c2: i2c@63fc4000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 688 | #address-cells = <1>; |
| 689 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 690 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 691 | reg = <0x63fc4000 0x4000>; |
| 692 | interrupts = <63>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 693 | clocks = <&clks IMX5_CLK_I2C2_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 694 | status = "disabled"; |
| 695 | }; |
| 696 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 697 | i2c1: i2c@63fc8000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 698 | #address-cells = <1>; |
| 699 | #size-cells = <0>; |
Shawn Guo | 5bdfba2 | 2012-09-14 15:19:00 +0800 | [diff] [blame] | 700 | compatible = "fsl,imx53-i2c", "fsl,imx21-i2c"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 701 | reg = <0x63fc8000 0x4000>; |
| 702 | interrupts = <62>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 703 | clocks = <&clks IMX5_CLK_I2C1_GATE>; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 704 | status = "disabled"; |
| 705 | }; |
| 706 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 707 | ssi1: ssi@63fcc000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 708 | #sound-dai-cells = <0>; |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 709 | compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", |
| 710 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 711 | reg = <0x63fcc000 0x4000>; |
| 712 | interrupts = <29>; |
Fabio Estevam | 685570a | 2014-09-18 20:23:48 -0300 | [diff] [blame] | 713 | clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>, |
| 714 | <&clks IMX5_CLK_SSI1_ROOT_GATE>; |
| 715 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 716 | dmas = <&sdma 28 0 0>, |
| 717 | <&sdma 29 0 0>; |
| 718 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 719 | fsl,fifo-depth = <15>; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 720 | status = "disabled"; |
| 721 | }; |
| 722 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 723 | audmux: audmux@63fd0000 { |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 724 | compatible = "fsl,imx53-audmux", "fsl,imx31-audmux"; |
| 725 | reg = <0x63fd0000 0x4000>; |
| 726 | status = "disabled"; |
| 727 | }; |
| 728 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 729 | nfc: nand@63fdb000 { |
Sascha Hauer | 75453a0 | 2012-06-06 12:33:16 +0200 | [diff] [blame] | 730 | compatible = "fsl,imx53-nand"; |
| 731 | reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>; |
| 732 | interrupts = <8>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 733 | clocks = <&clks IMX5_CLK_NFC_GATE>; |
Sascha Hauer | 75453a0 | 2012-06-06 12:33:16 +0200 | [diff] [blame] | 734 | status = "disabled"; |
| 735 | }; |
| 736 | |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 737 | ssi3: ssi@63fe8000 { |
Alexander Shiyan | 6ff7f51 | 2014-08-19 20:00:09 +0400 | [diff] [blame] | 738 | #sound-dai-cells = <0>; |
Markus Pargmann | 28f93d0 | 2014-01-17 10:07:42 +0100 | [diff] [blame] | 739 | compatible = "fsl,imx53-ssi", "fsl,imx51-ssi", |
| 740 | "fsl,imx21-ssi"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 741 | reg = <0x63fe8000 0x4000>; |
| 742 | interrupts = <96>; |
Fabio Estevam | 685570a | 2014-09-18 20:23:48 -0300 | [diff] [blame] | 743 | clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>, |
| 744 | <&clks IMX5_CLK_SSI3_ROOT_GATE>; |
| 745 | clock-names = "ipg", "baud"; |
Shawn Guo | 5da826a | 2013-07-17 13:50:54 +0800 | [diff] [blame] | 746 | dmas = <&sdma 46 0 0>, |
| 747 | <&sdma 47 0 0>; |
| 748 | dma-names = "rx", "tx"; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 749 | fsl,fifo-depth = <15>; |
Shawn Guo | ffc505c | 2012-05-11 13:12:01 +0800 | [diff] [blame] | 750 | status = "disabled"; |
| 751 | }; |
| 752 | |
Sascha Hauer | 7b7d672 | 2012-11-15 09:31:52 +0100 | [diff] [blame] | 753 | fec: ethernet@63fec000 { |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 754 | compatible = "fsl,imx53-fec", "fsl,imx25-fec"; |
| 755 | reg = <0x63fec000 0x4000>; |
| 756 | interrupts = <87>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 757 | clocks = <&clks IMX5_CLK_FEC_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 758 | <&clks IMX5_CLK_FEC_GATE>, |
| 759 | <&clks IMX5_CLK_FEC_GATE>; |
Fabio Estevam | f40f38d | 2012-11-21 13:43:05 -0200 | [diff] [blame] | 760 | clock-names = "ipg", "ahb", "ptp"; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 761 | status = "disabled"; |
| 762 | }; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 763 | |
| 764 | tve: tve@63ff0000 { |
| 765 | compatible = "fsl,imx53-tve"; |
| 766 | reg = <0x63ff0000 0x1000>; |
| 767 | interrupts = <92>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 768 | clocks = <&clks IMX5_CLK_TVE_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 769 | <&clks IMX5_CLK_IPU_DI1_SEL>; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 770 | clock-names = "tve", "di_sel"; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 771 | status = "disabled"; |
Philipp Zabel | e05c8c9 | 2014-03-05 10:21:00 +0100 | [diff] [blame] | 772 | |
| 773 | port { |
| 774 | tve_in: endpoint { |
| 775 | remote-endpoint = <&ipu_di1_tve>; |
| 776 | }; |
| 777 | }; |
Philipp Zabel | 19194c2 | 2013-06-04 12:12:22 +0200 | [diff] [blame] | 778 | }; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 779 | |
| 780 | vpu: vpu@63ff4000 { |
Fabio Estevam | 7194661 | 2014-11-27 10:18:19 -0200 | [diff] [blame] | 781 | compatible = "fsl,imx53-vpu", "cnm,coda7541"; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 782 | reg = <0x63ff4000 0x1000>; |
| 783 | interrupts = <9>; |
Lothar Waßmann | fa97d2f | 2014-08-13 15:47:47 +0200 | [diff] [blame] | 784 | clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 785 | <&clks IMX5_CLK_VPU_GATE>; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 786 | clock-names = "per", "ahb"; |
Philipp Zabel | b1e2e54 | 2014-03-19 15:49:24 +0100 | [diff] [blame] | 787 | resets = <&src 1>; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 788 | iram = <&ocram>; |
Fabio Estevam | fbf970f | 2013-06-28 19:49:18 -0300 | [diff] [blame] | 789 | }; |
Steffen Trumtrar | 60811cc | 2014-12-09 09:56:52 +0100 | [diff] [blame] | 790 | |
| 791 | sahara: crypto@63ff8000 { |
| 792 | compatible = "fsl,imx53-sahara"; |
| 793 | reg = <0x63ff8000 0x4000>; |
| 794 | interrupts = <19 20>; |
| 795 | clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>, |
Jagan Teki | 4631170 | 2016-10-26 15:31:01 +0530 | [diff] [blame^] | 796 | <&clks IMX5_CLK_SAHARA_IPG_GATE>; |
Steffen Trumtrar | 60811cc | 2014-12-09 09:56:52 +0100 | [diff] [blame] | 797 | clock-names = "ipg", "ahb"; |
| 798 | }; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 799 | }; |
Philipp Zabel | 481fbe1 | 2013-07-01 11:06:09 +0200 | [diff] [blame] | 800 | |
| 801 | ocram: sram@f8000000 { |
| 802 | compatible = "mmio-sram"; |
| 803 | reg = <0xf8000000 0x20000>; |
Lucas Stach | 564695d | 2013-11-14 11:18:58 +0100 | [diff] [blame] | 804 | clocks = <&clks IMX5_CLK_OCRAM>; |
Philipp Zabel | 481fbe1 | 2013-07-01 11:06:09 +0200 | [diff] [blame] | 805 | }; |
Steffen Trumtrar | 49bdf58 | 2014-08-22 14:02:27 +0200 | [diff] [blame] | 806 | |
| 807 | pmu { |
| 808 | compatible = "arm,cortex-a8-pmu"; |
| 809 | interrupts = <77>; |
| 810 | }; |
Shawn Guo | 73d2b4c | 2011-10-17 08:42:16 +0800 | [diff] [blame] | 811 | }; |
| 812 | }; |