Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 ARM Ltd. |
| 3 | * Copyright (c) 2010 ST-Ericsson SA |
| 4 | * |
| 5 | * Author: Peter Pearse <peter.pearse@arm.com> |
| 6 | * Author: Linus Walleij <linus.walleij@stericsson.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of the GNU General Public License as published by the Free |
| 10 | * Software Foundation; either version 2 of the License, or (at your option) |
| 11 | * any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 14 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 16 | * more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License along with |
| 19 | * this program; if not, write to the Free Software Foundation, Inc., 59 |
| 20 | * Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 21 | * |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 22 | * The full GNU General Public License is in this distribution in the file |
| 23 | * called COPYING. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 24 | * |
| 25 | * Documentation: ARM DDI 0196G == PL080 |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 26 | * Documentation: ARM DDI 0218E == PL081 |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 27 | * |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 28 | * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any |
| 29 | * channel. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 30 | * |
| 31 | * The PL080 has 8 channels available for simultaneous use, and the PL081 |
| 32 | * has only two channels. So on these DMA controllers the number of channels |
| 33 | * and the number of incoming DMA signals are two totally different things. |
| 34 | * It is usually not possible to theoretically handle all physical signals, |
| 35 | * so a multiplexing scheme with possible denial of use is necessary. |
| 36 | * |
| 37 | * The PL080 has a dual bus master, PL081 has a single master. |
| 38 | * |
| 39 | * Memory to peripheral transfer may be visualized as |
| 40 | * Get data from memory to DMAC |
| 41 | * Until no data left |
| 42 | * On burst request from peripheral |
| 43 | * Destination burst from DMAC to peripheral |
| 44 | * Clear burst request |
| 45 | * Raise terminal count interrupt |
| 46 | * |
| 47 | * For peripherals with a FIFO: |
| 48 | * Source burst size == half the depth of the peripheral FIFO |
| 49 | * Destination burst size == the depth of the peripheral FIFO |
| 50 | * |
| 51 | * (Bursts are irrelevant for mem to mem transfers - there are no burst |
| 52 | * signals, the DMA controller will simply facilitate its AHB master.) |
| 53 | * |
| 54 | * ASSUMES default (little) endianness for DMA transfers |
| 55 | * |
Russell King - ARM Linux | 9dc2c20 | 2011-01-03 22:33:06 +0000 | [diff] [blame] | 56 | * The PL08x has two flow control settings: |
| 57 | * - DMAC flow control: the transfer size defines the number of transfers |
| 58 | * which occur for the current LLI entry, and the DMAC raises TC at the |
| 59 | * end of every LLI entry. Observed behaviour shows the DMAC listening |
| 60 | * to both the BREQ and SREQ signals (contrary to documented), |
| 61 | * transferring data if either is active. The LBREQ and LSREQ signals |
| 62 | * are ignored. |
| 63 | * |
| 64 | * - Peripheral flow control: the transfer size is ignored (and should be |
| 65 | * zero). The data is transferred from the current LLI entry, until |
| 66 | * after the final transfer signalled by LBREQ or LSREQ. The DMAC |
| 67 | * will then move to the next LLI entry. |
| 68 | * |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 69 | * Global TODO: |
| 70 | * - Break out common code from arch/arm/mach-s3c64xx and share |
| 71 | */ |
Russell King - ARM Linux | 730404a | 2011-01-03 22:34:07 +0000 | [diff] [blame] | 72 | #include <linux/amba/bus.h> |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 73 | #include <linux/amba/pl08x.h> |
| 74 | #include <linux/debugfs.h> |
Viresh Kumar | 0c38d70 | 2011-08-05 15:32:28 +0530 | [diff] [blame] | 75 | #include <linux/delay.h> |
| 76 | #include <linux/device.h> |
| 77 | #include <linux/dmaengine.h> |
| 78 | #include <linux/dmapool.h> |
Vinod Koul | 8516f52 | 2011-09-02 16:43:44 +0530 | [diff] [blame] | 79 | #include <linux/dma-mapping.h> |
Viresh Kumar | 0c38d70 | 2011-08-05 15:32:28 +0530 | [diff] [blame] | 80 | #include <linux/init.h> |
| 81 | #include <linux/interrupt.h> |
| 82 | #include <linux/module.h> |
Viresh Kumar | b7b6018 | 2011-08-05 15:32:33 +0530 | [diff] [blame] | 83 | #include <linux/pm_runtime.h> |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 84 | #include <linux/seq_file.h> |
Viresh Kumar | 0c38d70 | 2011-08-05 15:32:28 +0530 | [diff] [blame] | 85 | #include <linux/slab.h> |
Alessandro Rubini | 3a95b9f | 2012-11-24 00:22:56 +0000 | [diff] [blame] | 86 | #include <linux/amba/pl080.h> |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 87 | |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 88 | #include "dmaengine.h" |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 89 | #include "virt-dma.h" |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 90 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 91 | #define DRIVER_NAME "pl08xdmac" |
| 92 | |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 93 | static struct amba_driver pl08x_amba_driver; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 94 | struct pl08x_driver_data; |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 95 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 96 | /** |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 97 | * struct vendor_data - vendor-specific config parameters for PL08x derivatives |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 98 | * @channels: the number of channels available in this variant |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 99 | * @dualmaster: whether this version supports dual AHB masters or not. |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 100 | * @nomadik: whether the channels have Nomadik security extension bits |
| 101 | * that need to be checked for permission before use and some registers are |
| 102 | * missing |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 103 | */ |
| 104 | struct vendor_data { |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 105 | u8 config_offset; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 106 | u8 channels; |
| 107 | bool dualmaster; |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 108 | bool nomadik; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 109 | }; |
| 110 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 111 | /** |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 112 | * struct pl08x_bus_data - information of source or destination |
| 113 | * busses for a transfer |
| 114 | * @addr: current address |
| 115 | * @maxwidth: the maximum width of a transfer on this bus |
| 116 | * @buswidth: the width of this bus in bytes: 1, 2 or 4 |
| 117 | */ |
| 118 | struct pl08x_bus_data { |
| 119 | dma_addr_t addr; |
| 120 | u8 maxwidth; |
| 121 | u8 buswidth; |
| 122 | }; |
| 123 | |
| 124 | /** |
| 125 | * struct pl08x_phy_chan - holder for the physical channels |
| 126 | * @id: physical index to this channel |
| 127 | * @lock: a lock to use when altering an instance of this struct |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 128 | * @serving: the virtual channel currently being served by this physical |
| 129 | * channel |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 130 | * @locked: channel unavailable for the system, e.g. dedicated to secure |
| 131 | * world |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 132 | */ |
| 133 | struct pl08x_phy_chan { |
| 134 | unsigned int id; |
| 135 | void __iomem *base; |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 136 | void __iomem *reg_config; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 137 | spinlock_t lock; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 138 | struct pl08x_dma_chan *serving; |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 139 | bool locked; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 140 | }; |
| 141 | |
| 142 | /** |
| 143 | * struct pl08x_sg - structure containing data per sg |
| 144 | * @src_addr: src address of sg |
| 145 | * @dst_addr: dst address of sg |
| 146 | * @len: transfer len in bytes |
| 147 | * @node: node for txd's dsg_list |
| 148 | */ |
| 149 | struct pl08x_sg { |
| 150 | dma_addr_t src_addr; |
| 151 | dma_addr_t dst_addr; |
| 152 | size_t len; |
| 153 | struct list_head node; |
| 154 | }; |
| 155 | |
| 156 | /** |
| 157 | * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 158 | * @vd: virtual DMA descriptor |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 159 | * @dsg_list: list of children sg's |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 160 | * @llis_bus: DMA memory address (physical) start for the LLIs |
| 161 | * @llis_va: virtual memory address start for the LLIs |
| 162 | * @cctl: control reg values for current txd |
| 163 | * @ccfg: config reg values for current txd |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 164 | * @done: this marks completed descriptors, which should not have their |
| 165 | * mux released. |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 166 | */ |
| 167 | struct pl08x_txd { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 168 | struct virt_dma_desc vd; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 169 | struct list_head dsg_list; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 170 | dma_addr_t llis_bus; |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 171 | u32 *llis_va; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 172 | /* Default cctl value for LLIs */ |
| 173 | u32 cctl; |
| 174 | /* |
| 175 | * Settings to be put into the physical channel when we |
| 176 | * trigger this txd. Other registers are in llis_va[0]. |
| 177 | */ |
| 178 | u32 ccfg; |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 179 | bool done; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 180 | }; |
| 181 | |
| 182 | /** |
| 183 | * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel |
| 184 | * states |
| 185 | * @PL08X_CHAN_IDLE: the channel is idle |
| 186 | * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport |
| 187 | * channel and is running a transfer on it |
| 188 | * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport |
| 189 | * channel, but the transfer is currently paused |
| 190 | * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport |
| 191 | * channel to become available (only pertains to memcpy channels) |
| 192 | */ |
| 193 | enum pl08x_dma_chan_state { |
| 194 | PL08X_CHAN_IDLE, |
| 195 | PL08X_CHAN_RUNNING, |
| 196 | PL08X_CHAN_PAUSED, |
| 197 | PL08X_CHAN_WAITING, |
| 198 | }; |
| 199 | |
| 200 | /** |
| 201 | * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 202 | * @vc: wrappped virtual channel |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 203 | * @phychan: the physical channel utilized by this channel, if there is one |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 204 | * @name: name of channel |
| 205 | * @cd: channel platform data |
| 206 | * @runtime_addr: address for RX/TX according to the runtime config |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 207 | * @at: active transaction on this channel |
| 208 | * @lock: a lock for this channel data |
| 209 | * @host: a pointer to the host (internal use) |
| 210 | * @state: whether the channel is idle, paused, running etc |
| 211 | * @slave: whether this channel is a device (slave) or for memcpy |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 212 | * @signal: the physical DMA request signal which this channel is using |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 213 | * @mux_use: count of descriptors using this DMA request signal setting |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 214 | */ |
| 215 | struct pl08x_dma_chan { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 216 | struct virt_dma_chan vc; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 217 | struct pl08x_phy_chan *phychan; |
Russell King | 550ec36 | 2012-05-28 10:18:55 +0100 | [diff] [blame] | 218 | const char *name; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 219 | const struct pl08x_channel_data *cd; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 220 | struct dma_slave_config cfg; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 221 | struct pl08x_txd *at; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 222 | struct pl08x_driver_data *host; |
| 223 | enum pl08x_dma_chan_state state; |
| 224 | bool slave; |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 225 | int signal; |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 226 | unsigned mux_use; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 227 | }; |
| 228 | |
| 229 | /** |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 230 | * struct pl08x_driver_data - the local state holder for the PL08x |
| 231 | * @slave: slave engine for this instance |
| 232 | * @memcpy: memcpy engine for this instance |
| 233 | * @base: virtual memory base (remapped) for the PL08x |
| 234 | * @adev: the corresponding AMBA (PrimeCell) bus entry |
| 235 | * @vd: vendor data for this PL08x variant |
| 236 | * @pd: platform data passed in from the platform/machine |
| 237 | * @phy_chans: array of data for the physical channels |
| 238 | * @pool: a pool for the LLI descriptors |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 239 | * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI |
| 240 | * fetches |
Russell King - ARM Linux | 30749cb | 2011-01-03 22:41:13 +0000 | [diff] [blame] | 241 | * @mem_buses: set to indicate memory transfers on AHB2. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 242 | * @lock: a spinlock for this struct |
| 243 | */ |
| 244 | struct pl08x_driver_data { |
| 245 | struct dma_device slave; |
| 246 | struct dma_device memcpy; |
| 247 | void __iomem *base; |
| 248 | struct amba_device *adev; |
Russell King - ARM Linux | f96ca9ec | 2011-01-03 22:35:08 +0000 | [diff] [blame] | 249 | const struct vendor_data *vd; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 250 | struct pl08x_platform_data *pd; |
| 251 | struct pl08x_phy_chan *phy_chans; |
| 252 | struct dma_pool *pool; |
Russell King - ARM Linux | 30749cb | 2011-01-03 22:41:13 +0000 | [diff] [blame] | 253 | u8 lli_buses; |
| 254 | u8 mem_buses; |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 255 | u8 lli_words; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 256 | }; |
| 257 | |
| 258 | /* |
| 259 | * PL08X specific defines |
| 260 | */ |
| 261 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 262 | /* The order of words in an LLI. */ |
| 263 | #define PL080_LLI_SRC 0 |
| 264 | #define PL080_LLI_DST 1 |
| 265 | #define PL080_LLI_LLI 2 |
| 266 | #define PL080_LLI_CCTL 3 |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 267 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 268 | /* Total words in an LLI. */ |
| 269 | #define PL080_LLI_WORDS 4 |
| 270 | |
| 271 | /* |
| 272 | * Number of LLIs in each LLI buffer allocated for one transfer |
| 273 | * (maximum times we call dma_pool_alloc on this pool without freeing) |
| 274 | */ |
| 275 | #define MAX_NUM_TSFR_LLIS 512 |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 276 | #define PL08X_ALIGN 8 |
| 277 | |
| 278 | static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan) |
| 279 | { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 280 | return container_of(chan, struct pl08x_dma_chan, vc.chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 281 | } |
| 282 | |
Russell King - ARM Linux | 501e67e | 2011-01-03 22:44:57 +0000 | [diff] [blame] | 283 | static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx) |
| 284 | { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 285 | return container_of(tx, struct pl08x_txd, vd.tx); |
Russell King - ARM Linux | 501e67e | 2011-01-03 22:44:57 +0000 | [diff] [blame] | 286 | } |
| 287 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 288 | /* |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 289 | * Mux handling. |
| 290 | * |
| 291 | * This gives us the DMA request input to the PL08x primecell which the |
| 292 | * peripheral described by the channel data will be routed to, possibly |
| 293 | * via a board/SoC specific external MUX. One important point to note |
| 294 | * here is that this does not depend on the physical channel. |
| 295 | */ |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 296 | static int pl08x_request_mux(struct pl08x_dma_chan *plchan) |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 297 | { |
| 298 | const struct pl08x_platform_data *pd = plchan->host->pd; |
| 299 | int ret; |
| 300 | |
Mark Brown | d7cabee | 2013-06-19 20:38:28 +0100 | [diff] [blame] | 301 | if (plchan->mux_use++ == 0 && pd->get_xfer_signal) { |
| 302 | ret = pd->get_xfer_signal(plchan->cd); |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 303 | if (ret < 0) { |
| 304 | plchan->mux_use = 0; |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 305 | return ret; |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 306 | } |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 307 | |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 308 | plchan->signal = ret; |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 309 | } |
| 310 | return 0; |
| 311 | } |
| 312 | |
| 313 | static void pl08x_release_mux(struct pl08x_dma_chan *plchan) |
| 314 | { |
| 315 | const struct pl08x_platform_data *pd = plchan->host->pd; |
| 316 | |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 317 | if (plchan->signal >= 0) { |
| 318 | WARN_ON(plchan->mux_use == 0); |
| 319 | |
Mark Brown | d7cabee | 2013-06-19 20:38:28 +0100 | [diff] [blame] | 320 | if (--plchan->mux_use == 0 && pd->put_xfer_signal) { |
| 321 | pd->put_xfer_signal(plchan->cd, plchan->signal); |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 322 | plchan->signal = -1; |
| 323 | } |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 324 | } |
| 325 | } |
| 326 | |
| 327 | /* |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 328 | * Physical channel handling |
| 329 | */ |
| 330 | |
| 331 | /* Whether a certain channel is busy or not */ |
| 332 | static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch) |
| 333 | { |
| 334 | unsigned int val; |
| 335 | |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 336 | val = readl(ch->reg_config); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 337 | return val & PL080_CONFIG_ACTIVE; |
| 338 | } |
| 339 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 340 | static void pl08x_write_lli(struct pl08x_driver_data *pl08x, |
| 341 | struct pl08x_phy_chan *phychan, const u32 *lli, u32 ccfg) |
| 342 | { |
| 343 | dev_vdbg(&pl08x->adev->dev, |
| 344 | "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, " |
| 345 | "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n", |
| 346 | phychan->id, lli[PL080_LLI_SRC], lli[PL080_LLI_DST], |
| 347 | lli[PL080_LLI_LLI], lli[PL080_LLI_CCTL], ccfg); |
| 348 | |
| 349 | writel_relaxed(lli[PL080_LLI_SRC], phychan->base + PL080_CH_SRC_ADDR); |
| 350 | writel_relaxed(lli[PL080_LLI_DST], phychan->base + PL080_CH_DST_ADDR); |
| 351 | writel_relaxed(lli[PL080_LLI_LLI], phychan->base + PL080_CH_LLI); |
| 352 | writel_relaxed(lli[PL080_LLI_CCTL], phychan->base + PL080_CH_CONTROL); |
| 353 | |
| 354 | writel(ccfg, phychan->reg_config); |
| 355 | } |
| 356 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 357 | /* |
| 358 | * Set the initial DMA register values i.e. those for the first LLI |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 359 | * The next LLI pointer and the configuration interrupt bit have |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 360 | * been set when the LLIs were constructed. Poke them into the hardware |
| 361 | * and start the transfer. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 362 | */ |
Russell King | eab8253 | 2012-05-25 12:32:00 +0100 | [diff] [blame] | 363 | static void pl08x_start_next_txd(struct pl08x_dma_chan *plchan) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 364 | { |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 365 | struct pl08x_driver_data *pl08x = plchan->host; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 366 | struct pl08x_phy_chan *phychan = plchan->phychan; |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 367 | struct virt_dma_desc *vd = vchan_next_desc(&plchan->vc); |
| 368 | struct pl08x_txd *txd = to_pl08x_txd(&vd->tx); |
Russell King - ARM Linux | 09b3c32 | 2011-01-03 22:39:53 +0000 | [diff] [blame] | 369 | u32 val; |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 370 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 371 | list_del(&txd->vd.node); |
Russell King | eab8253 | 2012-05-25 12:32:00 +0100 | [diff] [blame] | 372 | |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 373 | plchan->at = txd; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 374 | |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 375 | /* Wait for channel inactive */ |
| 376 | while (pl08x_phy_channel_busy(phychan)) |
Russell King - ARM Linux | 19386b32 | 2011-01-03 22:36:29 +0000 | [diff] [blame] | 377 | cpu_relax(); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 378 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 379 | pl08x_write_lli(pl08x, phychan, &txd->llis_va[0], txd->ccfg); |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 380 | |
| 381 | /* Enable the DMA channel */ |
| 382 | /* Do not access config register until channel shows as disabled */ |
| 383 | while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id)) |
| 384 | cpu_relax(); |
| 385 | |
| 386 | /* Do not access config register until channel shows as inactive */ |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 387 | val = readl(phychan->reg_config); |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 388 | while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE)) |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 389 | val = readl(phychan->reg_config); |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 390 | |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 391 | writel(val | PL080_CONFIG_ENABLE, phychan->reg_config); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 392 | } |
| 393 | |
| 394 | /* |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 395 | * Pause the channel by setting the HALT bit. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 396 | * |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 397 | * For M->P transfers, pause the DMAC first and then stop the peripheral - |
| 398 | * the FIFO can only drain if the peripheral is still requesting data. |
| 399 | * (note: this can still timeout if the DMAC FIFO never drains of data.) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 400 | * |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 401 | * For P->M transfers, disable the peripheral first to stop it filling |
| 402 | * the DMAC FIFO, and then pause the DMAC. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 403 | */ |
| 404 | static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch) |
| 405 | { |
| 406 | u32 val; |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 407 | int timeout; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 408 | |
| 409 | /* Set the HALT bit and wait for the FIFO to drain */ |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 410 | val = readl(ch->reg_config); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 411 | val |= PL080_CONFIG_HALT; |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 412 | writel(val, ch->reg_config); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 413 | |
| 414 | /* Wait for channel inactive */ |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 415 | for (timeout = 1000; timeout; timeout--) { |
| 416 | if (!pl08x_phy_channel_busy(ch)) |
| 417 | break; |
| 418 | udelay(1); |
| 419 | } |
| 420 | if (pl08x_phy_channel_busy(ch)) |
| 421 | pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 422 | } |
| 423 | |
| 424 | static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch) |
| 425 | { |
| 426 | u32 val; |
| 427 | |
| 428 | /* Clear the HALT bit */ |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 429 | val = readl(ch->reg_config); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 430 | val &= ~PL080_CONFIG_HALT; |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 431 | writel(val, ch->reg_config); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 432 | } |
| 433 | |
Russell King - ARM Linux | fb52621 | 2011-01-27 12:32:53 +0000 | [diff] [blame] | 434 | /* |
| 435 | * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and |
| 436 | * clears any pending interrupt status. This should not be used for |
| 437 | * an on-going transfer, but as a method of shutting down a channel |
| 438 | * (eg, when it's no longer used) or terminating a transfer. |
| 439 | */ |
| 440 | static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x, |
| 441 | struct pl08x_phy_chan *ch) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 442 | { |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 443 | u32 val = readl(ch->reg_config); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 444 | |
Russell King - ARM Linux | fb52621 | 2011-01-27 12:32:53 +0000 | [diff] [blame] | 445 | val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK | |
| 446 | PL080_CONFIG_TC_IRQ_MASK); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 447 | |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 448 | writel(val, ch->reg_config); |
Russell King - ARM Linux | fb52621 | 2011-01-27 12:32:53 +0000 | [diff] [blame] | 449 | |
| 450 | writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR); |
| 451 | writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 452 | } |
| 453 | |
| 454 | static inline u32 get_bytes_in_cctl(u32 cctl) |
| 455 | { |
| 456 | /* The source width defines the number of bytes */ |
| 457 | u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK; |
| 458 | |
| 459 | switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) { |
| 460 | case PL080_WIDTH_8BIT: |
| 461 | break; |
| 462 | case PL080_WIDTH_16BIT: |
| 463 | bytes *= 2; |
| 464 | break; |
| 465 | case PL080_WIDTH_32BIT: |
| 466 | bytes *= 4; |
| 467 | break; |
| 468 | } |
| 469 | return bytes; |
| 470 | } |
| 471 | |
| 472 | /* The channel should be paused when calling this */ |
| 473 | static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan) |
| 474 | { |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 475 | struct pl08x_driver_data *pl08x = plchan->host; |
| 476 | const u32 *llis_va, *llis_va_limit; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 477 | struct pl08x_phy_chan *ch; |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 478 | dma_addr_t llis_bus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 479 | struct pl08x_txd *txd; |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 480 | u32 llis_max_words; |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 481 | size_t bytes; |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 482 | u32 clli; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 483 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 484 | ch = plchan->phychan; |
| 485 | txd = plchan->at; |
| 486 | |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 487 | if (!ch || !txd) |
| 488 | return 0; |
| 489 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 490 | /* |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 491 | * Follow the LLIs to get the number of remaining |
| 492 | * bytes in the currently active transaction. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 493 | */ |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 494 | clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 495 | |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 496 | /* First get the remaining bytes in the active transfer */ |
| 497 | bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL)); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 498 | |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 499 | if (!clli) |
| 500 | return bytes; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 501 | |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 502 | llis_va = txd->llis_va; |
| 503 | llis_bus = txd->llis_bus; |
| 504 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 505 | llis_max_words = pl08x->lli_words * MAX_NUM_TSFR_LLIS; |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 506 | BUG_ON(clli < llis_bus || clli >= llis_bus + |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 507 | sizeof(u32) * llis_max_words); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 508 | |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 509 | /* |
| 510 | * Locate the next LLI - as this is an array, |
| 511 | * it's simple maths to find. |
| 512 | */ |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 513 | llis_va += (clli - llis_bus) / sizeof(u32); |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 514 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 515 | llis_va_limit = llis_va + llis_max_words; |
| 516 | |
| 517 | for (; llis_va < llis_va_limit; llis_va += pl08x->lli_words) { |
| 518 | bytes += get_bytes_in_cctl(llis_va[PL080_LLI_CCTL]); |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 519 | |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 520 | /* |
| 521 | * A LLI pointer of 0 terminates the LLI list |
| 522 | */ |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 523 | if (!llis_va[PL080_LLI_LLI]) |
Tomasz Figa | 68a7faa | 2013-08-11 19:59:13 +0200 | [diff] [blame] | 524 | break; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 525 | } |
| 526 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 527 | return bytes; |
| 528 | } |
| 529 | |
| 530 | /* |
| 531 | * Allocate a physical channel for a virtual channel |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 532 | * |
| 533 | * Try to locate a physical channel to be used for this transfer. If all |
| 534 | * are taken return NULL and the requester will have to cope by using |
| 535 | * some fallback PIO mode or retrying later. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 536 | */ |
| 537 | static struct pl08x_phy_chan * |
| 538 | pl08x_get_phy_channel(struct pl08x_driver_data *pl08x, |
| 539 | struct pl08x_dma_chan *virt_chan) |
| 540 | { |
| 541 | struct pl08x_phy_chan *ch = NULL; |
| 542 | unsigned long flags; |
| 543 | int i; |
| 544 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 545 | for (i = 0; i < pl08x->vd->channels; i++) { |
| 546 | ch = &pl08x->phy_chans[i]; |
| 547 | |
| 548 | spin_lock_irqsave(&ch->lock, flags); |
| 549 | |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 550 | if (!ch->locked && !ch->serving) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 551 | ch->serving = virt_chan; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 552 | spin_unlock_irqrestore(&ch->lock, flags); |
| 553 | break; |
| 554 | } |
| 555 | |
| 556 | spin_unlock_irqrestore(&ch->lock, flags); |
| 557 | } |
| 558 | |
| 559 | if (i == pl08x->vd->channels) { |
| 560 | /* No physical channel available, cope with it */ |
| 561 | return NULL; |
| 562 | } |
| 563 | |
| 564 | return ch; |
| 565 | } |
| 566 | |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 567 | /* Mark the physical channel as free. Note, this write is atomic. */ |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 568 | static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x, |
| 569 | struct pl08x_phy_chan *ch) |
| 570 | { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 571 | ch->serving = NULL; |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 572 | } |
| 573 | |
| 574 | /* |
| 575 | * Try to allocate a physical channel. When successful, assign it to |
| 576 | * this virtual channel, and initiate the next descriptor. The |
| 577 | * virtual channel lock must be held at this point. |
| 578 | */ |
| 579 | static void pl08x_phy_alloc_and_start(struct pl08x_dma_chan *plchan) |
| 580 | { |
| 581 | struct pl08x_driver_data *pl08x = plchan->host; |
| 582 | struct pl08x_phy_chan *ch; |
| 583 | |
| 584 | ch = pl08x_get_phy_channel(pl08x, plchan); |
| 585 | if (!ch) { |
| 586 | dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name); |
| 587 | plchan->state = PL08X_CHAN_WAITING; |
| 588 | return; |
| 589 | } |
| 590 | |
| 591 | dev_dbg(&pl08x->adev->dev, "allocated physical channel %d for xfer on %s\n", |
| 592 | ch->id, plchan->name); |
| 593 | |
| 594 | plchan->phychan = ch; |
| 595 | plchan->state = PL08X_CHAN_RUNNING; |
| 596 | pl08x_start_next_txd(plchan); |
| 597 | } |
| 598 | |
| 599 | static void pl08x_phy_reassign_start(struct pl08x_phy_chan *ch, |
| 600 | struct pl08x_dma_chan *plchan) |
| 601 | { |
| 602 | struct pl08x_driver_data *pl08x = plchan->host; |
| 603 | |
| 604 | dev_dbg(&pl08x->adev->dev, "reassigned physical channel %d for xfer on %s\n", |
| 605 | ch->id, plchan->name); |
| 606 | |
| 607 | /* |
| 608 | * We do this without taking the lock; we're really only concerned |
| 609 | * about whether this pointer is NULL or not, and we're guaranteed |
| 610 | * that this will only be called when it _already_ is non-NULL. |
| 611 | */ |
| 612 | ch->serving = plchan; |
| 613 | plchan->phychan = ch; |
| 614 | plchan->state = PL08X_CHAN_RUNNING; |
| 615 | pl08x_start_next_txd(plchan); |
| 616 | } |
| 617 | |
| 618 | /* |
| 619 | * Free a physical DMA channel, potentially reallocating it to another |
| 620 | * virtual channel if we have any pending. |
| 621 | */ |
| 622 | static void pl08x_phy_free(struct pl08x_dma_chan *plchan) |
| 623 | { |
| 624 | struct pl08x_driver_data *pl08x = plchan->host; |
| 625 | struct pl08x_dma_chan *p, *next; |
| 626 | |
| 627 | retry: |
| 628 | next = NULL; |
| 629 | |
| 630 | /* Find a waiting virtual channel for the next transfer. */ |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 631 | list_for_each_entry(p, &pl08x->memcpy.channels, vc.chan.device_node) |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 632 | if (p->state == PL08X_CHAN_WAITING) { |
| 633 | next = p; |
| 634 | break; |
| 635 | } |
| 636 | |
| 637 | if (!next) { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 638 | list_for_each_entry(p, &pl08x->slave.channels, vc.chan.device_node) |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 639 | if (p->state == PL08X_CHAN_WAITING) { |
| 640 | next = p; |
| 641 | break; |
| 642 | } |
| 643 | } |
| 644 | |
| 645 | /* Ensure that the physical channel is stopped */ |
| 646 | pl08x_terminate_phy_chan(pl08x, plchan->phychan); |
| 647 | |
| 648 | if (next) { |
| 649 | bool success; |
| 650 | |
| 651 | /* |
| 652 | * Eww. We know this isn't going to deadlock |
| 653 | * but lockdep probably doesn't. |
| 654 | */ |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 655 | spin_lock(&next->vc.lock); |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 656 | /* Re-check the state now that we have the lock */ |
| 657 | success = next->state == PL08X_CHAN_WAITING; |
| 658 | if (success) |
| 659 | pl08x_phy_reassign_start(plchan->phychan, next); |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 660 | spin_unlock(&next->vc.lock); |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 661 | |
| 662 | /* If the state changed, try to find another channel */ |
| 663 | if (!success) |
| 664 | goto retry; |
| 665 | } else { |
| 666 | /* No more jobs, so free up the physical channel */ |
| 667 | pl08x_put_phy_channel(pl08x, plchan->phychan); |
| 668 | } |
| 669 | |
| 670 | plchan->phychan = NULL; |
| 671 | plchan->state = PL08X_CHAN_IDLE; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 672 | } |
| 673 | |
| 674 | /* |
| 675 | * LLI handling |
| 676 | */ |
| 677 | |
| 678 | static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded) |
| 679 | { |
| 680 | switch (coded) { |
| 681 | case PL080_WIDTH_8BIT: |
| 682 | return 1; |
| 683 | case PL080_WIDTH_16BIT: |
| 684 | return 2; |
| 685 | case PL080_WIDTH_32BIT: |
| 686 | return 4; |
| 687 | default: |
| 688 | break; |
| 689 | } |
| 690 | BUG(); |
| 691 | return 0; |
| 692 | } |
| 693 | |
| 694 | static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth, |
Russell King - ARM Linux | cace658 | 2011-01-03 22:37:31 +0000 | [diff] [blame] | 695 | size_t tsize) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 696 | { |
| 697 | u32 retbits = cctl; |
| 698 | |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 699 | /* Remove all src, dst and transfer size bits */ |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 700 | retbits &= ~PL080_CONTROL_DWIDTH_MASK; |
| 701 | retbits &= ~PL080_CONTROL_SWIDTH_MASK; |
| 702 | retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK; |
| 703 | |
| 704 | /* Then set the bits according to the parameters */ |
| 705 | switch (srcwidth) { |
| 706 | case 1: |
| 707 | retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT; |
| 708 | break; |
| 709 | case 2: |
| 710 | retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT; |
| 711 | break; |
| 712 | case 4: |
| 713 | retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT; |
| 714 | break; |
| 715 | default: |
| 716 | BUG(); |
| 717 | break; |
| 718 | } |
| 719 | |
| 720 | switch (dstwidth) { |
| 721 | case 1: |
| 722 | retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT; |
| 723 | break; |
| 724 | case 2: |
| 725 | retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT; |
| 726 | break; |
| 727 | case 4: |
| 728 | retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT; |
| 729 | break; |
| 730 | default: |
| 731 | BUG(); |
| 732 | break; |
| 733 | } |
| 734 | |
| 735 | retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT; |
| 736 | return retbits; |
| 737 | } |
| 738 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 739 | struct pl08x_lli_build_data { |
| 740 | struct pl08x_txd *txd; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 741 | struct pl08x_bus_data srcbus; |
| 742 | struct pl08x_bus_data dstbus; |
| 743 | size_t remainder; |
Russell King - ARM Linux | 25c94f7 | 2011-07-21 17:11:46 +0100 | [diff] [blame] | 744 | u32 lli_bus; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 745 | }; |
| 746 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 747 | /* |
Viresh Kumar | 0532e6f | 2011-08-05 15:32:31 +0530 | [diff] [blame] | 748 | * Autoselect a master bus to use for the transfer. Slave will be the chosen as |
| 749 | * victim in case src & dest are not similarly aligned. i.e. If after aligning |
| 750 | * masters address with width requirements of transfer (by sending few byte by |
| 751 | * byte data), slave is still not aligned, then its width will be reduced to |
| 752 | * BYTE. |
| 753 | * - prefers the destination bus if both available |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 754 | * - prefers bus with fixed address (i.e. peripheral) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 755 | */ |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 756 | static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd, |
| 757 | struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 758 | { |
| 759 | if (!(cctl & PL080_CONTROL_DST_INCR)) { |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 760 | *mbus = &bd->dstbus; |
| 761 | *sbus = &bd->srcbus; |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 762 | } else if (!(cctl & PL080_CONTROL_SRC_INCR)) { |
| 763 | *mbus = &bd->srcbus; |
| 764 | *sbus = &bd->dstbus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 765 | } else { |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 766 | if (bd->dstbus.buswidth >= bd->srcbus.buswidth) { |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 767 | *mbus = &bd->dstbus; |
| 768 | *sbus = &bd->srcbus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 769 | } else { |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 770 | *mbus = &bd->srcbus; |
| 771 | *sbus = &bd->dstbus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 772 | } |
| 773 | } |
| 774 | } |
| 775 | |
| 776 | /* |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 777 | * Fills in one LLI for a certain transfer descriptor and advance the counter |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 778 | */ |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 779 | static void pl08x_fill_lli_for_desc(struct pl08x_driver_data *pl08x, |
| 780 | struct pl08x_lli_build_data *bd, |
| 781 | int num_llis, int len, u32 cctl) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 782 | { |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 783 | u32 offset = num_llis * pl08x->lli_words; |
| 784 | u32 *llis_va = bd->txd->llis_va + offset; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 785 | dma_addr_t llis_bus = bd->txd->llis_bus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 786 | |
| 787 | BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS); |
| 788 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 789 | /* Advance the offset to next LLI. */ |
| 790 | offset += pl08x->lli_words; |
| 791 | |
| 792 | llis_va[PL080_LLI_SRC] = bd->srcbus.addr; |
| 793 | llis_va[PL080_LLI_DST] = bd->dstbus.addr; |
| 794 | llis_va[PL080_LLI_LLI] = (llis_bus + sizeof(u32) * offset); |
| 795 | llis_va[PL080_LLI_LLI] |= bd->lli_bus; |
| 796 | llis_va[PL080_LLI_CCTL] = cctl; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 797 | |
| 798 | if (cctl & PL080_CONTROL_SRC_INCR) |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 799 | bd->srcbus.addr += len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 800 | if (cctl & PL080_CONTROL_DST_INCR) |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 801 | bd->dstbus.addr += len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 802 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 803 | BUG_ON(bd->remainder < len); |
Russell King - ARM Linux | cace658 | 2011-01-03 22:37:31 +0000 | [diff] [blame] | 804 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 805 | bd->remainder -= len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 806 | } |
| 807 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 808 | static inline void prep_byte_width_lli(struct pl08x_driver_data *pl08x, |
| 809 | struct pl08x_lli_build_data *bd, u32 *cctl, u32 len, |
| 810 | int num_llis, size_t *total_bytes) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 811 | { |
Viresh Kumar | 03af500 | 2011-08-05 15:32:39 +0530 | [diff] [blame] | 812 | *cctl = pl08x_cctl_bits(*cctl, 1, 1, len); |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 813 | pl08x_fill_lli_for_desc(pl08x, bd, num_llis, len, *cctl); |
Viresh Kumar | 03af500 | 2011-08-05 15:32:39 +0530 | [diff] [blame] | 814 | (*total_bytes) += len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 815 | } |
| 816 | |
Tomasz Figa | 48924e4 | 2013-08-11 19:59:16 +0200 | [diff] [blame^] | 817 | #ifdef VERBOSE_DEBUG |
| 818 | static void pl08x_dump_lli(struct pl08x_driver_data *pl08x, |
| 819 | const u32 *llis_va, int num_llis) |
| 820 | { |
| 821 | int i; |
| 822 | |
| 823 | dev_vdbg(&pl08x->adev->dev, |
| 824 | "%-3s %-9s %-10s %-10s %-10s %s\n", |
| 825 | "lli", "", "csrc", "cdst", "clli", "cctl"); |
| 826 | for (i = 0; i < num_llis; i++) { |
| 827 | dev_vdbg(&pl08x->adev->dev, |
| 828 | "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n", |
| 829 | i, llis_va, llis_va[PL080_LLI_SRC], |
| 830 | llis_va[PL080_LLI_DST], llis_va[PL080_LLI_LLI], |
| 831 | llis_va[PL080_LLI_CCTL]); |
| 832 | llis_va += pl08x->lli_words; |
| 833 | } |
| 834 | } |
| 835 | #else |
| 836 | static inline void pl08x_dump_lli(struct pl08x_driver_data *pl08x, |
| 837 | const u32 *llis_va, int num_llis) {} |
| 838 | #endif |
| 839 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 840 | /* |
| 841 | * This fills in the table of LLIs for the transfer descriptor |
| 842 | * Note that we assume we never have to change the burst sizes |
| 843 | * Return 0 for error |
| 844 | */ |
| 845 | static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x, |
| 846 | struct pl08x_txd *txd) |
| 847 | { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 848 | struct pl08x_bus_data *mbus, *sbus; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 849 | struct pl08x_lli_build_data bd; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 850 | int num_llis = 0; |
Viresh Kumar | 03af500 | 2011-08-05 15:32:39 +0530 | [diff] [blame] | 851 | u32 cctl, early_bytes = 0; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 852 | size_t max_bytes_per_lli, total_bytes; |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 853 | u32 *llis_va, *last_lli; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 854 | struct pl08x_sg *dsg; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 855 | |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 856 | txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 857 | if (!txd->llis_va) { |
| 858 | dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__); |
| 859 | return 0; |
| 860 | } |
| 861 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 862 | bd.txd = txd; |
Russell King - ARM Linux | 25c94f7 | 2011-07-21 17:11:46 +0100 | [diff] [blame] | 863 | bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 864 | cctl = txd->cctl; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 865 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 866 | /* Find maximum width of the source bus */ |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 867 | bd.srcbus.maxwidth = |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 868 | pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >> |
| 869 | PL080_CONTROL_SWIDTH_SHIFT); |
| 870 | |
| 871 | /* Find maximum width of the destination bus */ |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 872 | bd.dstbus.maxwidth = |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 873 | pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >> |
| 874 | PL080_CONTROL_DWIDTH_SHIFT); |
| 875 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 876 | list_for_each_entry(dsg, &txd->dsg_list, node) { |
| 877 | total_bytes = 0; |
| 878 | cctl = txd->cctl; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 879 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 880 | bd.srcbus.addr = dsg->src_addr; |
| 881 | bd.dstbus.addr = dsg->dst_addr; |
| 882 | bd.remainder = dsg->len; |
| 883 | bd.srcbus.buswidth = bd.srcbus.maxwidth; |
| 884 | bd.dstbus.buswidth = bd.dstbus.maxwidth; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 885 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 886 | pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 887 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 888 | dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n", |
| 889 | bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "", |
| 890 | bd.srcbus.buswidth, |
| 891 | bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "", |
| 892 | bd.dstbus.buswidth, |
| 893 | bd.remainder); |
| 894 | dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n", |
| 895 | mbus == &bd.srcbus ? "src" : "dst", |
| 896 | sbus == &bd.srcbus ? "src" : "dst"); |
Russell King - ARM Linux | fc74eb7 | 2011-07-21 17:12:06 +0100 | [diff] [blame] | 897 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 898 | /* |
| 899 | * Zero length is only allowed if all these requirements are |
| 900 | * met: |
| 901 | * - flow controller is peripheral. |
| 902 | * - src.addr is aligned to src.width |
| 903 | * - dst.addr is aligned to dst.width |
| 904 | * |
| 905 | * sg_len == 1 should be true, as there can be two cases here: |
| 906 | * |
| 907 | * - Memory addresses are contiguous and are not scattered. |
| 908 | * Here, Only one sg will be passed by user driver, with |
| 909 | * memory address and zero length. We pass this to controller |
| 910 | * and after the transfer it will receive the last burst |
| 911 | * request from peripheral and so transfer finishes. |
| 912 | * |
| 913 | * - Memory addresses are scattered and are not contiguous. |
| 914 | * Here, Obviously as DMA controller doesn't know when a lli's |
| 915 | * transfer gets over, it can't load next lli. So in this |
| 916 | * case, there has to be an assumption that only one lli is |
| 917 | * supported. Thus, we can't have scattered addresses. |
| 918 | */ |
| 919 | if (!bd.remainder) { |
| 920 | u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >> |
| 921 | PL080_CONFIG_FLOW_CONTROL_SHIFT; |
| 922 | if (!((fc >= PL080_FLOW_SRC2DST_DST) && |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 923 | (fc <= PL080_FLOW_SRC2DST_SRC))) { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 924 | dev_err(&pl08x->adev->dev, "%s sg len can't be zero", |
| 925 | __func__); |
| 926 | return 0; |
| 927 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 928 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 929 | if ((bd.srcbus.addr % bd.srcbus.buswidth) || |
Julia Lawall | 880db3f | 2012-01-12 22:49:29 +0100 | [diff] [blame] | 930 | (bd.dstbus.addr % bd.dstbus.buswidth)) { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 931 | dev_err(&pl08x->adev->dev, |
| 932 | "%s src & dst address must be aligned to src" |
| 933 | " & dst width if peripheral is flow controller", |
| 934 | __func__); |
| 935 | return 0; |
| 936 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 937 | |
Viresh Kumar | 16a2e7d | 2011-08-05 15:32:37 +0530 | [diff] [blame] | 938 | cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth, |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 939 | bd.dstbus.buswidth, 0); |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 940 | pl08x_fill_lli_for_desc(pl08x, &bd, num_llis++, |
| 941 | 0, cctl); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 942 | break; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 943 | } |
| 944 | |
| 945 | /* |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 946 | * Send byte by byte for following cases |
| 947 | * - Less than a bus width available |
| 948 | * - until master bus is aligned |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 949 | */ |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 950 | if (bd.remainder < mbus->buswidth) |
| 951 | early_bytes = bd.remainder; |
| 952 | else if ((mbus->addr) % (mbus->buswidth)) { |
| 953 | early_bytes = mbus->buswidth - (mbus->addr) % |
| 954 | (mbus->buswidth); |
| 955 | if ((bd.remainder - early_bytes) < mbus->buswidth) |
| 956 | early_bytes = bd.remainder; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 957 | } |
Viresh Kumar | 16a2e7d | 2011-08-05 15:32:37 +0530 | [diff] [blame] | 958 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 959 | if (early_bytes) { |
| 960 | dev_vdbg(&pl08x->adev->dev, |
| 961 | "%s byte width LLIs (remain 0x%08x)\n", |
| 962 | __func__, bd.remainder); |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 963 | prep_byte_width_lli(pl08x, &bd, &cctl, early_bytes, |
| 964 | num_llis++, &total_bytes); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 965 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 966 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 967 | if (bd.remainder) { |
| 968 | /* |
| 969 | * Master now aligned |
| 970 | * - if slave is not then we must set its width down |
| 971 | */ |
| 972 | if (sbus->addr % sbus->buswidth) { |
| 973 | dev_dbg(&pl08x->adev->dev, |
| 974 | "%s set down bus width to one byte\n", |
| 975 | __func__); |
| 976 | |
| 977 | sbus->buswidth = 1; |
| 978 | } |
| 979 | |
| 980 | /* |
| 981 | * Bytes transferred = tsize * src width, not |
| 982 | * MIN(buswidths) |
| 983 | */ |
| 984 | max_bytes_per_lli = bd.srcbus.buswidth * |
| 985 | PL080_CONTROL_TRANSFER_SIZE_MASK; |
| 986 | dev_vdbg(&pl08x->adev->dev, |
| 987 | "%s max bytes per lli = %zu\n", |
| 988 | __func__, max_bytes_per_lli); |
| 989 | |
| 990 | /* |
| 991 | * Make largest possible LLIs until less than one bus |
| 992 | * width left |
| 993 | */ |
| 994 | while (bd.remainder > (mbus->buswidth - 1)) { |
| 995 | size_t lli_len, tsize, width; |
| 996 | |
| 997 | /* |
| 998 | * If enough left try to send max possible, |
| 999 | * otherwise try to send the remainder |
| 1000 | */ |
| 1001 | lli_len = min(bd.remainder, max_bytes_per_lli); |
| 1002 | |
| 1003 | /* |
| 1004 | * Check against maximum bus alignment: |
| 1005 | * Calculate actual transfer size in relation to |
| 1006 | * bus width an get a maximum remainder of the |
| 1007 | * highest bus width - 1 |
| 1008 | */ |
| 1009 | width = max(mbus->buswidth, sbus->buswidth); |
| 1010 | lli_len = (lli_len / width) * width; |
| 1011 | tsize = lli_len / bd.srcbus.buswidth; |
| 1012 | |
| 1013 | dev_vdbg(&pl08x->adev->dev, |
| 1014 | "%s fill lli with single lli chunk of " |
| 1015 | "size 0x%08zx (remainder 0x%08zx)\n", |
| 1016 | __func__, lli_len, bd.remainder); |
| 1017 | |
| 1018 | cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth, |
| 1019 | bd.dstbus.buswidth, tsize); |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1020 | pl08x_fill_lli_for_desc(pl08x, &bd, num_llis++, |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1021 | lli_len, cctl); |
| 1022 | total_bytes += lli_len; |
| 1023 | } |
| 1024 | |
| 1025 | /* |
| 1026 | * Send any odd bytes |
| 1027 | */ |
| 1028 | if (bd.remainder) { |
| 1029 | dev_vdbg(&pl08x->adev->dev, |
| 1030 | "%s align with boundary, send odd bytes (remain %zu)\n", |
| 1031 | __func__, bd.remainder); |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1032 | prep_byte_width_lli(pl08x, &bd, &cctl, |
| 1033 | bd.remainder, num_llis++, &total_bytes); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1034 | } |
| 1035 | } |
| 1036 | |
| 1037 | if (total_bytes != dsg->len) { |
| 1038 | dev_err(&pl08x->adev->dev, |
| 1039 | "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n", |
| 1040 | __func__, total_bytes, dsg->len); |
| 1041 | return 0; |
| 1042 | } |
| 1043 | |
| 1044 | if (num_llis >= MAX_NUM_TSFR_LLIS) { |
| 1045 | dev_err(&pl08x->adev->dev, |
| 1046 | "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n", |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1047 | __func__, MAX_NUM_TSFR_LLIS); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1048 | return 0; |
| 1049 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1050 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1051 | |
Russell King - ARM Linux | b58b6b5 | 2011-01-03 22:34:48 +0000 | [diff] [blame] | 1052 | llis_va = txd->llis_va; |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1053 | last_lli = llis_va + (num_llis - 1) * pl08x->lli_words; |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1054 | /* The final LLI terminates the LLI. */ |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1055 | last_lli[PL080_LLI_LLI] = 0; |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1056 | /* The final LLI element shall also fire an interrupt. */ |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1057 | last_lli[PL080_LLI_CCTL] |= PL080_CONTROL_TC_IRQ_EN; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1058 | |
Tomasz Figa | 48924e4 | 2013-08-11 19:59:16 +0200 | [diff] [blame^] | 1059 | pl08x_dump_lli(pl08x, llis_va, num_llis); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1060 | |
| 1061 | return num_llis; |
| 1062 | } |
| 1063 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1064 | static void pl08x_free_txd(struct pl08x_driver_data *pl08x, |
| 1065 | struct pl08x_txd *txd) |
| 1066 | { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1067 | struct pl08x_sg *dsg, *_dsg; |
| 1068 | |
Viresh Kumar | c120564 | 2011-08-05 15:32:44 +0530 | [diff] [blame] | 1069 | if (txd->llis_va) |
| 1070 | dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1071 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1072 | list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) { |
| 1073 | list_del(&dsg->node); |
| 1074 | kfree(dsg); |
| 1075 | } |
| 1076 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1077 | kfree(txd); |
| 1078 | } |
| 1079 | |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 1080 | static void pl08x_unmap_buffers(struct pl08x_txd *txd) |
| 1081 | { |
| 1082 | struct device *dev = txd->vd.tx.chan->device->dev; |
| 1083 | struct pl08x_sg *dsg; |
| 1084 | |
| 1085 | if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) { |
| 1086 | if (txd->vd.tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE) |
| 1087 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1088 | dma_unmap_single(dev, dsg->src_addr, dsg->len, |
| 1089 | DMA_TO_DEVICE); |
| 1090 | else { |
| 1091 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1092 | dma_unmap_page(dev, dsg->src_addr, dsg->len, |
| 1093 | DMA_TO_DEVICE); |
| 1094 | } |
| 1095 | } |
| 1096 | if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) { |
| 1097 | if (txd->vd.tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE) |
| 1098 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1099 | dma_unmap_single(dev, dsg->dst_addr, dsg->len, |
| 1100 | DMA_FROM_DEVICE); |
| 1101 | else |
| 1102 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1103 | dma_unmap_page(dev, dsg->dst_addr, dsg->len, |
| 1104 | DMA_FROM_DEVICE); |
| 1105 | } |
| 1106 | } |
| 1107 | |
| 1108 | static void pl08x_desc_free(struct virt_dma_desc *vd) |
| 1109 | { |
| 1110 | struct pl08x_txd *txd = to_pl08x_txd(&vd->tx); |
| 1111 | struct pl08x_dma_chan *plchan = to_pl08x_chan(vd->tx.chan); |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 1112 | |
| 1113 | if (!plchan->slave) |
| 1114 | pl08x_unmap_buffers(txd); |
| 1115 | |
| 1116 | if (!txd->done) |
| 1117 | pl08x_release_mux(plchan); |
| 1118 | |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 1119 | pl08x_free_txd(plchan->host, txd); |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 1120 | } |
| 1121 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1122 | static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x, |
| 1123 | struct pl08x_dma_chan *plchan) |
| 1124 | { |
Russell King | ea16056 | 2012-05-25 13:10:36 +0100 | [diff] [blame] | 1125 | LIST_HEAD(head); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1126 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1127 | vchan_get_all_descriptors(&plchan->vc, &head); |
Akinobu Mita | 9199826 | 2012-10-28 00:49:31 +0900 | [diff] [blame] | 1128 | vchan_dma_desc_free_list(&plchan->vc, &head); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1129 | } |
| 1130 | |
| 1131 | /* |
| 1132 | * The DMA ENGINE API |
| 1133 | */ |
| 1134 | static int pl08x_alloc_chan_resources(struct dma_chan *chan) |
| 1135 | { |
| 1136 | return 0; |
| 1137 | } |
| 1138 | |
| 1139 | static void pl08x_free_chan_resources(struct dma_chan *chan) |
| 1140 | { |
Russell King | a068682 | 2012-05-26 17:00:49 +0100 | [diff] [blame] | 1141 | /* Ensure all queued descriptors are freed */ |
| 1142 | vchan_free_chan_resources(to_virt_chan(chan)); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1143 | } |
| 1144 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1145 | static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt( |
| 1146 | struct dma_chan *chan, unsigned long flags) |
| 1147 | { |
| 1148 | struct dma_async_tx_descriptor *retval = NULL; |
| 1149 | |
| 1150 | return retval; |
| 1151 | } |
| 1152 | |
| 1153 | /* |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1154 | * Code accessing dma_async_is_complete() in a tight loop may give problems. |
| 1155 | * If slaves are relying on interrupts to signal completion this function |
| 1156 | * must not be called with interrupts disabled. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1157 | */ |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 1158 | static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan, |
| 1159 | dma_cookie_t cookie, struct dma_tx_state *txstate) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1160 | { |
| 1161 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
Russell King | 06e885b | 2012-05-26 15:05:52 +0100 | [diff] [blame] | 1162 | struct virt_dma_desc *vd; |
| 1163 | unsigned long flags; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1164 | enum dma_status ret; |
Russell King | 06e885b | 2012-05-26 15:05:52 +0100 | [diff] [blame] | 1165 | size_t bytes = 0; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1166 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1167 | ret = dma_cookie_status(chan, cookie, txstate); |
| 1168 | if (ret == DMA_SUCCESS) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1169 | return ret; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1170 | |
| 1171 | /* |
Russell King | 06e885b | 2012-05-26 15:05:52 +0100 | [diff] [blame] | 1172 | * There's no point calculating the residue if there's |
| 1173 | * no txstate to store the value. |
| 1174 | */ |
| 1175 | if (!txstate) { |
| 1176 | if (plchan->state == PL08X_CHAN_PAUSED) |
| 1177 | ret = DMA_PAUSED; |
| 1178 | return ret; |
| 1179 | } |
| 1180 | |
| 1181 | spin_lock_irqsave(&plchan->vc.lock, flags); |
| 1182 | ret = dma_cookie_status(chan, cookie, txstate); |
| 1183 | if (ret != DMA_SUCCESS) { |
| 1184 | vd = vchan_find_desc(&plchan->vc, cookie); |
| 1185 | if (vd) { |
| 1186 | /* On the issued list, so hasn't been processed yet */ |
| 1187 | struct pl08x_txd *txd = to_pl08x_txd(&vd->tx); |
| 1188 | struct pl08x_sg *dsg; |
| 1189 | |
| 1190 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1191 | bytes += dsg->len; |
| 1192 | } else { |
| 1193 | bytes = pl08x_getbytes_chan(plchan); |
| 1194 | } |
| 1195 | } |
| 1196 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
| 1197 | |
| 1198 | /* |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1199 | * This cookie not complete yet |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1200 | * Get number of bytes left in the active transactions and queue |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1201 | */ |
Russell King | 06e885b | 2012-05-26 15:05:52 +0100 | [diff] [blame] | 1202 | dma_set_residue(txstate, bytes); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1203 | |
Russell King | 06e885b | 2012-05-26 15:05:52 +0100 | [diff] [blame] | 1204 | if (plchan->state == PL08X_CHAN_PAUSED && ret == DMA_IN_PROGRESS) |
| 1205 | ret = DMA_PAUSED; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1206 | |
| 1207 | /* Whether waiting or running, we're in progress */ |
Russell King | 06e885b | 2012-05-26 15:05:52 +0100 | [diff] [blame] | 1208 | return ret; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1209 | } |
| 1210 | |
| 1211 | /* PrimeCell DMA extension */ |
| 1212 | struct burst_table { |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1213 | u32 burstwords; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1214 | u32 reg; |
| 1215 | }; |
| 1216 | |
| 1217 | static const struct burst_table burst_sizes[] = { |
| 1218 | { |
| 1219 | .burstwords = 256, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1220 | .reg = PL080_BSIZE_256, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1221 | }, |
| 1222 | { |
| 1223 | .burstwords = 128, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1224 | .reg = PL080_BSIZE_128, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1225 | }, |
| 1226 | { |
| 1227 | .burstwords = 64, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1228 | .reg = PL080_BSIZE_64, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1229 | }, |
| 1230 | { |
| 1231 | .burstwords = 32, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1232 | .reg = PL080_BSIZE_32, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1233 | }, |
| 1234 | { |
| 1235 | .burstwords = 16, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1236 | .reg = PL080_BSIZE_16, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1237 | }, |
| 1238 | { |
| 1239 | .burstwords = 8, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1240 | .reg = PL080_BSIZE_8, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1241 | }, |
| 1242 | { |
| 1243 | .burstwords = 4, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1244 | .reg = PL080_BSIZE_4, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1245 | }, |
| 1246 | { |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1247 | .burstwords = 0, |
| 1248 | .reg = PL080_BSIZE_1, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1249 | }, |
| 1250 | }; |
| 1251 | |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1252 | /* |
| 1253 | * Given the source and destination available bus masks, select which |
| 1254 | * will be routed to each port. We try to have source and destination |
| 1255 | * on separate ports, but always respect the allowable settings. |
| 1256 | */ |
| 1257 | static u32 pl08x_select_bus(u8 src, u8 dst) |
| 1258 | { |
| 1259 | u32 cctl = 0; |
| 1260 | |
| 1261 | if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1))) |
| 1262 | cctl |= PL080_CONTROL_DST_AHB2; |
| 1263 | if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2))) |
| 1264 | cctl |= PL080_CONTROL_SRC_AHB2; |
| 1265 | |
| 1266 | return cctl; |
| 1267 | } |
| 1268 | |
Russell King - ARM Linux | f14c426 | 2011-07-21 17:12:47 +0100 | [diff] [blame] | 1269 | static u32 pl08x_cctl(u32 cctl) |
| 1270 | { |
| 1271 | cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 | |
| 1272 | PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR | |
| 1273 | PL080_CONTROL_PROT_MASK); |
| 1274 | |
| 1275 | /* Access the cell in privileged mode, non-bufferable, non-cacheable */ |
| 1276 | return cctl | PL080_CONTROL_PROT_SYS; |
| 1277 | } |
| 1278 | |
Russell King - ARM Linux | aa88cda | 2011-07-21 17:13:28 +0100 | [diff] [blame] | 1279 | static u32 pl08x_width(enum dma_slave_buswidth width) |
| 1280 | { |
| 1281 | switch (width) { |
| 1282 | case DMA_SLAVE_BUSWIDTH_1_BYTE: |
| 1283 | return PL080_WIDTH_8BIT; |
| 1284 | case DMA_SLAVE_BUSWIDTH_2_BYTES: |
| 1285 | return PL080_WIDTH_16BIT; |
| 1286 | case DMA_SLAVE_BUSWIDTH_4_BYTES: |
| 1287 | return PL080_WIDTH_32BIT; |
Vinod Koul | f32807f | 2011-07-25 19:22:01 +0530 | [diff] [blame] | 1288 | default: |
| 1289 | return ~0; |
Russell King - ARM Linux | aa88cda | 2011-07-21 17:13:28 +0100 | [diff] [blame] | 1290 | } |
Russell King - ARM Linux | aa88cda | 2011-07-21 17:13:28 +0100 | [diff] [blame] | 1291 | } |
| 1292 | |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1293 | static u32 pl08x_burst(u32 maxburst) |
| 1294 | { |
| 1295 | int i; |
| 1296 | |
| 1297 | for (i = 0; i < ARRAY_SIZE(burst_sizes); i++) |
| 1298 | if (burst_sizes[i].burstwords <= maxburst) |
| 1299 | break; |
| 1300 | |
| 1301 | return burst_sizes[i].reg; |
| 1302 | } |
| 1303 | |
Russell King | 9862ba1 | 2012-05-16 11:16:03 +0100 | [diff] [blame] | 1304 | static u32 pl08x_get_cctl(struct pl08x_dma_chan *plchan, |
| 1305 | enum dma_slave_buswidth addr_width, u32 maxburst) |
| 1306 | { |
| 1307 | u32 width, burst, cctl = 0; |
| 1308 | |
| 1309 | width = pl08x_width(addr_width); |
| 1310 | if (width == ~0) |
| 1311 | return ~0; |
| 1312 | |
| 1313 | cctl |= width << PL080_CONTROL_SWIDTH_SHIFT; |
| 1314 | cctl |= width << PL080_CONTROL_DWIDTH_SHIFT; |
| 1315 | |
| 1316 | /* |
| 1317 | * If this channel will only request single transfers, set this |
| 1318 | * down to ONE element. Also select one element if no maxburst |
| 1319 | * is specified. |
| 1320 | */ |
| 1321 | if (plchan->cd->single) |
| 1322 | maxburst = 1; |
| 1323 | |
| 1324 | burst = pl08x_burst(maxburst); |
| 1325 | cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT; |
| 1326 | cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT; |
| 1327 | |
| 1328 | return pl08x_cctl(cctl); |
| 1329 | } |
| 1330 | |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1331 | static int dma_set_runtime_config(struct dma_chan *chan, |
| 1332 | struct dma_slave_config *config) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1333 | { |
| 1334 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1335 | |
Russell King - ARM Linux | b7f75865 | 2011-01-03 22:46:17 +0000 | [diff] [blame] | 1336 | if (!plchan->slave) |
| 1337 | return -EINVAL; |
| 1338 | |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1339 | /* Reject definitely invalid configurations */ |
| 1340 | if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES || |
| 1341 | config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES) |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1342 | return -EINVAL; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1343 | |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1344 | plchan->cfg = *config; |
| 1345 | |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1346 | return 0; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1347 | } |
| 1348 | |
| 1349 | /* |
| 1350 | * Slave transactions callback to the slave device to allow |
| 1351 | * synchronization of slave DMA signals with the DMAC enable |
| 1352 | */ |
| 1353 | static void pl08x_issue_pending(struct dma_chan *chan) |
| 1354 | { |
| 1355 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1356 | unsigned long flags; |
| 1357 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1358 | spin_lock_irqsave(&plchan->vc.lock, flags); |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1359 | if (vchan_issue_pending(&plchan->vc)) { |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1360 | if (!plchan->phychan && plchan->state != PL08X_CHAN_WAITING) |
| 1361 | pl08x_phy_alloc_and_start(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1362 | } |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1363 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1364 | } |
| 1365 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1366 | static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan) |
Russell King - ARM Linux | ac3cd20 | 2011-01-03 22:35:49 +0000 | [diff] [blame] | 1367 | { |
Viresh Kumar | b201c11 | 2011-08-05 15:32:29 +0530 | [diff] [blame] | 1368 | struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT); |
Russell King - ARM Linux | ac3cd20 | 2011-01-03 22:35:49 +0000 | [diff] [blame] | 1369 | |
| 1370 | if (txd) { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1371 | INIT_LIST_HEAD(&txd->dsg_list); |
Russell King - ARM Linux | 4983a04 | 2011-01-03 22:39:33 +0000 | [diff] [blame] | 1372 | |
| 1373 | /* Always enable error and terminal interrupts */ |
| 1374 | txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK | |
| 1375 | PL080_CONFIG_TC_IRQ_MASK; |
Russell King - ARM Linux | ac3cd20 | 2011-01-03 22:35:49 +0000 | [diff] [blame] | 1376 | } |
| 1377 | return txd; |
| 1378 | } |
| 1379 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1380 | /* |
| 1381 | * Initialize a descriptor to be used by memcpy submit |
| 1382 | */ |
| 1383 | static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy( |
| 1384 | struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, |
| 1385 | size_t len, unsigned long flags) |
| 1386 | { |
| 1387 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
| 1388 | struct pl08x_driver_data *pl08x = plchan->host; |
| 1389 | struct pl08x_txd *txd; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1390 | struct pl08x_sg *dsg; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1391 | int ret; |
| 1392 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1393 | txd = pl08x_get_txd(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1394 | if (!txd) { |
| 1395 | dev_err(&pl08x->adev->dev, |
| 1396 | "%s no memory for descriptor\n", __func__); |
| 1397 | return NULL; |
| 1398 | } |
| 1399 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1400 | dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT); |
| 1401 | if (!dsg) { |
| 1402 | pl08x_free_txd(pl08x, txd); |
| 1403 | dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n", |
| 1404 | __func__); |
| 1405 | return NULL; |
| 1406 | } |
| 1407 | list_add_tail(&dsg->node, &txd->dsg_list); |
| 1408 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1409 | dsg->src_addr = src; |
| 1410 | dsg->dst_addr = dest; |
| 1411 | dsg->len = len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1412 | |
| 1413 | /* Set platform data for m2m */ |
Russell King - ARM Linux | 4983a04 | 2011-01-03 22:39:33 +0000 | [diff] [blame] | 1414 | txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1415 | txd->cctl = pl08x->pd->memcpy_channel.cctl_memcpy & |
Russell King - ARM Linux | c7da9a5 | 2011-01-03 22:40:53 +0000 | [diff] [blame] | 1416 | ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2); |
Russell King - ARM Linux | 4983a04 | 2011-01-03 22:39:33 +0000 | [diff] [blame] | 1417 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1418 | /* Both to be incremented or the code will break */ |
Russell King - ARM Linux | 70b5ed6 | 2011-01-03 22:40:13 +0000 | [diff] [blame] | 1419 | txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR; |
Russell King - ARM Linux | c7da9a5 | 2011-01-03 22:40:53 +0000 | [diff] [blame] | 1420 | |
Russell King - ARM Linux | c7da9a5 | 2011-01-03 22:40:53 +0000 | [diff] [blame] | 1421 | if (pl08x->vd->dualmaster) |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1422 | txd->cctl |= pl08x_select_bus(pl08x->mem_buses, |
| 1423 | pl08x->mem_buses); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1424 | |
Russell King | aa4afb7 | 2012-05-26 15:43:00 +0100 | [diff] [blame] | 1425 | ret = pl08x_fill_llis_for_desc(plchan->host, txd); |
| 1426 | if (!ret) { |
| 1427 | pl08x_free_txd(pl08x, txd); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1428 | return NULL; |
Russell King | aa4afb7 | 2012-05-26 15:43:00 +0100 | [diff] [blame] | 1429 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1430 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1431 | return vchan_tx_prep(&plchan->vc, &txd->vd, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1432 | } |
| 1433 | |
Russell King - ARM Linux | 3e2a037 | 2011-01-03 22:32:46 +0000 | [diff] [blame] | 1434 | static struct dma_async_tx_descriptor *pl08x_prep_slave_sg( |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1435 | struct dma_chan *chan, struct scatterlist *sgl, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1436 | unsigned int sg_len, enum dma_transfer_direction direction, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 1437 | unsigned long flags, void *context) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1438 | { |
| 1439 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
| 1440 | struct pl08x_driver_data *pl08x = plchan->host; |
| 1441 | struct pl08x_txd *txd; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1442 | struct pl08x_sg *dsg; |
| 1443 | struct scatterlist *sg; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1444 | enum dma_slave_buswidth addr_width; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1445 | dma_addr_t slave_addr; |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 1446 | int ret, tmp; |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1447 | u8 src_buses, dst_buses; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1448 | u32 maxburst, cctl; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1449 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1450 | dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n", |
Lars-Peter Clausen | fdaf9c4 | 2012-04-25 20:50:52 +0200 | [diff] [blame] | 1451 | __func__, sg_dma_len(sgl), plchan->name); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1452 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1453 | txd = pl08x_get_txd(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1454 | if (!txd) { |
| 1455 | dev_err(&pl08x->adev->dev, "%s no txd\n", __func__); |
| 1456 | return NULL; |
| 1457 | } |
| 1458 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1459 | /* |
| 1460 | * Set up addresses, the PrimeCell configured address |
| 1461 | * will take precedence since this may configure the |
| 1462 | * channel target address dynamically at runtime. |
| 1463 | */ |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1464 | if (direction == DMA_MEM_TO_DEV) { |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1465 | cctl = PL080_CONTROL_SRC_INCR; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1466 | slave_addr = plchan->cfg.dst_addr; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1467 | addr_width = plchan->cfg.dst_addr_width; |
| 1468 | maxburst = plchan->cfg.dst_maxburst; |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1469 | src_buses = pl08x->mem_buses; |
| 1470 | dst_buses = plchan->cd->periph_buses; |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1471 | } else if (direction == DMA_DEV_TO_MEM) { |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1472 | cctl = PL080_CONTROL_DST_INCR; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1473 | slave_addr = plchan->cfg.src_addr; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1474 | addr_width = plchan->cfg.src_addr_width; |
| 1475 | maxburst = plchan->cfg.src_maxburst; |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1476 | src_buses = plchan->cd->periph_buses; |
| 1477 | dst_buses = pl08x->mem_buses; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1478 | } else { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1479 | pl08x_free_txd(pl08x, txd); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1480 | dev_err(&pl08x->adev->dev, |
| 1481 | "%s direction unsupported\n", __func__); |
| 1482 | return NULL; |
| 1483 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1484 | |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1485 | cctl |= pl08x_get_cctl(plchan, addr_width, maxburst); |
Russell King | 800d683 | 2012-05-16 11:33:31 +0100 | [diff] [blame] | 1486 | if (cctl == ~0) { |
| 1487 | pl08x_free_txd(pl08x, txd); |
| 1488 | dev_err(&pl08x->adev->dev, |
| 1489 | "DMA slave configuration botched?\n"); |
| 1490 | return NULL; |
| 1491 | } |
| 1492 | |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1493 | txd->cctl = cctl | pl08x_select_bus(src_buses, dst_buses); |
| 1494 | |
Russell King | 95442b2 | 2012-05-16 11:05:09 +0100 | [diff] [blame] | 1495 | if (plchan->cfg.device_fc) |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1496 | tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER : |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 1497 | PL080_FLOW_PER2MEM_PER; |
| 1498 | else |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1499 | tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER : |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 1500 | PL080_FLOW_PER2MEM; |
| 1501 | |
| 1502 | txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT; |
| 1503 | |
Russell King | c48d496 | 2012-05-25 11:48:51 +0100 | [diff] [blame] | 1504 | ret = pl08x_request_mux(plchan); |
| 1505 | if (ret < 0) { |
| 1506 | pl08x_free_txd(pl08x, txd); |
| 1507 | dev_dbg(&pl08x->adev->dev, |
| 1508 | "unable to mux for transfer on %s due to platform restrictions\n", |
| 1509 | plchan->name); |
| 1510 | return NULL; |
| 1511 | } |
| 1512 | |
| 1513 | dev_dbg(&pl08x->adev->dev, "allocated DMA request signal %d for xfer on %s\n", |
| 1514 | plchan->signal, plchan->name); |
| 1515 | |
| 1516 | /* Assign the flow control signal to this channel */ |
| 1517 | if (direction == DMA_MEM_TO_DEV) |
| 1518 | txd->ccfg |= plchan->signal << PL080_CONFIG_DST_SEL_SHIFT; |
| 1519 | else |
| 1520 | txd->ccfg |= plchan->signal << PL080_CONFIG_SRC_SEL_SHIFT; |
| 1521 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1522 | for_each_sg(sgl, sg, sg_len, tmp) { |
| 1523 | dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT); |
| 1524 | if (!dsg) { |
Russell King | c48d496 | 2012-05-25 11:48:51 +0100 | [diff] [blame] | 1525 | pl08x_release_mux(plchan); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1526 | pl08x_free_txd(pl08x, txd); |
| 1527 | dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n", |
| 1528 | __func__); |
| 1529 | return NULL; |
| 1530 | } |
| 1531 | list_add_tail(&dsg->node, &txd->dsg_list); |
| 1532 | |
| 1533 | dsg->len = sg_dma_len(sg); |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1534 | if (direction == DMA_MEM_TO_DEV) { |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 1535 | dsg->src_addr = sg_dma_address(sg); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1536 | dsg->dst_addr = slave_addr; |
| 1537 | } else { |
| 1538 | dsg->src_addr = slave_addr; |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 1539 | dsg->dst_addr = sg_dma_address(sg); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1540 | } |
| 1541 | } |
| 1542 | |
Russell King | aa4afb7 | 2012-05-26 15:43:00 +0100 | [diff] [blame] | 1543 | ret = pl08x_fill_llis_for_desc(plchan->host, txd); |
| 1544 | if (!ret) { |
| 1545 | pl08x_release_mux(plchan); |
| 1546 | pl08x_free_txd(pl08x, txd); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1547 | return NULL; |
Russell King | aa4afb7 | 2012-05-26 15:43:00 +0100 | [diff] [blame] | 1548 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1549 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1550 | return vchan_tx_prep(&plchan->vc, &txd->vd, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1551 | } |
| 1552 | |
| 1553 | static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, |
| 1554 | unsigned long arg) |
| 1555 | { |
| 1556 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
| 1557 | struct pl08x_driver_data *pl08x = plchan->host; |
| 1558 | unsigned long flags; |
| 1559 | int ret = 0; |
| 1560 | |
| 1561 | /* Controls applicable to inactive channels */ |
| 1562 | if (cmd == DMA_SLAVE_CONFIG) { |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1563 | return dma_set_runtime_config(chan, |
| 1564 | (struct dma_slave_config *)arg); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1565 | } |
| 1566 | |
| 1567 | /* |
| 1568 | * Anything succeeds on channels with no physical allocation and |
| 1569 | * no queued transfers. |
| 1570 | */ |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1571 | spin_lock_irqsave(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1572 | if (!plchan->phychan && !plchan->at) { |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1573 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1574 | return 0; |
| 1575 | } |
| 1576 | |
| 1577 | switch (cmd) { |
| 1578 | case DMA_TERMINATE_ALL: |
| 1579 | plchan->state = PL08X_CHAN_IDLE; |
| 1580 | |
| 1581 | if (plchan->phychan) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1582 | /* |
| 1583 | * Mark physical channel as free and free any slave |
| 1584 | * signal |
| 1585 | */ |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1586 | pl08x_phy_free(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1587 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1588 | /* Dequeue jobs and free LLIs */ |
| 1589 | if (plchan->at) { |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 1590 | pl08x_desc_free(&plchan->at->vd); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1591 | plchan->at = NULL; |
| 1592 | } |
| 1593 | /* Dequeue jobs not yet fired as well */ |
| 1594 | pl08x_free_txd_list(pl08x, plchan); |
| 1595 | break; |
| 1596 | case DMA_PAUSE: |
| 1597 | pl08x_pause_phy_chan(plchan->phychan); |
| 1598 | plchan->state = PL08X_CHAN_PAUSED; |
| 1599 | break; |
| 1600 | case DMA_RESUME: |
| 1601 | pl08x_resume_phy_chan(plchan->phychan); |
| 1602 | plchan->state = PL08X_CHAN_RUNNING; |
| 1603 | break; |
| 1604 | default: |
| 1605 | /* Unknown command */ |
| 1606 | ret = -ENXIO; |
| 1607 | break; |
| 1608 | } |
| 1609 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1610 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1611 | |
| 1612 | return ret; |
| 1613 | } |
| 1614 | |
| 1615 | bool pl08x_filter_id(struct dma_chan *chan, void *chan_id) |
| 1616 | { |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 1617 | struct pl08x_dma_chan *plchan; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1618 | char *name = chan_id; |
| 1619 | |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 1620 | /* Reject channels for devices not bound to this driver */ |
| 1621 | if (chan->device->dev->driver != &pl08x_amba_driver.drv) |
| 1622 | return false; |
| 1623 | |
| 1624 | plchan = to_pl08x_chan(chan); |
| 1625 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1626 | /* Check that the channel is not taken! */ |
| 1627 | if (!strcmp(plchan->name, name)) |
| 1628 | return true; |
| 1629 | |
| 1630 | return false; |
| 1631 | } |
| 1632 | |
| 1633 | /* |
| 1634 | * Just check that the device is there and active |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1635 | * TODO: turn this bit on/off depending on the number of physical channels |
| 1636 | * actually used, if it is zero... well shut it off. That will save some |
| 1637 | * power. Cut the clock at the same time. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1638 | */ |
| 1639 | static void pl08x_ensure_on(struct pl08x_driver_data *pl08x) |
| 1640 | { |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1641 | /* The Nomadik variant does not have the config register */ |
| 1642 | if (pl08x->vd->nomadik) |
| 1643 | return; |
Viresh Kumar | 48a59ef | 2011-08-05 15:32:34 +0530 | [diff] [blame] | 1644 | writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1645 | } |
| 1646 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1647 | static irqreturn_t pl08x_irq(int irq, void *dev) |
| 1648 | { |
| 1649 | struct pl08x_driver_data *pl08x = dev; |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1650 | u32 mask = 0, err, tc, i; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1651 | |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1652 | /* check & clear - ERR & TC interrupts */ |
| 1653 | err = readl(pl08x->base + PL080_ERR_STATUS); |
| 1654 | if (err) { |
| 1655 | dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n", |
| 1656 | __func__, err); |
| 1657 | writel(err, pl08x->base + PL080_ERR_CLEAR); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1658 | } |
Linus Walleij | d29bf01 | 2012-04-09 22:53:21 +0200 | [diff] [blame] | 1659 | tc = readl(pl08x->base + PL080_TC_STATUS); |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1660 | if (tc) |
| 1661 | writel(tc, pl08x->base + PL080_TC_CLEAR); |
| 1662 | |
| 1663 | if (!err && !tc) |
| 1664 | return IRQ_NONE; |
| 1665 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1666 | for (i = 0; i < pl08x->vd->channels; i++) { |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1667 | if (((1 << i) & err) || ((1 << i) & tc)) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1668 | /* Locate physical channel */ |
| 1669 | struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i]; |
| 1670 | struct pl08x_dma_chan *plchan = phychan->serving; |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1671 | struct pl08x_txd *tx; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1672 | |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1673 | if (!plchan) { |
| 1674 | dev_err(&pl08x->adev->dev, |
| 1675 | "%s Error TC interrupt on unused channel: 0x%08x\n", |
| 1676 | __func__, i); |
| 1677 | continue; |
| 1678 | } |
| 1679 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1680 | spin_lock(&plchan->vc.lock); |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1681 | tx = plchan->at; |
| 1682 | if (tx) { |
| 1683 | plchan->at = NULL; |
Russell King | c48d496 | 2012-05-25 11:48:51 +0100 | [diff] [blame] | 1684 | /* |
| 1685 | * This descriptor is done, release its mux |
| 1686 | * reservation. |
| 1687 | */ |
| 1688 | pl08x_release_mux(plchan); |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 1689 | tx->done = true; |
| 1690 | vchan_cookie_complete(&tx->vd); |
Russell King | c33b644 | 2012-05-25 15:41:13 +0100 | [diff] [blame] | 1691 | |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1692 | /* |
| 1693 | * And start the next descriptor (if any), |
| 1694 | * otherwise free this channel. |
| 1695 | */ |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1696 | if (vchan_next_desc(&plchan->vc)) |
Russell King | c33b644 | 2012-05-25 15:41:13 +0100 | [diff] [blame] | 1697 | pl08x_start_next_txd(plchan); |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1698 | else |
| 1699 | pl08x_phy_free(plchan); |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1700 | } |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1701 | spin_unlock(&plchan->vc.lock); |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1702 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1703 | mask |= (1 << i); |
| 1704 | } |
| 1705 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1706 | |
| 1707 | return mask ? IRQ_HANDLED : IRQ_NONE; |
| 1708 | } |
| 1709 | |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1710 | static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan) |
| 1711 | { |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1712 | chan->slave = true; |
| 1713 | chan->name = chan->cd->bus_id; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1714 | chan->cfg.src_addr = chan->cd->addr; |
| 1715 | chan->cfg.dst_addr = chan->cd->addr; |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1716 | } |
| 1717 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1718 | /* |
| 1719 | * Initialise the DMAC memcpy/slave channels. |
| 1720 | * Make a local wrapper to hold required data |
| 1721 | */ |
| 1722 | static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x, |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 1723 | struct dma_device *dmadev, unsigned int channels, bool slave) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1724 | { |
| 1725 | struct pl08x_dma_chan *chan; |
| 1726 | int i; |
| 1727 | |
| 1728 | INIT_LIST_HEAD(&dmadev->channels); |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1729 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1730 | /* |
| 1731 | * Register as many many memcpy as we have physical channels, |
| 1732 | * we won't always be able to use all but the code will have |
| 1733 | * to cope with that situation. |
| 1734 | */ |
| 1735 | for (i = 0; i < channels; i++) { |
Viresh Kumar | b201c11 | 2011-08-05 15:32:29 +0530 | [diff] [blame] | 1736 | chan = kzalloc(sizeof(*chan), GFP_KERNEL); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1737 | if (!chan) { |
| 1738 | dev_err(&pl08x->adev->dev, |
| 1739 | "%s no memory for channel\n", __func__); |
| 1740 | return -ENOMEM; |
| 1741 | } |
| 1742 | |
| 1743 | chan->host = pl08x; |
| 1744 | chan->state = PL08X_CHAN_IDLE; |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 1745 | chan->signal = -1; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1746 | |
| 1747 | if (slave) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1748 | chan->cd = &pl08x->pd->slave_channels[i]; |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1749 | pl08x_dma_slave_init(chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1750 | } else { |
| 1751 | chan->cd = &pl08x->pd->memcpy_channel; |
| 1752 | chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i); |
| 1753 | if (!chan->name) { |
| 1754 | kfree(chan); |
| 1755 | return -ENOMEM; |
| 1756 | } |
| 1757 | } |
Viresh Kumar | 175a5e6 | 2011-08-05 15:32:32 +0530 | [diff] [blame] | 1758 | dev_dbg(&pl08x->adev->dev, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1759 | "initialize virtual channel \"%s\"\n", |
| 1760 | chan->name); |
| 1761 | |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame] | 1762 | chan->vc.desc_free = pl08x_desc_free; |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1763 | vchan_init(&chan->vc, dmadev); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1764 | } |
| 1765 | dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n", |
| 1766 | i, slave ? "slave" : "memcpy"); |
| 1767 | return i; |
| 1768 | } |
| 1769 | |
| 1770 | static void pl08x_free_virtual_channels(struct dma_device *dmadev) |
| 1771 | { |
| 1772 | struct pl08x_dma_chan *chan = NULL; |
| 1773 | struct pl08x_dma_chan *next; |
| 1774 | |
| 1775 | list_for_each_entry_safe(chan, |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 1776 | next, &dmadev->channels, vc.chan.device_node) { |
| 1777 | list_del(&chan->vc.chan.device_node); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1778 | kfree(chan); |
| 1779 | } |
| 1780 | } |
| 1781 | |
| 1782 | #ifdef CONFIG_DEBUG_FS |
| 1783 | static const char *pl08x_state_str(enum pl08x_dma_chan_state state) |
| 1784 | { |
| 1785 | switch (state) { |
| 1786 | case PL08X_CHAN_IDLE: |
| 1787 | return "idle"; |
| 1788 | case PL08X_CHAN_RUNNING: |
| 1789 | return "running"; |
| 1790 | case PL08X_CHAN_PAUSED: |
| 1791 | return "paused"; |
| 1792 | case PL08X_CHAN_WAITING: |
| 1793 | return "waiting"; |
| 1794 | default: |
| 1795 | break; |
| 1796 | } |
| 1797 | return "UNKNOWN STATE"; |
| 1798 | } |
| 1799 | |
| 1800 | static int pl08x_debugfs_show(struct seq_file *s, void *data) |
| 1801 | { |
| 1802 | struct pl08x_driver_data *pl08x = s->private; |
| 1803 | struct pl08x_dma_chan *chan; |
| 1804 | struct pl08x_phy_chan *ch; |
| 1805 | unsigned long flags; |
| 1806 | int i; |
| 1807 | |
| 1808 | seq_printf(s, "PL08x physical channels:\n"); |
| 1809 | seq_printf(s, "CHANNEL:\tUSER:\n"); |
| 1810 | seq_printf(s, "--------\t-----\n"); |
| 1811 | for (i = 0; i < pl08x->vd->channels; i++) { |
| 1812 | struct pl08x_dma_chan *virt_chan; |
| 1813 | |
| 1814 | ch = &pl08x->phy_chans[i]; |
| 1815 | |
| 1816 | spin_lock_irqsave(&ch->lock, flags); |
| 1817 | virt_chan = ch->serving; |
| 1818 | |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1819 | seq_printf(s, "%d\t\t%s%s\n", |
| 1820 | ch->id, |
| 1821 | virt_chan ? virt_chan->name : "(none)", |
| 1822 | ch->locked ? " LOCKED" : ""); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1823 | |
| 1824 | spin_unlock_irqrestore(&ch->lock, flags); |
| 1825 | } |
| 1826 | |
| 1827 | seq_printf(s, "\nPL08x virtual memcpy channels:\n"); |
| 1828 | seq_printf(s, "CHANNEL:\tSTATE:\n"); |
| 1829 | seq_printf(s, "--------\t------\n"); |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 1830 | list_for_each_entry(chan, &pl08x->memcpy.channels, vc.chan.device_node) { |
Russell King - ARM Linux | 3e2a037 | 2011-01-03 22:32:46 +0000 | [diff] [blame] | 1831 | seq_printf(s, "%s\t\t%s\n", chan->name, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1832 | pl08x_state_str(chan->state)); |
| 1833 | } |
| 1834 | |
| 1835 | seq_printf(s, "\nPL08x virtual slave channels:\n"); |
| 1836 | seq_printf(s, "CHANNEL:\tSTATE:\n"); |
| 1837 | seq_printf(s, "--------\t------\n"); |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 1838 | list_for_each_entry(chan, &pl08x->slave.channels, vc.chan.device_node) { |
Russell King - ARM Linux | 3e2a037 | 2011-01-03 22:32:46 +0000 | [diff] [blame] | 1839 | seq_printf(s, "%s\t\t%s\n", chan->name, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1840 | pl08x_state_str(chan->state)); |
| 1841 | } |
| 1842 | |
| 1843 | return 0; |
| 1844 | } |
| 1845 | |
| 1846 | static int pl08x_debugfs_open(struct inode *inode, struct file *file) |
| 1847 | { |
| 1848 | return single_open(file, pl08x_debugfs_show, inode->i_private); |
| 1849 | } |
| 1850 | |
| 1851 | static const struct file_operations pl08x_debugfs_operations = { |
| 1852 | .open = pl08x_debugfs_open, |
| 1853 | .read = seq_read, |
| 1854 | .llseek = seq_lseek, |
| 1855 | .release = single_release, |
| 1856 | }; |
| 1857 | |
| 1858 | static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x) |
| 1859 | { |
| 1860 | /* Expose a simple debugfs interface to view all clocks */ |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 1861 | (void) debugfs_create_file(dev_name(&pl08x->adev->dev), |
| 1862 | S_IFREG | S_IRUGO, NULL, pl08x, |
| 1863 | &pl08x_debugfs_operations); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1864 | } |
| 1865 | |
| 1866 | #else |
| 1867 | static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x) |
| 1868 | { |
| 1869 | } |
| 1870 | #endif |
| 1871 | |
Russell King | aa25afa | 2011-02-19 15:55:00 +0000 | [diff] [blame] | 1872 | static int pl08x_probe(struct amba_device *adev, const struct amba_id *id) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1873 | { |
| 1874 | struct pl08x_driver_data *pl08x; |
Russell King - ARM Linux | f96ca9ec | 2011-01-03 22:35:08 +0000 | [diff] [blame] | 1875 | const struct vendor_data *vd = id->data; |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1876 | u32 tsfr_size; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1877 | int ret = 0; |
| 1878 | int i; |
| 1879 | |
| 1880 | ret = amba_request_regions(adev, NULL); |
| 1881 | if (ret) |
| 1882 | return ret; |
| 1883 | |
| 1884 | /* Create the driver state holder */ |
Viresh Kumar | b201c11 | 2011-08-05 15:32:29 +0530 | [diff] [blame] | 1885 | pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1886 | if (!pl08x) { |
| 1887 | ret = -ENOMEM; |
| 1888 | goto out_no_pl08x; |
| 1889 | } |
| 1890 | |
| 1891 | /* Initialize memcpy engine */ |
| 1892 | dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask); |
| 1893 | pl08x->memcpy.dev = &adev->dev; |
| 1894 | pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources; |
| 1895 | pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources; |
| 1896 | pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy; |
| 1897 | pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt; |
| 1898 | pl08x->memcpy.device_tx_status = pl08x_dma_tx_status; |
| 1899 | pl08x->memcpy.device_issue_pending = pl08x_issue_pending; |
| 1900 | pl08x->memcpy.device_control = pl08x_control; |
| 1901 | |
| 1902 | /* Initialize slave engine */ |
| 1903 | dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask); |
| 1904 | pl08x->slave.dev = &adev->dev; |
| 1905 | pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources; |
| 1906 | pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources; |
| 1907 | pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt; |
| 1908 | pl08x->slave.device_tx_status = pl08x_dma_tx_status; |
| 1909 | pl08x->slave.device_issue_pending = pl08x_issue_pending; |
| 1910 | pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg; |
| 1911 | pl08x->slave.device_control = pl08x_control; |
| 1912 | |
| 1913 | /* Get the platform data */ |
| 1914 | pl08x->pd = dev_get_platdata(&adev->dev); |
| 1915 | if (!pl08x->pd) { |
| 1916 | dev_err(&adev->dev, "no platform data supplied\n"); |
Julia Lawall | 983d7be | 2012-08-14 14:58:32 +0200 | [diff] [blame] | 1917 | ret = -EINVAL; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1918 | goto out_no_platdata; |
| 1919 | } |
| 1920 | |
| 1921 | /* Assign useful pointers to the driver state */ |
| 1922 | pl08x->adev = adev; |
| 1923 | pl08x->vd = vd; |
| 1924 | |
Russell King - ARM Linux | 30749cb | 2011-01-03 22:41:13 +0000 | [diff] [blame] | 1925 | /* By default, AHB1 only. If dualmaster, from platform */ |
| 1926 | pl08x->lli_buses = PL08X_AHB1; |
| 1927 | pl08x->mem_buses = PL08X_AHB1; |
| 1928 | if (pl08x->vd->dualmaster) { |
| 1929 | pl08x->lli_buses = pl08x->pd->lli_buses; |
| 1930 | pl08x->mem_buses = pl08x->pd->mem_buses; |
| 1931 | } |
| 1932 | |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1933 | pl08x->lli_words = PL080_LLI_WORDS; |
| 1934 | tsfr_size = MAX_NUM_TSFR_LLIS * pl08x->lli_words * sizeof(u32); |
| 1935 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1936 | /* A DMA memory pool for LLIs, align on 1-byte boundary */ |
| 1937 | pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev, |
Tomasz Figa | ba6785f | 2013-08-11 19:59:15 +0200 | [diff] [blame] | 1938 | tsfr_size, PL08X_ALIGN, 0); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1939 | if (!pl08x->pool) { |
| 1940 | ret = -ENOMEM; |
| 1941 | goto out_no_lli_pool; |
| 1942 | } |
| 1943 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1944 | pl08x->base = ioremap(adev->res.start, resource_size(&adev->res)); |
| 1945 | if (!pl08x->base) { |
| 1946 | ret = -ENOMEM; |
| 1947 | goto out_no_ioremap; |
| 1948 | } |
| 1949 | |
| 1950 | /* Turn on the PL08x */ |
| 1951 | pl08x_ensure_on(pl08x); |
| 1952 | |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1953 | /* Attach the interrupt handler */ |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1954 | writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR); |
| 1955 | writel(0x000000FF, pl08x->base + PL080_TC_CLEAR); |
| 1956 | |
| 1957 | ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED, |
Russell King - ARM Linux | b05cd8f | 2011-01-03 22:33:26 +0000 | [diff] [blame] | 1958 | DRIVER_NAME, pl08x); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1959 | if (ret) { |
| 1960 | dev_err(&adev->dev, "%s failed to request interrupt %d\n", |
| 1961 | __func__, adev->irq[0]); |
| 1962 | goto out_no_irq; |
| 1963 | } |
| 1964 | |
| 1965 | /* Initialize physical channels */ |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1966 | pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)), |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1967 | GFP_KERNEL); |
| 1968 | if (!pl08x->phy_chans) { |
| 1969 | dev_err(&adev->dev, "%s failed to allocate " |
| 1970 | "physical channel holders\n", |
| 1971 | __func__); |
Julia Lawall | 983d7be | 2012-08-14 14:58:32 +0200 | [diff] [blame] | 1972 | ret = -ENOMEM; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1973 | goto out_no_phychans; |
| 1974 | } |
| 1975 | |
| 1976 | for (i = 0; i < vd->channels; i++) { |
| 1977 | struct pl08x_phy_chan *ch = &pl08x->phy_chans[i]; |
| 1978 | |
| 1979 | ch->id = i; |
| 1980 | ch->base = pl08x->base + PL080_Cx_BASE(i); |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 1981 | ch->reg_config = ch->base + vd->config_offset; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1982 | spin_lock_init(&ch->lock); |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1983 | |
| 1984 | /* |
| 1985 | * Nomadik variants can have channels that are locked |
| 1986 | * down for the secure world only. Lock up these channels |
| 1987 | * by perpetually serving a dummy virtual channel. |
| 1988 | */ |
| 1989 | if (vd->nomadik) { |
| 1990 | u32 val; |
| 1991 | |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 1992 | val = readl(ch->reg_config); |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1993 | if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) { |
| 1994 | dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i); |
| 1995 | ch->locked = true; |
| 1996 | } |
| 1997 | } |
| 1998 | |
Viresh Kumar | 175a5e6 | 2011-08-05 15:32:32 +0530 | [diff] [blame] | 1999 | dev_dbg(&adev->dev, "physical channel %d is %s\n", |
| 2000 | i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE"); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2001 | } |
| 2002 | |
| 2003 | /* Register as many memcpy channels as there are physical channels */ |
| 2004 | ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy, |
| 2005 | pl08x->vd->channels, false); |
| 2006 | if (ret <= 0) { |
| 2007 | dev_warn(&pl08x->adev->dev, |
| 2008 | "%s failed to enumerate memcpy channels - %d\n", |
| 2009 | __func__, ret); |
| 2010 | goto out_no_memcpy; |
| 2011 | } |
| 2012 | pl08x->memcpy.chancnt = ret; |
| 2013 | |
| 2014 | /* Register slave channels */ |
| 2015 | ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave, |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 2016 | pl08x->pd->num_slave_channels, true); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2017 | if (ret <= 0) { |
| 2018 | dev_warn(&pl08x->adev->dev, |
| 2019 | "%s failed to enumerate slave channels - %d\n", |
| 2020 | __func__, ret); |
| 2021 | goto out_no_slave; |
| 2022 | } |
| 2023 | pl08x->slave.chancnt = ret; |
| 2024 | |
| 2025 | ret = dma_async_device_register(&pl08x->memcpy); |
| 2026 | if (ret) { |
| 2027 | dev_warn(&pl08x->adev->dev, |
| 2028 | "%s failed to register memcpy as an async device - %d\n", |
| 2029 | __func__, ret); |
| 2030 | goto out_no_memcpy_reg; |
| 2031 | } |
| 2032 | |
| 2033 | ret = dma_async_device_register(&pl08x->slave); |
| 2034 | if (ret) { |
| 2035 | dev_warn(&pl08x->adev->dev, |
| 2036 | "%s failed to register slave as an async device - %d\n", |
| 2037 | __func__, ret); |
| 2038 | goto out_no_slave_reg; |
| 2039 | } |
| 2040 | |
| 2041 | amba_set_drvdata(adev, pl08x); |
| 2042 | init_pl08x_debugfs(pl08x); |
Russell King - ARM Linux | b05cd8f | 2011-01-03 22:33:26 +0000 | [diff] [blame] | 2043 | dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n", |
| 2044 | amba_part(adev), amba_rev(adev), |
| 2045 | (unsigned long long)adev->res.start, adev->irq[0]); |
Viresh Kumar | b7b6018 | 2011-08-05 15:32:33 +0530 | [diff] [blame] | 2046 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2047 | return 0; |
| 2048 | |
| 2049 | out_no_slave_reg: |
| 2050 | dma_async_device_unregister(&pl08x->memcpy); |
| 2051 | out_no_memcpy_reg: |
| 2052 | pl08x_free_virtual_channels(&pl08x->slave); |
| 2053 | out_no_slave: |
| 2054 | pl08x_free_virtual_channels(&pl08x->memcpy); |
| 2055 | out_no_memcpy: |
| 2056 | kfree(pl08x->phy_chans); |
| 2057 | out_no_phychans: |
| 2058 | free_irq(adev->irq[0], pl08x); |
| 2059 | out_no_irq: |
| 2060 | iounmap(pl08x->base); |
| 2061 | out_no_ioremap: |
| 2062 | dma_pool_destroy(pl08x->pool); |
| 2063 | out_no_lli_pool: |
| 2064 | out_no_platdata: |
| 2065 | kfree(pl08x); |
| 2066 | out_no_pl08x: |
| 2067 | amba_release_regions(adev); |
| 2068 | return ret; |
| 2069 | } |
| 2070 | |
| 2071 | /* PL080 has 8 channels and the PL080 have just 2 */ |
| 2072 | static struct vendor_data vendor_pl080 = { |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 2073 | .config_offset = PL080_CH_CONFIG, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2074 | .channels = 8, |
| 2075 | .dualmaster = true, |
| 2076 | }; |
| 2077 | |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 2078 | static struct vendor_data vendor_nomadik = { |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 2079 | .config_offset = PL080_CH_CONFIG, |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 2080 | .channels = 8, |
| 2081 | .dualmaster = true, |
| 2082 | .nomadik = true, |
| 2083 | }; |
| 2084 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2085 | static struct vendor_data vendor_pl081 = { |
Tomasz Figa | d86ccea | 2013-08-11 19:59:14 +0200 | [diff] [blame] | 2086 | .config_offset = PL080_CH_CONFIG, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2087 | .channels = 2, |
| 2088 | .dualmaster = false, |
| 2089 | }; |
| 2090 | |
| 2091 | static struct amba_id pl08x_ids[] = { |
| 2092 | /* PL080 */ |
| 2093 | { |
| 2094 | .id = 0x00041080, |
| 2095 | .mask = 0x000fffff, |
| 2096 | .data = &vendor_pl080, |
| 2097 | }, |
| 2098 | /* PL081 */ |
| 2099 | { |
| 2100 | .id = 0x00041081, |
| 2101 | .mask = 0x000fffff, |
| 2102 | .data = &vendor_pl081, |
| 2103 | }, |
| 2104 | /* Nomadik 8815 PL080 variant */ |
| 2105 | { |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 2106 | .id = 0x00280080, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2107 | .mask = 0x00ffffff, |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 2108 | .data = &vendor_nomadik, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2109 | }, |
| 2110 | { 0, 0 }, |
| 2111 | }; |
| 2112 | |
Dave Martin | 037566d | 2011-10-05 15:15:20 +0100 | [diff] [blame] | 2113 | MODULE_DEVICE_TABLE(amba, pl08x_ids); |
| 2114 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2115 | static struct amba_driver pl08x_amba_driver = { |
| 2116 | .drv.name = DRIVER_NAME, |
| 2117 | .id_table = pl08x_ids, |
| 2118 | .probe = pl08x_probe, |
| 2119 | }; |
| 2120 | |
| 2121 | static int __init pl08x_init(void) |
| 2122 | { |
| 2123 | int retval; |
| 2124 | retval = amba_driver_register(&pl08x_amba_driver); |
| 2125 | if (retval) |
| 2126 | printk(KERN_WARNING DRIVER_NAME |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 2127 | "failed to register as an AMBA device (%d)\n", |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2128 | retval); |
| 2129 | return retval; |
| 2130 | } |
| 2131 | subsys_initcall(pl08x_init); |