blob: e4b97f5c5797ca3c3733c4826786cc4410614508 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Oscar Mateo48d82382014-07-24 17:04:23 +010043bool
44intel_ring_initialized(struct intel_engine_cs *ring)
45{
46 struct drm_device *dev = ring->dev;
47
48 if (!dev)
49 return false;
50
51 if (i915.enable_execlists) {
52 struct intel_context *dctx = ring->default_context;
53 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
54
55 return ringbuf->obj;
56 } else
57 return ring->buffer && ring->buffer->obj;
58}
59
Chris Wilson1cf0ba12014-05-05 09:07:33 +010060static inline int __ring_space(int head, int tail, int size)
61{
62 int space = head - (tail + I915_RING_FREE_SPACE);
63 if (space < 0)
64 space += size;
65 return space;
66}
67
Oscar Mateo64c58f22014-07-03 16:28:03 +010068static inline int ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000069{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000071}
72
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010074{
75 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020076 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
77}
Chris Wilson09246732013-08-10 22:16:32 +010078
Oscar Mateoa4872ba2014-05-22 14:13:33 +010079void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020080{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010081 struct intel_ringbuffer *ringbuf = ring->buffer;
82 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020083 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010084 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010085 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010086}
87
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000088static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010089gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010090 u32 invalidate_domains,
91 u32 flush_domains)
92{
93 u32 cmd;
94 int ret;
95
96 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020097 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010098 cmd |= MI_NO_WRITE_FLUSH;
99
100 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
101 cmd |= MI_READ_FLUSH;
102
103 ret = intel_ring_begin(ring, 2);
104 if (ret)
105 return ret;
106
107 intel_ring_emit(ring, cmd);
108 intel_ring_emit(ring, MI_NOOP);
109 intel_ring_advance(ring);
110
111 return 0;
112}
113
114static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100115gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100116 u32 invalidate_domains,
117 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118{
Chris Wilson78501ea2010-10-27 12:18:21 +0100119 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100120 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000121 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100122
Chris Wilson36d527d2011-03-19 22:26:49 +0000123 /*
124 * read/write caches:
125 *
126 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
127 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
128 * also flushed at 2d versus 3d pipeline switches.
129 *
130 * read-only caches:
131 *
132 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
133 * MI_READ_FLUSH is set, and is always flushed on 965.
134 *
135 * I915_GEM_DOMAIN_COMMAND may not exist?
136 *
137 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
138 * invalidated when MI_EXE_FLUSH is set.
139 *
140 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
141 * invalidated with every MI_FLUSH.
142 *
143 * TLBs:
144 *
145 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
146 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
147 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
148 * are flushed at any MI_FLUSH.
149 */
150
151 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100152 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000153 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000154 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
155 cmd |= MI_EXE_FLUSH;
156
157 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
158 (IS_G4X(dev) || IS_GEN5(dev)))
159 cmd |= MI_INVALIDATE_ISP;
160
161 ret = intel_ring_begin(ring, 2);
162 if (ret)
163 return ret;
164
165 intel_ring_emit(ring, cmd);
166 intel_ring_emit(ring, MI_NOOP);
167 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000168
169 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800170}
171
Jesse Barnes8d315282011-10-16 10:23:31 +0200172/**
173 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
174 * implementing two workarounds on gen6. From section 1.4.7.1
175 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
176 *
177 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
178 * produced by non-pipelined state commands), software needs to first
179 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
180 * 0.
181 *
182 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
183 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
184 *
185 * And the workaround for these two requires this workaround first:
186 *
187 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
188 * BEFORE the pipe-control with a post-sync op and no write-cache
189 * flushes.
190 *
191 * And this last workaround is tricky because of the requirements on
192 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
193 * volume 2 part 1:
194 *
195 * "1 of the following must also be set:
196 * - Render Target Cache Flush Enable ([12] of DW1)
197 * - Depth Cache Flush Enable ([0] of DW1)
198 * - Stall at Pixel Scoreboard ([1] of DW1)
199 * - Depth Stall ([13] of DW1)
200 * - Post-Sync Operation ([13] of DW1)
201 * - Notify Enable ([8] of DW1)"
202 *
203 * The cache flushes require the workaround flush that triggered this
204 * one, so we can't use it. Depth stall would trigger the same.
205 * Post-sync nonzero is what triggered this second workaround, so we
206 * can't use that one either. Notify enable is IRQs, which aren't
207 * really our business. That leaves only stall at scoreboard.
208 */
209static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100210intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200211{
Chris Wilson18393f62014-04-09 09:19:40 +0100212 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 int ret;
214
215
216 ret = intel_ring_begin(ring, 6);
217 if (ret)
218 return ret;
219
220 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
221 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
222 PIPE_CONTROL_STALL_AT_SCOREBOARD);
223 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
224 intel_ring_emit(ring, 0); /* low dword */
225 intel_ring_emit(ring, 0); /* high dword */
226 intel_ring_emit(ring, MI_NOOP);
227 intel_ring_advance(ring);
228
229 ret = intel_ring_begin(ring, 6);
230 if (ret)
231 return ret;
232
233 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
234 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
235 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
236 intel_ring_emit(ring, 0);
237 intel_ring_emit(ring, 0);
238 intel_ring_emit(ring, MI_NOOP);
239 intel_ring_advance(ring);
240
241 return 0;
242}
243
244static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100245gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200246 u32 invalidate_domains, u32 flush_domains)
247{
248 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100249 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 int ret;
251
Paulo Zanonib3111502012-08-17 18:35:42 -0300252 /* Force SNB workarounds for PIPE_CONTROL flushes */
253 ret = intel_emit_post_sync_nonzero_flush(ring);
254 if (ret)
255 return ret;
256
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 /* Just flush everything. Experiments have shown that reducing the
258 * number of bits based on the write domains has little performance
259 * impact.
260 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100261 if (flush_domains) {
262 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
263 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
264 /*
265 * Ensure that any following seqno writes only happen
266 * when the render cache is indeed flushed.
267 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200268 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100269 }
270 if (invalidate_domains) {
271 flags |= PIPE_CONTROL_TLB_INVALIDATE;
272 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
273 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
274 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
275 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
276 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
277 /*
278 * TLB invalidate requires a post-sync write.
279 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700280 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100281 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200282
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100283 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200284 if (ret)
285 return ret;
286
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100287 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200288 intel_ring_emit(ring, flags);
289 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200291 intel_ring_advance(ring);
292
293 return 0;
294}
295
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100296static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100297gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300298{
299 int ret;
300
301 ret = intel_ring_begin(ring, 4);
302 if (ret)
303 return ret;
304
305 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
306 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
307 PIPE_CONTROL_STALL_AT_SCOREBOARD);
308 intel_ring_emit(ring, 0);
309 intel_ring_emit(ring, 0);
310 intel_ring_advance(ring);
311
312 return 0;
313}
314
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100315static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300316{
317 int ret;
318
319 if (!ring->fbc_dirty)
320 return 0;
321
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200322 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300323 if (ret)
324 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300325 /* WaFbcNukeOn3DBlt:ivb/hsw */
326 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
327 intel_ring_emit(ring, MSG_FBC_REND_STATE);
328 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200329 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
330 intel_ring_emit(ring, MSG_FBC_REND_STATE);
331 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300332 intel_ring_advance(ring);
333
334 ring->fbc_dirty = false;
335 return 0;
336}
337
Paulo Zanonif3987632012-08-17 18:35:43 -0300338static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100339gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300340 u32 invalidate_domains, u32 flush_domains)
341{
342 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100343 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300344 int ret;
345
Paulo Zanonif3987632012-08-17 18:35:43 -0300346 /*
347 * Ensure that any following seqno writes only happen when the render
348 * cache is indeed flushed.
349 *
350 * Workaround: 4th PIPE_CONTROL command (except the ones with only
351 * read-cache invalidate bits set) must have the CS_STALL bit set. We
352 * don't try to be clever and just set it unconditionally.
353 */
354 flags |= PIPE_CONTROL_CS_STALL;
355
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 /* Just flush everything. Experiments have shown that reducing the
357 * number of bits based on the write domains has little performance
358 * impact.
359 */
360 if (flush_domains) {
361 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
362 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300363 }
364 if (invalidate_domains) {
365 flags |= PIPE_CONTROL_TLB_INVALIDATE;
366 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
367 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
368 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
369 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
370 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
371 /*
372 * TLB invalidate requires a post-sync write.
373 */
374 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200375 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300376
377 /* Workaround: we must issue a pipe_control with CS-stall bit
378 * set before a pipe_control command that has the state cache
379 * invalidate bit set. */
380 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300381 }
382
383 ret = intel_ring_begin(ring, 4);
384 if (ret)
385 return ret;
386
387 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
388 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200389 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 intel_ring_emit(ring, 0);
391 intel_ring_advance(ring);
392
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200393 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300394 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
395
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300396 return 0;
397}
398
Ben Widawskya5f3d682013-11-02 21:07:27 -0700399static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300400gen8_emit_pipe_control(struct intel_engine_cs *ring,
401 u32 flags, u32 scratch_addr)
402{
403 int ret;
404
405 ret = intel_ring_begin(ring, 6);
406 if (ret)
407 return ret;
408
409 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
410 intel_ring_emit(ring, flags);
411 intel_ring_emit(ring, scratch_addr);
412 intel_ring_emit(ring, 0);
413 intel_ring_emit(ring, 0);
414 intel_ring_emit(ring, 0);
415 intel_ring_advance(ring);
416
417 return 0;
418}
419
420static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100421gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700422 u32 invalidate_domains, u32 flush_domains)
423{
424 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100425 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800426 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427
428 flags |= PIPE_CONTROL_CS_STALL;
429
430 if (flush_domains) {
431 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
432 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
433 }
434 if (invalidate_domains) {
435 flags |= PIPE_CONTROL_TLB_INVALIDATE;
436 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
437 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
438 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
439 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
440 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
441 flags |= PIPE_CONTROL_QW_WRITE;
442 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800443
444 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
445 ret = gen8_emit_pipe_control(ring,
446 PIPE_CONTROL_CS_STALL |
447 PIPE_CONTROL_STALL_AT_SCOREBOARD,
448 0);
449 if (ret)
450 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700451 }
452
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300453 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700454}
455
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100456static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100457 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800458{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300459 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100460 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800461}
462
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100463u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800464{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300465 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000466 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800467
Chris Wilson50877442014-03-21 12:41:53 +0000468 if (INTEL_INFO(ring->dev)->gen >= 8)
469 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
470 RING_ACTHD_UDW(ring->mmio_base));
471 else if (INTEL_INFO(ring->dev)->gen >= 4)
472 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
473 else
474 acthd = I915_READ(ACTHD);
475
476 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800477}
478
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100479static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200480{
481 struct drm_i915_private *dev_priv = ring->dev->dev_private;
482 u32 addr;
483
484 addr = dev_priv->status_page_dmah->busaddr;
485 if (INTEL_INFO(ring->dev)->gen >= 4)
486 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
487 I915_WRITE(HWS_PGA, addr);
488}
489
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100490static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100491{
492 struct drm_i915_private *dev_priv = to_i915(ring->dev);
493
494 if (!IS_GEN2(ring->dev)) {
495 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200496 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
497 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100498 /* Sometimes we observe that the idle flag is not
499 * set even though the ring is empty. So double
500 * check before giving up.
501 */
502 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
503 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100504 }
505 }
506
507 I915_WRITE_CTL(ring, 0);
508 I915_WRITE_HEAD(ring, 0);
509 ring->write_tail(ring, 0);
510
511 if (!IS_GEN2(ring->dev)) {
512 (void)I915_READ_CTL(ring);
513 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
514 }
515
516 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
517}
518
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100519static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800520{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200521 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300522 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100523 struct intel_ringbuffer *ringbuf = ring->buffer;
524 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200525 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800526
Deepak Sc8d9a592013-11-23 14:55:42 +0530527 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200528
Chris Wilson9991ae72014-04-02 16:36:07 +0100529 if (!stop_ring(ring)) {
530 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000531 DRM_DEBUG_KMS("%s head not reset to zero "
532 "ctl %08x head %08x tail %08x start %08x\n",
533 ring->name,
534 I915_READ_CTL(ring),
535 I915_READ_HEAD(ring),
536 I915_READ_TAIL(ring),
537 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538
Chris Wilson9991ae72014-04-02 16:36:07 +0100539 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000540 DRM_ERROR("failed to set %s head to zero "
541 "ctl %08x head %08x tail %08x start %08x\n",
542 ring->name,
543 I915_READ_CTL(ring),
544 I915_READ_HEAD(ring),
545 I915_READ_TAIL(ring),
546 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 ret = -EIO;
548 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000549 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700550 }
551
Chris Wilson9991ae72014-04-02 16:36:07 +0100552 if (I915_NEED_GFX_HWS(dev))
553 intel_ring_setup_status_page(ring);
554 else
555 ring_setup_phys_status_page(ring);
556
Jiri Kosinaece4a172014-08-07 16:29:53 +0200557 /* Enforce ordering by reading HEAD register back */
558 I915_READ_HEAD(ring);
559
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200560 /* Initialize the ring. This must happen _after_ we've cleared the ring
561 * registers with the above sequence (the readback of the HEAD registers
562 * also enforces ordering), otherwise the hw might lose the new ring
563 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700564 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200565 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100566 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000567 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800568
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800569 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400570 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700571 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400572 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000573 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100574 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
575 ring->name,
576 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
577 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
578 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200579 ret = -EIO;
580 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800581 }
582
Chris Wilson78501ea2010-10-27 12:18:21 +0100583 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
584 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800585 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100586 ringbuf->head = I915_READ_HEAD(ring);
587 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo64c58f22014-07-03 16:28:03 +0100588 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100589 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000591
Chris Wilson50f018d2013-06-10 11:20:19 +0100592 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
593
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200594out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530595 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200596
597 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700598}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800599
Chris Wilsonc6df5412010-12-15 09:56:50 +0000600static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100601init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000602{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000603 int ret;
604
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100605 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000606 return 0;
607
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100608 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
609 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000610 DRM_ERROR("Failed to allocate seqno page\n");
611 ret = -ENOMEM;
612 goto err;
613 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100614
Daniel Vettera9cc7262014-02-14 14:01:13 +0100615 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
616 if (ret)
617 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000618
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100619 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000620 if (ret)
621 goto err_unref;
622
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100623 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
624 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
625 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800626 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000627 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800628 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200630 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 return 0;
633
634err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800635 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100637 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 return ret;
640}
641
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100642static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643{
Chris Wilson78501ea2010-10-27 12:18:21 +0100644 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100646 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200647 if (ret)
648 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800649
Akash Goel61a563a2014-03-25 18:01:50 +0530650 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
651 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200652 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000653
654 /* We need to disable the AsyncFlip performance optimisations in order
655 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
656 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100657 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300658 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000659 */
660 if (INTEL_INFO(dev)->gen >= 6)
661 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
662
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000663 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530664 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000665 if (INTEL_INFO(dev)->gen == 6)
666 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000667 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000668
Akash Goel01fa0302014-03-24 23:00:04 +0530669 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000670 if (IS_GEN7(dev))
671 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530672 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000673 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100674
Jesse Barnes8d315282011-10-16 10:23:31 +0200675 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676 ret = init_pipe_control(ring);
677 if (ret)
678 return ret;
679 }
680
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200681 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700682 /* From the Sandybridge PRM, volume 1 part 3, page 24:
683 * "If this bit is set, STCunit will have LRA as replacement
684 * policy. [...] This bit must be reset. LRA replacement
685 * policy is not supported."
686 */
687 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200688 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800689 }
690
Daniel Vetter6b26c862012-04-24 14:04:12 +0200691 if (INTEL_INFO(dev)->gen >= 6)
692 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700694 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700695 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700696
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800697 return ret;
698}
699
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100700static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000701{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100702 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700703 struct drm_i915_private *dev_priv = dev->dev_private;
704
705 if (dev_priv->semaphore_obj) {
706 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
707 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
708 dev_priv->semaphore_obj = NULL;
709 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100710
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100711 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000712 return;
713
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100714 if (INTEL_INFO(dev)->gen >= 5) {
715 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800716 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100717 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100718
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100719 drm_gem_object_unreference(&ring->scratch.obj->base);
720 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000721}
722
Ben Widawsky3e789982014-06-30 09:53:37 -0700723static int gen8_rcs_signal(struct intel_engine_cs *signaller,
724 unsigned int num_dwords)
725{
726#define MBOX_UPDATE_DWORDS 8
727 struct drm_device *dev = signaller->dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729 struct intel_engine_cs *waiter;
730 int i, ret, num_rings;
731
732 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
733 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
734#undef MBOX_UPDATE_DWORDS
735
736 ret = intel_ring_begin(signaller, num_dwords);
737 if (ret)
738 return ret;
739
740 for_each_ring(waiter, dev_priv, i) {
741 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
742 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
743 continue;
744
745 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
746 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
747 PIPE_CONTROL_QW_WRITE |
748 PIPE_CONTROL_FLUSH_ENABLE);
749 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
750 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
751 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
752 intel_ring_emit(signaller, 0);
753 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
754 MI_SEMAPHORE_TARGET(waiter->id));
755 intel_ring_emit(signaller, 0);
756 }
757
758 return 0;
759}
760
761static int gen8_xcs_signal(struct intel_engine_cs *signaller,
762 unsigned int num_dwords)
763{
764#define MBOX_UPDATE_DWORDS 6
765 struct drm_device *dev = signaller->dev;
766 struct drm_i915_private *dev_priv = dev->dev_private;
767 struct intel_engine_cs *waiter;
768 int i, ret, num_rings;
769
770 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
771 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
772#undef MBOX_UPDATE_DWORDS
773
774 ret = intel_ring_begin(signaller, num_dwords);
775 if (ret)
776 return ret;
777
778 for_each_ring(waiter, dev_priv, i) {
779 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
780 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
781 continue;
782
783 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
784 MI_FLUSH_DW_OP_STOREDW);
785 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
786 MI_FLUSH_DW_USE_GTT);
787 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
788 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
789 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
790 MI_SEMAPHORE_TARGET(waiter->id));
791 intel_ring_emit(signaller, 0);
792 }
793
794 return 0;
795}
796
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100797static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700798 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000799{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700800 struct drm_device *dev = signaller->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100802 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700803 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700804
Ben Widawskya1444b72014-06-30 09:53:35 -0700805#define MBOX_UPDATE_DWORDS 3
806 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
807 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
808#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700809
810 ret = intel_ring_begin(signaller, num_dwords);
811 if (ret)
812 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700813
Ben Widawsky78325f22014-04-29 14:52:29 -0700814 for_each_ring(useless, dev_priv, i) {
815 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
816 if (mbox_reg != GEN6_NOSYNC) {
817 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
818 intel_ring_emit(signaller, mbox_reg);
819 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700820 }
821 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700822
Ben Widawskya1444b72014-06-30 09:53:35 -0700823 /* If num_dwords was rounded, make sure the tail pointer is correct */
824 if (num_rings % 2 == 0)
825 intel_ring_emit(signaller, MI_NOOP);
826
Ben Widawsky024a43e2014-04-29 14:52:30 -0700827 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000828}
829
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700830/**
831 * gen6_add_request - Update the semaphore mailbox registers
832 *
833 * @ring - ring that is adding a request
834 * @seqno - return seqno stuck into the ring
835 *
836 * Update the mailbox registers in the *other* rings with the current seqno.
837 * This acts like a signal in the canonical semaphore.
838 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000839static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100840gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000841{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700842 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000843
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700844 if (ring->semaphore.signal)
845 ret = ring->semaphore.signal(ring, 4);
846 else
847 ret = intel_ring_begin(ring, 4);
848
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000849 if (ret)
850 return ret;
851
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000852 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
853 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100854 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000855 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100856 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000857
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000858 return 0;
859}
860
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200861static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
862 u32 seqno)
863{
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 return dev_priv->last_seqno < seqno;
866}
867
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700868/**
869 * intel_ring_sync - sync the waiter to the signaller on seqno
870 *
871 * @waiter - ring that is waiting
872 * @signaller - ring which has, or will signal
873 * @seqno - seqno which the waiter will block on
874 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700875
876static int
877gen8_ring_sync(struct intel_engine_cs *waiter,
878 struct intel_engine_cs *signaller,
879 u32 seqno)
880{
881 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
882 int ret;
883
884 ret = intel_ring_begin(waiter, 4);
885 if (ret)
886 return ret;
887
888 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
889 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -0700890 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700891 MI_SEMAPHORE_SAD_GTE_SDD);
892 intel_ring_emit(waiter, seqno);
893 intel_ring_emit(waiter,
894 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
895 intel_ring_emit(waiter,
896 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
897 intel_ring_advance(waiter);
898 return 0;
899}
900
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700901static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100902gen6_ring_sync(struct intel_engine_cs *waiter,
903 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200904 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000905{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700906 u32 dw1 = MI_SEMAPHORE_MBOX |
907 MI_SEMAPHORE_COMPARE |
908 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700909 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
910 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000911
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700912 /* Throughout all of the GEM code, seqno passed implies our current
913 * seqno is >= the last seqno executed. However for hardware the
914 * comparison is strictly greater than.
915 */
916 seqno -= 1;
917
Ben Widawskyebc348b2014-04-29 14:52:28 -0700918 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200919
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700920 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000921 if (ret)
922 return ret;
923
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200924 /* If seqno wrap happened, omit the wait with no-ops */
925 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700926 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200927 intel_ring_emit(waiter, seqno);
928 intel_ring_emit(waiter, 0);
929 intel_ring_emit(waiter, MI_NOOP);
930 } else {
931 intel_ring_emit(waiter, MI_NOOP);
932 intel_ring_emit(waiter, MI_NOOP);
933 intel_ring_emit(waiter, MI_NOOP);
934 intel_ring_emit(waiter, MI_NOOP);
935 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700936 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000937
938 return 0;
939}
940
Chris Wilsonc6df5412010-12-15 09:56:50 +0000941#define PIPE_CONTROL_FLUSH(ring__, addr__) \
942do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200943 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
944 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000945 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
946 intel_ring_emit(ring__, 0); \
947 intel_ring_emit(ring__, 0); \
948} while (0)
949
950static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100951pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000952{
Chris Wilson18393f62014-04-09 09:19:40 +0100953 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000954 int ret;
955
956 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
957 * incoherent with writes to memory, i.e. completely fubar,
958 * so we need to use PIPE_NOTIFY instead.
959 *
960 * However, we also need to workaround the qword write
961 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
962 * memory before requesting an interrupt.
963 */
964 ret = intel_ring_begin(ring, 32);
965 if (ret)
966 return ret;
967
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200968 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200969 PIPE_CONTROL_WRITE_FLUSH |
970 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100971 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100972 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000973 intel_ring_emit(ring, 0);
974 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100975 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000976 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100977 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000978 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100979 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000980 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100981 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000982 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100983 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000984 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000985
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200986 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200987 PIPE_CONTROL_WRITE_FLUSH |
988 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000989 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100990 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100991 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000992 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100993 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000994
Chris Wilsonc6df5412010-12-15 09:56:50 +0000995 return 0;
996}
997
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800998static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100999gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001000{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001001 /* Workaround to force correct ordering between irq and seqno writes on
1002 * ivb (and maybe also on snb) by reading from a CS register (like
1003 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001004 if (!lazy_coherency) {
1005 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1006 POSTING_READ(RING_ACTHD(ring->mmio_base));
1007 }
1008
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001009 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1010}
1011
1012static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001013ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001014{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001015 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1016}
1017
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001018static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001019ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001020{
1021 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1022}
1023
Chris Wilsonc6df5412010-12-15 09:56:50 +00001024static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001025pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001026{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001027 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001028}
1029
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001030static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001031pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001032{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001033 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001034}
1035
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001036static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001037gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001038{
1039 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001040 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001041 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001042
1043 if (!dev->irq_enabled)
1044 return false;
1045
Chris Wilson7338aef2012-04-24 21:48:47 +01001046 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001047 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001048 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001049 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001050
1051 return true;
1052}
1053
1054static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001055gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001056{
1057 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001058 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001059 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001060
Chris Wilson7338aef2012-04-24 21:48:47 +01001061 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001062 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001063 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001064 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001065}
1066
1067static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001068i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001069{
Chris Wilson78501ea2010-10-27 12:18:21 +01001070 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001071 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001072 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001073
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001074 if (!dev->irq_enabled)
1075 return false;
1076
Chris Wilson7338aef2012-04-24 21:48:47 +01001077 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001078 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001079 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1080 I915_WRITE(IMR, dev_priv->irq_mask);
1081 POSTING_READ(IMR);
1082 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001083 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001084
1085 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001086}
1087
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001088static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001089i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001090{
Chris Wilson78501ea2010-10-27 12:18:21 +01001091 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001092 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001093 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001094
Chris Wilson7338aef2012-04-24 21:48:47 +01001095 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001096 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001097 dev_priv->irq_mask |= ring->irq_enable_mask;
1098 I915_WRITE(IMR, dev_priv->irq_mask);
1099 POSTING_READ(IMR);
1100 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001101 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001102}
1103
Chris Wilsonc2798b12012-04-22 21:13:57 +01001104static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001105i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001106{
1107 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001108 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001109 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001110
1111 if (!dev->irq_enabled)
1112 return false;
1113
Chris Wilson7338aef2012-04-24 21:48:47 +01001114 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001115 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001116 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1117 I915_WRITE16(IMR, dev_priv->irq_mask);
1118 POSTING_READ16(IMR);
1119 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001120 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001121
1122 return true;
1123}
1124
1125static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001126i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001127{
1128 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001129 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001130 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001131
Chris Wilson7338aef2012-04-24 21:48:47 +01001132 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001133 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001134 dev_priv->irq_mask |= ring->irq_enable_mask;
1135 I915_WRITE16(IMR, dev_priv->irq_mask);
1136 POSTING_READ16(IMR);
1137 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001138 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001139}
1140
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001141void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001142{
Eric Anholt45930102011-05-06 17:12:35 -07001143 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001144 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001145 u32 mmio = 0;
1146
1147 /* The ring status page addresses are no longer next to the rest of
1148 * the ring registers as of gen7.
1149 */
1150 if (IS_GEN7(dev)) {
1151 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001152 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001153 mmio = RENDER_HWS_PGA_GEN7;
1154 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001155 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001156 mmio = BLT_HWS_PGA_GEN7;
1157 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001158 /*
1159 * VCS2 actually doesn't exist on Gen7. Only shut up
1160 * gcc switch check warning
1161 */
1162 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001163 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001164 mmio = BSD_HWS_PGA_GEN7;
1165 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001166 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001167 mmio = VEBOX_HWS_PGA_GEN7;
1168 break;
Eric Anholt45930102011-05-06 17:12:35 -07001169 }
1170 } else if (IS_GEN6(ring->dev)) {
1171 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1172 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001173 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001174 mmio = RING_HWS_PGA(ring->mmio_base);
1175 }
1176
Chris Wilson78501ea2010-10-27 12:18:21 +01001177 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1178 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001179
Damien Lespiaudc616b82014-03-13 01:40:28 +00001180 /*
1181 * Flush the TLB for this page
1182 *
1183 * FIXME: These two bits have disappeared on gen8, so a question
1184 * arises: do we still need this and if so how should we go about
1185 * invalidating the TLB?
1186 */
1187 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001188 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301189
1190 /* ring should be idle before issuing a sync flush*/
1191 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1192
Chris Wilson884020b2013-08-06 19:01:14 +01001193 I915_WRITE(reg,
1194 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1195 INSTPM_SYNC_FLUSH));
1196 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1197 1000))
1198 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1199 ring->name);
1200 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001201}
1202
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001204bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001205 u32 invalidate_domains,
1206 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001207{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001208 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001209
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001210 ret = intel_ring_begin(ring, 2);
1211 if (ret)
1212 return ret;
1213
1214 intel_ring_emit(ring, MI_FLUSH);
1215 intel_ring_emit(ring, MI_NOOP);
1216 intel_ring_advance(ring);
1217 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001218}
1219
Chris Wilson3cce4692010-10-27 16:11:02 +01001220static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001221i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001222{
Chris Wilson3cce4692010-10-27 16:11:02 +01001223 int ret;
1224
1225 ret = intel_ring_begin(ring, 4);
1226 if (ret)
1227 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001228
Chris Wilson3cce4692010-10-27 16:11:02 +01001229 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1230 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001231 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001232 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001233 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001234
Chris Wilson3cce4692010-10-27 16:11:02 +01001235 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001236}
1237
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001238static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001239gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001240{
1241 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001242 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001243 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001244
1245 if (!dev->irq_enabled)
1246 return false;
1247
Chris Wilson7338aef2012-04-24 21:48:47 +01001248 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001249 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001250 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001251 I915_WRITE_IMR(ring,
1252 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001253 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001254 else
1255 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001256 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001257 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001258 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001259
1260 return true;
1261}
1262
1263static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001264gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001265{
1266 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001267 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001268 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001269
Chris Wilson7338aef2012-04-24 21:48:47 +01001270 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001271 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001272 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001273 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001274 else
1275 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001276 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001277 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001278 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001279}
1280
Ben Widawskya19d2932013-05-28 19:22:30 -07001281static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001282hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001283{
1284 struct drm_device *dev = ring->dev;
1285 struct drm_i915_private *dev_priv = dev->dev_private;
1286 unsigned long flags;
1287
1288 if (!dev->irq_enabled)
1289 return false;
1290
Daniel Vetter59cdb632013-07-04 23:35:28 +02001291 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001292 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001293 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001294 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001295 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001296 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001297
1298 return true;
1299}
1300
1301static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001302hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001303{
1304 struct drm_device *dev = ring->dev;
1305 struct drm_i915_private *dev_priv = dev->dev_private;
1306 unsigned long flags;
1307
1308 if (!dev->irq_enabled)
1309 return;
1310
Daniel Vetter59cdb632013-07-04 23:35:28 +02001311 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001312 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001313 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001314 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001315 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001316 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001317}
1318
Ben Widawskyabd58f02013-11-02 21:07:09 -07001319static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001320gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001321{
1322 struct drm_device *dev = ring->dev;
1323 struct drm_i915_private *dev_priv = dev->dev_private;
1324 unsigned long flags;
1325
1326 if (!dev->irq_enabled)
1327 return false;
1328
1329 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1330 if (ring->irq_refcount++ == 0) {
1331 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1332 I915_WRITE_IMR(ring,
1333 ~(ring->irq_enable_mask |
1334 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1335 } else {
1336 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1337 }
1338 POSTING_READ(RING_IMR(ring->mmio_base));
1339 }
1340 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1341
1342 return true;
1343}
1344
1345static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001346gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001347{
1348 struct drm_device *dev = ring->dev;
1349 struct drm_i915_private *dev_priv = dev->dev_private;
1350 unsigned long flags;
1351
1352 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1353 if (--ring->irq_refcount == 0) {
1354 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1355 I915_WRITE_IMR(ring,
1356 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1357 } else {
1358 I915_WRITE_IMR(ring, ~0);
1359 }
1360 POSTING_READ(RING_IMR(ring->mmio_base));
1361 }
1362 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1363}
1364
Zou Nan haid1b851f2010-05-21 09:08:57 +08001365static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001366i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001367 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001368 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001369{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001370 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001371
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001372 ret = intel_ring_begin(ring, 2);
1373 if (ret)
1374 return ret;
1375
Chris Wilson78501ea2010-10-27 12:18:21 +01001376 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001377 MI_BATCH_BUFFER_START |
1378 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001379 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001380 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001381 intel_ring_advance(ring);
1382
Zou Nan haid1b851f2010-05-21 09:08:57 +08001383 return 0;
1384}
1385
Daniel Vetterb45305f2012-12-17 16:21:27 +01001386/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1387#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001388static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001389i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001390 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001391 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001392{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001393 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001394
Daniel Vetterb45305f2012-12-17 16:21:27 +01001395 if (flags & I915_DISPATCH_PINNED) {
1396 ret = intel_ring_begin(ring, 4);
1397 if (ret)
1398 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001399
Daniel Vetterb45305f2012-12-17 16:21:27 +01001400 intel_ring_emit(ring, MI_BATCH_BUFFER);
1401 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1402 intel_ring_emit(ring, offset + len - 8);
1403 intel_ring_emit(ring, MI_NOOP);
1404 intel_ring_advance(ring);
1405 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001406 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001407
1408 if (len > I830_BATCH_LIMIT)
1409 return -ENOSPC;
1410
1411 ret = intel_ring_begin(ring, 9+3);
1412 if (ret)
1413 return ret;
1414 /* Blit the batch (which has now all relocs applied) to the stable batch
1415 * scratch bo area (so that the CS never stumbles over its tlb
1416 * invalidation bug) ... */
1417 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1418 XY_SRC_COPY_BLT_WRITE_ALPHA |
1419 XY_SRC_COPY_BLT_WRITE_RGB);
1420 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1421 intel_ring_emit(ring, 0);
1422 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1423 intel_ring_emit(ring, cs_offset);
1424 intel_ring_emit(ring, 0);
1425 intel_ring_emit(ring, 4096);
1426 intel_ring_emit(ring, offset);
1427 intel_ring_emit(ring, MI_FLUSH);
1428
1429 /* ... and execute it. */
1430 intel_ring_emit(ring, MI_BATCH_BUFFER);
1431 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1432 intel_ring_emit(ring, cs_offset + len - 8);
1433 intel_ring_advance(ring);
1434 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001435
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001436 return 0;
1437}
1438
1439static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001440i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001441 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001442 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001443{
1444 int ret;
1445
1446 ret = intel_ring_begin(ring, 2);
1447 if (ret)
1448 return ret;
1449
Chris Wilson65f56872012-04-17 16:38:12 +01001450 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001451 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001452 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001453
Eric Anholt62fdfea2010-05-21 13:26:39 -07001454 return 0;
1455}
1456
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001457static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001458{
Chris Wilson05394f32010-11-08 19:18:58 +00001459 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001460
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001461 obj = ring->status_page.obj;
1462 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001463 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001464
Chris Wilson9da3da62012-06-01 15:20:22 +01001465 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001466 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001467 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001468 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001469}
1470
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001471static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001472{
Chris Wilson05394f32010-11-08 19:18:58 +00001473 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001474
Chris Wilsone3efda42014-04-09 09:19:41 +01001475 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001476 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001477 int ret;
1478
1479 obj = i915_gem_alloc_object(ring->dev, 4096);
1480 if (obj == NULL) {
1481 DRM_ERROR("Failed to allocate status page\n");
1482 return -ENOMEM;
1483 }
1484
1485 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1486 if (ret)
1487 goto err_unref;
1488
Chris Wilson1f767e02014-07-03 17:33:03 -04001489 flags = 0;
1490 if (!HAS_LLC(ring->dev))
1491 /* On g33, we cannot place HWS above 256MiB, so
1492 * restrict its pinning to the low mappable arena.
1493 * Though this restriction is not documented for
1494 * gen4, gen5, or byt, they also behave similarly
1495 * and hang if the HWS is placed at the top of the
1496 * GTT. To generalise, it appears that all !llc
1497 * platforms have issues with us placing the HWS
1498 * above the mappable region (even though we never
1499 * actualy map it).
1500 */
1501 flags |= PIN_MAPPABLE;
1502 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001503 if (ret) {
1504err_unref:
1505 drm_gem_object_unreference(&obj->base);
1506 return ret;
1507 }
1508
1509 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001510 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001511
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001512 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001513 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001514 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001515
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001516 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1517 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001518
1519 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001520}
1521
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001522static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001523{
1524 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001525
1526 if (!dev_priv->status_page_dmah) {
1527 dev_priv->status_page_dmah =
1528 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1529 if (!dev_priv->status_page_dmah)
1530 return -ENOMEM;
1531 }
1532
Chris Wilson6b8294a2012-11-16 11:43:20 +00001533 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1534 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1535
1536 return 0;
1537}
1538
Oscar Mateo84c23772014-07-24 17:04:15 +01001539void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001540{
Oscar Mateo2919d292014-07-03 16:28:02 +01001541 if (!ringbuf->obj)
1542 return;
1543
1544 iounmap(ringbuf->virtual_start);
1545 i915_gem_object_ggtt_unpin(ringbuf->obj);
1546 drm_gem_object_unreference(&ringbuf->obj->base);
1547 ringbuf->obj = NULL;
1548}
1549
Oscar Mateo84c23772014-07-24 17:04:15 +01001550int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1551 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001552{
Chris Wilsone3efda42014-04-09 09:19:41 +01001553 struct drm_i915_private *dev_priv = to_i915(dev);
1554 struct drm_i915_gem_object *obj;
1555 int ret;
1556
Oscar Mateo2919d292014-07-03 16:28:02 +01001557 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001558 return 0;
1559
1560 obj = NULL;
1561 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001562 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001563 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001564 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001565 if (obj == NULL)
1566 return -ENOMEM;
1567
Akash Goel24f3a8c2014-06-17 10:59:42 +05301568 /* mark ring buffers as read-only from GPU side by default */
1569 obj->gt_ro = 1;
1570
Chris Wilsone3efda42014-04-09 09:19:41 +01001571 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1572 if (ret)
1573 goto err_unref;
1574
1575 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1576 if (ret)
1577 goto err_unpin;
1578
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001579 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001580 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001581 ringbuf->size);
1582 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001583 ret = -EINVAL;
1584 goto err_unpin;
1585 }
1586
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001587 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001588 return 0;
1589
1590err_unpin:
1591 i915_gem_object_ggtt_unpin(obj);
1592err_unref:
1593 drm_gem_object_unreference(&obj->base);
1594 return ret;
1595}
1596
Ben Widawskyc43b5632012-04-16 14:07:40 -07001597static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001598 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001599{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001600 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001601 int ret;
1602
Oscar Mateo8ee14972014-05-22 14:13:34 +01001603 if (ringbuf == NULL) {
1604 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1605 if (!ringbuf)
1606 return -ENOMEM;
1607 ring->buffer = ringbuf;
1608 }
1609
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001610 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001611 INIT_LIST_HEAD(&ring->active_list);
1612 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001613 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001614 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001615 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001616
Chris Wilsonb259f672011-03-29 13:19:09 +01001617 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001618
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001619 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001620 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001621 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001622 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001623 } else {
1624 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001625 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001626 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001627 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001628 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001629
Oscar Mateo2919d292014-07-03 16:28:02 +01001630 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001631 if (ret) {
1632 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001633 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001634 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001635
Chris Wilson55249ba2010-12-22 14:04:47 +00001636 /* Workaround an erratum on the i830 which causes a hang if
1637 * the TAIL pointer points to within the last 2 cachelines
1638 * of the buffer.
1639 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001640 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001641 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001642 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001643
Brad Volkin44e895a2014-05-10 14:10:43 -07001644 ret = i915_cmd_parser_init_ring(ring);
1645 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001646 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001647
Oscar Mateo8ee14972014-05-22 14:13:34 +01001648 ret = ring->init(ring);
1649 if (ret)
1650 goto error;
1651
1652 return 0;
1653
1654error:
1655 kfree(ringbuf);
1656 ring->buffer = NULL;
1657 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658}
1659
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001660void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001661{
Chris Wilsone3efda42014-04-09 09:19:41 +01001662 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001663 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001664
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001665 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001666 return;
1667
Chris Wilsone3efda42014-04-09 09:19:41 +01001668 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001669 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001670
Oscar Mateo2919d292014-07-03 16:28:02 +01001671 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001672 ring->preallocated_lazy_request = NULL;
1673 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001674
Zou Nan hai8d192152010-11-02 16:31:01 +08001675 if (ring->cleanup)
1676 ring->cleanup(ring);
1677
Chris Wilson78501ea2010-10-27 12:18:21 +01001678 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001679
1680 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001681
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001682 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001683 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001684}
1685
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001686static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001687{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001688 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001689 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001690 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001691 int ret;
1692
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001693 if (ringbuf->last_retired_head != -1) {
1694 ringbuf->head = ringbuf->last_retired_head;
1695 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001696
Oscar Mateo64c58f22014-07-03 16:28:03 +01001697 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001698 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001699 return 0;
1700 }
1701
1702 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001703 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001704 seqno = request->seqno;
1705 break;
1706 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001707 }
1708
1709 if (seqno == 0)
1710 return -ENOSPC;
1711
Chris Wilson1f709992014-01-27 22:43:07 +00001712 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001713 if (ret)
1714 return ret;
1715
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001716 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001717 ringbuf->head = ringbuf->last_retired_head;
1718 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001719
Oscar Mateo64c58f22014-07-03 16:28:03 +01001720 ringbuf->space = ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001721 return 0;
1722}
1723
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001724static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001725{
Chris Wilson78501ea2010-10-27 12:18:21 +01001726 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001727 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001728 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001729 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001730 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001731
Chris Wilsona71d8d92012-02-15 11:25:36 +00001732 ret = intel_ring_wait_request(ring, n);
1733 if (ret != -ENOSPC)
1734 return ret;
1735
Chris Wilson09246732013-08-10 22:16:32 +01001736 /* force the tail write in case we have been skipping them */
1737 __intel_ring_advance(ring);
1738
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001739 /* With GEM the hangcheck timer should kick us out of the loop,
1740 * leaving it early runs the risk of corrupting GEM state (due
1741 * to running on almost untested codepaths). But on resume
1742 * timers don't work yet, so prevent a complete hang in that
1743 * case by choosing an insanely large timeout. */
1744 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001745
Chris Wilsondcfe0502014-05-05 09:07:32 +01001746 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001747 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001748 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo64c58f22014-07-03 16:28:03 +01001749 ringbuf->space = ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001750 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001751 ret = 0;
1752 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001753 }
1754
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001755 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1756 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001757 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1758 if (master_priv->sarea_priv)
1759 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1760 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001761
Chris Wilsone60a0b12010-10-13 10:09:14 +01001762 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001763
Chris Wilsondcfe0502014-05-05 09:07:32 +01001764 if (dev_priv->mm.interruptible && signal_pending(current)) {
1765 ret = -ERESTARTSYS;
1766 break;
1767 }
1768
Daniel Vetter33196de2012-11-14 17:14:05 +01001769 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1770 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001771 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001772 break;
1773
1774 if (time_after(jiffies, end)) {
1775 ret = -EBUSY;
1776 break;
1777 }
1778 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001779 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001780 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001781}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001782
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001783static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001784{
1785 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001786 struct intel_ringbuffer *ringbuf = ring->buffer;
1787 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001788
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001789 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001790 int ret = ring_wait_for_space(ring, rem);
1791 if (ret)
1792 return ret;
1793 }
1794
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001795 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001796 rem /= 4;
1797 while (rem--)
1798 iowrite32(MI_NOOP, virt++);
1799
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001800 ringbuf->tail = 0;
Oscar Mateo64c58f22014-07-03 16:28:03 +01001801 ringbuf->space = ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001802
1803 return 0;
1804}
1805
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001806int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001807{
1808 u32 seqno;
1809 int ret;
1810
1811 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001812 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001813 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001814 if (ret)
1815 return ret;
1816 }
1817
1818 /* Wait upon the last request to be completed */
1819 if (list_empty(&ring->request_list))
1820 return 0;
1821
1822 seqno = list_entry(ring->request_list.prev,
1823 struct drm_i915_gem_request,
1824 list)->seqno;
1825
1826 return i915_wait_seqno(ring, seqno);
1827}
1828
Chris Wilson9d7730912012-11-27 16:22:52 +00001829static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001830intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001831{
Chris Wilson18235212013-09-04 10:45:51 +01001832 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001833 return 0;
1834
Chris Wilson3c0e2342013-09-04 10:45:52 +01001835 if (ring->preallocated_lazy_request == NULL) {
1836 struct drm_i915_gem_request *request;
1837
1838 request = kmalloc(sizeof(*request), GFP_KERNEL);
1839 if (request == NULL)
1840 return -ENOMEM;
1841
1842 ring->preallocated_lazy_request = request;
1843 }
1844
Chris Wilson18235212013-09-04 10:45:51 +01001845 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001846}
1847
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001848static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001849 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001850{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001851 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001852 int ret;
1853
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001854 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001855 ret = intel_wrap_ring_buffer(ring);
1856 if (unlikely(ret))
1857 return ret;
1858 }
1859
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001860 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001861 ret = ring_wait_for_space(ring, bytes);
1862 if (unlikely(ret))
1863 return ret;
1864 }
1865
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001866 return 0;
1867}
1868
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001869int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001870 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001871{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001872 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001873 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001874
Daniel Vetter33196de2012-11-14 17:14:05 +01001875 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1876 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001877 if (ret)
1878 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001879
Chris Wilson304d6952014-01-02 14:32:35 +00001880 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1881 if (ret)
1882 return ret;
1883
Chris Wilson9d7730912012-11-27 16:22:52 +00001884 /* Preallocate the olr before touching the ring */
1885 ret = intel_ring_alloc_seqno(ring);
1886 if (ret)
1887 return ret;
1888
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001889 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001890 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001891}
1892
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001893/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001894int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001895{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001896 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001897 int ret;
1898
1899 if (num_dwords == 0)
1900 return 0;
1901
Chris Wilson18393f62014-04-09 09:19:40 +01001902 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001903 ret = intel_ring_begin(ring, num_dwords);
1904 if (ret)
1905 return ret;
1906
1907 while (num_dwords--)
1908 intel_ring_emit(ring, MI_NOOP);
1909
1910 intel_ring_advance(ring);
1911
1912 return 0;
1913}
1914
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001915void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001916{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001917 struct drm_device *dev = ring->dev;
1918 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001919
Chris Wilson18235212013-09-04 10:45:51 +01001920 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001921
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001922 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001923 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1924 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001925 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001926 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001927 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001928
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001929 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001930 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001931}
1932
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001933static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001934 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001935{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001936 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001937
1938 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001939
Chris Wilson12f55812012-07-05 17:14:01 +01001940 /* Disable notification that the ring is IDLE. The GT
1941 * will then assume that it is busy and bring it out of rc6.
1942 */
1943 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1944 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1945
1946 /* Clear the context id. Here be magic! */
1947 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1948
1949 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001950 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001951 GEN6_BSD_SLEEP_INDICATOR) == 0,
1952 50))
1953 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001954
Chris Wilson12f55812012-07-05 17:14:01 +01001955 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001956 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001957 POSTING_READ(RING_TAIL(ring->mmio_base));
1958
1959 /* Let the ring send IDLE messages to the GT again,
1960 * and so let it sleep to conserve power when idle.
1961 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001962 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001963 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001964}
1965
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001966static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001967 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001968{
Chris Wilson71a77e02011-02-02 12:13:49 +00001969 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001970 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001971
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001972 ret = intel_ring_begin(ring, 4);
1973 if (ret)
1974 return ret;
1975
Chris Wilson71a77e02011-02-02 12:13:49 +00001976 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001977 if (INTEL_INFO(ring->dev)->gen >= 8)
1978 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001979 /*
1980 * Bspec vol 1c.5 - video engine command streamer:
1981 * "If ENABLED, all TLBs will be invalidated once the flush
1982 * operation is complete. This bit is only valid when the
1983 * Post-Sync Operation field is a value of 1h or 3h."
1984 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001985 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001986 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1987 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001988 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001989 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001990 if (INTEL_INFO(ring->dev)->gen >= 8) {
1991 intel_ring_emit(ring, 0); /* upper addr */
1992 intel_ring_emit(ring, 0); /* value */
1993 } else {
1994 intel_ring_emit(ring, 0);
1995 intel_ring_emit(ring, MI_NOOP);
1996 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001997 intel_ring_advance(ring);
1998 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001999}
2000
2001static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002002gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002003 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002004 unsigned flags)
2005{
Ben Widawsky28cf5412013-11-02 21:07:26 -07002006 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2007 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
2008 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002009 int ret;
2010
2011 ret = intel_ring_begin(ring, 4);
2012 if (ret)
2013 return ret;
2014
2015 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002016 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002017 intel_ring_emit(ring, lower_32_bits(offset));
2018 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002019 intel_ring_emit(ring, MI_NOOP);
2020 intel_ring_advance(ring);
2021
2022 return 0;
2023}
2024
2025static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002026hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002027 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002028 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002029{
Akshay Joshi0206e352011-08-16 15:34:10 -04002030 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002031
Akshay Joshi0206e352011-08-16 15:34:10 -04002032 ret = intel_ring_begin(ring, 2);
2033 if (ret)
2034 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002035
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002036 intel_ring_emit(ring,
2037 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
2038 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
2039 /* bit0-7 is the length on GEN6+ */
2040 intel_ring_emit(ring, offset);
2041 intel_ring_advance(ring);
2042
2043 return 0;
2044}
2045
2046static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002047gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002048 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002049 unsigned flags)
2050{
2051 int ret;
2052
2053 ret = intel_ring_begin(ring, 2);
2054 if (ret)
2055 return ret;
2056
2057 intel_ring_emit(ring,
2058 MI_BATCH_BUFFER_START |
2059 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002060 /* bit0-7 is the length on GEN6+ */
2061 intel_ring_emit(ring, offset);
2062 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002063
Akshay Joshi0206e352011-08-16 15:34:10 -04002064 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002065}
2066
Chris Wilson549f7362010-10-19 11:19:32 +01002067/* Blitter support (SandyBridge+) */
2068
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002069static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002070 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002071{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002072 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002073 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002074 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002075
Daniel Vetter6a233c72011-12-14 13:57:07 +01002076 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002077 if (ret)
2078 return ret;
2079
Chris Wilson71a77e02011-02-02 12:13:49 +00002080 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002081 if (INTEL_INFO(ring->dev)->gen >= 8)
2082 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002083 /*
2084 * Bspec vol 1c.3 - blitter engine command streamer:
2085 * "If ENABLED, all TLBs will be invalidated once the flush
2086 * operation is complete. This bit is only valid when the
2087 * Post-Sync Operation field is a value of 1h or 3h."
2088 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002089 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002090 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002091 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002092 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002093 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002094 if (INTEL_INFO(ring->dev)->gen >= 8) {
2095 intel_ring_emit(ring, 0); /* upper addr */
2096 intel_ring_emit(ring, 0); /* value */
2097 } else {
2098 intel_ring_emit(ring, 0);
2099 intel_ring_emit(ring, MI_NOOP);
2100 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002101 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002102
Ville Syrjälä9688eca2013-11-06 23:02:19 +02002103 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002104 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2105
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002106 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002107}
2108
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002109int intel_init_render_ring_buffer(struct drm_device *dev)
2110{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002111 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002112 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002113 struct drm_i915_gem_object *obj;
2114 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002115
Daniel Vetter59465b52012-04-11 22:12:48 +02002116 ring->name = "render ring";
2117 ring->id = RCS;
2118 ring->mmio_base = RENDER_RING_BASE;
2119
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002120 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002121 if (i915_semaphore_is_enabled(dev)) {
2122 obj = i915_gem_alloc_object(dev, 4096);
2123 if (obj == NULL) {
2124 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2125 i915.semaphores = 0;
2126 } else {
2127 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2128 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2129 if (ret != 0) {
2130 drm_gem_object_unreference(&obj->base);
2131 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2132 i915.semaphores = 0;
2133 } else
2134 dev_priv->semaphore_obj = obj;
2135 }
2136 }
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002137 ring->add_request = gen6_add_request;
2138 ring->flush = gen8_render_ring_flush;
2139 ring->irq_get = gen8_ring_get_irq;
2140 ring->irq_put = gen8_ring_put_irq;
2141 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2142 ring->get_seqno = gen6_ring_get_seqno;
2143 ring->set_seqno = ring_set_seqno;
2144 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002145 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002146 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002147 ring->semaphore.signal = gen8_rcs_signal;
2148 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002149 }
2150 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002151 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002152 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002153 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002154 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002155 ring->irq_get = gen6_ring_get_irq;
2156 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002157 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002158 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002159 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002160 if (i915_semaphore_is_enabled(dev)) {
2161 ring->semaphore.sync_to = gen6_ring_sync;
2162 ring->semaphore.signal = gen6_signal;
2163 /*
2164 * The current semaphore is only applied on pre-gen8
2165 * platform. And there is no VCS2 ring on the pre-gen8
2166 * platform. So the semaphore between RCS and VCS2 is
2167 * initialized as INVALID. Gen8 will initialize the
2168 * sema between VCS2 and RCS later.
2169 */
2170 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2171 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2172 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2173 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2174 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2175 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2176 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2177 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2178 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2179 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2180 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002181 } else if (IS_GEN5(dev)) {
2182 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002183 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002184 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002185 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002186 ring->irq_get = gen5_ring_get_irq;
2187 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002188 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2189 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002190 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002191 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002192 if (INTEL_INFO(dev)->gen < 4)
2193 ring->flush = gen2_render_ring_flush;
2194 else
2195 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002196 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002197 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002198 if (IS_GEN2(dev)) {
2199 ring->irq_get = i8xx_ring_get_irq;
2200 ring->irq_put = i8xx_ring_put_irq;
2201 } else {
2202 ring->irq_get = i9xx_ring_get_irq;
2203 ring->irq_put = i9xx_ring_put_irq;
2204 }
Daniel Vettere3670312012-04-11 22:12:53 +02002205 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002206 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002207 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002208
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002209 if (IS_HASWELL(dev))
2210 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002211 else if (IS_GEN8(dev))
2212 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002213 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002214 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2215 else if (INTEL_INFO(dev)->gen >= 4)
2216 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2217 else if (IS_I830(dev) || IS_845G(dev))
2218 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2219 else
2220 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002221 ring->init = init_render_ring;
2222 ring->cleanup = render_ring_cleanup;
2223
Daniel Vetterb45305f2012-12-17 16:21:27 +01002224 /* Workaround batchbuffer to combat CS tlb bug. */
2225 if (HAS_BROKEN_CS_TLB(dev)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002226 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2227 if (obj == NULL) {
2228 DRM_ERROR("Failed to allocate batch bo\n");
2229 return -ENOMEM;
2230 }
2231
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002232 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002233 if (ret != 0) {
2234 drm_gem_object_unreference(&obj->base);
2235 DRM_ERROR("Failed to ping batch bo\n");
2236 return ret;
2237 }
2238
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002239 ring->scratch.obj = obj;
2240 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002241 }
2242
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002243 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002244}
2245
Chris Wilsone8616b62011-01-20 09:57:11 +00002246int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2247{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002248 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002249 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002250 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002251 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002252
Oscar Mateo8ee14972014-05-22 14:13:34 +01002253 if (ringbuf == NULL) {
2254 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2255 if (!ringbuf)
2256 return -ENOMEM;
2257 ring->buffer = ringbuf;
2258 }
2259
Daniel Vetter59465b52012-04-11 22:12:48 +02002260 ring->name = "render ring";
2261 ring->id = RCS;
2262 ring->mmio_base = RENDER_RING_BASE;
2263
Chris Wilsone8616b62011-01-20 09:57:11 +00002264 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002265 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002266 ret = -ENODEV;
2267 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002268 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002269
2270 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2271 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2272 * the special gen5 functions. */
2273 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002274 if (INTEL_INFO(dev)->gen < 4)
2275 ring->flush = gen2_render_ring_flush;
2276 else
2277 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002278 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002279 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002280 if (IS_GEN2(dev)) {
2281 ring->irq_get = i8xx_ring_get_irq;
2282 ring->irq_put = i8xx_ring_put_irq;
2283 } else {
2284 ring->irq_get = i9xx_ring_get_irq;
2285 ring->irq_put = i9xx_ring_put_irq;
2286 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002287 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002288 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002289 if (INTEL_INFO(dev)->gen >= 4)
2290 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2291 else if (IS_I830(dev) || IS_845G(dev))
2292 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2293 else
2294 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002295 ring->init = init_render_ring;
2296 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002297
2298 ring->dev = dev;
2299 INIT_LIST_HEAD(&ring->active_list);
2300 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002301
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002302 ringbuf->size = size;
2303 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002304 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002305 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002306
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002307 ringbuf->virtual_start = ioremap_wc(start, size);
2308 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002309 DRM_ERROR("can not ioremap virtual address for"
2310 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002311 ret = -ENOMEM;
2312 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002313 }
2314
Chris Wilson6b8294a2012-11-16 11:43:20 +00002315 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002316 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002317 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002318 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002319 }
2320
Chris Wilsone8616b62011-01-20 09:57:11 +00002321 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002322
2323err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002324 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002325err_ringbuf:
2326 kfree(ringbuf);
2327 ring->buffer = NULL;
2328 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002329}
2330
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002331int intel_init_bsd_ring_buffer(struct drm_device *dev)
2332{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002333 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002334 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002335
Daniel Vetter58fa3832012-04-11 22:12:49 +02002336 ring->name = "bsd ring";
2337 ring->id = VCS;
2338
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002339 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002340 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002341 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002342 /* gen6 bsd needs a special wa for tail updates */
2343 if (IS_GEN6(dev))
2344 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002345 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002346 ring->add_request = gen6_add_request;
2347 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002348 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002349 if (INTEL_INFO(dev)->gen >= 8) {
2350 ring->irq_enable_mask =
2351 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2352 ring->irq_get = gen8_ring_get_irq;
2353 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002354 ring->dispatch_execbuffer =
2355 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002356 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002357 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002358 ring->semaphore.signal = gen8_xcs_signal;
2359 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002360 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002361 } else {
2362 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2363 ring->irq_get = gen6_ring_get_irq;
2364 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002365 ring->dispatch_execbuffer =
2366 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002367 if (i915_semaphore_is_enabled(dev)) {
2368 ring->semaphore.sync_to = gen6_ring_sync;
2369 ring->semaphore.signal = gen6_signal;
2370 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2371 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2372 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2373 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2374 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2375 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2376 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2377 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2378 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2379 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2380 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002381 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002382 } else {
2383 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002384 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002385 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002386 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002387 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002388 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002389 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002390 ring->irq_get = gen5_ring_get_irq;
2391 ring->irq_put = gen5_ring_put_irq;
2392 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002393 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002394 ring->irq_get = i9xx_ring_get_irq;
2395 ring->irq_put = i9xx_ring_put_irq;
2396 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002397 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002398 }
2399 ring->init = init_ring_common;
2400
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002401 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002402}
Chris Wilson549f7362010-10-19 11:19:32 +01002403
Zhao Yakui845f74a2014-04-17 10:37:37 +08002404/**
2405 * Initialize the second BSD ring for Broadwell GT3.
2406 * It is noted that this only exists on Broadwell GT3.
2407 */
2408int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2409{
2410 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002411 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002412
2413 if ((INTEL_INFO(dev)->gen != 8)) {
2414 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2415 return -EINVAL;
2416 }
2417
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002418 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002419 ring->id = VCS2;
2420
2421 ring->write_tail = ring_write_tail;
2422 ring->mmio_base = GEN8_BSD2_RING_BASE;
2423 ring->flush = gen6_bsd_ring_flush;
2424 ring->add_request = gen6_add_request;
2425 ring->get_seqno = gen6_ring_get_seqno;
2426 ring->set_seqno = ring_set_seqno;
2427 ring->irq_enable_mask =
2428 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2429 ring->irq_get = gen8_ring_get_irq;
2430 ring->irq_put = gen8_ring_put_irq;
2431 ring->dispatch_execbuffer =
2432 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002433 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002434 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002435 ring->semaphore.signal = gen8_xcs_signal;
2436 GEN8_RING_SEMAPHORE_INIT;
2437 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002438 ring->init = init_ring_common;
2439
2440 return intel_init_ring_buffer(dev, ring);
2441}
2442
Chris Wilson549f7362010-10-19 11:19:32 +01002443int intel_init_blt_ring_buffer(struct drm_device *dev)
2444{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002445 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002446 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002447
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002448 ring->name = "blitter ring";
2449 ring->id = BCS;
2450
2451 ring->mmio_base = BLT_RING_BASE;
2452 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002453 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002454 ring->add_request = gen6_add_request;
2455 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002456 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002457 if (INTEL_INFO(dev)->gen >= 8) {
2458 ring->irq_enable_mask =
2459 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2460 ring->irq_get = gen8_ring_get_irq;
2461 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002462 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002463 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002464 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002465 ring->semaphore.signal = gen8_xcs_signal;
2466 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002467 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002468 } else {
2469 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2470 ring->irq_get = gen6_ring_get_irq;
2471 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002472 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002473 if (i915_semaphore_is_enabled(dev)) {
2474 ring->semaphore.signal = gen6_signal;
2475 ring->semaphore.sync_to = gen6_ring_sync;
2476 /*
2477 * The current semaphore is only applied on pre-gen8
2478 * platform. And there is no VCS2 ring on the pre-gen8
2479 * platform. So the semaphore between BCS and VCS2 is
2480 * initialized as INVALID. Gen8 will initialize the
2481 * sema between BCS and VCS2 later.
2482 */
2483 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2484 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2485 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2486 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2487 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2488 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2489 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2490 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2491 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2492 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2493 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002494 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002495 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002496
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002497 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002498}
Chris Wilsona7b97612012-07-20 12:41:08 +01002499
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002500int intel_init_vebox_ring_buffer(struct drm_device *dev)
2501{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002502 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002503 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002504
2505 ring->name = "video enhancement ring";
2506 ring->id = VECS;
2507
2508 ring->mmio_base = VEBOX_RING_BASE;
2509 ring->write_tail = ring_write_tail;
2510 ring->flush = gen6_ring_flush;
2511 ring->add_request = gen6_add_request;
2512 ring->get_seqno = gen6_ring_get_seqno;
2513 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002514
2515 if (INTEL_INFO(dev)->gen >= 8) {
2516 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002517 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002518 ring->irq_get = gen8_ring_get_irq;
2519 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002520 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002521 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002522 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002523 ring->semaphore.signal = gen8_xcs_signal;
2524 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002525 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002526 } else {
2527 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2528 ring->irq_get = hsw_vebox_get_irq;
2529 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002530 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002531 if (i915_semaphore_is_enabled(dev)) {
2532 ring->semaphore.sync_to = gen6_ring_sync;
2533 ring->semaphore.signal = gen6_signal;
2534 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2535 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2536 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2537 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2538 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2539 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2540 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2541 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2542 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2543 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2544 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002546 ring->init = init_ring_common;
2547
2548 return intel_init_ring_buffer(dev, ring);
2549}
2550
Chris Wilsona7b97612012-07-20 12:41:08 +01002551int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002552intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002553{
2554 int ret;
2555
2556 if (!ring->gpu_caches_dirty)
2557 return 0;
2558
2559 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2560 if (ret)
2561 return ret;
2562
2563 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2564
2565 ring->gpu_caches_dirty = false;
2566 return 0;
2567}
2568
2569int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002570intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002571{
2572 uint32_t flush_domains;
2573 int ret;
2574
2575 flush_domains = 0;
2576 if (ring->gpu_caches_dirty)
2577 flush_domains = I915_GEM_GPU_DOMAINS;
2578
2579 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2580 if (ret)
2581 return ret;
2582
2583 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2584
2585 ring->gpu_caches_dirty = false;
2586 return 0;
2587}
Chris Wilsone3efda42014-04-09 09:19:41 +01002588
2589void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002590intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002591{
2592 int ret;
2593
2594 if (!intel_ring_initialized(ring))
2595 return;
2596
2597 ret = intel_ring_idle(ring);
2598 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2599 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2600 ring->name, ret);
2601
2602 stop_ring(ring);
2603}