blob: 9fd95191eebc5469ab91e76cf562467417d1aa64 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Gabor Juhos98c316e2010-11-25 18:26:07 +010024#include <linux/pm_qos_params.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
28
29/*
30 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
31 * should rely on this file or its contents.
32 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith394cf0a2009-02-09 13:26:54 +053036/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070037
Ming Lei13bda122009-12-29 22:57:28 +080038#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053039 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080040 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080042 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053043 (((unsigned long long int)(x)) & 0xffffffff) : \
44 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070045
Sujith394cf0a2009-02-09 13:26:54 +053046/* increment with wrap-around */
47#define INCR(_l, _sz) do { \
48 (_l)++; \
49 (_l) &= ((_sz) - 1); \
50 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051
Sujith394cf0a2009-02-09 13:26:54 +053052/* decrement with wrap-around */
53#define DECR(_l, _sz) do { \
54 (_l)--; \
55 (_l) &= ((_sz) - 1); \
56 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Sujith394cf0a2009-02-09 13:26:54 +053058#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070059
Mohammed Shafi Shajakhan4dc35302010-12-14 13:18:28 +053060#define ATH9K_PM_QOS_DEFAULT_VALUE 55
61
Sujith394cf0a2009-02-09 13:26:54 +053062#define TSF_TO_TU(_h,_l) \
63 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
64
65#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
66
Sujith394cf0a2009-02-09 13:26:54 +053067struct ath_config {
68 u32 ath_aggr_prot;
69 u16 txpowlimit;
70 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070071};
72
Sujith394cf0a2009-02-09 13:26:54 +053073/*************************/
74/* Descriptor Management */
75/*************************/
76
77#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053078 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053079 (_bf)->bf_lastbf = NULL; \
80 (_bf)->bf_next = NULL; \
81 memset(&((_bf)->bf_state), 0, \
82 sizeof(struct ath_buf_state)); \
83 } while (0)
84
Sujitha119cc42009-03-30 15:28:38 +053085#define ATH_RXBUF_RESET(_bf) do { \
86 (_bf)->bf_stale = false; \
87 } while (0)
88
Sujith394cf0a2009-02-09 13:26:54 +053089/**
90 * enum buffer_type - Buffer type flags
91 *
Sujith394cf0a2009-02-09 13:26:54 +053092 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
93 * @BUF_AGGR: Indicates whether the buffer can be aggregated
94 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053095 * @BUF_XRETRY: To denote excessive retries of the buffer
96 */
97enum buffer_type {
Sujith394cf0a2009-02-09 13:26:54 +053098 BUF_AMPDU = BIT(2),
99 BUF_AGGR = BIT(3),
Sujith394cf0a2009-02-09 13:26:54 +0530100 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101};
102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
104#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Sujith394cf0a2009-02-09 13:26:54 +0530105#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700106
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400107#define ATH_TXSTATUS_RING_SIZE 64
108
Sujith394cf0a2009-02-09 13:26:54 +0530109struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400110 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530111 dma_addr_t dd_desc_paddr;
112 u32 dd_desc_len;
113 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530114};
115
116int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400118 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530119void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
120 struct list_head *head);
121
122/***********/
123/* RX / TX */
124/***********/
125
126#define ATH_MAX_ANTENNA 3
127#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200129#define ATH_TXBUF_RESERVE 5
130#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530131#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530132#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530133
134#define TID_TO_WME_AC(_tid) \
135 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
136 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
137 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
138 WME_AC_VO)
139
Sujith394cf0a2009-02-09 13:26:54 +0530140#define ADDBA_EXCHANGE_ATTEMPTS 10
141#define ATH_AGGR_DELIM_SZ 4
142#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
143/* number of delimiters for encryption padding */
144#define ATH_AGGR_ENCRYPTDELIM 10
145/* minimum h/w qdepth to be sustained to maximize aggregation */
146#define ATH_AGGR_MIN_QDEPTH 2
147#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530148
149#define IEEE80211_SEQ_SEQ_SHIFT 4
150#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530151#define IEEE80211_WEP_IVLEN 3
152#define IEEE80211_WEP_KIDLEN 1
153#define IEEE80211_WEP_CRCLEN 4
154#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
155 (IEEE80211_WEP_IVLEN + \
156 IEEE80211_WEP_KIDLEN + \
157 IEEE80211_WEP_CRCLEN))
158
159/* return whether a bit at index _n in bitmap _bm is set
160 * _sz is the size of the bitmap */
161#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
162 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
163
164/* return block-ack bitmap index given sequence and starting sequence */
165#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
166
167/* returns delimiter padding required given the packet length */
168#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800169 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
170 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530171
172#define BAW_WITHIN(_start, _bawsz, _seqno) \
173 ((((_seqno) - (_start)) & 4095) < (_bawsz))
174
Sujith394cf0a2009-02-09 13:26:54 +0530175#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
176
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400177#define ATH_TX_COMPLETE_POLL_INT 1000
178
Sujith394cf0a2009-02-09 13:26:54 +0530179enum ATH_AGGR_STATUS {
180 ATH_AGGR_DONE,
181 ATH_AGGR_BAW_CLOSED,
182 ATH_AGGR_LIMITED,
183};
184
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400185#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530186struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530187 u32 axq_qnum;
188 u32 *axq_link;
189 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530190 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530191 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100192 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530193 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400194 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530195 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
197 struct list_head txq_fifo_pending;
198 u8 txq_headidx;
199 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100200 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530201};
202
Sujith93ef24b2010-05-20 15:34:40 +0530203struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100204 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530205 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530206 struct list_head list;
207 struct list_head tid_q;
208};
209
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100210struct ath_frame_info {
211 int framelen;
212 u32 keyix;
213 enum ath9k_key_type keytype;
214 u8 retries;
215 u16 seqno;
216};
217
Sujith93ef24b2010-05-20 15:34:40 +0530218struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530219 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400220 u8 bfs_paprd;
Felix Fietkau61117f02010-11-11 03:18:36 +0100221 enum ath9k_internal_frame_type bfs_ftype;
Sujith93ef24b2010-05-20 15:34:40 +0530222};
223
224struct ath_buf {
225 struct list_head list;
226 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
227 an aggregate) */
228 struct ath_buf *bf_next; /* next subframe in the aggregate */
229 struct sk_buff *bf_mpdu; /* enclosing frame structure */
230 void *bf_desc; /* virtual addr of desc */
231 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700232 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530233 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530234 u16 bf_flags;
235 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530236 struct ath_wiphy *aphy;
237};
238
239struct ath_atx_tid {
240 struct list_head list;
241 struct list_head buf_q;
242 struct ath_node *an;
243 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200244 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530245 u16 seq_start;
246 u16 seq_next;
247 u16 baw_size;
248 int tidno;
249 int baw_head; /* first un-acked tx buffer */
250 int baw_tail; /* next unused tx buffer slot */
251 int sched;
252 int paused;
253 u8 state;
254};
255
256struct ath_node {
257 struct ath_common *common;
258 struct ath_atx_tid tid[WME_NUM_TID];
259 struct ath_atx_ac ac[WME_NUM_AC];
260 u16 maxampdu;
261 u8 mpdudensity;
Sujith93ef24b2010-05-20 15:34:40 +0530262};
263
Sujith394cf0a2009-02-09 13:26:54 +0530264#define AGGR_CLEANUP BIT(1)
265#define AGGR_ADDBA_COMPLETE BIT(2)
266#define AGGR_ADDBA_PROGRESS BIT(3)
267
Sujith394cf0a2009-02-09 13:26:54 +0530268struct ath_tx_control {
269 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100270 struct ath_node *an;
Sujith394cf0a2009-02-09 13:26:54 +0530271 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200272 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400273 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530274};
275
Sujith394cf0a2009-02-09 13:26:54 +0530276#define ATH_TX_ERROR 0x01
277#define ATH_TX_XRETRY 0x02
278#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530279
Sujith394cf0a2009-02-09 13:26:54 +0530280struct ath_tx {
281 u16 seq_no;
282 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530283 spinlock_t txbuflock;
284 struct list_head txbuf;
285 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
286 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100287 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530288};
289
Felix Fietkaub5c804752010-04-15 17:38:48 -0400290struct ath_rx_edma {
291 struct sk_buff_head rx_fifo;
292 struct sk_buff_head rx_buffers;
293 u32 rx_fifo_hwsize;
294};
295
Sujith394cf0a2009-02-09 13:26:54 +0530296struct ath_rx {
297 u8 defant;
298 u8 rxotherant;
299 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530300 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530301 spinlock_t rxbuflock;
302 struct list_head rxbuf;
303 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400304 struct ath_buf *rx_bufptr;
305 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530306};
307
308int ath_startrecv(struct ath_softc *sc);
309bool ath_stoprecv(struct ath_softc *sc);
310void ath_flushrecv(struct ath_softc *sc);
311u32 ath_calcrxfilter(struct ath_softc *sc);
312int ath_rx_init(struct ath_softc *sc, int nbufs);
313void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400314int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530315struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
316void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100317bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530318void ath_draintxq(struct ath_softc *sc,
319 struct ath_txq *txq, bool retry_tx);
320void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
321void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
322void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
323int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530324void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530325int ath_txq_update(struct ath_softc *sc, int qnum,
326 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200327int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530328 struct ath_tx_control *txctl);
329void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400330void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200331int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
332 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530333void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530334void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
335
336/********/
Sujith17d79042009-02-09 13:27:03 +0530337/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530338/********/
339
Sujith17d79042009-02-09 13:27:03 +0530340struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530341 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200342 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530343 enum nl80211_iftype av_opmode;
344 struct ath_buf *av_bcbuf;
345 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200346 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530347};
348
349/*******************/
350/* Beacon Handling */
351/*******************/
352
353/*
354 * Regardless of the number of beacons we stagger, (i.e. regardless of the
355 * number of BSSIDs) if a given beacon does not go out even after waiting this
356 * number of beacon intervals, the game's up.
357 */
358#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200359#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530360#define ATH_DEFAULT_BINTVAL 100 /* TU */
361#define ATH_DEFAULT_BMISS_LIMIT 10
362#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
363
364struct ath_beacon_config {
365 u16 beacon_interval;
366 u16 listen_interval;
367 u16 dtim_period;
368 u16 bmiss_timeout;
369 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530370};
371
Sujith394cf0a2009-02-09 13:26:54 +0530372struct ath_beacon {
373 enum {
374 OK, /* no change needed */
375 UPDATE, /* update pending */
376 COMMIT /* beacon sent, commit change */
377 } updateslot; /* slot time update fsm */
378
379 u32 beaconq;
380 u32 bmisscnt;
381 u32 ast_be_xmit;
382 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200383 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200384 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530385 int slottime;
386 int slotupdate;
387 struct ath9k_tx_queue_info beacon_qi;
388 struct ath_descdma bdma;
389 struct ath_txq *cabq;
390 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700391};
392
Sujith9fc9ab02009-03-03 10:16:51 +0530393void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200394void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200395int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530396void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530397int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700398
Sujith394cf0a2009-02-09 13:26:54 +0530399/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530400/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530401/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530402
Sujith20977d32009-02-20 15:13:28 +0530403#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
404#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400405#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
406#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200407#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530408#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
409#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530410
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700411#define ATH_PAPRD_TIMEOUT 100 /* msecs */
412
Felix Fietkau347809f2010-07-02 00:09:52 +0200413void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400414void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530415void ath_ani_calibrate(unsigned long data);
416
Sujith0fca65c2010-01-08 10:36:00 +0530417/**********/
418/* BTCOEX */
419/**********/
420
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700421struct ath_btcoex {
422 bool hw_timer_enabled;
423 spinlock_t btcoex_lock;
424 struct timer_list period_timer; /* Timer for BT period */
425 u32 bt_priority_cnt;
426 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700427 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700428 u32 btcoex_no_stomp; /* in usec */
429 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530430 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700431 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700432};
433
Sujith0fca65c2010-01-08 10:36:00 +0530434int ath_init_btcoex_timer(struct ath_softc *sc);
435void ath9k_btcoex_timer_resume(struct ath_softc *sc);
436void ath9k_btcoex_timer_pause(struct ath_softc *sc);
437
Sujith394cf0a2009-02-09 13:26:54 +0530438/********************/
439/* LED Control */
440/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530441
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530442#define ATH_LED_PIN_DEF 1
443#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530444#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
445#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530446
Sujith394cf0a2009-02-09 13:26:54 +0530447enum ath_led_type {
448 ATH_LED_RADIO,
449 ATH_LED_ASSOC,
450 ATH_LED_TX,
451 ATH_LED_RX
452};
Sujithf1dc5602008-10-29 10:16:30 +0530453
Sujith394cf0a2009-02-09 13:26:54 +0530454struct ath_led {
455 struct ath_softc *sc;
456 struct led_classdev led_cdev;
457 enum ath_led_type led_type;
458 char name[32];
459 bool registered;
460};
Sujithf1dc5602008-10-29 10:16:30 +0530461
Sujith0fca65c2010-01-08 10:36:00 +0530462void ath_init_leds(struct ath_softc *sc);
463void ath_deinit_leds(struct ath_softc *sc);
464
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700465/* Antenna diversity/combining */
466#define ATH_ANT_RX_CURRENT_SHIFT 4
467#define ATH_ANT_RX_MAIN_SHIFT 2
468#define ATH_ANT_RX_MASK 0x3
469
470#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
471#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
472#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
473#define ATH_ANT_DIV_COMB_INIT_COUNT 95
474#define ATH_ANT_DIV_COMB_MAX_COUNT 100
475#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
476#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
477
478#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
479#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
480#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
481#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
482#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
483
484enum ath9k_ant_div_comb_lna_conf {
485 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
486 ATH_ANT_DIV_COMB_LNA2,
487 ATH_ANT_DIV_COMB_LNA1,
488 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
489};
490
491struct ath_ant_comb {
492 u16 count;
493 u16 total_pkt_count;
494 bool scan;
495 bool scan_not_start;
496 int main_total_rssi;
497 int alt_total_rssi;
498 int alt_recv_cnt;
499 int main_recv_cnt;
500 int rssi_lna1;
501 int rssi_lna2;
502 int rssi_add;
503 int rssi_sub;
504 int rssi_first;
505 int rssi_second;
506 int rssi_third;
507 bool alt_good;
508 int quick_scan_cnt;
509 int main_conf;
510 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
511 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
512 int first_bias;
513 int second_bias;
514 bool first_ratio;
515 bool second_ratio;
516 unsigned long scan_start_time;
517};
518
Sujith394cf0a2009-02-09 13:26:54 +0530519/********************/
520/* Main driver core */
521/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530522
Sujith394cf0a2009-02-09 13:26:54 +0530523/*
524 * Default cache line size, in bytes.
525 * Used when PCI device not fully initialized by bootrom/BIOS
526*/
527#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530528#define ATH_REGCLASSIDS_MAX 10
529#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
530#define ATH_MAX_SW_RETRIES 10
531#define ATH_CHAN_MAX 255
532#define IEEE80211_WEP_NKID 4 /* number of key ids */
533
Sujith394cf0a2009-02-09 13:26:54 +0530534#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530535#define ATH_RATE_DUMMY_MARKER 0
536
Sujith1b04b932010-01-08 10:36:05 +0530537#define SC_OP_INVALID BIT(0)
538#define SC_OP_BEACONS BIT(1)
539#define SC_OP_RXAGGR BIT(2)
540#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200541#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530542#define SC_OP_PREAMBLE_SHORT BIT(5)
543#define SC_OP_PROTECT_ENABLE BIT(6)
544#define SC_OP_RXFLUSH BIT(7)
545#define SC_OP_LED_ASSOCIATED BIT(8)
546#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530547#define SC_OP_TSF_RESET BIT(11)
548#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530549#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700550#define SC_OP_ANI_RUN BIT(14)
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530551#define SC_OP_ENABLE_APM BIT(15)
Sujith1b04b932010-01-08 10:36:05 +0530552
553/* Powersave flags */
554#define PS_WAIT_FOR_BEACON BIT(0)
555#define PS_WAIT_FOR_CAB BIT(1)
556#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
557#define PS_WAIT_FOR_TX_ACK BIT(3)
558#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530559
Jouni Malinenbce048d2009-03-03 19:23:28 +0200560struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100561struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200562
Sujith394cf0a2009-02-09 13:26:54 +0530563struct ath_softc {
564 struct ieee80211_hw *hw;
565 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200566
567 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200568 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200569 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
570 * have NULL entries */
571 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200572 int chan_idx;
573 int chan_is_ht;
574 struct ath_wiphy *next_wiphy;
575 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200576 int wiphy_select_failures;
577 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200578 struct delayed_work wiphy_work;
579 unsigned long wiphy_scheduler_int;
580 int wiphy_scheduler_index;
Felix Fietkau34300982010-10-10 18:21:52 +0200581 struct survey_info *cur_survey;
582 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200583
Sujith394cf0a2009-02-09 13:26:54 +0530584 struct tasklet_struct intr_tq;
585 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530586 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530587 void __iomem *mem;
588 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700589 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400590 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700591 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530592 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400593 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200594 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400595 struct completion paprd_complete;
Felix Fietkau82259b72010-11-14 15:20:04 +0100596 bool paprd_pending;
Sujith394cf0a2009-02-09 13:26:54 +0530597
Sujith17d79042009-02-09 13:27:03 +0530598 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530599 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530600 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530601 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530602 u8 nbcnvifs;
603 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200604 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530605 bool ps_idle;
Gabor Juhos709ade92009-07-14 20:17:15 -0400606 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530607
Sujith17d79042009-02-09 13:27:03 +0530608 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530609 struct ath_rx rx;
610 struct ath_tx tx;
611 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530612 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
613
614 struct ath_led radio_led;
615 struct ath_led assoc_led;
616 struct ath_led tx_led;
617 struct ath_led rx_led;
618 struct delayed_work ath_led_blink_work;
619 int led_on_duration;
620 int led_off_duration;
621 int led_on_cnt;
622 int led_off_cnt;
623
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200624 int beacon_interval;
625
Felix Fietkaua830df02009-11-23 22:33:27 +0100626#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530627 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530629 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400630 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700631 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400632
633 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700634
635 struct ath_ant_comb ant_comb;
Gabor Juhos98c316e2010-11-25 18:26:07 +0100636
637 struct pm_qos_request_list pm_qos_req;
Sujith394cf0a2009-02-09 13:26:54 +0530638};
639
Jouni Malinenbce048d2009-03-03 19:23:28 +0200640struct ath_wiphy {
641 struct ath_softc *sc; /* shared for all virtual wiphys */
642 struct ieee80211_hw *hw;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200643 struct ath9k_hw_cal_data caldata;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200644 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200645 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200646 ATH_WIPHY_ACTIVE,
647 ATH_WIPHY_PAUSING,
648 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200649 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200650 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700651 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200652 int chan_idx;
653 int chan_is_ht;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200654 int last_rssi;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200655};
656
Sujith55624202010-01-08 10:36:02 +0530657void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530658int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530659int ath_cabq_update(struct ath_softc *);
660
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700661static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530662{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700663 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530664}
665
Sujith394cf0a2009-02-09 13:26:54 +0530666extern struct ieee80211_ops ath9k_ops;
Sujith55624202010-01-08 10:36:02 +0530667extern int modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530668extern int led_blink;
Mohammed Shafi Shajakhan4dc35302010-12-14 13:18:28 +0530669extern int ath9k_pm_qos_value;
Sujith394cf0a2009-02-09 13:26:54 +0530670
671irqreturn_t ath_isr(int irq, void *dev);
Sujith285f2dd2010-01-08 10:36:07 +0530672int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700673 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530674void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530675void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200676void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
677 struct ath9k_channel *ichan);
678void ath_update_chainmask(struct ath_softc *sc, int is_ht);
679int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
680 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800681
682void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
683void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530684bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Sujith394cf0a2009-02-09 13:26:54 +0530685
686#ifdef CONFIG_PCI
687int ath_pci_init(void);
688void ath_pci_exit(void);
689#else
690static inline int ath_pci_init(void) { return 0; };
691static inline void ath_pci_exit(void) {};
692#endif
693
694#ifdef CONFIG_ATHEROS_AR71XX
695int ath_ahb_init(void);
696void ath_ahb_exit(void);
697#else
698static inline int ath_ahb_init(void) { return 0; };
699static inline void ath_ahb_exit(void) {};
700#endif
701
Gabor Juhos0bc07982009-07-14 20:17:14 -0400702void ath9k_ps_wakeup(struct ath_softc *sc);
703void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200704
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530705u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
706
Felix Fietkau31a01642010-09-14 18:37:19 +0200707void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200708int ath9k_wiphy_add(struct ath_softc *sc);
709int ath9k_wiphy_del(struct ath_wiphy *aphy);
Felix Fietkau61117f02010-11-11 03:18:36 +0100710void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200711int ath9k_wiphy_pause(struct ath_wiphy *aphy);
712int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200713int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200714void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200715void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200716bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200717void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
718 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200719bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200720void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400721bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700722void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200723
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800724void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
Vasanthakumar Thiagarajan68e8f2f2010-07-22 02:24:11 -0700725bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800726
Sujith0fca65c2010-01-08 10:36:00 +0530727void ath_start_rfkill_poll(struct ath_softc *sc);
728extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
729
Sujith394cf0a2009-02-09 13:26:54 +0530730#endif /* ATH9K_H */