blob: 57332e3768e4d8eab0eebc64f12c3c6fde456eff [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050032#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030033
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053034#include <linux/phy/phy.h>
35
Felipe Balbi72246da2011-08-19 18:10:58 +030036/* Global constants */
Felipe Balbi3ef35fa2012-05-04 12:58:14 +030037#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030038#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030039#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030040
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060041#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbi5da93472012-12-07 21:42:03 +020042#define DWC3_EVENT_SIZE 4 /* bytes */
43#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
44#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
Felipe Balbi72246da2011-08-19 18:10:58 +030045#define DWC3_EVENT_TYPE_MASK 0xfe
46
47#define DWC3_EVENT_TYPE_DEV 0
48#define DWC3_EVENT_TYPE_CARKIT 3
49#define DWC3_EVENT_TYPE_I2C 4
50
51#define DWC3_DEVICE_EVENT_DISCONNECT 0
52#define DWC3_DEVICE_EVENT_RESET 1
53#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
54#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
55#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080056#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030057#define DWC3_DEVICE_EVENT_EOPF 6
58#define DWC3_DEVICE_EVENT_SOF 7
59#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
60#define DWC3_DEVICE_EVENT_CMD_CMPL 10
61#define DWC3_DEVICE_EVENT_OVERFLOW 11
62
63#define DWC3_GEVNTCOUNT_MASK 0xfffc
64#define DWC3_GSNPSID_MASK 0xffff0000
65#define DWC3_GSNPSREV_MASK 0xffff
66
Ido Shayevitz51249dc2012-04-24 14:18:39 +030067/* DWC3 registers memory space boundries */
68#define DWC3_XHCI_REGS_START 0x0
69#define DWC3_XHCI_REGS_END 0x7fff
70#define DWC3_GLOBALS_REGS_START 0xc100
71#define DWC3_GLOBALS_REGS_END 0xc6ff
72#define DWC3_DEVICE_REGS_START 0xc700
73#define DWC3_DEVICE_REGS_END 0xcbff
74#define DWC3_OTG_REGS_START 0xcc00
75#define DWC3_OTG_REGS_END 0xccff
76
Felipe Balbi72246da2011-08-19 18:10:58 +030077/* Global Registers */
78#define DWC3_GSBUSCFG0 0xc100
79#define DWC3_GSBUSCFG1 0xc104
80#define DWC3_GTXTHRCFG 0xc108
81#define DWC3_GRXTHRCFG 0xc10c
82#define DWC3_GCTL 0xc110
83#define DWC3_GEVTEN 0xc114
84#define DWC3_GSTS 0xc118
85#define DWC3_GSNPSID 0xc120
86#define DWC3_GGPIO 0xc124
87#define DWC3_GUID 0xc128
88#define DWC3_GUCTL 0xc12c
89#define DWC3_GBUSERRADDR0 0xc130
90#define DWC3_GBUSERRADDR1 0xc134
91#define DWC3_GPRTBIMAP0 0xc138
92#define DWC3_GPRTBIMAP1 0xc13c
93#define DWC3_GHWPARAMS0 0xc140
94#define DWC3_GHWPARAMS1 0xc144
95#define DWC3_GHWPARAMS2 0xc148
96#define DWC3_GHWPARAMS3 0xc14c
97#define DWC3_GHWPARAMS4 0xc150
98#define DWC3_GHWPARAMS5 0xc154
99#define DWC3_GHWPARAMS6 0xc158
100#define DWC3_GHWPARAMS7 0xc15c
101#define DWC3_GDBGFIFOSPACE 0xc160
102#define DWC3_GDBGLTSSM 0xc164
103#define DWC3_GPRTBIMAP_HS0 0xc180
104#define DWC3_GPRTBIMAP_HS1 0xc184
105#define DWC3_GPRTBIMAP_FS0 0xc188
106#define DWC3_GPRTBIMAP_FS1 0xc18c
107
108#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
109#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
110
111#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
112
113#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
114
115#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
116#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
117
118#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
119#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
120#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
121#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
122
123#define DWC3_GHWPARAMS8 0xc600
124
125/* Device Registers */
126#define DWC3_DCFG 0xc700
127#define DWC3_DCTL 0xc704
128#define DWC3_DEVTEN 0xc708
129#define DWC3_DSTS 0xc70c
130#define DWC3_DGCMDPAR 0xc710
131#define DWC3_DGCMD 0xc714
132#define DWC3_DALEPENA 0xc720
133#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
134#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
135#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
136#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
137
138/* OTG Registers */
139#define DWC3_OCFG 0xcc00
140#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530141#define DWC3_OEVT 0xcc08
142#define DWC3_OEVTEN 0xcc0C
143#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300144
145/* Bit fields */
146
147/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800148#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300149#define DWC3_GCTL_U2RSTECN (1 << 16)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800150#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300151#define DWC3_GCTL_CLK_BUS (0)
152#define DWC3_GCTL_CLK_PIPE (1)
153#define DWC3_GCTL_CLK_PIPEHALF (2)
154#define DWC3_GCTL_CLK_MASK (3)
155
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300156#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800157#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300158#define DWC3_GCTL_PRTCAP_HOST 1
159#define DWC3_GCTL_PRTCAP_DEVICE 2
160#define DWC3_GCTL_PRTCAP_OTG 3
161
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800162#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Felipe Balbi183ca112014-02-25 14:08:51 -0600163#define DWC3_GCTL_SOFITPSYNC (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800164#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
165#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
166#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
167#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
168#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300169
170/* Global USB2 PHY Configuration Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800171#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
172#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300173
174/* Global USB3 PIPE Control Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800175#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
176#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Felipe Balbi72246da2011-08-19 18:10:58 +0300177
Felipe Balbi457e84b2012-01-18 18:04:09 +0200178/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800179#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
180#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200181
Felipe Balbi68d6a012013-06-12 21:09:26 +0300182/* Global Event Size Registers */
183#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
184#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
185
Felipe Balbiaabb7072011-09-30 10:58:50 +0300186/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800187#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300188#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
189#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800190#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
191#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
192#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
193
194/* Global HWPARAMS4 Register */
195#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
196#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300197
Felipe Balbi72246da2011-08-19 18:10:58 +0300198/* Device Configuration Register */
199#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
200#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
201
202#define DWC3_DCFG_SPEED_MASK (7 << 0)
203#define DWC3_DCFG_SUPERSPEED (4 << 0)
204#define DWC3_DCFG_HIGHSPEED (0 << 0)
205#define DWC3_DCFG_FULLSPEED2 (1 << 0)
206#define DWC3_DCFG_LOWSPEED (2 << 0)
207#define DWC3_DCFG_FULLSPEED1 (3 << 0)
208
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800209#define DWC3_DCFG_LPM_CAP (1 << 22)
210
Felipe Balbi72246da2011-08-19 18:10:58 +0300211/* Device Control Register */
212#define DWC3_DCTL_RUN_STOP (1 << 31)
213#define DWC3_DCTL_CSFTRST (1 << 30)
214#define DWC3_DCTL_LSFTRST (1 << 29)
215
216#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530217#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300218
219#define DWC3_DCTL_APPL1RES (1 << 23)
220
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800221/* These apply for core versions 1.87a and earlier */
222#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
223#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
224#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
225#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
226#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
227#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
228#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200229
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800230/* These apply for core versions 1.94a and later */
231#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
232#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
233#define DWC3_DCTL_CRS (1 << 17)
234#define DWC3_DCTL_CSS (1 << 16)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200235
Felipe Balbi72246da2011-08-19 18:10:58 +0300236#define DWC3_DCTL_INITU2ENA (1 << 12)
237#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
238#define DWC3_DCTL_INITU1ENA (1 << 10)
239#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
240#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
241
242#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
243#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
244
245#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
246#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
247#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
248#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
249#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
250#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
251#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
252
253/* Device Event Enable Register */
254#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
255#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
256#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
257#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
258#define DWC3_DEVTEN_SOFEN (1 << 7)
259#define DWC3_DEVTEN_EOPFEN (1 << 6)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800260#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300261#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
262#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
263#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
264#define DWC3_DEVTEN_USBRSTEN (1 << 1)
265#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
266
267/* Device Status Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800268#define DWC3_DSTS_DCNRD (1 << 29)
269
270/* This applies for core versions 1.87a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300271#define DWC3_DSTS_PWRUPREQ (1 << 24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800272
273/* These apply for core versions 1.94a and later */
274#define DWC3_DSTS_RSS (1 << 25)
275#define DWC3_DSTS_SSS (1 << 24)
276
Felipe Balbi72246da2011-08-19 18:10:58 +0300277#define DWC3_DSTS_COREIDLE (1 << 23)
278#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
279
280#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
281#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
282
283#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
284
Pratyush Anandd05b8182012-05-21 14:51:30 +0530285#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300286#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
287
288#define DWC3_DSTS_CONNECTSPD (7 << 0)
289
290#define DWC3_DSTS_SUPERSPEED (4 << 0)
291#define DWC3_DSTS_HIGHSPEED (0 << 0)
292#define DWC3_DSTS_FULLSPEED2 (1 << 0)
293#define DWC3_DSTS_LOWSPEED (2 << 0)
294#define DWC3_DSTS_FULLSPEED1 (3 << 0)
295
296/* Device Generic Command Register */
297#define DWC3_DGCMD_SET_LMP 0x01
298#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
299#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800300
301/* These apply for core versions 1.94a and later */
302#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
303#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
304
Felipe Balbi72246da2011-08-19 18:10:58 +0300305#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
306#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
307#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
308#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
309
Felipe Balbib09bb642012-04-24 16:19:11 +0300310#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
311#define DWC3_DGCMD_CMDACT (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800312#define DWC3_DGCMD_CMDIOC (1 << 8)
313
314/* Device Generic Command Parameter Register */
315#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
316#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
317#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
318#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
319#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
320#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300321
Felipe Balbi72246da2011-08-19 18:10:58 +0300322/* Device Endpoint Command Register */
323#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800324#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600325#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Felipe Balbib09bb642012-04-24 16:19:11 +0300326#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300327#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
328#define DWC3_DEPCMD_CMDACT (1 << 10)
329#define DWC3_DEPCMD_CMDIOC (1 << 8)
330
331#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
332#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
333#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
334#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
335#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
336#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800337/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300338#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800339/* This applies for core versions 1.94a and later */
340#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300341#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
342#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
343
344/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
345#define DWC3_DALEPENA_EP(n) (1 << n)
346
347#define DWC3_DEPCMD_TYPE_CONTROL 0
348#define DWC3_DEPCMD_TYPE_ISOC 1
349#define DWC3_DEPCMD_TYPE_BULK 2
350#define DWC3_DEPCMD_TYPE_INTR 3
351
352/* Structures */
353
Felipe Balbif6bafc62012-02-06 11:04:53 +0200354struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300355
356/**
357 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300358 * @buf: _THE_ buffer
359 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300360 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300361 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300362 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300363 * @dma: dma_addr_t
364 * @dwc: pointer to DWC controller
365 */
366struct dwc3_event_buffer {
367 void *buf;
368 unsigned length;
369 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300370 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300371 unsigned int flags;
372
373#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300374
375 dma_addr_t dma;
376
377 struct dwc3 *dwc;
378};
379
380#define DWC3_EP_FLAG_STALLED (1 << 0)
381#define DWC3_EP_FLAG_WEDGED (1 << 1)
382
383#define DWC3_EP_DIRECTION_TX true
384#define DWC3_EP_DIRECTION_RX false
385
386#define DWC3_TRB_NUM 32
387#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
388
389/**
390 * struct dwc3_ep - device side endpoint representation
391 * @endpoint: usb endpoint
392 * @request_list: list of requests for this endpoint
393 * @req_queued: list of requests on this ep which have TRBs setup
394 * @trb_pool: array of transaction buffers
395 * @trb_pool_dma: dma address of @trb_pool
396 * @free_slot: next slot which is going to be used
397 * @busy_slot: first slot which is owned by HW
398 * @desc: usb_endpoint_descriptor pointer
399 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300400 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300401 * @flags: endpoint flags (wedged, stalled, ...)
402 * @current_trb: index of current used trb
403 * @number: endpoint number (1 - 15)
404 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300405 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800406 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi72246da2011-08-19 18:10:58 +0300407 * @name: a human readable name e.g. ep1out-bulk
408 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300409 * @stream_capable: true when streams are enabled
Felipe Balbi72246da2011-08-19 18:10:58 +0300410 */
411struct dwc3_ep {
412 struct usb_ep endpoint;
413 struct list_head request_list;
414 struct list_head req_queued;
415
Felipe Balbif6bafc62012-02-06 11:04:53 +0200416 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300417 dma_addr_t trb_pool_dma;
418 u32 free_slot;
419 u32 busy_slot;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200420 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300421 struct dwc3 *dwc;
422
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300423 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300424 unsigned flags;
425#define DWC3_EP_ENABLED (1 << 0)
426#define DWC3_EP_STALL (1 << 1)
427#define DWC3_EP_WEDGE (1 << 2)
428#define DWC3_EP_BUSY (1 << 4)
429#define DWC3_EP_PENDING_REQUEST (1 << 5)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +0530430#define DWC3_EP_MISSED_ISOC (1 << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300431
Felipe Balbi984f66a2011-08-27 22:26:00 +0300432 /* This last one is specific to EP0 */
433#define DWC3_EP0_DIR_IN (1 << 31)
434
Felipe Balbi72246da2011-08-19 18:10:58 +0300435 unsigned current_trb;
436
437 u8 number;
438 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300439 u8 resource_index;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440 u32 interval;
441
442 char name[20];
443
444 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300445 unsigned stream_capable:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300446};
447
448enum dwc3_phy {
449 DWC3_PHY_UNKNOWN = 0,
450 DWC3_PHY_USB3,
451 DWC3_PHY_USB2,
452};
453
Felipe Balbib53c7722011-08-30 15:50:40 +0300454enum dwc3_ep0_next {
455 DWC3_EP0_UNKNOWN = 0,
456 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300457 DWC3_EP0_NRDY_DATA,
458 DWC3_EP0_NRDY_STATUS,
459};
460
Felipe Balbi72246da2011-08-19 18:10:58 +0300461enum dwc3_ep0_state {
462 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300463 EP0_SETUP_PHASE,
464 EP0_DATA_PHASE,
465 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300466};
467
468enum dwc3_link_state {
469 /* In SuperSpeed */
470 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
471 DWC3_LINK_STATE_U1 = 0x01,
472 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
473 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
474 DWC3_LINK_STATE_SS_DIS = 0x04,
475 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
476 DWC3_LINK_STATE_SS_INACT = 0x06,
477 DWC3_LINK_STATE_POLL = 0x07,
478 DWC3_LINK_STATE_RECOV = 0x08,
479 DWC3_LINK_STATE_HRESET = 0x09,
480 DWC3_LINK_STATE_CMPLY = 0x0a,
481 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800482 DWC3_LINK_STATE_RESET = 0x0e,
483 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300484 DWC3_LINK_STATE_MASK = 0x0f,
485};
486
Felipe Balbif6bafc62012-02-06 11:04:53 +0200487/* TRB Length, PCM and Status */
488#define DWC3_TRB_SIZE_MASK (0x00ffffff)
489#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
490#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530491#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300492
Felipe Balbif6bafc62012-02-06 11:04:53 +0200493#define DWC3_TRBSTS_OK 0
494#define DWC3_TRBSTS_MISSED_ISOC 1
495#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800496#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300497
Felipe Balbif6bafc62012-02-06 11:04:53 +0200498/* TRB Control */
499#define DWC3_TRB_CTRL_HWO (1 << 0)
500#define DWC3_TRB_CTRL_LST (1 << 1)
501#define DWC3_TRB_CTRL_CHN (1 << 2)
502#define DWC3_TRB_CTRL_CSP (1 << 3)
503#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
504#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
505#define DWC3_TRB_CTRL_IOC (1 << 11)
506#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
507
508#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
509#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
510#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
511#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
512#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
513#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
514#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
515#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300516
517/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200518 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300519 * @bpl: DW0-3
520 * @bph: DW4-7
521 * @size: DW8-B
522 * @trl: DWC-F
523 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200524struct dwc3_trb {
525 u32 bpl;
526 u32 bph;
527 u32 size;
528 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300529} __packed;
530
Felipe Balbi72246da2011-08-19 18:10:58 +0300531/**
Felipe Balbia3299492011-09-30 10:58:48 +0300532 * dwc3_hwparams - copy of HWPARAMS registers
533 * @hwparams0 - GHWPARAMS0
534 * @hwparams1 - GHWPARAMS1
535 * @hwparams2 - GHWPARAMS2
536 * @hwparams3 - GHWPARAMS3
537 * @hwparams4 - GHWPARAMS4
538 * @hwparams5 - GHWPARAMS5
539 * @hwparams6 - GHWPARAMS6
540 * @hwparams7 - GHWPARAMS7
541 * @hwparams8 - GHWPARAMS8
542 */
543struct dwc3_hwparams {
544 u32 hwparams0;
545 u32 hwparams1;
546 u32 hwparams2;
547 u32 hwparams3;
548 u32 hwparams4;
549 u32 hwparams5;
550 u32 hwparams6;
551 u32 hwparams7;
552 u32 hwparams8;
553};
554
Felipe Balbi0949e992011-10-12 10:44:56 +0300555/* HWPARAMS0 */
556#define DWC3_MODE(n) ((n) & 0x7)
557
Felipe Balbi457e84b2012-01-18 18:04:09 +0200558#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
559
Felipe Balbi0949e992011-10-12 10:44:56 +0300560/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200561#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
562
Felipe Balbi789451f62011-05-05 15:53:10 +0300563/* HWPARAMS3 */
564#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
565#define DWC3_NUM_EPS_MASK (0x3f << 12)
566#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
567 (DWC3_NUM_EPS_MASK)) >> 12)
568#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
569 (DWC3_NUM_IN_EPS_MASK)) >> 18)
570
Felipe Balbi457e84b2012-01-18 18:04:09 +0200571/* HWPARAMS7 */
572#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300573
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100574struct dwc3_request {
575 struct usb_request request;
576 struct list_head list;
577 struct dwc3_ep *dep;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530578 u32 start_slot;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100579
580 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200581 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100582 dma_addr_t trb_dma;
583
584 unsigned direction:1;
585 unsigned mapped:1;
586 unsigned queued:1;
587};
588
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800589/*
590 * struct dwc3_scratchpad_array - hibernation scratchpad array
591 * (format defined by hw)
592 */
593struct dwc3_scratchpad_array {
594 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
595};
596
Felipe Balbia3299492011-09-30 10:58:48 +0300597/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300598 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300599 * @ctrl_req: usb control request which is used for ep0
600 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300601 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi91db07d2011-08-27 01:40:52 +0300602 * @setup_buf: used while precessing STD USB requests
603 * @ctrl_req_addr: dma address of ctrl_req
604 * @ep0_trb: dma address of ep0_trb
605 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300606 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600607 * @scratch_addr: dma address of scratchbuf
Felipe Balbi72246da2011-08-19 18:10:58 +0300608 * @lock: for synchronizing
609 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300610 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 * @event_buffer_list: a list of event buffers
612 * @gadget: device side representation of the peripheral controller
613 * @gadget_driver: pointer to the gadget driver
614 * @regs: base address for our registers
615 * @regs_size: address space size
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600616 * @nr_scratch: number of scratch buffers
Felipe Balbi9f622b22011-10-12 10:31:04 +0300617 * @num_event_buffers: calculated number of event buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300618 * @u1u2: only used on revisions <1.83a for workaround
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300619 * @maximum_speed: maximum speed requested (mainly for testing purposes)
Felipe Balbi72246da2011-08-19 18:10:58 +0300620 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500621 * @dr_mode: requested mode of operation
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300622 * @usb2_phy: pointer to USB2 PHY
623 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530624 * @usb2_generic_phy: pointer to USB2 PHY
625 * @usb3_generic_phy: pointer to USB3 PHY
Felipe Balbi7415f172012-04-30 14:56:33 +0300626 * @dcfg: saved contents of DCFG register
627 * @gctl: saved contents of GCTL register
Felipe Balbic12a0d82012-04-25 10:45:05 +0300628 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300629 * @u2sel: parameter from Set SEL request.
630 * @u2pel: parameter from Set SEL request.
631 * @u1sel: parameter from Set SEL request.
632 * @u1pel: parameter from Set SEL request.
Felipe Balbi789451f62011-05-05 15:53:10 +0300633 * @num_out_eps: number of out endpoints
634 * @num_in_eps: number of in endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300635 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300636 * @ep0state: state of endpoint zero
637 * @link_state: link state
638 * @speed: device speed (super, high, full, low)
639 * @mem: points to start of memory which is used for this struct.
Felipe Balbia3299492011-09-30 10:58:48 +0300640 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300641 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600642 * @regset: debugfs pointer to regdump file
643 * @test_mode: true when we're entering a USB test mode
644 * @test_mode_nr: test feature selector
645 * @delayed_status: true when gadget driver asks for delayed status
646 * @ep0_bounced: true when we used bounce buffer
647 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600648 * @has_hibernation: true when dwc3 was configured with Hibernation
Felipe Balbif2b685d2013-12-19 12:12:37 -0600649 * @is_selfpowered: true when we are selfpowered
650 * @needs_fifo_resize: not all users might want fifo resizing, flag it
651 * @pullups_connected: true when Run/Stop bit is set
652 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
653 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
654 * @start_config_issued: true when StartConfig command has been issued
655 * @three_stage_setup: set if we perform a three phase setup
Felipe Balbi72246da2011-08-19 18:10:58 +0300656 */
657struct dwc3 {
658 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200659 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300660 void *ep0_bounce;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600661 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300662 u8 *setup_buf;
663 dma_addr_t ctrl_req_addr;
664 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300665 dma_addr_t ep0_bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600666 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100667 struct dwc3_request ep0_usb_req;
Felipe Balbi789451f62011-05-05 15:53:10 +0300668
Felipe Balbi72246da2011-08-19 18:10:58 +0300669 /* device lock */
670 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300671
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 struct device *dev;
673
Felipe Balbid07e8812011-10-12 14:08:26 +0300674 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300675 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300676
Felipe Balbi457d3f22011-10-24 12:03:13 +0300677 struct dwc3_event_buffer **ev_buffs;
Felipe Balbi72246da2011-08-19 18:10:58 +0300678 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
679
680 struct usb_gadget gadget;
681 struct usb_gadget_driver *gadget_driver;
682
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300683 struct usb_phy *usb2_phy;
684 struct usb_phy *usb3_phy;
685
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530686 struct phy *usb2_generic_phy;
687 struct phy *usb3_generic_phy;
688
Felipe Balbi72246da2011-08-19 18:10:58 +0300689 void __iomem *regs;
690 size_t regs_size;
691
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500692 enum usb_dr_mode dr_mode;
693
Felipe Balbi7415f172012-04-30 14:56:33 +0300694 /* used for suspend/resume */
695 u32 dcfg;
696 u32 gctl;
697
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600698 u32 nr_scratch;
Felipe Balbi9f622b22011-10-12 10:31:04 +0300699 u32 num_event_buffers;
Felipe Balbifae2b902011-10-14 13:00:30 +0300700 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300701 u32 maximum_speed;
Felipe Balbi72246da2011-08-19 18:10:58 +0300702 u32 revision;
703
704#define DWC3_REVISION_173A 0x5533173a
705#define DWC3_REVISION_175A 0x5533175a
706#define DWC3_REVISION_180A 0x5533180a
707#define DWC3_REVISION_183A 0x5533183a
708#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800709#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +0300710#define DWC3_REVISION_188A 0x5533188a
711#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800712#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +0200713#define DWC3_REVISION_200A 0x5533200a
714#define DWC3_REVISION_202A 0x5533202a
715#define DWC3_REVISION_210A 0x5533210a
716#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +0300717#define DWC3_REVISION_230A 0x5533230a
718#define DWC3_REVISION_240A 0x5533240a
719#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -0600720#define DWC3_REVISION_260A 0x5533260a
721#define DWC3_REVISION_270A 0x5533270a
722#define DWC3_REVISION_280A 0x5533280a
Felipe Balbi72246da2011-08-19 18:10:58 +0300723
Felipe Balbib53c7722011-08-30 15:50:40 +0300724 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +0300725 enum dwc3_ep0_state ep0state;
726 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300727
Felipe Balbic12a0d82012-04-25 10:45:05 +0300728 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300729 u16 u2sel;
730 u16 u2pel;
731 u8 u1sel;
732 u8 u1pel;
733
Felipe Balbi72246da2011-08-19 18:10:58 +0300734 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300735
Felipe Balbi789451f62011-05-05 15:53:10 +0300736 u8 num_out_eps;
737 u8 num_in_eps;
738
Felipe Balbi72246da2011-08-19 18:10:58 +0300739 void *mem;
740
Felipe Balbia3299492011-09-30 10:58:48 +0300741 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +0300742 struct dentry *root;
Felipe Balbid7668022013-01-18 10:21:34 +0200743 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +0200744
745 u8 test_mode;
746 u8 test_mode_nr;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600747
748 unsigned delayed_status:1;
749 unsigned ep0_bounced:1;
750 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -0600751 unsigned has_hibernation:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -0600752 unsigned is_selfpowered:1;
753 unsigned needs_fifo_resize:1;
754 unsigned pullups_connected:1;
755 unsigned resize_fifos:1;
756 unsigned setup_packet_pending:1;
757 unsigned start_config_issued:1;
758 unsigned three_stage_setup:1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300759};
760
761/* -------------------------------------------------------------------------- */
762
Felipe Balbi72246da2011-08-19 18:10:58 +0300763/* -------------------------------------------------------------------------- */
764
765struct dwc3_event_type {
766 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +0800767 u32 type:7;
768 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +0300769} __packed;
770
771#define DWC3_DEPEVT_XFERCOMPLETE 0x01
772#define DWC3_DEPEVT_XFERINPROGRESS 0x02
773#define DWC3_DEPEVT_XFERNOTREADY 0x03
774#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
775#define DWC3_DEPEVT_STREAMEVT 0x06
776#define DWC3_DEPEVT_EPCMDCMPLT 0x07
777
778/**
779 * struct dwc3_event_depvt - Device Endpoint Events
780 * @one_bit: indicates this is an endpoint event (not used)
781 * @endpoint_number: number of the endpoint
782 * @endpoint_event: The event we have:
783 * 0x00 - Reserved
784 * 0x01 - XferComplete
785 * 0x02 - XferInProgress
786 * 0x03 - XferNotReady
787 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
788 * 0x05 - Reserved
789 * 0x06 - StreamEvt
790 * 0x07 - EPCmdCmplt
791 * @reserved11_10: Reserved, don't use.
792 * @status: Indicates the status of the event. Refer to databook for
793 * more information.
794 * @parameters: Parameters of the current event. Refer to databook for
795 * more information.
796 */
797struct dwc3_event_depevt {
798 u32 one_bit:1;
799 u32 endpoint_number:5;
800 u32 endpoint_event:4;
801 u32 reserved11_10:2;
802 u32 status:4;
Felipe Balbi40aa41f2012-01-18 17:06:03 +0200803
804/* Within XferNotReady */
805#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
806
807/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800808#define DEPEVT_STATUS_BUSERR (1 << 0)
809#define DEPEVT_STATUS_SHORT (1 << 1)
810#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +0300811#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +0300812
Felipe Balbi879631a2011-09-30 10:58:47 +0300813/* Stream event only */
814#define DEPEVT_STREAMEVT_FOUND 1
815#define DEPEVT_STREAMEVT_NOTFOUND 2
816
Felipe Balbidc137f02011-08-27 22:04:32 +0300817/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +0300818#define DEPEVT_STATUS_CONTROL_DATA 1
819#define DEPEVT_STATUS_CONTROL_STATUS 2
820
Felipe Balbi72246da2011-08-19 18:10:58 +0300821 u32 parameters:16;
822} __packed;
823
824/**
825 * struct dwc3_event_devt - Device Events
826 * @one_bit: indicates this is a non-endpoint event (not used)
827 * @device_event: indicates it's a device event. Should read as 0x00
828 * @type: indicates the type of device event.
829 * 0 - DisconnEvt
830 * 1 - USBRst
831 * 2 - ConnectDone
832 * 3 - ULStChng
833 * 4 - WkUpEvt
834 * 5 - Reserved
835 * 6 - EOPF
836 * 7 - SOF
837 * 8 - Reserved
838 * 9 - ErrticErr
839 * 10 - CmdCmplt
840 * 11 - EvntOverflow
841 * 12 - VndrDevTstRcved
842 * @reserved15_12: Reserved, not used
843 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +0800844 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +0300845 */
846struct dwc3_event_devt {
847 u32 one_bit:1;
848 u32 device_event:7;
849 u32 type:4;
850 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +0800851 u32 event_info:9;
852 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +0300853} __packed;
854
855/**
856 * struct dwc3_event_gevt - Other Core Events
857 * @one_bit: indicates this is a non-endpoint event (not used)
858 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
859 * @phy_port_number: self-explanatory
860 * @reserved31_12: Reserved, not used.
861 */
862struct dwc3_event_gevt {
863 u32 one_bit:1;
864 u32 device_event:7;
865 u32 phy_port_number:4;
866 u32 reserved31_12:20;
867} __packed;
868
869/**
870 * union dwc3_event - representation of Event Buffer contents
871 * @raw: raw 32-bit event
872 * @type: the type of the event
873 * @depevt: Device Endpoint Event
874 * @devt: Device Event
875 * @gevt: Global Event
876 */
877union dwc3_event {
878 u32 raw;
879 struct dwc3_event_type type;
880 struct dwc3_event_depevt depevt;
881 struct dwc3_event_devt devt;
882 struct dwc3_event_gevt gevt;
883};
884
Felipe Balbi61018302014-03-04 09:23:50 -0600885/**
886 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
887 * parameters
888 * @param2: third parameter
889 * @param1: second parameter
890 * @param0: first parameter
891 */
892struct dwc3_gadget_ep_cmd_params {
893 u32 param2;
894 u32 param1;
895 u32 param0;
896};
897
Felipe Balbi72246da2011-08-19 18:10:58 +0300898/*
899 * DWC3 Features to be used as Driver Data
900 */
901
902#define DWC3_HAS_PERIPHERAL BIT(0)
903#define DWC3_HAS_XHCI BIT(1)
904#define DWC3_HAS_OTG BIT(3)
905
Felipe Balbid07e8812011-10-12 14:08:26 +0300906/* prototypes */
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100907void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200908int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100909
Vivek Gautam388e5c52013-01-15 16:09:21 +0530910#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +0300911int dwc3_host_init(struct dwc3 *dwc);
912void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +0530913#else
914static inline int dwc3_host_init(struct dwc3 *dwc)
915{ return 0; }
916static inline void dwc3_host_exit(struct dwc3 *dwc)
917{ }
918#endif
Felipe Balbid07e8812011-10-12 14:08:26 +0300919
Vivek Gautam388e5c52013-01-15 16:09:21 +0530920#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +0300921int dwc3_gadget_init(struct dwc3 *dwc);
922void dwc3_gadget_exit(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -0600923int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
924int dwc3_gadget_get_link_state(struct dwc3 *dwc);
925int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
926int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
927 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
928int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param);
Vivek Gautam388e5c52013-01-15 16:09:21 +0530929#else
930static inline int dwc3_gadget_init(struct dwc3 *dwc)
931{ return 0; }
932static inline void dwc3_gadget_exit(struct dwc3 *dwc)
933{ }
Felipe Balbi61018302014-03-04 09:23:50 -0600934static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
935{ return 0; }
936static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
937{ return 0; }
938static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
939 enum dwc3_link_state state)
940{ return 0; }
941
942static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
943 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
944{ return 0; }
945static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
946 int cmd, u32 param)
947{ return 0; }
Vivek Gautam388e5c52013-01-15 16:09:21 +0530948#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +0300949
Felipe Balbi7415f172012-04-30 14:56:33 +0300950/* power management interface */
951#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
952int dwc3_gadget_prepare(struct dwc3 *dwc);
953void dwc3_gadget_complete(struct dwc3 *dwc);
954int dwc3_gadget_suspend(struct dwc3 *dwc);
955int dwc3_gadget_resume(struct dwc3 *dwc);
956#else
957static inline int dwc3_gadget_prepare(struct dwc3 *dwc)
958{
959 return 0;
960}
961
962static inline void dwc3_gadget_complete(struct dwc3 *dwc)
963{
964}
965
966static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
967{
968 return 0;
969}
970
971static inline int dwc3_gadget_resume(struct dwc3 *dwc)
972{
973 return 0;
974}
975#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
976
Felipe Balbi72246da2011-08-19 18:10:58 +0300977#endif /* __DRIVERS_USB_DWC3_CORE_H */