blob: 7f8fa7f026aa3fc62329076d4e7b7a9bf31371d1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
Chris Wilson481b6af2010-08-23 17:43:35 +010048#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040051 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 break; \
56 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020057 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 } else { \
60 cpu_relax(); \
61 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010062 } \
63 ret__; \
64})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010068#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010070
Jani Nikula49938ac2014-01-10 17:10:20 +020071#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010073
Jesse Barnes79e53942008-11-07 14:24:08 -080074/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Sagar Kamble4726e0b2014-03-10 17:06:23 +053084/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000087#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053089
Jesse Barnes79e53942008-11-07 14:24:08 -080090#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -020095enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121};
122
Chris Wilson37811fc2010-08-25 22:45:57 +0100123struct intel_fbdev {
124 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800125 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800128 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Eric Anholt21d40d32010-03-25 11:11:14 -0700131struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100132 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200133
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200134 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200135 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200136 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700137 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100138 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200139 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100140 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +0200141 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200142 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100143 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200144 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +0200145 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700150 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200151 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700154 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800162 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500163 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800164};
165
Jani Nikula1d508702012-10-19 14:51:49 +0300166struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530168 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300169 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200170
171 /* backlight */
172 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200173 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200174 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300175 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200176 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200177 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200180 struct backlight_device *device;
181 } backlight;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300182
183 void (*backlight_power)(struct intel_connector *, bool enable);
Jani Nikula1d508702012-10-19 14:51:49 +0300184};
185
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800186struct intel_connector {
187 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200188 /*
189 * The fixed encoder this connector is connected to.
190 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100191 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200192
Daniel Vetterf0947c32012-07-02 13:10:34 +0200193 /* Reads out the current hw, returning true if the connector is enabled
194 * and active (i.e. dpms ON state). */
195 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300196
Imre Deak4932e2c2014-02-11 17:12:48 +0200197 /*
198 * Removes all interfaces through which the connector is accessible
199 * - like sysfs, debugfs entries -, so that no new operations can be
200 * started on the connector. Also makes sure all currently pending
201 * operations finish before returing.
202 */
203 void (*unregister)(struct intel_connector *);
204
Jani Nikula1d508702012-10-19 14:51:49 +0300205 /* Panel info for eDP and LVDS */
206 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300207
208 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
209 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100210 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200211
212 /* since POLL and HPD connectors may use the same HPD line keep the native
213 state of connector->polled in case hotplug storm detection changes it */
214 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000215
216 void *port; /* store this opaque as its illegal to dereference it */
217
218 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800219};
220
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300221typedef struct dpll {
222 /* given values */
223 int n;
224 int m1, m2;
225 int p1, p2;
226 /* derived values */
227 int dot;
228 int vco;
229 int m;
230 int p;
231} intel_clock_t;
232
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200233struct intel_atomic_state {
234 struct drm_atomic_state base;
235
236 bool dpll_set;
237 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
238};
239
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300240struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800241 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300242 struct drm_rect src;
243 struct drm_rect dst;
244 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300245 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800246
247 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700248 * scaler_id
249 * = -1 : not using a scaler
250 * >= 0 : using a scalers
251 *
252 * plane requiring a scaler:
253 * - During check_plane, its bit is set in
254 * crtc_state->scaler_state.scaler_users by calling helper function
255 * update_scaler_users.
256 * - scaler_id indicates the scaler it got assigned.
257 *
258 * plane doesn't require a scaler:
259 * - this can happen when scaling is no more required or plane simply
260 * got disabled.
261 * - During check_plane, corresponding bit is reset in
262 * crtc_state->scaler_state.scaler_users by calling helper function
263 * update_scaler_users.
264 */
265 int scaler_id;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300266};
267
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000268struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000269 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000270 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800271 int size;
272 u32 base;
273};
274
Chandra Kondurube41e332015-04-07 15:28:36 -0700275#define SKL_MIN_SRC_W 8
276#define SKL_MAX_SRC_W 4096
277#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700278#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700279#define SKL_MIN_DST_W 8
280#define SKL_MAX_DST_W 4096
281#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700282#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700283
284struct intel_scaler {
285 int id;
286 int in_use;
287 uint32_t mode;
288};
289
290struct intel_crtc_scaler_state {
291#define SKL_NUM_SCALERS 2
292 struct intel_scaler scalers[SKL_NUM_SCALERS];
293
294 /*
295 * scaler_users: keeps track of users requesting scalers on this crtc.
296 *
297 * If a bit is set, a user is using a scaler.
298 * Here user can be a plane or crtc as defined below:
299 * bits 0-30 - plane (bit position is index from drm_plane_index)
300 * bit 31 - crtc
301 *
302 * Instead of creating a new index to cover planes and crtc, using
303 * existing drm_plane_index for planes which is well less than 31
304 * planes and bit 31 for crtc. This should be fine to cover all
305 * our platforms.
306 *
307 * intel_atomic_setup_scalers will setup available scalers to users
308 * requesting scalers. It will gracefully fail if request exceeds
309 * avilability.
310 */
311#define SKL_CRTC_INDEX 31
312 unsigned scaler_users;
313
314 /* scaler used by crtc for panel fitting purpose */
315 int scaler_id;
316};
317
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200318struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200319 struct drm_crtc_state base;
320
Daniel Vetterbb760062013-06-06 14:55:52 +0200321 /**
322 * quirks - bitfield with hw state readout quirks
323 *
324 * For various reasons the hw state readout code might not be able to
325 * completely faithfully read out the current state. These cases are
326 * tracked with quirk flags so that fastboot and state checker can act
327 * accordingly.
328 */
Daniel Vetter99535992014-04-13 12:00:33 +0200329#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
330#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200331 unsigned long quirks;
332
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300333 /* Pipe source size (ie. panel fitter input size)
334 * All planes will be positioned inside this space,
335 * and get clipped at the edges. */
336 int pipe_src_w, pipe_src_h;
337
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100338 /* Whether to set up the PCH/FDI. Note that we never allow sharing
339 * between pch encoders and cpu encoders. */
340 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100341
Jesse Barnese43823e2014-11-05 14:26:08 -0800342 /* Are we sending infoframes on the attached port */
343 bool has_infoframe;
344
Daniel Vetter3b117c82013-04-17 20:15:07 +0200345 /* CPU Transcoder for the pipe. Currently this can only differ from the
346 * pipe on Haswell (where we have a special eDP transcoder). */
347 enum transcoder cpu_transcoder;
348
Daniel Vetter50f3b012013-03-27 00:44:56 +0100349 /*
350 * Use reduced/limited/broadcast rbg range, compressing from the full
351 * range fed into the crtcs.
352 */
353 bool limited_color_range;
354
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200355 /* DP has a bunch of special case unfortunately, so mark the pipe
356 * accordingly. */
357 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200358
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200359 /* Whether we should send NULL infoframes. Required for audio. */
360 bool has_hdmi_sink;
361
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200362 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
363 * has_dp_encoder is set. */
364 bool has_audio;
365
Daniel Vetterd8b32242013-04-25 17:54:44 +0200366 /*
367 * Enable dithering, used when the selected pipe bpp doesn't match the
368 * plane bpp.
369 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100370 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100371
372 /* Controls for the clock computation, to override various stages. */
373 bool clock_set;
374
Daniel Vetter09ede542013-04-30 14:01:45 +0200375 /* SDVO TV has a bunch of special case. To make multifunction encoders
376 * work correctly, we need to track this at runtime.*/
377 bool sdvo_tv_clock;
378
Daniel Vettere29c22c2013-02-21 00:00:16 +0100379 /*
380 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
381 * required. This is set in the 2nd loop of calling encoder's
382 * ->compute_config if the first pick doesn't work out.
383 */
384 bool bw_constrained;
385
Daniel Vetterf47709a2013-03-28 10:42:02 +0100386 /* Settings for the intel dpll used on pretty much everything but
387 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300388 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100389
Daniel Vettera43f6e02013-06-07 23:10:32 +0200390 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
391 enum intel_dpll_id shared_dpll;
392
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000393 /*
394 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
395 * - enum skl_dpll on SKL
396 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300397 uint32_t ddi_pll_sel;
398
Daniel Vetter66e985c2013-06-05 13:34:20 +0200399 /* Actual register state of the dpll, for shared dpll cross-checking. */
400 struct intel_dpll_hw_state dpll_hw_state;
401
Daniel Vetter965e0c42013-03-27 00:44:57 +0100402 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200403 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200404
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530405 /* m2_n2 for eDP downclock */
406 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700407 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530408
Daniel Vetterff9a6752013-06-01 17:16:21 +0200409 /*
410 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300411 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
412 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100413 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200414 int port_clock;
415
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100416 /* Used by SDVO (and if we ever fix it, HDMI). */
417 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700418
419 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700420 struct {
421 u32 control;
422 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200423 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700424 } gmch_pfit;
425
426 /* Panel fitter placement and size for Ironlake+ */
427 struct {
428 u32 pos;
429 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100430 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200431 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700432 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100433
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100434 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100435 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100436 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300437
438 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300439
440 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000441
442 bool dp_encoder_is_mst;
443 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700444
445 struct intel_crtc_scaler_state scaler_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100446};
447
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300448struct intel_pipe_wm {
449 struct intel_wm_level wm[5];
450 uint32_t linetime;
451 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200452 bool pipe_enabled;
453 bool sprites_enabled;
454 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300455};
456
Sourab Gupta84c33a62014-06-02 16:47:17 +0530457struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200458 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100459 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200460 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100461 struct intel_crtc *crtc;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530462};
463
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000464struct skl_pipe_wm {
465 struct skl_wm_level wm[8];
466 struct skl_wm_level trans_wm;
467 uint32_t linetime;
468};
469
Matt Roper32b7eee2014-12-24 07:59:06 -0800470/*
471 * Tracking of operations that need to be performed at the beginning/end of an
472 * atomic commit, outside the atomic section where interrupts are disabled.
473 * These are generally operations that grab mutexes or might otherwise sleep
474 * and thus can't be run with interrupts disabled.
475 */
476struct intel_crtc_atomic_commit {
Matt Roperc34c9ee2014-12-23 10:41:50 -0800477 /* vblank evasion */
478 bool evade;
479 unsigned start_vbl_count;
480
Matt Roper32b7eee2014-12-24 07:59:06 -0800481 /* Sleepable operations to perform before commit */
482 bool wait_for_flips;
483 bool disable_fbc;
484 bool pre_disable_primary;
485 bool update_wm;
Matt Roperea2c67b2014-12-23 10:41:52 -0800486 unsigned disabled_planes;
Matt Roper32b7eee2014-12-24 07:59:06 -0800487
488 /* Sleepable operations to perform after commit */
489 unsigned fb_bits;
490 bool wait_vblank;
491 bool update_fbc;
492 bool post_enable_primary;
493 unsigned update_sprite_watermarks;
494};
495
Jesse Barnes79e53942008-11-07 14:24:08 -0800496struct intel_crtc {
497 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700498 enum pipe pipe;
499 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200501 /*
502 * Whether the crtc and the connected output pipeline is active. Implies
503 * that crtc->enabled is set, i.e. the current mode configuration has
504 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200505 */
506 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300507 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700508 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200509 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500510 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100511
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000512 atomic_t unpin_work_count;
513
Daniel Vettere506a0c2012-07-05 12:17:29 +0200514 /* Display surface base address adjustement for pageflips. Note that on
515 * gen4+ this only adjusts up to a tile, offsets within a tile are
516 * handled in the hw itself (with the TILEOFF register). */
517 unsigned long dspaddr_offset;
518
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100520 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300521 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300522 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300523 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700524
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000525 struct intel_initial_plane_config plane_config;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200526 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100527
Ville Syrjälä10d83732013-01-29 18:13:34 +0200528 /* reset counter value when the last flip was submitted */
529 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300530
531 /* Access to these should be protected by dev_priv->irq_lock. */
532 bool cpu_fifo_underrun_disabled;
533 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300534
535 /* per-pipe watermark state */
536 struct {
537 /* watermarks currently being used */
538 struct intel_pipe_wm active;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +0000539 /* SKL wm values currently in use */
540 struct skl_pipe_wm skl_active;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300541 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300542
Ville Syrjälä80715b22014-05-15 20:23:23 +0300543 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800544
545 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700546
547 /* scalers available on this crtc */
548 int num_scalers;
Jesse Barnes79e53942008-11-07 14:24:08 -0800549};
550
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300551struct intel_plane_wm_parameters {
552 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200553 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700554 /*
555 * For packed pixel formats:
556 * bytes_per_pixel - holds bytes per pixel
557 * For planar pixel formats:
558 * bytes_per_pixel - holds bytes per pixel for uv-plane
559 * y_bytes_per_pixel - holds bytes per pixel for y-plane
560 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300561 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700562 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300563 bool enabled;
564 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000565 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000566 unsigned int rotation;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300567};
568
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800569struct intel_plane {
570 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700571 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800572 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100573 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800574 int max_downscale;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300575
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200576 /* FIXME convert to properties */
577 struct drm_intel_sprite_colorkey ckey;
578
Paulo Zanoni526682e2013-05-24 11:59:18 -0300579 /* Since we need to change the watermarks before/after
580 * enabling/disabling the planes, we need to store the parameters here
581 * as the other pieces of the struct may not reflect the values we want
582 * for the watermark calculations. Currently only Haswell uses this.
583 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300584 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300585
Matt Roper8e7d6882015-01-21 16:35:41 -0800586 /*
587 * NOTE: Do not place new plane state fields here (e.g., when adding
588 * new plane properties). New runtime state should now be placed in
589 * the intel_plane_state structure and accessed via drm_plane->state.
590 */
591
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800592 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300593 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800594 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800595 int crtc_x, int crtc_y,
596 unsigned int crtc_w, unsigned int crtc_h,
597 uint32_t x, uint32_t y,
598 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300599 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300600 struct drm_crtc *crtc, bool force);
Matt Roperc59cb172014-12-01 15:40:16 -0800601 int (*check_plane)(struct drm_plane *plane,
602 struct intel_plane_state *state);
603 void (*commit_plane)(struct drm_plane *plane,
604 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800605};
606
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300607struct intel_watermark_params {
608 unsigned long fifo_size;
609 unsigned long max_wm;
610 unsigned long default_wm;
611 unsigned long guard_size;
612 unsigned long cacheline_size;
613};
614
615struct cxsr_latency {
616 int is_desktop;
617 int is_ddr3;
618 unsigned long fsb_freq;
619 unsigned long mem_freq;
620 unsigned long display_sr;
621 unsigned long display_hpll_disable;
622 unsigned long cursor_sr;
623 unsigned long cursor_hpll_disable;
624};
625
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200626#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800627#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200628#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800629#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100630#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800631#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800632#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800633#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700634#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800635
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300636struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300637 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300638 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300639 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200640 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300641 bool has_hdmi_sink;
642 bool has_audio;
643 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200644 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530645 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300646 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100647 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200648 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300649 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200650 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300651 struct drm_display_mode *adjusted_mode);
Jesse Barnese43823e2014-11-05 14:26:08 -0800652 bool (*infoframe_enabled)(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300653};
654
Dave Airlie0e32b392014-05-02 14:02:48 +1000655struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400656#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300657
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530658/*
659 * enum link_m_n_set:
660 * When platform provides two set of M_N registers for dp, we can
661 * program them and switch between them incase of DRRS.
662 * But When only one such register is provided, we have to program the
663 * required divider value on that registers itself based on the DRRS state.
664 *
665 * M1_N1 : Program dp_m_n on M1_N1 registers
666 * dp_m2_n2 on M2_N2 registers (If supported)
667 *
668 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
669 * M2_N2 registers are not supported
670 */
671
672enum link_m_n_set {
673 /* Sets the m1_n1 and m2_n2 */
674 M1_N1 = 0,
675 M2_N2
676};
677
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300678struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300679 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300680 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300681 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300682 bool has_audio;
683 enum hdmi_force_audio force_audio;
684 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200685 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300686 uint8_t link_bw;
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530687 uint8_t rate_select;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300688 uint8_t lane_count;
689 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300690 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400691 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200692 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
693 uint8_t num_sink_rates;
694 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200695 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300696 uint8_t train_set[4];
697 int panel_power_up_delay;
698 int panel_power_down_delay;
699 int panel_power_cycle_delay;
700 int backlight_on_delay;
701 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300702 struct delayed_work panel_vdd_work;
703 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200704 unsigned long last_power_cycle;
705 unsigned long last_power_on;
706 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000707
Clint Taylor01527b32014-07-07 13:01:46 -0700708 struct notifier_block edp_notifier;
709
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300710 /*
711 * Pipe whose power sequencer is currently locked into
712 * this port. Only relevant on VLV/CHV.
713 */
714 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300715 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300716
Todd Previte06ea66b2014-01-20 10:19:39 -0700717 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000718 bool can_mst; /* this port supports mst */
719 bool is_mst;
720 int active_mst_links;
721 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300722 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723
Dave Airlie0e32b392014-05-02 14:02:48 +1000724 /* mst connector list */
725 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
726 struct drm_dp_mst_topology_mgr mst_mgr;
727
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000728 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000729 /*
730 * This function returns the value we have to program the AUX_CTL
731 * register with to kick off an AUX transaction.
732 */
733 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
734 bool has_aux_irq,
735 int send_bytes,
736 uint32_t aux_clock_divider);
Mika Kahola4e96c972015-04-29 09:17:39 +0300737 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700738
739 /* Displayport compliance testing */
740 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700741 unsigned long compliance_test_data;
742 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300743};
744
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200745struct intel_digital_port {
746 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200747 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700748 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200749 struct intel_dp dp;
750 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100751 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200752};
753
Dave Airlie0e32b392014-05-02 14:02:48 +1000754struct intel_dp_mst_encoder {
755 struct intel_encoder base;
756 enum pipe pipe;
757 struct intel_digital_port *primary;
758 void *port; /* store this opaque as its illegal to dereference it */
759};
760
Jesse Barnes89b667f2013-04-18 14:51:36 -0700761static inline int
762vlv_dport_to_channel(struct intel_digital_port *dport)
763{
764 switch (dport->port) {
765 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300766 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800767 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700768 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800769 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700770 default:
771 BUG();
772 }
773}
774
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300775static inline int
776vlv_pipe_to_channel(enum pipe pipe)
777{
778 switch (pipe) {
779 case PIPE_A:
780 case PIPE_C:
781 return DPIO_CH0;
782 case PIPE_B:
783 return DPIO_CH1;
784 default:
785 BUG();
786 }
787}
788
Chris Wilsonf875c152010-09-09 15:44:14 +0100789static inline struct drm_crtc *
790intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
791{
792 struct drm_i915_private *dev_priv = dev->dev_private;
793 return dev_priv->pipe_to_crtc_mapping[pipe];
794}
795
Chris Wilson417ae142011-01-19 15:04:42 +0000796static inline struct drm_crtc *
797intel_get_crtc_for_plane(struct drm_device *dev, int plane)
798{
799 struct drm_i915_private *dev_priv = dev->dev_private;
800 return dev_priv->plane_to_crtc_mapping[plane];
801}
802
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100803struct intel_unpin_work {
804 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000805 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000806 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000807 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100808 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000809 atomic_t pending;
810#define INTEL_FLIP_INACTIVE 0
811#define INTEL_FLIP_PENDING 1
812#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300813 u32 flip_count;
814 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000815 struct drm_i915_gem_request *flip_queued_req;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100816 int flip_queued_vblank;
817 int flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100818 bool enable_stall_check;
819};
820
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300821struct intel_load_detect_pipe {
822 struct drm_framebuffer *release_fb;
823 bool load_detect_temp;
824 int dpms_mode;
825};
Daniel Vetterb9805142012-08-31 17:37:33 +0200826
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300827static inline struct intel_encoder *
828intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100829{
830 return to_intel_connector(connector)->encoder;
831}
832
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200833static inline struct intel_digital_port *
834enc_to_dig_port(struct drm_encoder *encoder)
835{
836 return container_of(encoder, struct intel_digital_port, base.base);
837}
838
Dave Airlie0e32b392014-05-02 14:02:48 +1000839static inline struct intel_dp_mst_encoder *
840enc_to_mst(struct drm_encoder *encoder)
841{
842 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
843}
844
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300845static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
846{
847 return &enc_to_dig_port(encoder)->dp;
848}
849
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200850static inline struct intel_digital_port *
851dp_to_dig_port(struct intel_dp *intel_dp)
852{
853 return container_of(intel_dp, struct intel_digital_port, dp);
854}
855
856static inline struct intel_digital_port *
857hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
858{
859 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300860}
861
Damien Lespiau6af31a62014-03-28 00:18:33 +0530862/*
863 * Returns the number of planes for this pipe, ie the number of sprites + 1
864 * (primary plane). This doesn't count the cursor plane then.
865 */
866static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
867{
868 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
869}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000870
Daniel Vetter47339cd2014-09-30 10:56:46 +0200871/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200872bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300873 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200874bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300875 enum transcoder pch_transcoder,
876 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200877void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
878 enum pipe pipe);
879void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
880 enum transcoder pch_transcoder);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200881void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200882
883/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200884void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
885void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
886void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
887void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +0200888void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +0200889void gen6_enable_rps_interrupts(struct drm_device *dev);
890void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +0200891u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200892void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
893void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700894static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
895{
896 /*
897 * We only use drm_irq_uninstall() at unload and VT switch, so
898 * this is the only thing we need to check.
899 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200900 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700901}
902
Ville Syrjäläa225f072014-04-29 13:35:45 +0300903int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000904void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
905 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -0800906
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300907/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300908void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800909
Jesse Barnes79e53942008-11-07 14:24:08 -0800910
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300911/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300912void intel_prepare_ddi(struct drm_device *dev);
913void hsw_fdi_link_train(struct drm_crtc *crtc);
914void intel_ddi_init(struct drm_device *dev, enum port port);
915enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
916bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -0300917void intel_ddi_pll_init(struct drm_device *dev);
918void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
919void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
920 enum transcoder cpu_transcoder);
921void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
922void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200923bool intel_ddi_pll_select(struct intel_crtc *crtc,
924 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -0300925void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
926void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
927bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
928void intel_ddi_fdi_disable(struct drm_crtc *crtc);
929void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200930 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530931struct intel_encoder *
932intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300933
Dave Airlie44905a272014-05-02 13:36:43 +1000934void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000935void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200936 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +1000937void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530938void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
939 enum port port, int type);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300940
Daniel Vetterb680c372014-09-19 18:27:27 +0200941/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +0200942void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200943 struct intel_engine_cs *ring,
944 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200945void intel_frontbuffer_flip_prepare(struct drm_device *dev,
946 unsigned frontbuffer_bits);
947void intel_frontbuffer_flip_complete(struct drm_device *dev,
948 unsigned frontbuffer_bits);
949void intel_frontbuffer_flush(struct drm_device *dev,
950 unsigned frontbuffer_bits);
951/**
Daniel Vetter5c323b22014-09-30 22:10:53 +0200952 * intel_frontbuffer_flip - synchronous frontbuffer flip
Daniel Vetterf99d7062014-06-19 16:01:59 +0200953 * @dev: DRM device
954 * @frontbuffer_bits: frontbuffer plane tracking bits
955 *
956 * This function gets called after scheduling a flip on @obj. This is for
957 * synchronous plane updates which will happen on the next vblank and which will
958 * not get delayed by pending gpu rendering.
959 *
960 * Can be called without any locks held.
961 */
962static inline
963void intel_frontbuffer_flip(struct drm_device *dev,
964 unsigned frontbuffer_bits)
965{
966 intel_frontbuffer_flush(dev, frontbuffer_bits);
967}
968
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +0000969unsigned int intel_fb_align_height(struct drm_device *dev,
970 unsigned int height,
971 uint32_t pixel_format,
972 uint64_t fb_format_modifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200973void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
Daniel Vetterb680c372014-09-19 18:27:27 +0200974
Damien Lespiaub3218032015-02-27 11:15:18 +0000975u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
976 uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +0200977
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200978/* intel_audio.c */
979void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200980void intel_audio_codec_enable(struct intel_encoder *encoder);
981void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +0200982void i915_audio_component_init(struct drm_i915_private *dev_priv);
983void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200984
Daniel Vetterb680c372014-09-19 18:27:27 +0200985/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -0800986extern const struct drm_plane_funcs intel_plane_funcs;
Daniel Vetterb680c372014-09-19 18:27:27 +0200987bool intel_has_pending_fb_unpin(struct drm_device *dev);
988int intel_pch_rawclk(struct drm_device *dev);
989void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300990void intel_mark_idle(struct drm_device *dev);
991void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200992void intel_display_suspend(struct drm_device *dev);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +0200993int intel_crtc_control(struct drm_crtc *crtc, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300994void intel_crtc_update_dpms(struct drm_crtc *crtc);
995void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +0300996int intel_connector_init(struct intel_connector *);
997struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -0300998void intel_connector_dpms(struct drm_connector *, int mode);
999bool intel_connector_get_hw_state(struct intel_connector *connector);
1000void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001003void intel_connector_attach_encoder(struct intel_connector *connector,
1004 struct intel_encoder *encoder);
1005struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1006struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1007 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001008enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001009int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1010 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001011enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1012 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001013bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001014static inline void
1015intel_wait_for_vblank(struct drm_device *dev, int pipe)
1016{
1017 drm_wait_one_vblank(dev, pipe);
1018}
Paulo Zanoni87440422013-09-24 15:48:31 -03001019int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001020void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001021 struct intel_digital_port *dport,
1022 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001023bool intel_get_load_detect_pipe(struct drm_connector *connector,
1024 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001025 struct intel_load_detect_pipe *old,
1026 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001027void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001028 struct intel_load_detect_pipe *old,
1029 struct drm_modeset_acquire_ctx *ctx);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00001030int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1031 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00001032 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001033 struct intel_engine_cs *pipelined);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001034struct drm_framebuffer *
1035__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001036 struct drm_mode_fb_cmd2 *mode_cmd,
1037 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001038void intel_prepare_page_flip(struct drm_device *dev, int plane);
1039void intel_finish_page_flip(struct drm_device *dev, int pipe);
1040void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001041void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001042int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001043 struct drm_framebuffer *fb,
1044 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001045void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001046 struct drm_framebuffer *fb,
1047 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001048int intel_plane_atomic_get_property(struct drm_plane *plane,
1049 const struct drm_plane_state *state,
1050 struct drm_property *property,
1051 uint64_t *val);
1052int intel_plane_atomic_set_property(struct drm_plane *plane,
1053 struct drm_plane_state *state,
1054 struct drm_property *property,
1055 uint64_t val);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001056
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001057unsigned int
1058intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1059 uint64_t fb_format_modifier);
1060
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001061static inline bool
1062intel_rotation_90_or_270(unsigned int rotation)
1063{
1064 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1065}
1066
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301067void intel_create_rotation_property(struct drm_device *dev,
1068 struct intel_plane *plane);
1069
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00001070bool intel_wm_need_update(struct drm_plane *plane,
1071 struct drm_plane_state *state);
1072
Daniel Vetter716c2e52014-06-25 22:02:02 +03001073/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001074struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1075void assert_shared_dpll(struct drm_i915_private *dev_priv,
1076 struct intel_shared_dpll *pll,
1077 bool state);
1078#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1079#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001080struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1081 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001082
Ville Syrjäläd288f652014-10-28 13:20:22 +02001083void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1084 const struct dpll *dpll);
1085void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1086
Daniel Vetter716c2e52014-06-25 22:02:02 +03001087/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001088void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1089 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001090void assert_pll(struct drm_i915_private *dev_priv,
1091 enum pipe pipe, bool state);
1092#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1093#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1094void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1095 enum pipe pipe, bool state);
1096#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1097#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001098void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001099#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1100#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001101unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1102 unsigned int tiling_mode,
1103 unsigned int bpp,
1104 unsigned int pitch);
Ville Syrjälä75147472014-11-24 18:28:11 +02001105void intel_prepare_reset(struct drm_device *dev);
1106void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001107void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1108void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301109void broxton_init_cdclk(struct drm_device *dev);
1110void broxton_uninit_cdclk(struct drm_device *dev);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301111void broxton_ddi_phy_init(struct drm_device *dev);
1112void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301113void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1114void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001115void skl_init_cdclk(struct drm_i915_private *dev_priv);
1116void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001117void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001118 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301119void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001120int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1121void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001122ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001123 int dotclock);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001124bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1125 intel_clock_t *best_clock);
Paulo Zanoni87440422013-09-24 15:48:31 -03001126bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001127void hsw_enable_ips(struct intel_crtc *crtc);
1128void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001129enum intel_display_power_domain
1130intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001131void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001132 struct intel_crtc_state *pipe_config);
Ville Syrjälä46a55d32014-05-21 14:04:46 +03001133void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001134void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001135void skl_detach_scalers(struct intel_crtc *intel_crtc);
1136int skl_update_scaler_users(struct intel_crtc *intel_crtc,
1137 struct intel_crtc_state *crtc_state, struct intel_plane *intel_plane,
1138 struct intel_plane_state *plane_state, int force_detach);
Chandra Konduru6156a452015-04-27 13:48:39 -07001139int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001140
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001141unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1142 struct drm_i915_gem_object *obj);
Chandra Konduru6156a452015-04-27 13:48:39 -07001143u32 skl_plane_ctl_format(uint32_t pixel_format);
1144u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1145u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001146
Daniel Vettereb805622015-05-04 14:58:44 +02001147/* intel_csr.c */
1148void intel_csr_ucode_init(struct drm_device *dev);
Suketu Shahdc174302015-04-17 19:46:16 +05301149enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1150void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1151 enum csr_state state);
Daniel Vettereb805622015-05-04 14:58:44 +02001152void intel_csr_load_program(struct drm_device *dev);
1153void intel_csr_ucode_fini(struct drm_device *dev);
Suketu Shah5aefb232015-04-16 14:22:10 +05301154void assert_csr_loaded(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02001155
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001156/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001157void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1158bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1159 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001160void intel_dp_start_link_train(struct intel_dp *intel_dp);
1161void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1162void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1163void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1164void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001165int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001166bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001167 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001168bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001169enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1170 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001171void intel_edp_backlight_on(struct intel_dp *intel_dp);
1172void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001173void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001174void intel_edp_panel_on(struct intel_dp *intel_dp);
1175void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001176void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1177void intel_dp_mst_suspend(struct drm_device *dev);
1178void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001179int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001180int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001181void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001182void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001183uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001184void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301185void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1186void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301187void intel_edp_drrs_invalidate(struct drm_device *dev,
1188 unsigned frontbuffer_bits);
1189void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001190
Dave Airlie0e32b392014-05-02 14:02:48 +10001191/* intel_dp_mst.c */
1192int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1193void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001194/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001195void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001196
1197
1198/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001199void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001200
1201
Daniel Vetter0632fef2013-10-08 17:44:49 +02001202/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +02001203#ifdef CONFIG_DRM_I915_FBDEV
1204extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -07001205extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +02001206extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001207extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001208extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1209extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001210#else
1211static inline int intel_fbdev_init(struct drm_device *dev)
1212{
1213 return 0;
1214}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001215
Jesse Barnesd1d70672014-05-28 14:39:03 -07001216static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +02001217{
1218}
1219
1220static inline void intel_fbdev_fini(struct drm_device *dev)
1221{
1222}
1223
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001224static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001225{
1226}
1227
Daniel Vetter0632fef2013-10-08 17:44:49 +02001228static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001229{
1230}
1231#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001232
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001233/* intel_fbc.c */
1234bool intel_fbc_enabled(struct drm_device *dev);
1235void intel_fbc_update(struct drm_device *dev);
1236void intel_fbc_init(struct drm_i915_private *dev_priv);
1237void intel_fbc_disable(struct drm_device *dev);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001238void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1239 unsigned int frontbuffer_bits,
1240 enum fb_op_origin origin);
1241void intel_fbc_flush(struct drm_i915_private *dev_priv,
1242 unsigned int frontbuffer_bits);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001243
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001244/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001245void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1246void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1247 struct intel_connector *intel_connector);
1248struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1249bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001250 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001251
1252
1253/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001254void intel_lvds_init(struct drm_device *dev);
1255bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001256
1257
1258/* intel_modes.c */
1259int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001260 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001261int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001262void intel_attach_force_audio_property(struct drm_connector *connector);
1263void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001264
1265
1266/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001267void intel_setup_overlay(struct drm_device *dev);
1268void intel_cleanup_overlay(struct drm_device *dev);
1269int intel_overlay_switch_off(struct intel_overlay *overlay);
1270int intel_overlay_put_image(struct drm_device *dev, void *data,
1271 struct drm_file *file_priv);
1272int intel_overlay_attrs(struct drm_device *dev, void *data,
1273 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001274void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001275
1276
1277/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001278int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301279 struct drm_display_mode *fixed_mode,
1280 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001281void intel_panel_fini(struct intel_panel *panel);
1282void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1283 struct drm_display_mode *adjusted_mode);
1284void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001285 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001286 int fitting_mode);
1287void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001288 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001289 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001290void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1291 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001292int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001293void intel_panel_enable_backlight(struct intel_connector *connector);
1294void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af12013-11-08 16:48:53 +02001295void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001296void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001297enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301298extern struct drm_display_mode *intel_find_panel_downclock(
1299 struct drm_device *dev,
1300 struct drm_display_mode *fixed_mode,
1301 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001302void intel_backlight_register(struct drm_device *dev);
1303void intel_backlight_unregister(struct drm_device *dev);
1304
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001305
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001306/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001307void intel_psr_enable(struct intel_dp *intel_dp);
1308void intel_psr_disable(struct intel_dp *intel_dp);
1309void intel_psr_invalidate(struct drm_device *dev,
1310 unsigned frontbuffer_bits);
1311void intel_psr_flush(struct drm_device *dev,
1312 unsigned frontbuffer_bits);
1313void intel_psr_init(struct drm_device *dev);
Rodrigo Vivic7240c32015-04-10 11:15:10 -07001314void intel_psr_single_frame_update(struct drm_device *dev);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001315
Daniel Vetter9c065a72014-09-30 10:56:38 +02001316/* intel_runtime_pm.c */
1317int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001318void intel_power_domains_fini(struct drm_i915_private *);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001319void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001320void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001321
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001322bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1323 enum intel_display_power_domain domain);
1324bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1325 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001326void intel_display_power_get(struct drm_i915_private *dev_priv,
1327 enum intel_display_power_domain domain);
1328void intel_display_power_put(struct drm_i915_private *dev_priv,
1329 enum intel_display_power_domain domain);
1330void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1331void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1332void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1333void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1334void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1335
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001336void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1337
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001338/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001339void intel_init_clock_gating(struct drm_device *dev);
1340void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001341int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001342void intel_update_watermarks(struct drm_crtc *crtc);
1343void intel_update_sprite_watermarks(struct drm_plane *plane,
1344 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001345 uint32_t sprite_width,
1346 uint32_t sprite_height,
1347 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001348 bool enabled, bool scaled);
1349void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001350void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001351void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1352void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001353void intel_init_gt_powersave(struct drm_device *dev);
1354void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001355void intel_enable_gt_powersave(struct drm_device *dev);
1356void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001357void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001358void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001359void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001360void gen6_rps_busy(struct drm_i915_private *dev_priv);
1361void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001362void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001363void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001364 struct intel_rps_client *rps,
1365 unsigned long submitted);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001366void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02001367 struct drm_i915_gem_request *req);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001368void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001369void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001370void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1371 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001372uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001373
1374/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001375bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001376
1377
1378/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001379int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301380int intel_plane_restore(struct drm_plane *plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001381int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1382 struct drm_file *file_priv);
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02001383bool intel_pipe_update_start(struct intel_crtc *crtc,
1384 uint32_t *start_vbl_count);
1385void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001386
1387/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001388void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001389
Matt Roperea2c67b2014-12-23 10:41:52 -08001390/* intel_atomic.c */
Matt Roper5ee67f12015-01-21 16:35:44 -08001391int intel_atomic_check(struct drm_device *dev,
1392 struct drm_atomic_state *state);
1393int intel_atomic_commit(struct drm_device *dev,
1394 struct drm_atomic_state *state,
1395 bool async);
Matt Roper2545e4a2015-01-22 16:51:27 -08001396int intel_connector_atomic_get_property(struct drm_connector *connector,
1397 const struct drm_connector_state *state,
1398 struct drm_property *property,
1399 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001400struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1401void intel_crtc_destroy_state(struct drm_crtc *crtc,
1402 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001403struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1404void intel_atomic_state_clear(struct drm_atomic_state *);
1405struct intel_shared_dpll_config *
1406intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
Ander Conselvan de Oliveira37ade412015-06-01 12:50:03 +02001407void intel_atomic_duplicate_dpll_state(struct drm_i915_private *,
1408 struct intel_shared_dpll_config *);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001409
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001410static inline struct intel_crtc_state *
1411intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1412 struct intel_crtc *crtc)
1413{
1414 struct drm_crtc_state *crtc_state;
1415 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1416 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001417 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001418
1419 return to_intel_crtc_state(crtc_state);
1420}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001421int intel_atomic_setup_scalers(struct drm_device *dev,
1422 struct intel_crtc *intel_crtc,
1423 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001424
1425/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001426struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001427struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1428void intel_plane_destroy_state(struct drm_plane *plane,
1429 struct drm_plane_state *state);
1430extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1431
Jesse Barnes79e53942008-11-07 14:24:08 -08001432#endif /* __INTEL_DRV_H__ */