Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org> |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | */ |
| 8 | |
| 9 | #ifndef __ASM_CPUFEATURE_H |
| 10 | #define __ASM_CPUFEATURE_H |
| 11 | |
| 12 | #include <asm/hwcap.h> |
Suzuki K. Poulose | cdcf817 | 2015-10-19 14:24:42 +0100 | [diff] [blame] | 13 | #include <asm/sysreg.h> |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 14 | |
| 15 | /* |
| 16 | * In the arm64 world (as in the ARM world), elf_hwcap is used both internally |
| 17 | * in the kernel and for user space to keep track of which optional features |
| 18 | * are supported by the current system. So let's map feature 'x' to HWCAP_x. |
| 19 | * Note that HWCAP_x constants are bit fields so we need to take the log. |
| 20 | */ |
| 21 | |
| 22 | #define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap)) |
| 23 | #define cpu_feature(x) ilog2(HWCAP_ ## x) |
| 24 | |
Andre Przywara | 5afaa1f | 2014-11-14 15:54:11 +0000 | [diff] [blame] | 25 | #define ARM64_WORKAROUND_CLEAN_CACHE 0 |
| 26 | #define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE 1 |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 27 | #define ARM64_WORKAROUND_845719 2 |
Marc Zyngier | 94a9e04 | 2015-06-12 12:06:36 +0100 | [diff] [blame] | 28 | #define ARM64_HAS_SYSREG_GIC_CPUIF 3 |
James Morse | 338d4f4 | 2015-07-22 19:05:54 +0100 | [diff] [blame] | 29 | #define ARM64_HAS_PAN 4 |
Will Deacon | c739dc8 | 2015-07-27 14:11:55 +0100 | [diff] [blame] | 30 | #define ARM64_HAS_LSE_ATOMICS 5 |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 31 | #define ARM64_WORKAROUND_CAVIUM_23154 6 |
Marc Zyngier | 498cd5c | 2015-11-16 10:28:18 +0000 | [diff] [blame] | 32 | #define ARM64_WORKAROUND_834220 7 |
Will Deacon | d5370f7 | 2016-02-02 12:46:24 +0000 | [diff] [blame] | 33 | #define ARM64_HAS_NO_HW_PREFETCH 8 |
James Morse | 57f4959 | 2016-02-05 14:58:48 +0000 | [diff] [blame] | 34 | #define ARM64_HAS_UAO 9 |
James Morse | 7054419 | 2016-02-05 14:58:50 +0000 | [diff] [blame] | 35 | #define ARM64_ALT_PAN_NOT_UAO 10 |
Marc Zyngier | d88701b | 2015-01-29 11:24:05 +0000 | [diff] [blame] | 36 | #define ARM64_HAS_VIRT_HOST_EXTN 11 |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 37 | #define ARM64_WORKAROUND_CAVIUM_27456 12 |
Suzuki K Poulose | 042446a | 2016-04-18 10:28:36 +0100 | [diff] [blame] | 38 | #define ARM64_HAS_32BIT_EL0 13 |
Marc Zyngier | 853c3b2 | 2016-06-30 18:40:38 +0100 | [diff] [blame] | 39 | #define ARM64_HYP_OFFSET_LOW 14 |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 40 | |
Marc Zyngier | 853c3b2 | 2016-06-30 18:40:38 +0100 | [diff] [blame] | 41 | #define ARM64_NCAPS 15 |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 42 | |
| 43 | #ifndef __ASSEMBLY__ |
Andre Przywara | 930da09 | 2014-11-14 15:54:07 +0000 | [diff] [blame] | 44 | |
Will Deacon | 144e969 | 2015-04-30 18:55:50 +0100 | [diff] [blame] | 45 | #include <linux/kernel.h> |
| 46 | |
Suzuki K. Poulose | 3c739b5 | 2015-10-19 14:24:45 +0100 | [diff] [blame] | 47 | /* CPU feature register tracking */ |
| 48 | enum ftr_type { |
| 49 | FTR_EXACT, /* Use a predefined safe value */ |
| 50 | FTR_LOWER_SAFE, /* Smaller value is safe */ |
| 51 | FTR_HIGHER_SAFE,/* Bigger value is safe */ |
| 52 | }; |
| 53 | |
| 54 | #define FTR_STRICT true /* SANITY check strict matching required */ |
| 55 | #define FTR_NONSTRICT false /* SANITY check ignored */ |
| 56 | |
Suzuki K. Poulose | 4f0a606 | 2015-11-18 17:08:57 +0000 | [diff] [blame] | 57 | #define FTR_SIGNED true /* Value should be treated as signed */ |
| 58 | #define FTR_UNSIGNED false /* Value should be treated as unsigned */ |
| 59 | |
Suzuki K. Poulose | 3c739b5 | 2015-10-19 14:24:45 +0100 | [diff] [blame] | 60 | struct arm64_ftr_bits { |
Suzuki K. Poulose | 4f0a606 | 2015-11-18 17:08:57 +0000 | [diff] [blame] | 61 | bool sign; /* Value is signed ? */ |
| 62 | bool strict; /* CPU Sanity check: strict matching required ? */ |
Suzuki K. Poulose | 3c739b5 | 2015-10-19 14:24:45 +0100 | [diff] [blame] | 63 | enum ftr_type type; |
| 64 | u8 shift; |
| 65 | u8 width; |
| 66 | s64 safe_val; /* safe value for discrete features */ |
| 67 | }; |
| 68 | |
| 69 | /* |
| 70 | * @arm64_ftr_reg - Feature register |
| 71 | * @strict_mask Bits which should match across all CPUs for sanity. |
| 72 | * @sys_val Safe value across the CPUs (system view) |
| 73 | */ |
| 74 | struct arm64_ftr_reg { |
Ard Biesheuvel | 5e49d73 | 2016-08-31 11:31:08 +0100 | [diff] [blame^] | 75 | u32 sys_id; |
| 76 | const char *name; |
| 77 | u64 strict_mask; |
| 78 | u64 sys_val; |
| 79 | const struct arm64_ftr_bits *ftr_bits; |
Suzuki K. Poulose | 3c739b5 | 2015-10-19 14:24:45 +0100 | [diff] [blame] | 80 | }; |
| 81 | |
Suzuki K Poulose | 92406f0 | 2016-04-22 12:25:31 +0100 | [diff] [blame] | 82 | /* scope of capability check */ |
| 83 | enum { |
| 84 | SCOPE_SYSTEM, |
| 85 | SCOPE_LOCAL_CPU, |
| 86 | }; |
| 87 | |
Marc Zyngier | 359b706 | 2015-03-27 13:09:23 +0000 | [diff] [blame] | 88 | struct arm64_cpu_capabilities { |
| 89 | const char *desc; |
| 90 | u16 capability; |
Suzuki K Poulose | 92406f0 | 2016-04-22 12:25:31 +0100 | [diff] [blame] | 91 | int def_scope; /* default scope */ |
| 92 | bool (*matches)(const struct arm64_cpu_capabilities *caps, int scope); |
Suzuki K. Poulose | dbb4e15 | 2015-10-19 14:24:50 +0100 | [diff] [blame] | 93 | void (*enable)(void *); /* Called on all active CPUs */ |
Marc Zyngier | 359b706 | 2015-03-27 13:09:23 +0000 | [diff] [blame] | 94 | union { |
| 95 | struct { /* To be used for erratum handling only */ |
| 96 | u32 midr_model; |
| 97 | u32 midr_range_min, midr_range_max; |
| 98 | }; |
Marc Zyngier | 94a9e04 | 2015-06-12 12:06:36 +0100 | [diff] [blame] | 99 | |
| 100 | struct { /* Feature register checking */ |
Suzuki K. Poulose | da8d02d | 2015-10-19 14:24:51 +0100 | [diff] [blame] | 101 | u32 sys_reg; |
Suzuki K Poulose | ff96f7b | 2016-01-26 10:58:15 +0000 | [diff] [blame] | 102 | u8 field_pos; |
| 103 | u8 min_field_value; |
| 104 | u8 hwcap_type; |
| 105 | bool sign; |
Suzuki K. Poulose | 37b01d53 | 2015-10-19 14:24:52 +0100 | [diff] [blame] | 106 | unsigned long hwcap; |
Marc Zyngier | 94a9e04 | 2015-06-12 12:06:36 +0100 | [diff] [blame] | 107 | }; |
Marc Zyngier | 359b706 | 2015-03-27 13:09:23 +0000 | [diff] [blame] | 108 | }; |
| 109 | }; |
| 110 | |
Fabio Estevam | 06f9eb8 | 2014-12-04 01:17:01 +0000 | [diff] [blame] | 111 | extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS); |
Andre Przywara | 930da09 | 2014-11-14 15:54:07 +0000 | [diff] [blame] | 112 | |
Marc Zyngier | e3661b1 | 2016-04-22 12:25:32 +0100 | [diff] [blame] | 113 | bool this_cpu_has_cap(unsigned int cap); |
| 114 | |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 115 | static inline bool cpu_have_feature(unsigned int num) |
| 116 | { |
| 117 | return elf_hwcap & (1UL << num); |
| 118 | } |
| 119 | |
Andre Przywara | 930da09 | 2014-11-14 15:54:07 +0000 | [diff] [blame] | 120 | static inline bool cpus_have_cap(unsigned int num) |
| 121 | { |
Fabio Estevam | 06f9eb8 | 2014-12-04 01:17:01 +0000 | [diff] [blame] | 122 | if (num >= ARM64_NCAPS) |
Andre Przywara | 930da09 | 2014-11-14 15:54:07 +0000 | [diff] [blame] | 123 | return false; |
| 124 | return test_bit(num, cpu_hwcaps); |
| 125 | } |
| 126 | |
| 127 | static inline void cpus_set_cap(unsigned int num) |
| 128 | { |
Fabio Estevam | 06f9eb8 | 2014-12-04 01:17:01 +0000 | [diff] [blame] | 129 | if (num >= ARM64_NCAPS) |
Andre Przywara | 930da09 | 2014-11-14 15:54:07 +0000 | [diff] [blame] | 130 | pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n", |
Fabio Estevam | 06f9eb8 | 2014-12-04 01:17:01 +0000 | [diff] [blame] | 131 | num, ARM64_NCAPS); |
Andre Przywara | 930da09 | 2014-11-14 15:54:07 +0000 | [diff] [blame] | 132 | else |
| 133 | __set_bit(num, cpu_hwcaps); |
| 134 | } |
| 135 | |
Suzuki K. Poulose | ce98a67 | 2015-10-19 14:24:44 +0100 | [diff] [blame] | 136 | static inline int __attribute_const__ |
Suzuki K Poulose | 28c5dcb | 2016-01-26 10:58:16 +0000 | [diff] [blame] | 137 | cpuid_feature_extract_signed_field_width(u64 features, int field, int width) |
James Morse | 79b0e09 | 2015-07-21 13:23:26 +0100 | [diff] [blame] | 138 | { |
Suzuki K. Poulose | ce98a67 | 2015-10-19 14:24:44 +0100 | [diff] [blame] | 139 | return (s64)(features << (64 - width - field)) >> (64 - width); |
James Morse | 79b0e09 | 2015-07-21 13:23:26 +0100 | [diff] [blame] | 140 | } |
| 141 | |
Suzuki K. Poulose | ce98a67 | 2015-10-19 14:24:44 +0100 | [diff] [blame] | 142 | static inline int __attribute_const__ |
Suzuki K Poulose | 28c5dcb | 2016-01-26 10:58:16 +0000 | [diff] [blame] | 143 | cpuid_feature_extract_signed_field(u64 features, int field) |
Suzuki K. Poulose | ce98a67 | 2015-10-19 14:24:44 +0100 | [diff] [blame] | 144 | { |
Suzuki K Poulose | 28c5dcb | 2016-01-26 10:58:16 +0000 | [diff] [blame] | 145 | return cpuid_feature_extract_signed_field_width(features, field, 4); |
James Morse | 79b0e09 | 2015-07-21 13:23:26 +0100 | [diff] [blame] | 146 | } |
James Morse | 79b0e09 | 2015-07-21 13:23:26 +0100 | [diff] [blame] | 147 | |
Suzuki K. Poulose | d211827 | 2015-11-18 17:08:56 +0000 | [diff] [blame] | 148 | static inline unsigned int __attribute_const__ |
| 149 | cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width) |
| 150 | { |
| 151 | return (u64)(features << (64 - width - field)) >> (64 - width); |
| 152 | } |
| 153 | |
| 154 | static inline unsigned int __attribute_const__ |
| 155 | cpuid_feature_extract_unsigned_field(u64 features, int field) |
| 156 | { |
| 157 | return cpuid_feature_extract_unsigned_field_width(features, field, 4); |
| 158 | } |
| 159 | |
Ard Biesheuvel | 5e49d73 | 2016-08-31 11:31:08 +0100 | [diff] [blame^] | 160 | static inline u64 arm64_ftr_mask(const struct arm64_ftr_bits *ftrp) |
Suzuki K. Poulose | 3c739b5 | 2015-10-19 14:24:45 +0100 | [diff] [blame] | 161 | { |
| 162 | return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift); |
| 163 | } |
| 164 | |
Suzuki K Poulose | 28c5dcb | 2016-01-26 10:58:16 +0000 | [diff] [blame] | 165 | static inline int __attribute_const__ |
| 166 | cpuid_feature_extract_field(u64 features, int field, bool sign) |
| 167 | { |
| 168 | return (sign) ? |
| 169 | cpuid_feature_extract_signed_field(features, field) : |
| 170 | cpuid_feature_extract_unsigned_field(features, field); |
| 171 | } |
| 172 | |
Ard Biesheuvel | 5e49d73 | 2016-08-31 11:31:08 +0100 | [diff] [blame^] | 173 | static inline s64 arm64_ftr_value(const struct arm64_ftr_bits *ftrp, u64 val) |
Suzuki K. Poulose | 3c739b5 | 2015-10-19 14:24:45 +0100 | [diff] [blame] | 174 | { |
Suzuki K Poulose | 28c5dcb | 2016-01-26 10:58:16 +0000 | [diff] [blame] | 175 | return (s64)cpuid_feature_extract_field(val, ftrp->shift, ftrp->sign); |
Suzuki K. Poulose | 3c739b5 | 2015-10-19 14:24:45 +0100 | [diff] [blame] | 176 | } |
| 177 | |
Suzuki K. Poulose | cdcf817 | 2015-10-19 14:24:42 +0100 | [diff] [blame] | 178 | static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0) |
| 179 | { |
Suzuki K Poulose | 28c5dcb | 2016-01-26 10:58:16 +0000 | [diff] [blame] | 180 | return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 || |
| 181 | cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1; |
Suzuki K. Poulose | cdcf817 | 2015-10-19 14:24:42 +0100 | [diff] [blame] | 182 | } |
| 183 | |
Suzuki K Poulose | c80aba8 | 2016-04-18 10:28:34 +0100 | [diff] [blame] | 184 | static inline bool id_aa64pfr0_32bit_el0(u64 pfr0) |
| 185 | { |
| 186 | u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_EL0_SHIFT); |
| 187 | |
| 188 | return val == ID_AA64PFR0_EL0_32BIT_64BIT; |
| 189 | } |
| 190 | |
Suzuki K. Poulose | 3a75578 | 2015-10-19 14:24:39 +0100 | [diff] [blame] | 191 | void __init setup_cpu_features(void); |
Andre Przywara | e116a37 | 2014-11-14 15:54:09 +0000 | [diff] [blame] | 192 | |
Suzuki K. Poulose | ce8b602 | 2015-10-19 14:24:49 +0100 | [diff] [blame] | 193 | void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps, |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 194 | const char *info); |
Andre Przywara | 8e23185 | 2016-06-28 18:07:30 +0100 | [diff] [blame] | 195 | void enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps); |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 196 | void check_local_cpu_errata(void); |
Andre Przywara | 8e23185 | 2016-06-28 18:07:30 +0100 | [diff] [blame] | 197 | void __init enable_errata_workarounds(void); |
Suzuki K. Poulose | dbb4e15 | 2015-10-19 14:24:50 +0100 | [diff] [blame] | 198 | |
Suzuki K Poulose | 6a6efbb | 2016-04-22 12:25:34 +0100 | [diff] [blame] | 199 | void verify_local_cpu_errata(void); |
Suzuki K. Poulose | dbb4e15 | 2015-10-19 14:24:50 +0100 | [diff] [blame] | 200 | void verify_local_cpu_capabilities(void); |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 201 | |
Suzuki K. Poulose | b3f1537 | 2015-10-19 14:24:47 +0100 | [diff] [blame] | 202 | u64 read_system_reg(u32 id); |
| 203 | |
Suzuki K. Poulose | c1e8656 | 2015-10-19 14:24:48 +0100 | [diff] [blame] | 204 | static inline bool cpu_supports_mixed_endian_el0(void) |
| 205 | { |
| 206 | return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1)); |
| 207 | } |
| 208 | |
Suzuki K Poulose | 042446a | 2016-04-18 10:28:36 +0100 | [diff] [blame] | 209 | static inline bool system_supports_32bit_el0(void) |
| 210 | { |
| 211 | return cpus_have_cap(ARM64_HAS_32BIT_EL0); |
| 212 | } |
| 213 | |
Suzuki K. Poulose | c1e8656 | 2015-10-19 14:24:48 +0100 | [diff] [blame] | 214 | static inline bool system_supports_mixed_endian_el0(void) |
| 215 | { |
| 216 | return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1)); |
| 217 | } |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 218 | |
| 219 | #endif /* __ASSEMBLY__ */ |
| 220 | |
| 221 | #endif |