blob: a5fe299da1d366252d100b2829a1b854d784c37f [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080029#include <linux/dma_remapping.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010030#include <linux/reservation.h>
David Hildenbrand32d82062015-05-11 17:52:12 +020031#include <linux/uaccess.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000032
Chris Wilson54cf91d2010-11-25 18:00:26 +000033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010035
Chris Wilson54cf91d2010-11-25 18:00:26 +000036#include "i915_drv.h"
37#include "i915_trace.h"
38#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
Chris Wilson54cf91d2010-11-25 18:00:26 +000040
Chris Wilsond50415c2016-08-18 17:16:52 +010041#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */
42
Dave Gordon9e2793f62016-07-14 14:52:03 +010043#define __EXEC_OBJECT_HAS_PIN (1<<31)
44#define __EXEC_OBJECT_HAS_FENCE (1<<30)
45#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
46#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
47#define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
Chris Wilsond23db882014-05-23 08:48:08 +020048
49#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000050
Chris Wilson5b043f42016-08-02 22:50:38 +010051struct i915_execbuffer_params {
52 struct drm_device *dev;
53 struct drm_file *file;
Chris Wilson59bfa122016-08-04 16:32:31 +010054 struct i915_vma *batch;
55 u32 dispatch_flags;
56 u32 args_batch_start_offset;
Chris Wilson5b043f42016-08-02 22:50:38 +010057 struct intel_engine_cs *engine;
Chris Wilson5b043f42016-08-02 22:50:38 +010058 struct i915_gem_context *ctx;
59 struct drm_i915_gem_request *request;
60};
61
Ben Widawsky27173f12013-08-14 11:38:36 +020062struct eb_vmas {
Chris Wilsond50415c2016-08-18 17:16:52 +010063 struct drm_i915_private *i915;
Ben Widawsky27173f12013-08-14 11:38:36 +020064 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000065 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000066 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020067 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000068 struct hlist_head buckets[0];
69 };
Chris Wilson67731b82010-12-08 10:38:14 +000070};
71
Ben Widawsky27173f12013-08-14 11:38:36 +020072static struct eb_vmas *
Chris Wilsond50415c2016-08-18 17:16:52 +010073eb_create(struct drm_i915_private *i915,
74 struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000075{
Ben Widawsky27173f12013-08-14 11:38:36 +020076 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000077
Chris Wilsoneef90cc2013-01-08 10:53:17 +000078 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020079 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020080 size *= sizeof(struct i915_vma *);
81 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000082 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
83 }
84
85 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020086 unsigned size = args->buffer_count;
87 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020088 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000089 while (count > 2*size)
90 count >>= 1;
91 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020092 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000093 GFP_TEMPORARY);
94 if (eb == NULL)
95 return eb;
96
97 eb->and = count - 1;
98 } else
99 eb->and = -args->buffer_count;
100
Chris Wilsond50415c2016-08-18 17:16:52 +0100101 eb->i915 = i915;
Ben Widawsky27173f12013-08-14 11:38:36 +0200102 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +0000103 return eb;
104}
105
106static void
Ben Widawsky27173f12013-08-14 11:38:36 +0200107eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +0000108{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000109 if (eb->and >= 0)
110 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +0000111}
112
Chris Wilson59bfa122016-08-04 16:32:31 +0100113static struct i915_vma *
114eb_get_batch(struct eb_vmas *eb)
115{
116 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
117
118 /*
119 * SNA is doing fancy tricks with compressing batch buffers, which leads
120 * to negative relocation deltas. Usually that works out ok since the
121 * relocate address is still positive, except when the batch is placed
122 * very low in the GTT. Ensure this doesn't happen.
123 *
124 * Note that actual hangs have only been observed on gen7, but for
125 * paranoia do it everywhere.
126 */
127 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
128 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
129
130 return vma;
131}
132
Chris Wilson3b96eff2013-01-08 10:53:14 +0000133static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200134eb_lookup_vmas(struct eb_vmas *eb,
135 struct drm_i915_gem_exec_object2 *exec,
136 const struct drm_i915_gem_execbuffer2 *args,
137 struct i915_address_space *vm,
138 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +0000139{
Ben Widawsky27173f12013-08-14 11:38:36 +0200140 struct drm_i915_gem_object *obj;
141 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000142 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000143
Ben Widawsky27173f12013-08-14 11:38:36 +0200144 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000145 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200146 /* Grab a reference to the object and release the lock so we can lookup
147 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000148 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000149 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
150 if (obj == NULL) {
151 spin_unlock(&file->table_lock);
152 DRM_DEBUG("Invalid object handle %d at index %d\n",
153 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200154 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000155 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000156 }
157
Ben Widawsky27173f12013-08-14 11:38:36 +0200158 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000159 spin_unlock(&file->table_lock);
160 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
161 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200162 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000163 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000164 }
165
Chris Wilson25dc5562016-07-20 13:31:52 +0100166 i915_gem_object_get(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200167 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000168 }
169 spin_unlock(&file->table_lock);
170
Ben Widawsky27173f12013-08-14 11:38:36 +0200171 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000172 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200173 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800174
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000175 obj = list_first_entry(&objects,
176 struct drm_i915_gem_object,
177 obj_exec_link);
178
Daniel Vettere656a6c2013-08-14 14:14:04 +0200179 /*
180 * NOTE: We can leak any vmas created here when something fails
181 * later on. But that's no issue since vma_unbind can deal with
182 * vmas which are not actually bound. And since only
183 * lookup_or_create exists as an interface to get at the vma
184 * from the (obj, vm) we don't run the risk of creating
185 * duplicated vmas for the same vm.
186 */
Chris Wilson058d88c2016-08-15 10:49:06 +0100187 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, NULL);
188 if (unlikely(IS_ERR(vma))) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200189 DRM_DEBUG("Failed to lookup VMA\n");
190 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000191 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200192 }
193
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000194 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200195 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000196 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200197
198 vma->exec_entry = &exec[i];
199 if (eb->and < 0) {
200 eb->lut[i] = vma;
201 } else {
202 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
203 vma->exec_handle = handle;
204 hlist_add_head(&vma->exec_node,
205 &eb->buckets[handle & eb->and]);
206 }
207 ++i;
208 }
209
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000210 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200211
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000212
213err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200214 while (!list_empty(&objects)) {
215 obj = list_first_entry(&objects,
216 struct drm_i915_gem_object,
217 obj_exec_link);
218 list_del_init(&obj->obj_exec_link);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100219 i915_gem_object_put(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200220 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000221 /*
222 * Objects already transfered to the vmas list will be unreferenced by
223 * eb_destroy.
224 */
225
Ben Widawsky27173f12013-08-14 11:38:36 +0200226 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000227}
228
Ben Widawsky27173f12013-08-14 11:38:36 +0200229static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000230{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000231 if (eb->and < 0) {
232 if (handle >= -eb->and)
233 return NULL;
234 return eb->lut[handle];
235 } else {
236 struct hlist_head *head;
Geliang Tangaa459502016-01-18 23:54:20 +0800237 struct i915_vma *vma;
Chris Wilson67731b82010-12-08 10:38:14 +0000238
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000239 head = &eb->buckets[handle & eb->and];
Geliang Tangaa459502016-01-18 23:54:20 +0800240 hlist_for_each_entry(vma, head, exec_node) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200241 if (vma->exec_handle == handle)
242 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000243 }
244 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000245 }
Chris Wilson67731b82010-12-08 10:38:14 +0000246}
247
Chris Wilsona415d352013-11-26 11:23:15 +0000248static void
249i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
250{
251 struct drm_i915_gem_exec_object2 *entry;
Chris Wilsona415d352013-11-26 11:23:15 +0000252
253 if (!drm_mm_node_allocated(&vma->node))
254 return;
255
256 entry = vma->exec_entry;
257
258 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
Chris Wilson49ef5292016-08-18 17:17:00 +0100259 i915_vma_unpin_fence(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000260
261 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100262 __i915_vma_unpin(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000263
Chris Wilsonde4e7832015-04-07 16:20:35 +0100264 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilsona415d352013-11-26 11:23:15 +0000265}
266
267static void eb_destroy(struct eb_vmas *eb)
268{
Ben Widawsky27173f12013-08-14 11:38:36 +0200269 while (!list_empty(&eb->vmas)) {
270 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000271
Ben Widawsky27173f12013-08-14 11:38:36 +0200272 vma = list_first_entry(&eb->vmas,
273 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000274 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200275 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000276 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson172ae5b2016-12-05 14:29:37 +0000277 vma->exec_entry = NULL;
Chris Wilson624192c2016-08-15 10:48:50 +0100278 i915_vma_put(vma);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000279 }
Chris Wilson67731b82010-12-08 10:38:14 +0000280 kfree(eb);
281}
282
Chris Wilsondabdfe02012-03-26 10:10:27 +0200283static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
284{
Chris Wilson9e53d9b2016-08-18 17:16:54 +0100285 if (!i915_gem_object_has_struct_page(obj))
286 return false;
287
Chris Wilsond50415c2016-08-18 17:16:52 +0100288 if (DBG_USE_CPU_RELOC)
289 return DBG_USE_CPU_RELOC > 0;
290
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000291 return (HAS_LLC(to_i915(obj->base.dev)) ||
Chris Wilson2cc86b82013-08-26 19:51:00 -0300292 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200293 obj->cache_level != I915_CACHE_NONE);
294}
295
Michał Winiarski934acce2015-12-29 18:24:52 +0100296/* Used to convert any address to canonical form.
297 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
298 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
299 * addresses to be in a canonical form:
300 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
301 * canonical form [63:48] == [47]."
302 */
303#define GEN8_HIGH_ADDRESS_BIT 47
304static inline uint64_t gen8_canonical_addr(uint64_t address)
305{
306 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
307}
308
309static inline uint64_t gen8_noncanonical_addr(uint64_t address)
310{
311 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
312}
313
314static inline uint64_t
Chris Wilsond50415c2016-08-18 17:16:52 +0100315relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
Michał Winiarski934acce2015-12-29 18:24:52 +0100316 uint64_t target_offset)
317{
318 return gen8_canonical_addr((int)reloc->delta + target_offset);
319}
320
Chris Wilson31a39202016-08-18 17:16:46 +0100321struct reloc_cache {
Chris Wilsond50415c2016-08-18 17:16:52 +0100322 struct drm_i915_private *i915;
323 struct drm_mm_node node;
324 unsigned long vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100325 unsigned int page;
Chris Wilsond50415c2016-08-18 17:16:52 +0100326 bool use_64bit_reloc;
Chris Wilson31a39202016-08-18 17:16:46 +0100327};
328
Chris Wilsond50415c2016-08-18 17:16:52 +0100329static void reloc_cache_init(struct reloc_cache *cache,
330 struct drm_i915_private *i915)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100331{
Chris Wilson31a39202016-08-18 17:16:46 +0100332 cache->page = -1;
Chris Wilsond50415c2016-08-18 17:16:52 +0100333 cache->vaddr = 0;
334 cache->i915 = i915;
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200335 /* Must be a variable in the struct to allow GCC to unroll. */
336 cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100337 cache->node.allocated = false;
Chris Wilson31a39202016-08-18 17:16:46 +0100338}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100339
Chris Wilsond50415c2016-08-18 17:16:52 +0100340static inline void *unmask_page(unsigned long p)
341{
342 return (void *)(uintptr_t)(p & PAGE_MASK);
343}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100344
Chris Wilsond50415c2016-08-18 17:16:52 +0100345static inline unsigned int unmask_flags(unsigned long p)
346{
347 return p & ~PAGE_MASK;
348}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700349
Chris Wilsond50415c2016-08-18 17:16:52 +0100350#define KMAP 0x4 /* after CLFLUSH_FLAGS */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700351
Chris Wilson31a39202016-08-18 17:16:46 +0100352static void reloc_cache_fini(struct reloc_cache *cache)
353{
Chris Wilsond50415c2016-08-18 17:16:52 +0100354 void *vaddr;
355
Chris Wilson31a39202016-08-18 17:16:46 +0100356 if (!cache->vaddr)
357 return;
358
Chris Wilsond50415c2016-08-18 17:16:52 +0100359 vaddr = unmask_page(cache->vaddr);
360 if (cache->vaddr & KMAP) {
361 if (cache->vaddr & CLFLUSH_AFTER)
362 mb();
Chris Wilson31a39202016-08-18 17:16:46 +0100363
Chris Wilsond50415c2016-08-18 17:16:52 +0100364 kunmap_atomic(vaddr);
365 i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
366 } else {
Chris Wilsone8cb9092016-08-18 17:16:53 +0100367 wmb();
Chris Wilsond50415c2016-08-18 17:16:52 +0100368 io_mapping_unmap_atomic((void __iomem *)vaddr);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100369 if (cache->node.allocated) {
370 struct i915_ggtt *ggtt = &cache->i915->ggtt;
371
372 ggtt->base.clear_range(&ggtt->base,
373 cache->node.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200374 cache->node.size);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100375 drm_mm_remove_node(&cache->node);
376 } else {
377 i915_vma_unpin((struct i915_vma *)cache->node.mm);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700378 }
Chris Wilson31a39202016-08-18 17:16:46 +0100379 }
380}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700381
Chris Wilson31a39202016-08-18 17:16:46 +0100382static void *reloc_kmap(struct drm_i915_gem_object *obj,
383 struct reloc_cache *cache,
384 int page)
385{
Chris Wilsond50415c2016-08-18 17:16:52 +0100386 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100387
Chris Wilsond50415c2016-08-18 17:16:52 +0100388 if (cache->vaddr) {
389 kunmap_atomic(unmask_page(cache->vaddr));
390 } else {
391 unsigned int flushes;
392 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100393
Chris Wilsond50415c2016-08-18 17:16:52 +0100394 ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
395 if (ret)
396 return ERR_PTR(ret);
397
398 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
399 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
400
401 cache->vaddr = flushes | KMAP;
402 cache->node.mm = (void *)obj;
403 if (flushes)
404 mb();
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700405 }
406
Chris Wilsond50415c2016-08-18 17:16:52 +0100407 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
408 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100409 cache->page = page;
Chris Wilson31a39202016-08-18 17:16:46 +0100410
Chris Wilsond50415c2016-08-18 17:16:52 +0100411 return vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100412}
413
Chris Wilsond50415c2016-08-18 17:16:52 +0100414static void *reloc_iomap(struct drm_i915_gem_object *obj,
Chris Wilson31a39202016-08-18 17:16:46 +0100415 struct reloc_cache *cache,
Chris Wilsond50415c2016-08-18 17:16:52 +0100416 int page)
Chris Wilson31a39202016-08-18 17:16:46 +0100417{
Chris Wilsone8cb9092016-08-18 17:16:53 +0100418 struct i915_ggtt *ggtt = &cache->i915->ggtt;
419 unsigned long offset;
Chris Wilsond50415c2016-08-18 17:16:52 +0100420 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100421
Chris Wilsond50415c2016-08-18 17:16:52 +0100422 if (cache->vaddr) {
Jani Nikula615e5002016-10-04 12:54:13 +0300423 io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
Chris Wilsond50415c2016-08-18 17:16:52 +0100424 } else {
425 struct i915_vma *vma;
426 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100427
Chris Wilsond50415c2016-08-18 17:16:52 +0100428 if (use_cpu_reloc(obj))
429 return NULL;
Chris Wilson31a39202016-08-18 17:16:46 +0100430
Chris Wilsond50415c2016-08-18 17:16:52 +0100431 ret = i915_gem_object_set_to_gtt_domain(obj, true);
432 if (ret)
433 return ERR_PTR(ret);
Chris Wilson31a39202016-08-18 17:16:46 +0100434
Chris Wilsond50415c2016-08-18 17:16:52 +0100435 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
436 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100437 if (IS_ERR(vma)) {
438 memset(&cache->node, 0, sizeof(cache->node));
439 ret = drm_mm_insert_node_in_range_generic
440 (&ggtt->base.mm, &cache->node,
Chris Wilson85fd4f52016-12-05 14:29:36 +0000441 4096, 0, I915_COLOR_UNEVICTABLE,
Chris Wilsone8cb9092016-08-18 17:16:53 +0100442 0, ggtt->mappable_end,
443 DRM_MM_SEARCH_DEFAULT,
444 DRM_MM_CREATE_DEFAULT);
Chris Wilsonc92fa4f2016-10-07 07:53:25 +0100445 if (ret) /* no inactive aperture space, use cpu reloc */
446 return NULL;
Chris Wilsone8cb9092016-08-18 17:16:53 +0100447 } else {
Chris Wilson49ef5292016-08-18 17:17:00 +0100448 ret = i915_vma_put_fence(vma);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100449 if (ret) {
450 i915_vma_unpin(vma);
451 return ERR_PTR(ret);
452 }
Rafael Barbalho5032d872013-08-21 17:10:51 +0100453
Chris Wilsone8cb9092016-08-18 17:16:53 +0100454 cache->node.start = vma->node.start;
455 cache->node.mm = (void *)vma;
Chris Wilsond50415c2016-08-18 17:16:52 +0100456 }
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700457 }
458
Chris Wilsone8cb9092016-08-18 17:16:53 +0100459 offset = cache->node.start;
460 if (cache->node.allocated) {
Chris Wilsonfc099092016-10-28 15:27:56 +0100461 wmb();
Chris Wilsone8cb9092016-08-18 17:16:53 +0100462 ggtt->base.insert_page(&ggtt->base,
463 i915_gem_object_get_dma_address(obj, page),
464 offset, I915_CACHE_NONE, 0);
465 } else {
466 offset += page << PAGE_SHIFT;
467 }
468
Jani Nikula615e5002016-10-04 12:54:13 +0300469 vaddr = (void __force *) io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset);
Chris Wilsond50415c2016-08-18 17:16:52 +0100470 cache->page = page;
471 cache->vaddr = (unsigned long)vaddr;
472
473 return vaddr;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100474}
475
Chris Wilsond50415c2016-08-18 17:16:52 +0100476static void *reloc_vaddr(struct drm_i915_gem_object *obj,
477 struct reloc_cache *cache,
478 int page)
Chris Wilsonedf44272015-01-14 11:20:56 +0000479{
Chris Wilsond50415c2016-08-18 17:16:52 +0100480 void *vaddr;
481
482 if (cache->page == page) {
483 vaddr = unmask_page(cache->vaddr);
484 } else {
485 vaddr = NULL;
486 if ((cache->vaddr & KMAP) == 0)
487 vaddr = reloc_iomap(obj, cache, page);
488 if (!vaddr)
489 vaddr = reloc_kmap(obj, cache, page);
490 }
491
492 return vaddr;
493}
494
495static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
496{
497 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
498 if (flushes & CLFLUSH_BEFORE) {
499 clflushopt(addr);
500 mb();
501 }
502
503 *addr = value;
504
505 /* Writes to the same cacheline are serialised by the CPU
506 * (including clflush). On the write path, we only require
507 * that it hits memory in an orderly fashion and place
508 * mb barriers at the start and end of the relocation phase
509 * to ensure ordering of clflush wrt to the system.
510 */
511 if (flushes & CLFLUSH_AFTER)
512 clflushopt(addr);
513 } else
514 *addr = value;
Chris Wilsonedf44272015-01-14 11:20:56 +0000515}
516
517static int
Chris Wilsond50415c2016-08-18 17:16:52 +0100518relocate_entry(struct drm_i915_gem_object *obj,
519 const struct drm_i915_gem_relocation_entry *reloc,
520 struct reloc_cache *cache,
521 u64 target_offset)
Chris Wilsonedf44272015-01-14 11:20:56 +0000522{
Chris Wilsond50415c2016-08-18 17:16:52 +0100523 u64 offset = reloc->offset;
524 bool wide = cache->use_64bit_reloc;
525 void *vaddr;
Chris Wilsonedf44272015-01-14 11:20:56 +0000526
Chris Wilsond50415c2016-08-18 17:16:52 +0100527 target_offset = relocation_target(reloc, target_offset);
528repeat:
529 vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
530 if (IS_ERR(vaddr))
531 return PTR_ERR(vaddr);
Chris Wilsonedf44272015-01-14 11:20:56 +0000532
Chris Wilsond50415c2016-08-18 17:16:52 +0100533 clflush_write32(vaddr + offset_in_page(offset),
534 lower_32_bits(target_offset),
535 cache->vaddr);
Chris Wilsonedf44272015-01-14 11:20:56 +0000536
Chris Wilsond50415c2016-08-18 17:16:52 +0100537 if (wide) {
538 offset += sizeof(u32);
539 target_offset >>= 32;
540 wide = false;
541 goto repeat;
Chris Wilsonedf44272015-01-14 11:20:56 +0000542 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000543
544 return 0;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100545}
546
Rafael Barbalho5032d872013-08-21 17:10:51 +0100547static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000548i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200549 struct eb_vmas *eb,
Chris Wilson31a39202016-08-18 17:16:46 +0100550 struct drm_i915_gem_relocation_entry *reloc,
551 struct reloc_cache *cache)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000552{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100553 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000554 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100555 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200556 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700557 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800558 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000559
Chris Wilson67731b82010-12-08 10:38:14 +0000560 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200561 target_vma = eb_get_vma(eb, reloc->target_handle);
562 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000563 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200564 target_i915_obj = target_vma->obj;
565 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000566
Michał Winiarski934acce2015-12-29 18:24:52 +0100567 target_offset = gen8_canonical_addr(target_vma->node.start);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000568
Eric Anholte844b992012-07-31 15:35:01 -0700569 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
570 * pipe_control writes because the gpu doesn't properly redirect them
571 * through the ppgtt for non_secure batchbuffers. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100572 if (unlikely(IS_GEN6(dev_priv) &&
Daniel Vetter08755462015-04-20 09:04:05 -0700573 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000574 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -0700575 PIN_GLOBAL);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000576 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
577 return ret;
578 }
Eric Anholte844b992012-07-31 15:35:01 -0700579
Chris Wilson54cf91d2010-11-25 18:00:26 +0000580 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000581 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100582 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000583 "obj %p target %d offset %d "
584 "read %08x write %08x",
585 obj, reloc->target_handle,
586 (int) reloc->offset,
587 reloc->read_domains,
588 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800589 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000590 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100591 if (unlikely((reloc->write_domain | reloc->read_domains)
592 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100593 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000594 "obj %p target %d offset %d "
595 "read %08x write %08x",
596 obj, reloc->target_handle,
597 (int) reloc->offset,
598 reloc->read_domains,
599 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800600 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000601 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000602
603 target_obj->pending_read_domains |= reloc->read_domains;
604 target_obj->pending_write_domain |= reloc->write_domain;
605
606 /* If the relocation already has the right value in it, no
607 * more work needs to be done.
608 */
609 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000610 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000611
612 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700613 if (unlikely(reloc->offset >
Chris Wilsond50415c2016-08-18 17:16:52 +0100614 obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100615 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000616 "obj %p target %d offset %d size %d.\n",
617 obj, reloc->target_handle,
618 (int) reloc->offset,
619 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800620 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000621 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000622 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100623 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000624 "obj %p target %d offset %d.\n",
625 obj, reloc->target_handle,
626 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800627 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000628 }
629
Chris Wilsond50415c2016-08-18 17:16:52 +0100630 ret = relocate_entry(obj, reloc, cache, target_offset);
Daniel Vetterd4d36012013-09-02 20:56:23 +0200631 if (ret)
632 return ret;
633
Chris Wilson54cf91d2010-11-25 18:00:26 +0000634 /* and update the user's relocation entry */
635 reloc->presumed_offset = target_offset;
Chris Wilson67731b82010-12-08 10:38:14 +0000636 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000637}
638
639static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200640i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
641 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000642{
Chris Wilson1d83f442012-03-24 20:12:53 +0000643#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
644 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000645 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200646 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100647 struct reloc_cache cache;
648 int remain, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000649
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300650 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
Chris Wilsond50415c2016-08-18 17:16:52 +0100651 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000652
Chris Wilson1d83f442012-03-24 20:12:53 +0000653 remain = entry->relocation_count;
654 while (remain) {
655 struct drm_i915_gem_relocation_entry *r = stack_reloc;
Chris Wilsonebc08082016-10-18 13:02:51 +0100656 unsigned long unwritten;
657 unsigned int count;
658
659 count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc));
Chris Wilson1d83f442012-03-24 20:12:53 +0000660 remain -= count;
661
Chris Wilsonebc08082016-10-18 13:02:51 +0100662 /* This is the fast path and we cannot handle a pagefault
663 * whilst holding the struct mutex lest the user pass in the
664 * relocations contained within a mmaped bo. For in such a case
665 * we, the page fault handler would call i915_gem_fault() and
666 * we would try to acquire the struct mutex again. Obviously
667 * this is bad and so lockdep complains vehemently.
668 */
669 pagefault_disable();
670 unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]));
671 pagefault_enable();
672 if (unlikely(unwritten)) {
Chris Wilson31a39202016-08-18 17:16:46 +0100673 ret = -EFAULT;
674 goto out;
675 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000676
Chris Wilson1d83f442012-03-24 20:12:53 +0000677 do {
678 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000679
Chris Wilson31a39202016-08-18 17:16:46 +0100680 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
Chris Wilson1d83f442012-03-24 20:12:53 +0000681 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100682 goto out;
Chris Wilson1d83f442012-03-24 20:12:53 +0000683
Chris Wilsonebc08082016-10-18 13:02:51 +0100684 if (r->presumed_offset != offset) {
685 pagefault_disable();
686 unwritten = __put_user(r->presumed_offset,
687 &user_relocs->presumed_offset);
688 pagefault_enable();
689 if (unlikely(unwritten)) {
690 /* Note that reporting an error now
691 * leaves everything in an inconsistent
692 * state as we have *already* changed
693 * the relocation value inside the
694 * object. As we have not changed the
695 * reloc.presumed_offset or will not
696 * change the execobject.offset, on the
697 * call we may not rewrite the value
698 * inside the object, leaving it
699 * dangling and causing a GPU hang.
700 */
701 ret = -EFAULT;
702 goto out;
703 }
Chris Wilson1d83f442012-03-24 20:12:53 +0000704 }
705
706 user_relocs++;
707 r++;
708 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000709 }
710
Chris Wilson31a39202016-08-18 17:16:46 +0100711out:
712 reloc_cache_fini(&cache);
713 return ret;
Chris Wilson1d83f442012-03-24 20:12:53 +0000714#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000715}
716
717static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200718i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
719 struct eb_vmas *eb,
720 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000721{
Ben Widawsky27173f12013-08-14 11:38:36 +0200722 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100723 struct reloc_cache cache;
724 int i, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000725
Chris Wilsond50415c2016-08-18 17:16:52 +0100726 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000727 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson31a39202016-08-18 17:16:46 +0100728 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000729 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100730 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000731 }
Chris Wilson31a39202016-08-18 17:16:46 +0100732 reloc_cache_fini(&cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000733
Chris Wilson31a39202016-08-18 17:16:46 +0100734 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000735}
736
737static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800738i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000739{
Ben Widawsky27173f12013-08-14 11:38:36 +0200740 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000741 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000742
Ben Widawsky27173f12013-08-14 11:38:36 +0200743 list_for_each_entry(vma, &eb->vmas, exec_list) {
744 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000745 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000746 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000747 }
748
Chris Wilsond4aeee72011-03-14 15:11:24 +0000749 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000750}
751
Chris Wilsonedf44272015-01-14 11:20:56 +0000752static bool only_mappable_for_reloc(unsigned int flags)
753{
754 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
755 __EXEC_OBJECT_NEEDS_MAP;
756}
757
Chris Wilson1690e1e2011-12-14 13:57:08 +0100758static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200759i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000760 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200761 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100762{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800763 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200764 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200765 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100766 int ret;
767
Daniel Vetter08755462015-04-20 09:04:05 -0700768 flags = PIN_USER;
Daniel Vetter0229da32015-04-14 19:01:54 +0200769 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
770 flags |= PIN_GLOBAL;
771
Chris Wilsonedf44272015-01-14 11:20:56 +0000772 if (!drm_mm_node_allocated(&vma->node)) {
Michel Thierry101b5062015-10-01 13:33:57 +0100773 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
774 * limit address to the first 4GBs for unflagged objects.
775 */
776 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
777 flags |= PIN_ZONE_4G;
Chris Wilsonedf44272015-01-14 11:20:56 +0000778 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
779 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Chris Wilsonedf44272015-01-14 11:20:56 +0000780 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
781 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
Chris Wilson506a8e82015-12-08 11:55:07 +0000782 if (entry->flags & EXEC_OBJECT_PINNED)
783 flags |= entry->offset | PIN_OFFSET_FIXED;
Michel Thierry101b5062015-10-01 13:33:57 +0100784 if ((flags & PIN_MAPPABLE) == 0)
785 flags |= PIN_HIGH;
Chris Wilsonedf44272015-01-14 11:20:56 +0000786 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100787
Chris Wilson59bfa122016-08-04 16:32:31 +0100788 ret = i915_vma_pin(vma,
789 entry->pad_to_size,
790 entry->alignment,
791 flags);
792 if ((ret == -ENOSPC || ret == -E2BIG) &&
Chris Wilsonedf44272015-01-14 11:20:56 +0000793 only_mappable_for_reloc(entry->flags))
Chris Wilson59bfa122016-08-04 16:32:31 +0100794 ret = i915_vma_pin(vma,
795 entry->pad_to_size,
796 entry->alignment,
797 flags & ~PIN_MAPPABLE);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100798 if (ret)
799 return ret;
800
Chris Wilson7788a762012-08-24 19:18:18 +0100801 entry->flags |= __EXEC_OBJECT_HAS_PIN;
802
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100803 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100804 ret = i915_vma_get_fence(vma);
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100805 if (ret)
806 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100807
Chris Wilson49ef5292016-08-18 17:17:00 +0100808 if (i915_vma_pin_fence(vma))
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100809 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100810 }
811
Ben Widawsky27173f12013-08-14 11:38:36 +0200812 if (entry->offset != vma->node.start) {
813 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100814 *need_reloc = true;
815 }
816
817 if (entry->flags & EXEC_OBJECT_WRITE) {
818 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
819 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
820 }
821
Chris Wilson1690e1e2011-12-14 13:57:08 +0100822 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100823}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100824
Chris Wilsond23db882014-05-23 08:48:08 +0200825static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200826need_reloc_mappable(struct i915_vma *vma)
827{
828 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
829
830 if (entry->relocation_count == 0)
831 return false;
832
Chris Wilson3272db52016-08-04 16:32:32 +0100833 if (!i915_vma_is_ggtt(vma))
Chris Wilsone6a84462014-08-11 12:00:12 +0200834 return false;
835
836 /* See also use_cpu_reloc() */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000837 if (HAS_LLC(to_i915(vma->obj->base.dev)))
Chris Wilsone6a84462014-08-11 12:00:12 +0200838 return false;
839
840 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
841 return false;
842
843 return true;
844}
845
846static bool
847eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200848{
849 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200850
Chris Wilson3272db52016-08-04 16:32:32 +0100851 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
852 !i915_vma_is_ggtt(vma));
Chris Wilsond23db882014-05-23 08:48:08 +0200853
854 if (entry->alignment &&
855 vma->node.start & (entry->alignment - 1))
856 return true;
857
Chris Wilson91b2db62016-08-04 16:32:23 +0100858 if (vma->node.size < entry->pad_to_size)
859 return true;
860
Chris Wilson506a8e82015-12-08 11:55:07 +0000861 if (entry->flags & EXEC_OBJECT_PINNED &&
862 vma->node.start != entry->offset)
863 return true;
864
Chris Wilsond23db882014-05-23 08:48:08 +0200865 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
866 vma->node.start < BATCH_OFFSET_BIAS)
867 return true;
868
Chris Wilsonedf44272015-01-14 11:20:56 +0000869 /* avoid costly ping-pong once a batch bo ended up non-mappable */
Chris Wilson05a20d02016-08-18 17:16:55 +0100870 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
871 !i915_vma_is_map_and_fenceable(vma))
Chris Wilsonedf44272015-01-14 11:20:56 +0000872 return !only_mappable_for_reloc(entry->flags);
873
Michel Thierry101b5062015-10-01 13:33:57 +0100874 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
875 (vma->node.start + vma->node.size - 1) >> 32)
876 return true;
877
Chris Wilsond23db882014-05-23 08:48:08 +0200878 return false;
879}
880
Chris Wilson54cf91d2010-11-25 18:00:26 +0000881static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000882i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200883 struct list_head *vmas,
Chris Wilsone2efd132016-05-24 14:53:34 +0100884 struct i915_gem_context *ctx,
Daniel Vettered5982e2013-01-17 22:23:36 +0100885 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000886{
Chris Wilson432e58e2010-11-25 19:32:06 +0000887 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200888 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700889 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200890 struct list_head ordered_vmas;
Chris Wilson506a8e82015-12-08 11:55:07 +0000891 struct list_head pinned_vmas;
Chris Wilsonc0336662016-05-06 15:40:21 +0100892 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
Chris Wilson7788a762012-08-24 19:18:18 +0100893 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000894
Ben Widawsky68c8c172013-09-11 14:57:50 -0700895 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
896
Ben Widawsky27173f12013-08-14 11:38:36 +0200897 INIT_LIST_HEAD(&ordered_vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000898 INIT_LIST_HEAD(&pinned_vmas);
Ben Widawsky27173f12013-08-14 11:38:36 +0200899 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000900 struct drm_i915_gem_exec_object2 *entry;
901 bool need_fence, need_mappable;
902
Ben Widawsky27173f12013-08-14 11:38:36 +0200903 vma = list_first_entry(vmas, struct i915_vma, exec_list);
904 obj = vma->obj;
905 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000906
David Weinehallb1b38272015-05-20 17:00:13 +0300907 if (ctx->flags & CONTEXT_NO_ZEROMAP)
908 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
909
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100910 if (!has_fenced_gpu_access)
911 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000912 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000913 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
Chris Wilson3e510a82016-08-05 10:14:23 +0100914 i915_gem_object_is_tiled(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200915 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000916
Chris Wilson506a8e82015-12-08 11:55:07 +0000917 if (entry->flags & EXEC_OBJECT_PINNED)
918 list_move_tail(&vma->exec_list, &pinned_vmas);
919 else if (need_mappable) {
Chris Wilsone6a84462014-08-11 12:00:12 +0200920 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200921 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200922 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200923 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000924
Daniel Vettered5982e2013-01-17 22:23:36 +0100925 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000926 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000927 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200928 list_splice(&ordered_vmas, vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000929 list_splice(&pinned_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000930
931 /* Attempt to pin all of the buffers into the GTT.
932 * This is done in 3 phases:
933 *
934 * 1a. Unbind all objects that do not match the GTT constraints for
935 * the execbuffer (fenceable, mappable, alignment etc).
936 * 1b. Increment pin count for already bound objects.
937 * 2. Bind new objects.
938 * 3. Decrement pin count.
939 *
Chris Wilson7788a762012-08-24 19:18:18 +0100940 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000941 * room for the earlier objects *unless* we need to defragment.
942 */
943 retry = 0;
944 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100945 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000946
947 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200948 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200949 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000950 continue;
951
Chris Wilsone6a84462014-08-11 12:00:12 +0200952 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200953 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000954 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000955 ret = i915_gem_execbuffer_reserve_vma(vma,
956 engine,
957 need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000958 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000959 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000960 }
961
962 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200963 list_for_each_entry(vma, vmas, exec_list) {
964 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100965 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000966
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000967 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
968 need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100969 if (ret)
970 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000971 }
972
Chris Wilsona415d352013-11-26 11:23:15 +0000973err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200974 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000975 return ret;
976
Chris Wilsona415d352013-11-26 11:23:15 +0000977 /* Decrement pin count for bound objects */
978 list_for_each_entry(vma, vmas, exec_list)
979 i915_gem_execbuffer_unreserve_vma(vma);
980
Ben Widawsky68c8c172013-09-11 14:57:50 -0700981 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000982 if (ret)
983 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000984 } while (1);
985}
986
987static int
988i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100989 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000990 struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000991 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200992 struct eb_vmas *eb,
David Weinehallb1b38272015-05-20 17:00:13 +0300993 struct drm_i915_gem_exec_object2 *exec,
Chris Wilsone2efd132016-05-24 14:53:34 +0100994 struct i915_gem_context *ctx)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000995{
996 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200997 struct i915_address_space *vm;
998 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100999 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +00001000 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001001 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +02001002 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001003
Ben Widawsky27173f12013-08-14 11:38:36 +02001004 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
1005
Chris Wilson67731b82010-12-08 10:38:14 +00001006 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +02001007 while (!list_empty(&eb->vmas)) {
1008 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
1009 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +00001010 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson624192c2016-08-15 10:48:50 +01001011 i915_vma_put(vma);
Chris Wilson67731b82010-12-08 10:38:14 +00001012 }
1013
Chris Wilson54cf91d2010-11-25 18:00:26 +00001014 mutex_unlock(&dev->struct_mutex);
1015
1016 total = 0;
1017 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +00001018 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001019
Chris Wilsondd6864a2011-01-12 23:49:13 +00001020 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +00001021 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +00001022 if (reloc == NULL || reloc_offset == NULL) {
1023 drm_free_large(reloc);
1024 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001025 mutex_lock(&dev->struct_mutex);
1026 return -ENOMEM;
1027 }
1028
1029 total = 0;
1030 for (i = 0; i < count; i++) {
1031 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +00001032 u64 invalid_offset = (u64)-1;
1033 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001034
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001035 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001036
1037 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +00001038 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001039 ret = -EFAULT;
1040 mutex_lock(&dev->struct_mutex);
1041 goto err;
1042 }
1043
Chris Wilson262b6d32013-01-15 16:17:54 +00001044 /* As we do not update the known relocation offsets after
1045 * relocating (due to the complexities in lock handling),
1046 * we need to mark them as invalid now so that we force the
1047 * relocation processing next time. Just in case the target
1048 * object is evicted and then rebound into its old
1049 * presumed_offset before the next execbuffer - if that
1050 * happened we would make the mistake of assuming that the
1051 * relocations were valid.
1052 */
1053 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001054 if (__copy_to_user(&user_relocs[j].presumed_offset,
1055 &invalid_offset,
1056 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +00001057 ret = -EFAULT;
1058 mutex_lock(&dev->struct_mutex);
1059 goto err;
1060 }
1061 }
1062
Chris Wilsondd6864a2011-01-12 23:49:13 +00001063 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +00001064 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001065 }
1066
1067 ret = i915_mutex_lock_interruptible(dev);
1068 if (ret) {
1069 mutex_lock(&dev->struct_mutex);
1070 goto err;
1071 }
1072
Chris Wilson67731b82010-12-08 10:38:14 +00001073 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +00001074 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +02001075 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001076 if (ret)
1077 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +00001078
Daniel Vettered5982e2013-01-17 22:23:36 +01001079 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001080 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1081 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001082 if (ret)
1083 goto err;
1084
Ben Widawsky27173f12013-08-14 11:38:36 +02001085 list_for_each_entry(vma, &eb->vmas, exec_list) {
1086 int offset = vma->exec_entry - exec;
1087 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
1088 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001089 if (ret)
1090 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001091 }
1092
1093 /* Leave the user relocations as are, this is the painfully slow path,
1094 * and we want to avoid the complication of dropping the lock whilst
1095 * having buffers reserved in the aperture and so causing spurious
1096 * ENOSPC for random operations.
1097 */
1098
1099err:
1100 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +00001101 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001102 return ret;
1103}
1104
Chris Wilson54cf91d2010-11-25 18:00:26 +00001105static int
John Harrison535fbe82015-05-29 17:43:32 +01001106i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
Ben Widawsky27173f12013-08-14 11:38:36 +02001107 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001108{
Ben Widawsky27173f12013-08-14 11:38:36 +02001109 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001110 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001111
Ben Widawsky27173f12013-08-14 11:38:36 +02001112 list_for_each_entry(vma, vmas, exec_list) {
1113 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson03ade512015-04-27 13:41:18 +01001114
Chris Wilsond07f0e52016-10-28 13:58:44 +01001115 ret = i915_gem_request_await_object
1116 (req, obj, obj->base.pending_write_domain);
1117 if (ret)
1118 return ret;
Chris Wilson851ba2d2016-09-09 14:12:01 +01001119
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001120 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilsondcd79932016-08-18 17:16:40 +01001121 i915_gem_clflush_object(obj, false);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001122 }
1123
Chris Wilsondcd79932016-08-18 17:16:40 +01001124 /* Unconditionally flush any chipset caches (for streaming writes). */
1125 i915_gem_chipset_flush(req->engine->i915);
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001126
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001127 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001128 return req->engine->emit_flush(req, EMIT_INVALIDATE);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001129}
1130
Chris Wilson432e58e2010-11-25 19:32:06 +00001131static bool
1132i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001133{
Daniel Vettered5982e2013-01-17 22:23:36 +01001134 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
1135 return false;
1136
Chris Wilson2f5945b2015-10-06 11:39:55 +01001137 /* Kernel clipping was a DRI1 misfeature */
1138 if (exec->num_cliprects || exec->cliprects_ptr)
1139 return false;
1140
1141 if (exec->DR4 == 0xffffffff) {
1142 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1143 exec->DR4 = 0;
1144 }
1145 if (exec->DR1 || exec->DR4)
1146 return false;
1147
1148 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
1149 return false;
1150
1151 return true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001152}
1153
1154static int
Chris Wilsonad19f102014-08-10 06:29:08 +01001155validate_exec_list(struct drm_device *dev,
1156 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001157 int count)
1158{
Daniel Vetterb205ca52013-09-19 14:00:11 +02001159 unsigned relocs_total = 0;
1160 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +01001161 unsigned invalid_flags;
1162 int i;
1163
Dave Gordon9e2793f62016-07-14 14:52:03 +01001164 /* INTERNAL flags must not overlap with external ones */
1165 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);
1166
Chris Wilsonad19f102014-08-10 06:29:08 +01001167 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1168 if (USES_FULL_PPGTT(dev))
1169 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001170
1171 for (i = 0; i < count; i++) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001172 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001173 int length; /* limited by fault_in_pages_readable() */
1174
Chris Wilsonad19f102014-08-10 06:29:08 +01001175 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +01001176 return -EINVAL;
1177
Michał Winiarski934acce2015-12-29 18:24:52 +01001178 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1179 * any non-page-aligned or non-canonical addresses.
1180 */
1181 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1182 if (exec[i].offset !=
1183 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1184 return -EINVAL;
1185
1186 /* From drm_mm perspective address space is continuous,
1187 * so from this point we're always using non-canonical
1188 * form internally.
1189 */
1190 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1191 }
1192
Chris Wilson55a97852015-06-19 13:59:46 +01001193 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1194 return -EINVAL;
1195
Chris Wilson91b2db62016-08-04 16:32:23 +01001196 /* pad_to_size was once a reserved field, so sanitize it */
1197 if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
1198 if (offset_in_page(exec[i].pad_to_size))
1199 return -EINVAL;
1200 } else {
1201 exec[i].pad_to_size = 0;
1202 }
1203
Kees Cook3118a4f2013-03-11 17:31:45 -07001204 /* First check for malicious input causing overflow in
1205 * the worst case where we need to allocate the entire
1206 * relocation tree as a single array.
1207 */
1208 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001209 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -07001210 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001211
1212 length = exec[i].relocation_count *
1213 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -07001214 /*
1215 * We must check that the entire relocation array is safe
1216 * to read, but since we may need to update the presumed
1217 * offsets during execution, check for full write access.
1218 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001219 if (!access_ok(VERIFY_WRITE, ptr, length))
1220 return -EFAULT;
1221
Jani Nikulad330a952014-01-21 11:24:25 +02001222 if (likely(!i915.prefault_disable)) {
Al Viro4bce9f62016-09-17 18:02:44 -04001223 if (fault_in_pages_readable(ptr, length))
Xiong Zhang0b74b502013-07-19 13:51:24 +08001224 return -EFAULT;
1225 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001226 }
1227
1228 return 0;
1229}
1230
Chris Wilsone2efd132016-05-24 14:53:34 +01001231static struct i915_gem_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001232i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001233 struct intel_engine_cs *engine, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001234{
Chris Wilsonf7978a02016-08-22 09:03:36 +01001235 struct i915_gem_context *ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001236
Chris Wilsonca585b52016-05-24 14:53:36 +01001237 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001238 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -08001239 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001240
Chris Wilson60958682016-12-31 11:20:11 +00001241 if (i915_gem_context_is_banned(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001242 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001243 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001244 }
1245
Ben Widawsky41bde552013-12-06 14:11:21 -08001246 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001247}
1248
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001249static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
1250{
1251 return !(obj->cache_level == I915_CACHE_NONE ||
1252 obj->cache_level == I915_CACHE_WT);
1253}
1254
Chris Wilson5cf3d282016-08-04 07:52:43 +01001255void i915_vma_move_to_active(struct i915_vma *vma,
1256 struct drm_i915_gem_request *req,
1257 unsigned int flags)
1258{
1259 struct drm_i915_gem_object *obj = vma->obj;
1260 const unsigned int idx = req->engine->id;
1261
Chris Wilson81147b02016-12-18 15:37:18 +00001262 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001263 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
1264
Chris Wilsonb0decaf2016-08-04 07:52:44 +01001265 /* Add a reference if we're newly entering the active list.
1266 * The order in which we add operations to the retirement queue is
1267 * vital here: mark_active adds to the start of the callback list,
1268 * such that subsequent callbacks are called first. Therefore we
1269 * add the active reference first and queue for it to be dropped
1270 * *last*.
1271 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01001272 if (!i915_vma_is_active(vma))
1273 obj->active_count++;
1274 i915_vma_set_active(vma, idx);
1275 i915_gem_active_set(&vma->last_read[idx], req);
1276 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001277
1278 if (flags & EXEC_OBJECT_WRITE) {
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00001279 if (intel_fb_obj_invalidate(obj, ORIGIN_CS))
1280 i915_gem_active_set(&obj->frontbuffer_write, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001281
1282 /* update for the implicit flush after a batch */
1283 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001284 if (!obj->cache_dirty && gpu_write_needs_clflush(obj))
1285 obj->cache_dirty = true;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001286 }
1287
Chris Wilson49ef5292016-08-18 17:17:00 +01001288 if (flags & EXEC_OBJECT_NEEDS_FENCE)
1289 i915_gem_active_set(&vma->last_fence, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001290}
1291
Chris Wilsonad778f82016-08-04 16:32:42 +01001292static void eb_export_fence(struct drm_i915_gem_object *obj,
1293 struct drm_i915_gem_request *req,
1294 unsigned int flags)
1295{
Chris Wilsond07f0e52016-10-28 13:58:44 +01001296 struct reservation_object *resv = obj->resv;
Chris Wilsonad778f82016-08-04 16:32:42 +01001297
1298 /* Ignore errors from failing to allocate the new fence, we can't
1299 * handle an error right now. Worst case should be missed
1300 * synchronisation leading to rendering corruption.
1301 */
1302 ww_mutex_lock(&resv->lock, NULL);
1303 if (flags & EXEC_OBJECT_WRITE)
1304 reservation_object_add_excl_fence(resv, &req->fence);
1305 else if (reservation_object_reserve_shared(resv) == 0)
1306 reservation_object_add_shared_fence(resv, &req->fence);
1307 ww_mutex_unlock(&resv->lock);
1308}
1309
Chris Wilson5b043f42016-08-02 22:50:38 +01001310static void
Ben Widawsky27173f12013-08-14 11:38:36 +02001311i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01001312 struct drm_i915_gem_request *req)
Chris Wilson432e58e2010-11-25 19:32:06 +00001313{
Ben Widawsky27173f12013-08-14 11:38:36 +02001314 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001315
Ben Widawsky27173f12013-08-14 11:38:36 +02001316 list_for_each_entry(vma, vmas, exec_list) {
1317 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +01001318 u32 old_read = obj->base.read_domains;
1319 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +00001320
Chris Wilson432e58e2010-11-25 19:32:06 +00001321 obj->base.write_domain = obj->base.pending_write_domain;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001322 if (obj->base.write_domain)
1323 vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
1324 else
Daniel Vettered5982e2013-01-17 22:23:36 +01001325 obj->base.pending_read_domains |= obj->base.read_domains;
1326 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001327
Chris Wilson5cf3d282016-08-04 07:52:43 +01001328 i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
Chris Wilsonad778f82016-08-04 16:32:42 +01001329 eb_export_fence(obj, req, vma->exec_entry->flags);
Chris Wilsondb53a302011-02-03 11:57:46 +00001330 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +00001331 }
1332}
1333
Chris Wilson54cf91d2010-11-25 18:00:26 +00001334static int
Chris Wilsonb5321f32016-08-02 22:50:18 +01001335i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
Eric Anholtae662d32012-01-03 09:23:29 -08001336{
Chris Wilson7e37f882016-08-02 22:50:21 +01001337 struct intel_ring *ring = req->ring;
Eric Anholtae662d32012-01-03 09:23:29 -08001338 int ret, i;
1339
Chris Wilsonb5321f32016-08-02 22:50:18 +01001340 if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
Daniel Vetter9d662da2014-04-24 08:09:09 +02001341 DRM_DEBUG("sol reset is gen7/rcs only\n");
1342 return -EINVAL;
1343 }
Eric Anholtae662d32012-01-03 09:23:29 -08001344
John Harrison5fb9de12015-05-29 17:44:07 +01001345 ret = intel_ring_begin(req, 4 * 3);
Eric Anholtae662d32012-01-03 09:23:29 -08001346 if (ret)
1347 return ret;
1348
1349 for (i = 0; i < 4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001350 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1351 intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
1352 intel_ring_emit(ring, 0);
Eric Anholtae662d32012-01-03 09:23:29 -08001353 }
1354
Chris Wilsonb5321f32016-08-02 22:50:18 +01001355 intel_ring_advance(ring);
Eric Anholtae662d32012-01-03 09:23:29 -08001356
1357 return 0;
1358}
1359
Chris Wilson058d88c2016-08-15 10:49:06 +01001360static struct i915_vma *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001361i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
Brad Volkin71745372014-12-11 12:13:12 -08001362 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
Brad Volkin71745372014-12-11 12:13:12 -08001363 struct drm_i915_gem_object *batch_obj,
Chris Wilson59bfa122016-08-04 16:32:31 +01001364 struct eb_vmas *eb,
Brad Volkin71745372014-12-11 12:13:12 -08001365 u32 batch_start_offset,
1366 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001367 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001368{
Brad Volkin71745372014-12-11 12:13:12 -08001369 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001370 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001371 int ret;
1372
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001373 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001374 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001375 if (IS_ERR(shadow_batch_obj))
Chris Wilson59bfa122016-08-04 16:32:31 +01001376 return ERR_CAST(shadow_batch_obj);
Brad Volkin71745372014-12-11 12:13:12 -08001377
Chris Wilson33a051a2016-07-27 09:07:26 +01001378 ret = intel_engine_cmd_parser(engine,
1379 batch_obj,
1380 shadow_batch_obj,
1381 batch_start_offset,
1382 batch_len,
1383 is_master);
Chris Wilson058d88c2016-08-15 10:49:06 +01001384 if (ret) {
1385 if (ret == -EACCES) /* unhandled chained batch */
1386 vma = NULL;
1387 else
1388 vma = ERR_PTR(ret);
1389 goto out;
1390 }
Brad Volkin71745372014-12-11 12:13:12 -08001391
Chris Wilson058d88c2016-08-15 10:49:06 +01001392 vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1393 if (IS_ERR(vma))
1394 goto out;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001395
Chris Wilson17cabf52015-01-14 11:20:57 +00001396 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001397
Chris Wilson17cabf52015-01-14 11:20:57 +00001398 vma->exec_entry = shadow_exec_entry;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001399 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
Chris Wilson25dc5562016-07-20 13:31:52 +01001400 i915_gem_object_get(shadow_batch_obj);
Chris Wilson17cabf52015-01-14 11:20:57 +00001401 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001402
Chris Wilson058d88c2016-08-15 10:49:06 +01001403out:
Chris Wilsonde4e7832015-04-07 16:20:35 +01001404 i915_gem_object_unpin_pages(shadow_batch_obj);
Chris Wilson058d88c2016-08-15 10:49:06 +01001405 return vma;
Brad Volkin71745372014-12-11 12:13:12 -08001406}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001407
Chris Wilson5b043f42016-08-02 22:50:38 +01001408static int
1409execbuf_submit(struct i915_execbuffer_params *params,
1410 struct drm_i915_gem_execbuffer2 *args,
1411 struct list_head *vmas)
Oscar Mateo78382592014-07-03 16:28:05 +01001412{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001413 struct drm_i915_private *dev_priv = params->request->i915;
John Harrison5f19e2b2015-05-29 17:43:27 +01001414 u64 exec_start, exec_len;
Oscar Mateo78382592014-07-03 16:28:05 +01001415 int instp_mode;
1416 u32 instp_mask;
Chris Wilson2f5945b2015-10-06 11:39:55 +01001417 int ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001418
John Harrison535fbe82015-05-29 17:43:32 +01001419 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
Oscar Mateo78382592014-07-03 16:28:05 +01001420 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001421 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001422
John Harrisonba01cc92015-05-29 17:43:41 +01001423 ret = i915_switch_context(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001424 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001425 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001426
1427 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1428 instp_mask = I915_EXEC_CONSTANTS_MASK;
1429 switch (instp_mode) {
1430 case I915_EXEC_CONSTANTS_REL_GENERAL:
1431 case I915_EXEC_CONSTANTS_ABSOLUTE:
1432 case I915_EXEC_CONSTANTS_REL_SURFACE:
Chris Wilsonb5321f32016-08-02 22:50:18 +01001433 if (instp_mode != 0 && params->engine->id != RCS) {
Oscar Mateo78382592014-07-03 16:28:05 +01001434 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001435 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001436 }
1437
1438 if (instp_mode != dev_priv->relative_constants_mode) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001439 if (INTEL_INFO(dev_priv)->gen < 4) {
Oscar Mateo78382592014-07-03 16:28:05 +01001440 DRM_DEBUG("no rel constants on pre-gen4\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001441 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001442 }
1443
Chris Wilsonb5321f32016-08-02 22:50:18 +01001444 if (INTEL_INFO(dev_priv)->gen > 5 &&
Oscar Mateo78382592014-07-03 16:28:05 +01001445 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1446 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001447 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001448 }
1449
1450 /* The HW changed the meaning on this bit on gen6 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001451 if (INTEL_INFO(dev_priv)->gen >= 6)
Oscar Mateo78382592014-07-03 16:28:05 +01001452 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1453 }
1454 break;
1455 default:
1456 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001457 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001458 }
1459
Chris Wilsonb5321f32016-08-02 22:50:18 +01001460 if (params->engine->id == RCS &&
Chris Wilson2f5945b2015-10-06 11:39:55 +01001461 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001462 struct intel_ring *ring = params->request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001463
John Harrison5fb9de12015-05-29 17:44:07 +01001464 ret = intel_ring_begin(params->request, 4);
Oscar Mateo78382592014-07-03 16:28:05 +01001465 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001466 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001467
Chris Wilsonb5321f32016-08-02 22:50:18 +01001468 intel_ring_emit(ring, MI_NOOP);
1469 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1470 intel_ring_emit_reg(ring, INSTPM);
1471 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1472 intel_ring_advance(ring);
Oscar Mateo78382592014-07-03 16:28:05 +01001473
1474 dev_priv->relative_constants_mode = instp_mode;
1475 }
1476
1477 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001478 ret = i915_reset_gen7_sol_offsets(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001479 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001480 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001481 }
1482
John Harrison5f19e2b2015-05-29 17:43:27 +01001483 exec_len = args->batch_len;
Chris Wilson59bfa122016-08-04 16:32:31 +01001484 exec_start = params->batch->node.start +
John Harrison5f19e2b2015-05-29 17:43:27 +01001485 params->args_batch_start_offset;
1486
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001487 if (exec_len == 0)
Chris Wilson0b537272016-08-18 17:17:12 +01001488 exec_len = params->batch->size - params->args_batch_start_offset;
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001489
Chris Wilson803688b2016-08-02 22:50:27 +01001490 ret = params->engine->emit_bb_start(params->request,
1491 exec_start, exec_len,
1492 params->dispatch_flags);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001493 if (ret)
1494 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001495
John Harrison95c24162015-05-29 17:43:31 +01001496 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001497
John Harrison8a8edb52015-05-29 17:43:33 +01001498 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001499
Chris Wilson2f5945b2015-10-06 11:39:55 +01001500 return 0;
Oscar Mateo78382592014-07-03 16:28:05 +01001501}
1502
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001503/**
1504 * Find one BSD ring to dispatch the corresponding BSD command.
Chris Wilsonc80ff162016-07-27 09:07:27 +01001505 * The engine index is returned.
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001506 */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001507static unsigned int
Chris Wilsonc80ff162016-07-27 09:07:27 +01001508gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
1509 struct drm_file *file)
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001510{
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001511 struct drm_i915_file_private *file_priv = file->driver_priv;
1512
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001513 /* Check whether the file_priv has already selected one ring. */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001514 if ((int)file_priv->bsd_engine < 0)
1515 file_priv->bsd_engine = atomic_fetch_xor(1,
1516 &dev_priv->mm.bsd_engine_dispatch_index);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001517
Chris Wilsonc80ff162016-07-27 09:07:27 +01001518 return file_priv->bsd_engine;
Chris Wilsond23db882014-05-23 08:48:08 +02001519}
1520
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001521#define I915_USER_RINGS (4)
1522
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001523static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001524 [I915_EXEC_DEFAULT] = RCS,
1525 [I915_EXEC_RENDER] = RCS,
1526 [I915_EXEC_BLT] = BCS,
1527 [I915_EXEC_BSD] = VCS,
1528 [I915_EXEC_VEBOX] = VECS
1529};
1530
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001531static struct intel_engine_cs *
1532eb_select_engine(struct drm_i915_private *dev_priv,
1533 struct drm_file *file,
1534 struct drm_i915_gem_execbuffer2 *args)
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001535{
1536 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001537 struct intel_engine_cs *engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001538
1539 if (user_ring_id > I915_USER_RINGS) {
1540 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001541 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001542 }
1543
1544 if ((user_ring_id != I915_EXEC_BSD) &&
1545 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1546 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1547 "bsd dispatch flags: %d\n", (int)(args->flags));
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001548 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001549 }
1550
1551 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1552 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1553
1554 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
Chris Wilsonc80ff162016-07-27 09:07:27 +01001555 bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001556 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1557 bsd_idx <= I915_EXEC_BSD_RING2) {
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +00001558 bsd_idx >>= I915_EXEC_BSD_SHIFT;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001559 bsd_idx--;
1560 } else {
1561 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1562 bsd_idx);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001563 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001564 }
1565
Akash Goel3b3f1652016-10-13 22:44:48 +05301566 engine = dev_priv->engine[_VCS(bsd_idx)];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001567 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +05301568 engine = dev_priv->engine[user_ring_map[user_ring_id]];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001569 }
1570
Akash Goel3b3f1652016-10-13 22:44:48 +05301571 if (!engine) {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001572 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001573 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001574 }
1575
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001576 return engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001577}
1578
Eric Anholtae662d32012-01-03 09:23:29 -08001579static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001580i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1581 struct drm_file *file,
1582 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001583 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001584{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001585 struct drm_i915_private *dev_priv = to_i915(dev);
1586 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky27173f12013-08-14 11:38:36 +02001587 struct eb_vmas *eb;
Brad Volkin78a42372014-12-11 12:13:09 -08001588 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001589 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001590 struct i915_gem_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001591 struct i915_address_space *vm;
John Harrison5f19e2b2015-05-29 17:43:27 +01001592 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1593 struct i915_execbuffer_params *params = &params_master;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001594 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
John Harrison8e004ef2015-02-13 11:48:10 +00001595 u32 dispatch_flags;
Oscar Mateo78382592014-07-03 16:28:05 +01001596 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001597 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001598
Daniel Vettered5982e2013-01-17 22:23:36 +01001599 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001600 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001601
Chris Wilsonad19f102014-08-10 06:29:08 +01001602 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001603 if (ret)
1604 return ret;
1605
John Harrison8e004ef2015-02-13 11:48:10 +00001606 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001607 if (args->flags & I915_EXEC_SECURE) {
Daniel Vetterb3ac9f22016-06-21 10:54:20 +02001608 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001609 return -EPERM;
1610
John Harrison8e004ef2015-02-13 11:48:10 +00001611 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001612 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001613 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001614 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001615
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001616 engine = eb_select_engine(dev_priv, file, args);
1617 if (!engine)
1618 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001619
1620 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001621 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001622 return -EINVAL;
1623 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001624
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001625 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00001626 if (!HAS_RESOURCE_STREAMER(dev_priv)) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001627 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1628 return -EINVAL;
1629 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001630 if (engine->id != RCS) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001631 DRM_DEBUG("RS is not available on %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001632 engine->name);
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001633 return -EINVAL;
1634 }
1635
1636 dispatch_flags |= I915_DISPATCH_RS;
1637 }
1638
Chris Wilson67d97da2016-07-04 08:08:31 +01001639 /* Take a local wakeref for preparing to dispatch the execbuf as
1640 * we expect to access the hardware fairly frequently in the
1641 * process. Upon first dispatch, we acquire another prolonged
1642 * wakeref that we hold until the GPU has been idle for at least
1643 * 100ms.
1644 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001645 intel_runtime_pm_get(dev_priv);
1646
Chris Wilson54cf91d2010-11-25 18:00:26 +00001647 ret = i915_mutex_lock_interruptible(dev);
1648 if (ret)
1649 goto pre_mutex_err;
1650
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001651 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001652 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001653 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001654 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001655 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001656 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001657
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001658 i915_gem_context_get(ctx);
Ben Widawsky41bde552013-12-06 14:11:21 -08001659
Daniel Vetterae6c4802014-08-06 15:04:53 +02001660 if (ctx->ppgtt)
1661 vm = &ctx->ppgtt->base;
1662 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001663 vm = &ggtt->base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001664
John Harrison5f19e2b2015-05-29 17:43:27 +01001665 memset(&params_master, 0x00, sizeof(params_master));
1666
Chris Wilsond50415c2016-08-18 17:16:52 +01001667 eb = eb_create(dev_priv, args);
Chris Wilson67731b82010-12-08 10:38:14 +00001668 if (eb == NULL) {
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001669 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001670 mutex_unlock(&dev->struct_mutex);
1671 ret = -ENOMEM;
1672 goto pre_mutex_err;
1673 }
1674
Chris Wilson54cf91d2010-11-25 18:00:26 +00001675 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001676 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001677 if (ret)
1678 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001679
Chris Wilson6fe4f142011-01-10 17:35:37 +00001680 /* take note of the batch buffer before we might reorder the lists */
Chris Wilson59bfa122016-08-04 16:32:31 +01001681 params->batch = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001682
Chris Wilson54cf91d2010-11-25 18:00:26 +00001683 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001684 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001685 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1686 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001687 if (ret)
1688 goto err;
1689
1690 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001691 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001692 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001693 if (ret) {
1694 if (ret == -EFAULT) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001695 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1696 engine,
David Weinehallb1b38272015-05-20 17:00:13 +03001697 eb, exec, ctx);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001698 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1699 }
1700 if (ret)
1701 goto err;
1702 }
1703
1704 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson59bfa122016-08-04 16:32:31 +01001705 if (params->batch->obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001706 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001707 ret = -EINVAL;
1708 goto err;
1709 }
Chris Wilson0b537272016-08-18 17:17:12 +01001710 if (args->batch_start_offset > params->batch->size ||
1711 args->batch_len > params->batch->size - args->batch_start_offset) {
1712 DRM_DEBUG("Attempting to use out-of-bounds batch\n");
1713 ret = -EINVAL;
1714 goto err;
1715 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001716
John Harrison5f19e2b2015-05-29 17:43:27 +01001717 params->args_batch_start_offset = args->batch_start_offset;
Chris Wilson41736a82016-11-24 12:58:51 +00001718 if (engine->needs_cmd_parser && args->batch_len) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001719 struct i915_vma *vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001720
Chris Wilson59bfa122016-08-04 16:32:31 +01001721 vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
1722 params->batch->obj,
1723 eb,
1724 args->batch_start_offset,
1725 args->batch_len,
1726 drm_is_current_master(file));
1727 if (IS_ERR(vma)) {
1728 ret = PTR_ERR(vma);
Brad Volkin78a42372014-12-11 12:13:09 -08001729 goto err;
1730 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001731
Chris Wilson59bfa122016-08-04 16:32:31 +01001732 if (vma) {
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001733 /*
1734 * Batch parsed and accepted:
1735 *
1736 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1737 * bit from MI_BATCH_BUFFER_START commands issued in
1738 * the dispatch_execbuffer implementations. We
1739 * specifically don't want that set on batches the
1740 * command parser has accepted.
1741 */
1742 dispatch_flags |= I915_DISPATCH_SECURE;
John Harrison5f19e2b2015-05-29 17:43:27 +01001743 params->args_batch_start_offset = 0;
Chris Wilson59bfa122016-08-04 16:32:31 +01001744 params->batch = vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001745 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001746 }
1747
Chris Wilson59bfa122016-08-04 16:32:31 +01001748 params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Brad Volkin78a42372014-12-11 12:13:09 -08001749
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001750 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1751 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001752 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001753 if (dispatch_flags & I915_DISPATCH_SECURE) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001754 struct drm_i915_gem_object *obj = params->batch->obj;
Chris Wilson058d88c2016-08-15 10:49:06 +01001755 struct i915_vma *vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001756
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001757 /*
1758 * So on first glance it looks freaky that we pin the batch here
1759 * outside of the reservation loop. But:
1760 * - The batch is already pinned into the relevant ppgtt, so we
1761 * already have the backing storage fully allocated.
1762 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001763 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001764 * fitting due to fragmentation.
1765 * So this is actually safe.
1766 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001767 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1768 if (IS_ERR(vma)) {
1769 ret = PTR_ERR(vma);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001770 goto err;
Chris Wilson058d88c2016-08-15 10:49:06 +01001771 }
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001772
Chris Wilson058d88c2016-08-15 10:49:06 +01001773 params->batch = vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001774 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001775
John Harrison0c8dac82015-05-29 17:43:25 +01001776 /* Allocate a request for this batch buffer nice and early. */
Chris Wilson8e637172016-08-02 22:50:26 +01001777 params->request = i915_gem_request_alloc(engine, ctx);
1778 if (IS_ERR(params->request)) {
1779 ret = PTR_ERR(params->request);
John Harrison0c8dac82015-05-29 17:43:25 +01001780 goto err_batch_unpin;
Dave Gordon26827082016-01-19 19:02:53 +00001781 }
John Harrison0c8dac82015-05-29 17:43:25 +01001782
Chris Wilson17f298cf2016-08-10 13:41:46 +01001783 /* Whilst this request exists, batch_obj will be on the
1784 * active_list, and so will hold the active reference. Only when this
1785 * request is retired will the the batch_obj be moved onto the
1786 * inactive_list and lose its active reference. Hence we do not need
1787 * to explicitly hold another reference here.
1788 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001789 params->request->batch = params->batch;
Chris Wilson17f298cf2016-08-10 13:41:46 +01001790
Chris Wilson8e637172016-08-02 22:50:26 +01001791 ret = i915_gem_request_add_to_client(params->request, file);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001792 if (ret)
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001793 goto err_request;
John Harrisonfcfa423c2015-05-29 17:44:12 +01001794
John Harrison5f19e2b2015-05-29 17:43:27 +01001795 /*
1796 * Save assorted stuff away to pass through to *_submission().
1797 * NB: This data should be 'persistent' and not local as it will
1798 * kept around beyond the duration of the IOCTL once the GPU
1799 * scheduler arrives.
1800 */
1801 params->dev = dev;
1802 params->file = file;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001803 params->engine = engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001804 params->dispatch_flags = dispatch_flags;
John Harrison5f19e2b2015-05-29 17:43:27 +01001805 params->ctx = ctx;
1806
Chris Wilson5b043f42016-08-02 22:50:38 +01001807 ret = execbuf_submit(params, args, &eb->vmas);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001808err_request:
Chris Wilson17f298cf2016-08-10 13:41:46 +01001809 __i915_add_request(params->request, ret == 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001810
John Harrison0c8dac82015-05-29 17:43:25 +01001811err_batch_unpin:
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001812 /*
1813 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1814 * batch vma for correctness. For less ugly and less fragility this
1815 * needs to be adjusted to also track the ggtt batch vma properly as
1816 * active.
1817 */
John Harrison8e004ef2015-02-13 11:48:10 +00001818 if (dispatch_flags & I915_DISPATCH_SECURE)
Chris Wilson59bfa122016-08-04 16:32:31 +01001819 i915_vma_unpin(params->batch);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001820err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001821 /* the request owns the ref now */
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001822 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001823 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001824
1825 mutex_unlock(&dev->struct_mutex);
1826
1827pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001828 /* intel_gpu_busy should also get a ref, so it will free when the device
1829 * is really idle. */
1830 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001831 return ret;
1832}
1833
1834/*
1835 * Legacy execbuffer just creates an exec2 list from the original exec object
1836 * list array and passes it to the real function.
1837 */
1838int
1839i915_gem_execbuffer(struct drm_device *dev, void *data,
1840 struct drm_file *file)
1841{
1842 struct drm_i915_gem_execbuffer *args = data;
1843 struct drm_i915_gem_execbuffer2 exec2;
1844 struct drm_i915_gem_exec_object *exec_list = NULL;
1845 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1846 int ret, i;
1847
Chris Wilson54cf91d2010-11-25 18:00:26 +00001848 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001849 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001850 return -EINVAL;
1851 }
1852
1853 /* Copy in the exec list from userland */
1854 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1855 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1856 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001857 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001858 args->buffer_count);
1859 drm_free_large(exec_list);
1860 drm_free_large(exec2_list);
1861 return -ENOMEM;
1862 }
1863 ret = copy_from_user(exec_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001864 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001865 sizeof(*exec_list) * args->buffer_count);
1866 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001867 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001868 args->buffer_count, ret);
1869 drm_free_large(exec_list);
1870 drm_free_large(exec2_list);
1871 return -EFAULT;
1872 }
1873
1874 for (i = 0; i < args->buffer_count; i++) {
1875 exec2_list[i].handle = exec_list[i].handle;
1876 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1877 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1878 exec2_list[i].alignment = exec_list[i].alignment;
1879 exec2_list[i].offset = exec_list[i].offset;
Tvrtko Ursulinf0836b72016-11-16 08:55:32 +00001880 if (INTEL_GEN(to_i915(dev)) < 4)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001881 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1882 else
1883 exec2_list[i].flags = 0;
1884 }
1885
1886 exec2.buffers_ptr = args->buffers_ptr;
1887 exec2.buffer_count = args->buffer_count;
1888 exec2.batch_start_offset = args->batch_start_offset;
1889 exec2.batch_len = args->batch_len;
1890 exec2.DR1 = args->DR1;
1891 exec2.DR4 = args->DR4;
1892 exec2.num_cliprects = args->num_cliprects;
1893 exec2.cliprects_ptr = args->cliprects_ptr;
1894 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001895 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001896
Ben Widawsky41bde552013-12-06 14:11:21 -08001897 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001898 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001899 struct drm_i915_gem_exec_object __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001900 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001901
Chris Wilson54cf91d2010-11-25 18:00:26 +00001902 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001903 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001904 exec2_list[i].offset =
1905 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001906 ret = __copy_to_user(&user_exec_list[i].offset,
1907 &exec2_list[i].offset,
1908 sizeof(user_exec_list[i].offset));
1909 if (ret) {
1910 ret = -EFAULT;
1911 DRM_DEBUG("failed to copy %d exec entries "
1912 "back to user (%d)\n",
1913 args->buffer_count, ret);
1914 break;
1915 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001916 }
1917 }
1918
1919 drm_free_large(exec_list);
1920 drm_free_large(exec2_list);
1921 return ret;
1922}
1923
1924int
1925i915_gem_execbuffer2(struct drm_device *dev, void *data,
1926 struct drm_file *file)
1927{
1928 struct drm_i915_gem_execbuffer2 *args = data;
1929 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1930 int ret;
1931
Xi Wanged8cd3b2012-04-23 04:06:41 -04001932 if (args->buffer_count < 1 ||
1933 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001934 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001935 return -EINVAL;
1936 }
1937
Daniel Vetter9cb34662014-04-24 08:09:11 +02001938 if (args->rsvd2 != 0) {
1939 DRM_DEBUG("dirty rvsd2 field\n");
1940 return -EINVAL;
1941 }
1942
Chris Wilsonf2a85e12016-04-08 12:11:13 +01001943 exec2_list = drm_malloc_gfp(args->buffer_count,
1944 sizeof(*exec2_list),
1945 GFP_TEMPORARY);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001946 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001947 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001948 args->buffer_count);
1949 return -ENOMEM;
1950 }
1951 ret = copy_from_user(exec2_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001952 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001953 sizeof(*exec2_list) * args->buffer_count);
1954 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001955 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001956 args->buffer_count, ret);
1957 drm_free_large(exec2_list);
1958 return -EFAULT;
1959 }
1960
Ben Widawsky41bde552013-12-06 14:11:21 -08001961 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001962 if (!ret) {
1963 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03001964 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001965 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001966 int i;
1967
1968 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001969 exec2_list[i].offset =
1970 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001971 ret = __copy_to_user(&user_exec_list[i].offset,
1972 &exec2_list[i].offset,
1973 sizeof(user_exec_list[i].offset));
1974 if (ret) {
1975 ret = -EFAULT;
1976 DRM_DEBUG("failed to copy %d exec entries "
1977 "back to user\n",
1978 args->buffer_count);
1979 break;
1980 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001981 }
1982 }
1983
1984 drm_free_large(exec2_list);
1985 return ret;
1986}