blob: a3e96103dbe54a71e2e8f54327358c6de03220cb [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02004/*
5 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
6 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
7 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
8 *
9 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
10 * cacheline, the Head Pointer must not be greater than the Tail
11 * Pointer."
12 */
13#define I915_RING_FREE_SPACE 64
14
Zou Nan hai8187a2b2010-05-21 09:08:55 +080015struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020016 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080017 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000018 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080019};
20
Ben Widawskyb7287d82011-04-25 11:22:22 -070021#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
22#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080023
Ben Widawskyb7287d82011-04-25 11:22:22 -070024#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
25#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080026
Ben Widawskyb7287d82011-04-25 11:22:22 -070027#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
28#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080029
Ben Widawskyb7287d82011-04-25 11:22:22 -070030#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
31#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080032
Ben Widawskyb7287d82011-04-25 11:22:22 -070033#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
34#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020035
Ben Widawskyb7287d82011-04-25 11:22:22 -070036#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
37#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
38#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
Chris Wilson1ec14ad2010-12-04 11:30:53 +000039
Mika Kuoppala92cab732013-05-24 17:16:07 +030040struct intel_ring_hangcheck {
Chris Wilson6274f212013-06-10 11:20:21 +010041 bool deadlock;
Mika Kuoppala92cab732013-05-24 17:16:07 +030042 u32 seqno;
Mika Kuoppala05407ff2013-05-30 09:04:29 +030043 u32 acthd;
44 int score;
Mika Kuoppala92cab732013-05-24 17:16:07 +030045};
46
Zou Nan hai8187a2b2010-05-21 09:08:55 +080047struct intel_ring_buffer {
48 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +010049 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +010050 RCS = 0x0,
51 VCS,
52 BCS,
Ben Widawsky4a3dd192013-05-28 19:22:19 -070053 VECS,
Chris Wilson92204342010-09-18 11:02:01 +010054 } id;
Ben Widawsky4a3dd192013-05-28 19:22:19 -070055#define I915_NUM_RINGS 4
Daniel Vetter333e9fe2010-08-02 16:24:01 +020056 u32 mmio_base;
Chris Wilson311bd682011-01-13 19:06:50 +000057 void __iomem *virtual_start;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080058 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +000059 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080060
Chris Wilson8c0a6bf2010-12-09 12:56:37 +000061 u32 head;
62 u32 tail;
Chris Wilson780f0ca2010-09-23 17:45:39 +010063 int space;
Chris Wilsonc2c347a92010-10-27 15:11:53 +010064 int size;
Chris Wilson55249ba2010-12-22 14:04:47 +000065 int effective_size;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080066 struct intel_hw_status_page status_page;
67
Chris Wilsona71d8d92012-02-15 11:25:36 +000068 /** We track the position of the requests in the ring buffer, and
69 * when each is retired we increment last_retired_head as the GPU
70 * must have finished processing the request and so we know we
71 * can advance the ringbuffer up to that position.
72 *
73 * last_retired_head is set to -1 after the value is consumed so
74 * we can detect new retirements.
75 */
76 u32 last_retired_head;
77
Ben Widawskyaeb06592013-05-28 19:22:28 -070078 struct {
Ben Widawskya19d2932013-05-28 19:22:30 -070079 u32 gt; /* protected by dev_priv->irq_lock */
80 u32 pm; /* protected by dev_priv->rps.lock (sucks) */
81 } irq_refcount;
Daniel Vetter6a848cc2012-04-11 22:12:46 +020082 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Chris Wilsondb53a302011-02-03 11:57:46 +000083 u32 trace_irq_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000084 u32 sync_seqno[I915_NUM_RINGS-1];
Chris Wilsonb13c2b92010-12-13 16:54:50 +000085 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +000086 void (*irq_put)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080087
Chris Wilson78501ea2010-10-27 12:18:21 +010088 int (*init)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080089
Chris Wilson78501ea2010-10-27 12:18:21 +010090 void (*write_tail)(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +010091 u32 value);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000092 int __must_check (*flush)(struct intel_ring_buffer *ring,
93 u32 invalidate_domains,
94 u32 flush_domains);
Chris Wilson9d7730912012-11-27 16:22:52 +000095 int (*add_request)(struct intel_ring_buffer *ring);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +010096 /* Some chipsets are not quite as coherent as advertised and need
97 * an expensive kick to force a true read of the up-to-date seqno.
98 * However, the up-to-date seqno is not always required and the last
99 * seen value is good enough. Note that the seqno will always be
100 * monotonic, even if not coherent.
101 */
102 u32 (*get_seqno)(struct intel_ring_buffer *ring,
103 bool lazy_coherency);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200104 void (*set_seqno)(struct intel_ring_buffer *ring,
105 u32 seqno);
Chris Wilson78501ea2010-10-27 12:18:21 +0100106 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100107 u32 offset, u32 length,
108 unsigned flags);
109#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +0100110#define I915_DISPATCH_PINNED 0x2
Zou Nan hai8d192152010-11-02 16:31:01 +0800111 void (*cleanup)(struct intel_ring_buffer *ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700112 int (*sync_to)(struct intel_ring_buffer *ring,
113 struct intel_ring_buffer *to,
114 u32 seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700115
Ben Widawsky55861812013-05-28 19:22:17 -0700116 /* our mbox written by others */
117 u32 semaphore_register[I915_NUM_RINGS];
Ben Widawskyad776f82013-05-28 19:22:18 -0700118 /* mboxes this ring signals to */
119 u32 signal_mbox[I915_NUM_RINGS];
120
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800121 /**
122 * List of objects currently involved in rendering from the
123 * ringbuffer.
124 *
125 * Includes buffers having the contents of their GPU caches
126 * flushed, not necessarily primitives. last_rendering_seqno
127 * represents when the rendering involved will be completed.
128 *
129 * A reference is held on the buffer while on this list.
130 */
131 struct list_head active_list;
132
133 /**
134 * List of breadcrumbs associated with GPU requests currently
135 * outstanding.
136 */
137 struct list_head request_list;
138
Chris Wilsona56ba562010-09-28 10:07:56 +0100139 /**
140 * Do we have some not yet emitted requests outstanding?
141 */
Chris Wilson5d97eb62010-11-10 20:40:02 +0000142 u32 outstanding_lazy_request;
Daniel Vettercc889e02012-06-13 20:45:19 +0200143 bool gpu_caches_dirty;
Chris Wilsonc65355b2013-06-06 16:53:41 -0300144 bool fbc_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100145
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800146 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800147
Ben Widawsky12b02862012-06-04 14:42:50 -0700148 /**
149 * Do an explicit TLB flush before MI_SET_CONTEXT
150 */
151 bool itlb_before_ctx_switch;
Ben Widawsky40521052012-06-04 14:42:43 -0700152 struct i915_hw_context *default_context;
Chris Wilson112522f2013-05-02 16:48:07 +0300153 struct i915_hw_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700154
Mika Kuoppala92cab732013-05-24 17:16:07 +0300155 struct intel_ring_hangcheck hangcheck;
156
Zou Nan hai8d192152010-11-02 16:31:01 +0800157 void *private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800158};
159
Chris Wilsonb4519512012-05-11 14:29:30 +0100160static inline bool
161intel_ring_initialized(struct intel_ring_buffer *ring)
162{
163 return ring->obj != NULL;
164}
165
Daniel Vetter96154f22011-12-14 13:57:00 +0100166static inline unsigned
167intel_ring_flag(struct intel_ring_buffer *ring)
168{
169 return 1 << ring->id;
170}
171
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800172static inline u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173intel_ring_sync_index(struct intel_ring_buffer *ring,
174 struct intel_ring_buffer *other)
175{
176 int idx;
177
178 /*
179 * cs -> 0 = vcs, 1 = bcs
180 * vcs -> 0 = bcs, 1 = cs,
181 * bcs -> 0 = cs, 1 = vcs.
182 */
183
184 idx = (other - ring) - 1;
185 if (idx < 0)
186 idx += I915_NUM_RINGS;
187
188 return idx;
189}
190
191static inline u32
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800192intel_read_status_page(struct intel_ring_buffer *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100193 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800194{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200195 /* Ensure that the compiler doesn't optimize away the load. */
196 barrier();
197 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800198}
199
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200200static inline void
201intel_write_status_page(struct intel_ring_buffer *ring,
202 int reg, u32 value)
203{
204 ring->status_page.page_addr[reg] = value;
205}
206
Chris Wilson311bd682011-01-13 19:06:50 +0000207/**
208 * Reads a dword out of the status page, which is written to from the command
209 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
210 * MI_STORE_DATA_IMM.
211 *
212 * The following dwords have a reserved meaning:
213 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
214 * 0x04: ring 0 head pointer
215 * 0x05: ring 1 head pointer (915-class)
216 * 0x06: ring 2 head pointer (915-class)
217 * 0x10-0x1b: Context status DWords (GM45)
218 * 0x1f: Last written status offset. (GM45)
219 *
220 * The area from dword 0x20 to 0x3ff is available for driver usage.
221 */
Chris Wilson311bd682011-01-13 19:06:50 +0000222#define I915_GEM_HWS_INDEX 0x20
Jesse Barnes9a289772012-10-26 09:42:42 -0700223#define I915_GEM_HWS_SCRATCH_INDEX 0x30
224#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000225
Chris Wilson78501ea2010-10-27 12:18:21 +0100226void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700227
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100228int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
Chris Wilson78501ea2010-10-27 12:18:21 +0100229static inline void intel_ring_emit(struct intel_ring_buffer *ring,
230 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100231{
Chris Wilson78501ea2010-10-27 12:18:21 +0100232 iowrite32(data, ring->virtual_start + ring->tail);
Chris Wilsone898cd22010-08-04 15:18:14 +0100233 ring->tail += 4;
234}
Chris Wilson78501ea2010-10-27 12:18:21 +0100235void intel_ring_advance(struct intel_ring_buffer *ring);
Chris Wilson3e960502012-11-27 16:22:54 +0000236int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +0200237void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
Chris Wilsona7b97612012-07-20 12:41:08 +0100238int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
239int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800240
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800241int intel_init_render_ring_buffer(struct drm_device *dev);
242int intel_init_bsd_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100243int intel_init_blt_ring_buffer(struct drm_device *dev);
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700244int intel_init_vebox_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800245
Chris Wilson78501ea2010-10-27 12:18:21 +0100246u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
247void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200248
Chris Wilsona71d8d92012-02-15 11:25:36 +0000249static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
250{
251 return ring->tail;
252}
253
Chris Wilson9d7730912012-11-27 16:22:52 +0000254static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
255{
256 BUG_ON(ring->outstanding_lazy_request == 0);
257 return ring->outstanding_lazy_request;
258}
259
Chris Wilsondb53a302011-02-03 11:57:46 +0000260static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
261{
262 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
263 ring->trace_irq_seqno = seqno;
264}
265
Chris Wilsone8616b62011-01-20 09:57:11 +0000266/* DRI warts */
267int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
268
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800269#endif /* _INTEL_RINGBUFFER_H_ */