blob: fc2765ccdb57496e257a0da0fd2177431a1c8713 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
Shaohua Libfd20f12017-04-26 09:18:35 -0700186int intel_iommu_tboot_noforce;
Joseph Cihulab7792602011-05-03 00:08:37 -0700187
188/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000189 * 0: Present
190 * 1-11: Reserved
191 * 12-63: Context Ptr (12 - (haw-1))
192 * 64-127: Reserved
193 */
194struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000195 u64 lo;
196 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000197};
198#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000199
Joerg Roedel091d42e2015-06-12 11:56:10 +0200200/*
201 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
202 * if marked present.
203 */
204static phys_addr_t root_entry_lctp(struct root_entry *re)
205{
206 if (!(re->lo & 1))
207 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000208
Joerg Roedel091d42e2015-06-12 11:56:10 +0200209 return re->lo & VTD_PAGE_MASK;
210}
211
212/*
213 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
214 * if marked present.
215 */
216static phys_addr_t root_entry_uctp(struct root_entry *re)
217{
218 if (!(re->hi & 1))
219 return 0;
220
221 return re->hi & VTD_PAGE_MASK;
222}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000223/*
224 * low 64 bits:
225 * 0: present
226 * 1: fault processing disable
227 * 2-3: translation type
228 * 12-63: address space root
229 * high 64 bits:
230 * 0-2: address width
231 * 3-6: aval
232 * 8-23: domain id
233 */
234struct context_entry {
235 u64 lo;
236 u64 hi;
237};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000238
Joerg Roedelcf484d02015-06-12 12:21:46 +0200239static inline void context_clear_pasid_enable(struct context_entry *context)
240{
241 context->lo &= ~(1ULL << 11);
242}
243
244static inline bool context_pasid_enabled(struct context_entry *context)
245{
246 return !!(context->lo & (1ULL << 11));
247}
248
249static inline void context_set_copied(struct context_entry *context)
250{
251 context->hi |= (1ull << 3);
252}
253
254static inline bool context_copied(struct context_entry *context)
255{
256 return !!(context->hi & (1ULL << 3));
257}
258
259static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000260{
261 return (context->lo & 1);
262}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200263
264static inline bool context_present(struct context_entry *context)
265{
266 return context_pasid_enabled(context) ?
267 __context_present(context) :
268 __context_present(context) && !context_copied(context);
269}
270
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000271static inline void context_set_present(struct context_entry *context)
272{
273 context->lo |= 1;
274}
275
276static inline void context_set_fault_enable(struct context_entry *context)
277{
278 context->lo &= (((u64)-1) << 2) | 1;
279}
280
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000281static inline void context_set_translation_type(struct context_entry *context,
282 unsigned long value)
283{
284 context->lo &= (((u64)-1) << 4) | 3;
285 context->lo |= (value & 3) << 2;
286}
287
288static inline void context_set_address_root(struct context_entry *context,
289 unsigned long value)
290{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800291 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000292 context->lo |= value & VTD_PAGE_MASK;
293}
294
295static inline void context_set_address_width(struct context_entry *context,
296 unsigned long value)
297{
298 context->hi |= value & 7;
299}
300
301static inline void context_set_domain_id(struct context_entry *context,
302 unsigned long value)
303{
304 context->hi |= (value & ((1 << 16) - 1)) << 8;
305}
306
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200307static inline int context_domain_id(struct context_entry *c)
308{
309 return((c->hi >> 8) & 0xffff);
310}
311
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000312static inline void context_clear_entry(struct context_entry *context)
313{
314 context->lo = 0;
315 context->hi = 0;
316}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000317
Mark McLoughlin622ba122008-11-20 15:49:46 +0000318/*
319 * 0: readable
320 * 1: writable
321 * 2-6: reserved
322 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800323 * 8-10: available
324 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000325 * 12-63: Host physcial address
326 */
327struct dma_pte {
328 u64 val;
329};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000330
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000331static inline void dma_clear_pte(struct dma_pte *pte)
332{
333 pte->val = 0;
334}
335
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000336static inline u64 dma_pte_addr(struct dma_pte *pte)
337{
David Woodhousec85994e2009-07-01 19:21:24 +0100338#ifdef CONFIG_64BIT
339 return pte->val & VTD_PAGE_MASK;
340#else
341 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100342 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100343#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000344}
345
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000346static inline bool dma_pte_present(struct dma_pte *pte)
347{
348 return (pte->val & 3) != 0;
349}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000350
Allen Kay4399c8b2011-10-14 12:32:46 -0700351static inline bool dma_pte_superpage(struct dma_pte *pte)
352{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200353 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700354}
355
David Woodhouse75e6bf92009-07-02 11:21:16 +0100356static inline int first_pte_in_page(struct dma_pte *pte)
357{
358 return !((unsigned long)pte & ~VTD_PAGE_MASK);
359}
360
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700361/*
362 * This domain is a statically identity mapping domain.
363 * 1. This domain creats a static 1:1 mapping to all usable memory.
364 * 2. It maps to each iommu if successful.
365 * 3. Each iommu mapps to this domain if successful.
366 */
David Woodhouse19943b02009-08-04 16:19:20 +0100367static struct dmar_domain *si_domain;
368static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700369
Joerg Roedel28ccce02015-07-21 14:45:31 +0200370/*
371 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800372 * across iommus may be owned in one domain, e.g. kvm guest.
373 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800374#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800375
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700376/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800377#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700378
Joerg Roedel29a27712015-07-21 17:17:12 +0200379#define for_each_domain_iommu(idx, domain) \
380 for (idx = 0; idx < g_num_of_iommus; idx++) \
381 if (domain->iommu_refcnt[idx])
382
Mark McLoughlin99126f72008-11-20 15:49:47 +0000383struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700384 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200385
386 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
387 /* Refcount of devices per iommu */
388
Mark McLoughlin99126f72008-11-20 15:49:47 +0000389
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200390 u16 iommu_did[DMAR_UNITS_SUPPORTED];
391 /* Domain ids per IOMMU. Use u16 since
392 * domain ids are 16 bit wide according
393 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000394
Omer Peleg0824c592016-04-20 19:03:35 +0300395 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100396 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000397 struct iova_domain iovad; /* iova's that belong to this domain */
398
399 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000400 int gaw; /* max guest address width */
401
402 /* adjusted guest address width, 0 is level 2 30-bit */
403 int agaw;
404
Weidong Han3b5410e2008-12-08 09:17:15 +0800405 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800406
407 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800408 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800409 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100410 int iommu_superpage;/* Level of superpages supported:
411 0 == 4KiB (no superpages), 1 == 2MiB,
412 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800413 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100414
415 struct iommu_domain domain; /* generic domain data structure for
416 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000417};
418
Mark McLoughlina647dac2008-11-20 15:49:48 +0000419/* PCI domain-device relationship */
420struct device_domain_info {
421 struct list_head link; /* link to domain siblings */
422 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100423 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000424 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100425 u8 pasid_supported:3;
426 u8 pasid_enabled:1;
427 u8 pri_supported:1;
428 u8 pri_enabled:1;
429 u8 ats_supported:1;
430 u8 ats_enabled:1;
431 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000432 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800433 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000434 struct dmar_domain *domain; /* pointer to domain */
435};
436
Jiang Liub94e4112014-02-19 14:07:25 +0800437struct dmar_rmrr_unit {
438 struct list_head list; /* list of rmrr units */
439 struct acpi_dmar_header *hdr; /* ACPI header */
440 u64 base_address; /* reserved base address*/
441 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000442 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800443 int devices_cnt; /* target device count */
Eric Auger0659b8d2017-01-19 20:57:53 +0000444 struct iommu_resv_region *resv; /* reserved region handle */
Jiang Liub94e4112014-02-19 14:07:25 +0800445};
446
447struct dmar_atsr_unit {
448 struct list_head list; /* list of ATSR units */
449 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000450 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800451 int devices_cnt; /* target device count */
452 u8 include_all:1; /* include all ports */
453};
454
455static LIST_HEAD(dmar_atsr_units);
456static LIST_HEAD(dmar_rmrr_units);
457
458#define for_each_rmrr_units(rmrr) \
459 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
460
mark gross5e0d2a62008-03-04 15:22:08 -0800461static void flush_unmaps_timeout(unsigned long data);
462
Omer Peleg314f1dc2016-04-20 11:32:45 +0300463struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300464 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300465 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300466 struct dmar_domain *domain;
467 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700468};
469
Omer Peleg314f1dc2016-04-20 11:32:45 +0300470#define HIGH_WATER_MARK 250
471struct deferred_flush_table {
472 int next;
473 struct deferred_flush_entry entries[HIGH_WATER_MARK];
474};
475
Omer Pelegaa473242016-04-20 11:33:02 +0300476struct deferred_flush_data {
477 spinlock_t lock;
478 int timer_on;
479 struct timer_list timer;
480 long size;
481 struct deferred_flush_table *tables;
482};
483
484DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700485
mark gross5e0d2a62008-03-04 15:22:08 -0800486/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800487static int g_num_of_iommus;
488
Jiang Liu92d03cc2014-02-19 14:07:28 +0800489static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700490static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200491static void dmar_remove_one_dev_info(struct dmar_domain *domain,
492 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200493static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200494static void domain_context_clear(struct intel_iommu *iommu,
495 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800496static int domain_detach_iommu(struct dmar_domain *domain,
497 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700498
Suresh Siddhad3f13812011-08-23 17:05:25 -0700499#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800500int dmar_disabled = 0;
501#else
502int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700503#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800504
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200505int intel_iommu_enabled = 0;
506EXPORT_SYMBOL_GPL(intel_iommu_enabled);
507
David Woodhouse2d9e6672010-06-15 10:57:57 +0100508static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700509static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800510static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100511static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100512static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100513static int intel_iommu_pasid28;
514static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100515
David Woodhouseae853dd2015-09-09 11:58:59 +0100516#define IDENTMAP_ALL 1
517#define IDENTMAP_GFX 2
518#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100519
David Woodhoused42fde72015-10-24 21:33:01 +0200520/* Broadwell and Skylake have broken ECS support — normal so-called "second
521 * level" translation of DMA requests-without-PASID doesn't actually happen
522 * unless you also set the NESTE bit in an extended context-entry. Which of
523 * course means that SVM doesn't work because it's trying to do nested
524 * translation of the physical addresses it finds in the process page tables,
525 * through the IOVA->phys mapping found in the "second level" page tables.
526 *
527 * The VT-d specification was retroactively changed to change the definition
528 * of the capability bits and pretend that Broadwell/Skylake never happened...
529 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
530 * for some reason it was the PASID capability bit which was redefined (from
531 * bit 28 on BDW/SKL to bit 40 in future).
532 *
533 * So our test for ECS needs to eschew those implementations which set the old
534 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
535 * Unless we are working around the 'pasid28' limitations, that is, by putting
536 * the device into passthrough mode for normal DMA and thus masking the bug.
537 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100538#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200539 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
540/* PASID support is thus enabled if ECS is enabled and *either* of the old
541 * or new capability bits are set. */
542#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
543 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700544
David Woodhousec0771df2011-10-14 20:59:46 +0100545int intel_iommu_gfx_mapped;
546EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
547
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700548#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
549static DEFINE_SPINLOCK(device_domain_lock);
550static LIST_HEAD(device_domain_list);
551
Joerg Roedelb0119e82017-02-01 13:23:08 +0100552const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100553
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200554static bool translation_pre_enabled(struct intel_iommu *iommu)
555{
556 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
557}
558
Joerg Roedel091d42e2015-06-12 11:56:10 +0200559static void clear_translation_pre_enabled(struct intel_iommu *iommu)
560{
561 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
562}
563
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200564static void init_translation_status(struct intel_iommu *iommu)
565{
566 u32 gsts;
567
568 gsts = readl(iommu->reg + DMAR_GSTS_REG);
569 if (gsts & DMA_GSTS_TES)
570 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
571}
572
Joerg Roedel00a77de2015-03-26 13:43:08 +0100573/* Convert generic 'struct iommu_domain to private struct dmar_domain */
574static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
575{
576 return container_of(dom, struct dmar_domain, domain);
577}
578
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700579static int __init intel_iommu_setup(char *str)
580{
581 if (!str)
582 return -EINVAL;
583 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800584 if (!strncmp(str, "on", 2)) {
585 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200586 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800587 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200589 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700590 } else if (!strncmp(str, "igfx_off", 8)) {
591 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200594 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700595 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800596 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200597 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800598 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200600 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100601 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100602 } else if (!strncmp(str, "ecs_off", 7)) {
603 printk(KERN_INFO
604 "Intel-IOMMU: disable extended context table support\n");
605 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100606 } else if (!strncmp(str, "pasid28", 7)) {
607 printk(KERN_INFO
608 "Intel-IOMMU: enable pre-production PASID support\n");
609 intel_iommu_pasid28 = 1;
610 iommu_identity_mapping |= IDENTMAP_GFX;
Shaohua Libfd20f12017-04-26 09:18:35 -0700611 } else if (!strncmp(str, "tboot_noforce", 13)) {
612 printk(KERN_INFO
613 "Intel-IOMMU: not forcing on after tboot. This could expose security risk for tboot\n");
614 intel_iommu_tboot_noforce = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700615 }
616
617 str += strcspn(str, ",");
618 while (*str == ',')
619 str++;
620 }
621 return 0;
622}
623__setup("intel_iommu=", intel_iommu_setup);
624
625static struct kmem_cache *iommu_domain_cache;
626static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700627
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200628static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
629{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200630 struct dmar_domain **domains;
631 int idx = did >> 8;
632
633 domains = iommu->domains[idx];
634 if (!domains)
635 return NULL;
636
637 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200638}
639
640static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
641 struct dmar_domain *domain)
642{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200643 struct dmar_domain **domains;
644 int idx = did >> 8;
645
646 if (!iommu->domains[idx]) {
647 size_t size = 256 * sizeof(struct dmar_domain *);
648 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
649 }
650
651 domains = iommu->domains[idx];
652 if (WARN_ON(!domains))
653 return;
654 else
655 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200656}
657
Suresh Siddha4c923d42009-10-02 11:01:24 -0700658static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700659{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700660 struct page *page;
661 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700662
Suresh Siddha4c923d42009-10-02 11:01:24 -0700663 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
664 if (page)
665 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700666 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700667}
668
669static inline void free_pgtable_page(void *vaddr)
670{
671 free_page((unsigned long)vaddr);
672}
673
674static inline void *alloc_domain_mem(void)
675{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900676 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700677}
678
Kay, Allen M38717942008-09-09 18:37:29 +0300679static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700680{
681 kmem_cache_free(iommu_domain_cache, vaddr);
682}
683
684static inline void * alloc_devinfo_mem(void)
685{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900686 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700687}
688
689static inline void free_devinfo_mem(void *vaddr)
690{
691 kmem_cache_free(iommu_devinfo_cache, vaddr);
692}
693
Jiang Liuab8dfe22014-07-11 14:19:27 +0800694static inline int domain_type_is_vm(struct dmar_domain *domain)
695{
696 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
697}
698
Joerg Roedel28ccce02015-07-21 14:45:31 +0200699static inline int domain_type_is_si(struct dmar_domain *domain)
700{
701 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
702}
703
Jiang Liuab8dfe22014-07-11 14:19:27 +0800704static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
705{
706 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
707 DOMAIN_FLAG_STATIC_IDENTITY);
708}
Weidong Han1b573682008-12-08 15:34:06 +0800709
Jiang Liu162d1b12014-07-11 14:19:35 +0800710static inline int domain_pfn_supported(struct dmar_domain *domain,
711 unsigned long pfn)
712{
713 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
714
715 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
716}
717
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800719{
720 unsigned long sagaw;
721 int agaw = -1;
722
723 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700724 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800725 agaw >= 0; agaw--) {
726 if (test_bit(agaw, &sagaw))
727 break;
728 }
729
730 return agaw;
731}
732
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700733/*
734 * Calculate max SAGAW for each iommu.
735 */
736int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
737{
738 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
739}
740
741/*
742 * calculate agaw for each iommu.
743 * "SAGAW" may be different across iommus, use a default agaw, and
744 * get a supported less agaw for iommus that don't support the default agaw.
745 */
746int iommu_calculate_agaw(struct intel_iommu *iommu)
747{
748 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
749}
750
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700751/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800752static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
753{
754 int iommu_id;
755
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700756 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800757 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200758 for_each_domain_iommu(iommu_id, domain)
759 break;
760
Weidong Han8c11e792008-12-08 15:29:22 +0800761 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
762 return NULL;
763
764 return g_iommus[iommu_id];
765}
766
Weidong Han8e6040972008-12-08 15:49:06 +0800767static void domain_update_iommu_coherency(struct dmar_domain *domain)
768{
David Woodhoused0501962014-03-11 17:10:29 -0700769 struct dmar_drhd_unit *drhd;
770 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 bool found = false;
772 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800773
David Woodhoused0501962014-03-11 17:10:29 -0700774 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800775
Joerg Roedel29a27712015-07-21 17:17:12 +0200776 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100777 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800778 if (!ecap_coherent(g_iommus[i]->ecap)) {
779 domain->iommu_coherency = 0;
780 break;
781 }
Weidong Han8e6040972008-12-08 15:49:06 +0800782 }
David Woodhoused0501962014-03-11 17:10:29 -0700783 if (found)
784 return;
785
786 /* No hardware attached; use lowest common denominator */
787 rcu_read_lock();
788 for_each_active_iommu(iommu, drhd) {
789 if (!ecap_coherent(iommu->ecap)) {
790 domain->iommu_coherency = 0;
791 break;
792 }
793 }
794 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800795}
796
Jiang Liu161f6932014-07-11 14:19:37 +0800797static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100798{
Allen Kay8140a952011-10-14 12:32:17 -0700799 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800800 struct intel_iommu *iommu;
801 int ret = 1;
802
803 rcu_read_lock();
804 for_each_active_iommu(iommu, drhd) {
805 if (iommu != skip) {
806 if (!ecap_sc_support(iommu->ecap)) {
807 ret = 0;
808 break;
809 }
810 }
811 }
812 rcu_read_unlock();
813
814 return ret;
815}
816
817static int domain_update_iommu_superpage(struct intel_iommu *skip)
818{
819 struct dmar_drhd_unit *drhd;
820 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700821 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822
823 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100825 }
826
Allen Kay8140a952011-10-14 12:32:17 -0700827 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800828 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700829 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800830 if (iommu != skip) {
831 mask &= cap_super_page_val(iommu->cap);
832 if (!mask)
833 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100834 }
835 }
Jiang Liu0e242612014-02-19 14:07:34 +0800836 rcu_read_unlock();
837
Jiang Liu161f6932014-07-11 14:19:37 +0800838 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100839}
840
Sheng Yang58c610b2009-03-18 15:33:05 +0800841/* Some capabilities may be different across iommus */
842static void domain_update_iommu_cap(struct dmar_domain *domain)
843{
844 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800845 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
846 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800847}
848
David Woodhouse03ecc322015-02-13 14:35:21 +0000849static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
850 u8 bus, u8 devfn, int alloc)
851{
852 struct root_entry *root = &iommu->root_entry[bus];
853 struct context_entry *context;
854 u64 *entry;
855
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200856 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100857 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (devfn >= 0x80) {
859 devfn -= 0x80;
860 entry = &root->hi;
861 }
862 devfn *= 2;
863 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000864 if (*entry & 1)
865 context = phys_to_virt(*entry & VTD_PAGE_MASK);
866 else {
867 unsigned long phy_addr;
868 if (!alloc)
869 return NULL;
870
871 context = alloc_pgtable_page(iommu->node);
872 if (!context)
873 return NULL;
874
875 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
876 phy_addr = virt_to_phys((void *)context);
877 *entry = phy_addr | 1;
878 __iommu_flush_cache(iommu, entry, sizeof(*entry));
879 }
880 return &context[devfn];
881}
882
David Woodhouse4ed6a542015-05-11 14:59:20 +0100883static int iommu_dummy(struct device *dev)
884{
885 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
886}
887
David Woodhouse156baca2014-03-09 14:00:57 -0700888static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800889{
890 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800891 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700892 struct device *tmp;
893 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800894 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800895 int i;
896
David Woodhouse4ed6a542015-05-11 14:59:20 +0100897 if (iommu_dummy(dev))
898 return NULL;
899
David Woodhouse156baca2014-03-09 14:00:57 -0700900 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700901 struct pci_dev *pf_pdev;
902
David Woodhouse156baca2014-03-09 14:00:57 -0700903 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700904 /* VFs aren't listed in scope tables; we need to look up
905 * the PF instead to find the IOMMU. */
906 pf_pdev = pci_physfn(pdev);
907 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700908 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100909 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700910 dev = &ACPI_COMPANION(dev)->dev;
911
Jiang Liu0e242612014-02-19 14:07:34 +0800912 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800913 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700914 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100915 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800916
Jiang Liub683b232014-02-19 14:07:32 +0800917 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700918 drhd->devices_cnt, i, tmp) {
919 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700920 /* For a VF use its original BDF# not that of the PF
921 * which we used for the IOMMU lookup. Strictly speaking
922 * we could do this for all PCI devices; we only need to
923 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen5003ae12017-03-01 21:02:50 +0100924 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700925 goto got_pdev;
926
David Woodhouse156baca2014-03-09 14:00:57 -0700927 *bus = drhd->devices[i].bus;
928 *devfn = drhd->devices[i].devfn;
929 goto out;
930 }
931
932 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000933 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700934
935 ptmp = to_pci_dev(tmp);
936 if (ptmp->subordinate &&
937 ptmp->subordinate->number <= pdev->bus->number &&
938 ptmp->subordinate->busn_res.end >= pdev->bus->number)
939 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100940 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800941
David Woodhouse156baca2014-03-09 14:00:57 -0700942 if (pdev && drhd->include_all) {
943 got_pdev:
944 *bus = pdev->bus->number;
945 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800946 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700947 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800948 }
Jiang Liub683b232014-02-19 14:07:32 +0800949 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700950 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800951 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800952
Jiang Liub683b232014-02-19 14:07:32 +0800953 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800954}
955
Weidong Han5331fe62008-12-08 23:00:00 +0800956static void domain_flush_cache(struct dmar_domain *domain,
957 void *addr, int size)
958{
959 if (!domain->iommu_coherency)
960 clflush_cache_range(addr, size);
961}
962
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700963static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
964{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700965 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000966 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967 unsigned long flags;
968
969 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000970 context = iommu_context_addr(iommu, bus, devfn, 0);
971 if (context)
972 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 spin_unlock_irqrestore(&iommu->lock, flags);
974 return ret;
975}
976
977static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
978{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979 struct context_entry *context;
980 unsigned long flags;
981
982 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000983 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700984 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000985 context_clear_entry(context);
986 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987 }
988 spin_unlock_irqrestore(&iommu->lock, flags);
989}
990
991static void free_context_table(struct intel_iommu *iommu)
992{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700993 int i;
994 unsigned long flags;
995 struct context_entry *context;
996
997 spin_lock_irqsave(&iommu->lock, flags);
998 if (!iommu->root_entry) {
999 goto out;
1000 }
1001 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +00001002 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001003 if (context)
1004 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +00001005
David Woodhousec83b2f22015-06-12 10:15:49 +01001006 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001007 continue;
1008
1009 context = iommu_context_addr(iommu, i, 0x80, 0);
1010 if (context)
1011 free_pgtable_page(context);
1012
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001013 }
1014 free_pgtable_page(iommu->root_entry);
1015 iommu->root_entry = NULL;
1016out:
1017 spin_unlock_irqrestore(&iommu->lock, flags);
1018}
1019
David Woodhouseb026fd22009-06-28 10:37:25 +01001020static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001021 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001022{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001023 struct dma_pte *parent, *pte = NULL;
1024 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001025 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001026
1027 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001028
Jiang Liu162d1b12014-07-11 14:19:35 +08001029 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001030 /* Address beyond IOMMU's addressing capabilities. */
1031 return NULL;
1032
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001033 parent = domain->pgd;
1034
David Woodhouse5cf0a762014-03-19 16:07:49 +00001035 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001036 void *tmp_page;
1037
David Woodhouseb026fd22009-06-28 10:37:25 +01001038 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001039 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001040 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001041 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001042 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043 break;
1044
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001045 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001046 uint64_t pteval;
1047
Suresh Siddha4c923d42009-10-02 11:01:24 -07001048 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001049
David Woodhouse206a73c2009-07-01 19:30:28 +01001050 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001051 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +01001052
David Woodhousec85994e2009-07-01 19:21:24 +01001053 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001054 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001055 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001056 /* Someone else set it while we were thinking; use theirs. */
1057 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001058 else
David Woodhousec85994e2009-07-01 19:21:24 +01001059 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001060 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001061 if (level == 1)
1062 break;
1063
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001064 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001065 level--;
1066 }
1067
David Woodhouse5cf0a762014-03-19 16:07:49 +00001068 if (!*target_level)
1069 *target_level = level;
1070
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001071 return pte;
1072}
1073
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001074
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001075/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001076static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1077 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001078 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001079{
1080 struct dma_pte *parent, *pte = NULL;
1081 int total = agaw_to_level(domain->agaw);
1082 int offset;
1083
1084 parent = domain->pgd;
1085 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001086 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001087 pte = &parent[offset];
1088 if (level == total)
1089 return pte;
1090
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001091 if (!dma_pte_present(pte)) {
1092 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001093 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001094 }
1095
Yijing Wange16922a2014-05-20 20:37:51 +08001096 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001097 *large_page = total;
1098 return pte;
1099 }
1100
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001101 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 total--;
1103 }
1104 return NULL;
1105}
1106
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001107/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001108static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001109 unsigned long start_pfn,
1110 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001111{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001112 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001113 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114
Jiang Liu162d1b12014-07-11 14:19:35 +08001115 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1116 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001117 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001118
David Woodhouse04b18e62009-06-27 19:15:01 +01001119 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001120 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001121 large_page = 1;
1122 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001123 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001124 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001125 continue;
1126 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001127 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001128 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001129 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001130 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001131 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1132
David Woodhouse310a5ab2009-06-28 18:52:20 +01001133 domain_flush_cache(domain, first_pte,
1134 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001135
1136 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001137}
1138
Alex Williamson3269ee02013-06-15 10:27:19 -06001139static void dma_pte_free_level(struct dmar_domain *domain, int level,
1140 struct dma_pte *pte, unsigned long pfn,
1141 unsigned long start_pfn, unsigned long last_pfn)
1142{
1143 pfn = max(start_pfn, pfn);
1144 pte = &pte[pfn_level_offset(pfn, level)];
1145
1146 do {
1147 unsigned long level_pfn;
1148 struct dma_pte *level_pte;
1149
1150 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1151 goto next;
1152
David Dillowf7116e12017-01-30 19:11:11 -08001153 level_pfn = pfn & level_mask(level);
Alex Williamson3269ee02013-06-15 10:27:19 -06001154 level_pte = phys_to_virt(dma_pte_addr(pte));
1155
1156 if (level > 2)
1157 dma_pte_free_level(domain, level - 1, level_pte,
1158 level_pfn, start_pfn, last_pfn);
1159
1160 /* If range covers entire pagetable, free it */
1161 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001162 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001163 dma_clear_pte(pte);
1164 domain_flush_cache(domain, pte, sizeof(*pte));
1165 free_pgtable_page(level_pte);
1166 }
1167next:
1168 pfn += level_size(level);
1169 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1170}
1171
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001172/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001173static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001174 unsigned long start_pfn,
1175 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001176{
Jiang Liu162d1b12014-07-11 14:19:35 +08001177 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1178 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001179 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001180
Jiang Liud41a4ad2014-07-11 14:19:34 +08001181 dma_pte_clear_range(domain, start_pfn, last_pfn);
1182
David Woodhousef3a0a522009-06-30 03:40:07 +01001183 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001184 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1185 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001186
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001187 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001188 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189 free_pgtable_page(domain->pgd);
1190 domain->pgd = NULL;
1191 }
1192}
1193
David Woodhouseea8ea462014-03-05 17:09:32 +00001194/* When a page at a given level is being unlinked from its parent, we don't
1195 need to *modify* it at all. All we need to do is make a list of all the
1196 pages which can be freed just as soon as we've flushed the IOTLB and we
1197 know the hardware page-walk will no longer touch them.
1198 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1199 be freed. */
1200static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1201 int level, struct dma_pte *pte,
1202 struct page *freelist)
1203{
1204 struct page *pg;
1205
1206 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1207 pg->freelist = freelist;
1208 freelist = pg;
1209
1210 if (level == 1)
1211 return freelist;
1212
Jiang Liuadeb25902014-04-09 10:20:39 +08001213 pte = page_address(pg);
1214 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001215 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1216 freelist = dma_pte_list_pagetables(domain, level - 1,
1217 pte, freelist);
Jiang Liuadeb25902014-04-09 10:20:39 +08001218 pte++;
1219 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001220
1221 return freelist;
1222}
1223
1224static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1225 struct dma_pte *pte, unsigned long pfn,
1226 unsigned long start_pfn,
1227 unsigned long last_pfn,
1228 struct page *freelist)
1229{
1230 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1231
1232 pfn = max(start_pfn, pfn);
1233 pte = &pte[pfn_level_offset(pfn, level)];
1234
1235 do {
1236 unsigned long level_pfn;
1237
1238 if (!dma_pte_present(pte))
1239 goto next;
1240
1241 level_pfn = pfn & level_mask(level);
1242
1243 /* If range covers entire pagetable, free it */
1244 if (start_pfn <= level_pfn &&
1245 last_pfn >= level_pfn + level_size(level) - 1) {
1246 /* These suborbinate page tables are going away entirely. Don't
1247 bother to clear them; we're just going to *free* them. */
1248 if (level > 1 && !dma_pte_superpage(pte))
1249 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1250
1251 dma_clear_pte(pte);
1252 if (!first_pte)
1253 first_pte = pte;
1254 last_pte = pte;
1255 } else if (level > 1) {
1256 /* Recurse down into a level that isn't *entirely* obsolete */
1257 freelist = dma_pte_clear_level(domain, level - 1,
1258 phys_to_virt(dma_pte_addr(pte)),
1259 level_pfn, start_pfn, last_pfn,
1260 freelist);
1261 }
1262next:
1263 pfn += level_size(level);
1264 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1265
1266 if (first_pte)
1267 domain_flush_cache(domain, first_pte,
1268 (void *)++last_pte - (void *)first_pte);
1269
1270 return freelist;
1271}
1272
1273/* We can't just free the pages because the IOMMU may still be walking
1274 the page tables, and may have cached the intermediate levels. The
1275 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001276static struct page *domain_unmap(struct dmar_domain *domain,
1277 unsigned long start_pfn,
1278 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001279{
David Woodhouseea8ea462014-03-05 17:09:32 +00001280 struct page *freelist = NULL;
1281
Jiang Liu162d1b12014-07-11 14:19:35 +08001282 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1283 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001284 BUG_ON(start_pfn > last_pfn);
1285
1286 /* we don't need lock here; nobody else touches the iova range */
1287 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1288 domain->pgd, 0, start_pfn, last_pfn, NULL);
1289
1290 /* free pgd */
1291 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1292 struct page *pgd_page = virt_to_page(domain->pgd);
1293 pgd_page->freelist = freelist;
1294 freelist = pgd_page;
1295
1296 domain->pgd = NULL;
1297 }
1298
1299 return freelist;
1300}
1301
Joerg Roedelb6904202015-08-13 11:32:18 +02001302static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001303{
1304 struct page *pg;
1305
1306 while ((pg = freelist)) {
1307 freelist = pg->freelist;
1308 free_pgtable_page(page_address(pg));
1309 }
1310}
1311
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001312/* iommu handling */
1313static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1314{
1315 struct root_entry *root;
1316 unsigned long flags;
1317
Suresh Siddha4c923d42009-10-02 11:01:24 -07001318 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001319 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001320 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001321 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001322 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001323 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001324
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001325 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001326
1327 spin_lock_irqsave(&iommu->lock, flags);
1328 iommu->root_entry = root;
1329 spin_unlock_irqrestore(&iommu->lock, flags);
1330
1331 return 0;
1332}
1333
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001334static void iommu_set_root_entry(struct intel_iommu *iommu)
1335{
David Woodhouse03ecc322015-02-13 14:35:21 +00001336 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001337 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001338 unsigned long flag;
1339
David Woodhouse03ecc322015-02-13 14:35:21 +00001340 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001341 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001342 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001344 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001345 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001346
David Woodhousec416daa2009-05-10 20:30:58 +01001347 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348
1349 /* Make sure hardware complete it */
1350 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001351 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001352
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001353 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001354}
1355
1356static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1357{
1358 u32 val;
1359 unsigned long flag;
1360
David Woodhouse9af88142009-02-13 23:18:03 +00001361 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001362 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001363
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001364 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001365 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366
1367 /* Make sure hardware complete it */
1368 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001369 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001370
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001371 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372}
1373
1374/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001375static void __iommu_flush_context(struct intel_iommu *iommu,
1376 u16 did, u16 source_id, u8 function_mask,
1377 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001378{
1379 u64 val = 0;
1380 unsigned long flag;
1381
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382 switch (type) {
1383 case DMA_CCMD_GLOBAL_INVL:
1384 val = DMA_CCMD_GLOBAL_INVL;
1385 break;
1386 case DMA_CCMD_DOMAIN_INVL:
1387 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1388 break;
1389 case DMA_CCMD_DEVICE_INVL:
1390 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1391 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1392 break;
1393 default:
1394 BUG();
1395 }
1396 val |= DMA_CCMD_ICC;
1397
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001398 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001399 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1400
1401 /* Make sure hardware complete it */
1402 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1403 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1404
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001405 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001406}
1407
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001408/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001409static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1410 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411{
1412 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1413 u64 val = 0, val_iva = 0;
1414 unsigned long flag;
1415
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001416 switch (type) {
1417 case DMA_TLB_GLOBAL_FLUSH:
1418 /* global flush doesn't need set IVA_REG */
1419 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1420 break;
1421 case DMA_TLB_DSI_FLUSH:
1422 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1423 break;
1424 case DMA_TLB_PSI_FLUSH:
1425 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001426 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001427 val_iva = size_order | addr;
1428 break;
1429 default:
1430 BUG();
1431 }
1432 /* Note: set drain read/write */
1433#if 0
1434 /*
1435 * This is probably to be super secure.. Looks like we can
1436 * ignore it without any impact.
1437 */
1438 if (cap_read_drain(iommu->cap))
1439 val |= DMA_TLB_READ_DRAIN;
1440#endif
1441 if (cap_write_drain(iommu->cap))
1442 val |= DMA_TLB_WRITE_DRAIN;
1443
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001444 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445 /* Note: Only uses first TLB reg currently */
1446 if (val_iva)
1447 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1448 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1449
1450 /* Make sure hardware complete it */
1451 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1452 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1453
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001454 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001455
1456 /* check IOTLB invalidation granularity */
1457 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001458 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001459 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001460 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001461 (unsigned long long)DMA_TLB_IIRG(type),
1462 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001463}
1464
David Woodhouse64ae8922014-03-09 12:52:30 -07001465static struct device_domain_info *
1466iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1467 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001468{
Yu Zhao93a23a72009-05-18 13:51:37 +08001469 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001470
Joerg Roedel55d94042015-07-22 16:50:40 +02001471 assert_spin_locked(&device_domain_lock);
1472
Yu Zhao93a23a72009-05-18 13:51:37 +08001473 if (!iommu->qi)
1474 return NULL;
1475
Yu Zhao93a23a72009-05-18 13:51:37 +08001476 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001477 if (info->iommu == iommu && info->bus == bus &&
1478 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001479 if (info->ats_supported && info->dev)
1480 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001481 break;
1482 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001483
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001484 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001485}
1486
Omer Peleg0824c592016-04-20 19:03:35 +03001487static void domain_update_iotlb(struct dmar_domain *domain)
1488{
1489 struct device_domain_info *info;
1490 bool has_iotlb_device = false;
1491
1492 assert_spin_locked(&device_domain_lock);
1493
1494 list_for_each_entry(info, &domain->devices, link) {
1495 struct pci_dev *pdev;
1496
1497 if (!info->dev || !dev_is_pci(info->dev))
1498 continue;
1499
1500 pdev = to_pci_dev(info->dev);
1501 if (pdev->ats_enabled) {
1502 has_iotlb_device = true;
1503 break;
1504 }
1505 }
1506
1507 domain->has_iotlb_device = has_iotlb_device;
1508}
1509
Yu Zhao93a23a72009-05-18 13:51:37 +08001510static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1511{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001512 struct pci_dev *pdev;
1513
Omer Peleg0824c592016-04-20 19:03:35 +03001514 assert_spin_locked(&device_domain_lock);
1515
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001516 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001517 return;
1518
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001519 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001520
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001521#ifdef CONFIG_INTEL_IOMMU_SVM
1522 /* The PCIe spec, in its wisdom, declares that the behaviour of
1523 the device if you enable PASID support after ATS support is
1524 undefined. So always enable PASID support on devices which
1525 have it, even if we can't yet know if we're ever going to
1526 use it. */
1527 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1528 info->pasid_enabled = 1;
1529
1530 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1531 info->pri_enabled = 1;
1532#endif
1533 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1534 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001535 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001536 info->ats_qdep = pci_ats_queue_depth(pdev);
1537 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001538}
1539
1540static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1541{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001542 struct pci_dev *pdev;
1543
Omer Peleg0824c592016-04-20 19:03:35 +03001544 assert_spin_locked(&device_domain_lock);
1545
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001546 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001547 return;
1548
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001549 pdev = to_pci_dev(info->dev);
1550
1551 if (info->ats_enabled) {
1552 pci_disable_ats(pdev);
1553 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001554 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001555 }
1556#ifdef CONFIG_INTEL_IOMMU_SVM
1557 if (info->pri_enabled) {
1558 pci_disable_pri(pdev);
1559 info->pri_enabled = 0;
1560 }
1561 if (info->pasid_enabled) {
1562 pci_disable_pasid(pdev);
1563 info->pasid_enabled = 0;
1564 }
1565#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001566}
1567
1568static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1569 u64 addr, unsigned mask)
1570{
1571 u16 sid, qdep;
1572 unsigned long flags;
1573 struct device_domain_info *info;
1574
Omer Peleg0824c592016-04-20 19:03:35 +03001575 if (!domain->has_iotlb_device)
1576 return;
1577
Yu Zhao93a23a72009-05-18 13:51:37 +08001578 spin_lock_irqsave(&device_domain_lock, flags);
1579 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001580 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001581 continue;
1582
1583 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001584 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001585 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1586 }
1587 spin_unlock_irqrestore(&device_domain_lock, flags);
1588}
1589
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001590static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1591 struct dmar_domain *domain,
1592 unsigned long pfn, unsigned int pages,
1593 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001594{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001595 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001596 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001597 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001598
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001599 BUG_ON(pages == 0);
1600
David Woodhouseea8ea462014-03-05 17:09:32 +00001601 if (ih)
1602 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001603 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001604 * Fallback to domain selective flush if no PSI support or the size is
1605 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001606 * PSI requires page size to be 2 ^ x, and the base address is naturally
1607 * aligned to the size
1608 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001609 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1610 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001611 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001612 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001613 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001614 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001615
1616 /*
Nadav Amit82653632010-04-01 13:24:40 +03001617 * In caching mode, changes of pages from non-present to present require
1618 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001619 */
Nadav Amit82653632010-04-01 13:24:40 +03001620 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001621 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1622 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001623}
1624
mark grossf8bab732008-02-08 04:18:38 -08001625static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1626{
1627 u32 pmen;
1628 unsigned long flags;
1629
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001630 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001631 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1632 pmen &= ~DMA_PMEN_EPM;
1633 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1634
1635 /* wait for the protected region status bit to clear */
1636 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1637 readl, !(pmen & DMA_PMEN_PRS), pmen);
1638
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001639 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001640}
1641
Jiang Liu2a41cce2014-07-11 14:19:33 +08001642static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643{
1644 u32 sts;
1645 unsigned long flags;
1646
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001647 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001648 iommu->gcmd |= DMA_GCMD_TE;
1649 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001650
1651 /* Make sure hardware complete it */
1652 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001653 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001654
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001655 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001656}
1657
Jiang Liu2a41cce2014-07-11 14:19:33 +08001658static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001659{
1660 u32 sts;
1661 unsigned long flag;
1662
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001663 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664 iommu->gcmd &= ~DMA_GCMD_TE;
1665 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1666
1667 /* Make sure hardware complete it */
1668 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001669 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001670
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001671 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001672}
1673
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001674
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001675static int iommu_init_domains(struct intel_iommu *iommu)
1676{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001677 u32 ndomains, nlongs;
1678 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001679
1680 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001681 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001682 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001683 nlongs = BITS_TO_LONGS(ndomains);
1684
Donald Dutile94a91b52009-08-20 16:51:34 -04001685 spin_lock_init(&iommu->lock);
1686
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1688 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001689 pr_err("%s: Allocating domain id array failed\n",
1690 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001691 return -ENOMEM;
1692 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001693
Wei Yang86f004c2016-05-21 02:41:51 +00001694 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001695 iommu->domains = kzalloc(size, GFP_KERNEL);
1696
1697 if (iommu->domains) {
1698 size = 256 * sizeof(struct dmar_domain *);
1699 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1700 }
1701
1702 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001703 pr_err("%s: Allocating domain array failed\n",
1704 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001705 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001706 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001707 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001708 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001709 return -ENOMEM;
1710 }
1711
Joerg Roedel8bf47812015-07-21 10:41:21 +02001712
1713
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001714 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001715 * If Caching mode is set, then invalid translations are tagged
1716 * with domain-id 0, hence we need to pre-allocate it. We also
1717 * use domain-id 0 as a marker for non-allocated domain-id, so
1718 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001720 set_bit(0, iommu->domain_ids);
1721
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001722 return 0;
1723}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001724
Jiang Liuffebeb42014-11-09 22:48:02 +08001725static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001726{
Joerg Roedel29a27712015-07-21 17:17:12 +02001727 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001728 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001729
Joerg Roedel29a27712015-07-21 17:17:12 +02001730 if (!iommu->domains || !iommu->domain_ids)
1731 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001732
Joerg Roedelbea64032016-11-08 15:08:26 +01001733again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001734 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001735 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1736 struct dmar_domain *domain;
1737
1738 if (info->iommu != iommu)
1739 continue;
1740
1741 if (!info->dev || !info->domain)
1742 continue;
1743
1744 domain = info->domain;
1745
Joerg Roedelbea64032016-11-08 15:08:26 +01001746 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001747
Joerg Roedelbea64032016-11-08 15:08:26 +01001748 if (!domain_type_is_vm_or_si(domain)) {
1749 /*
1750 * The domain_exit() function can't be called under
1751 * device_domain_lock, as it takes this lock itself.
1752 * So release the lock here and re-run the loop
1753 * afterwards.
1754 */
1755 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001756 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001757 goto again;
1758 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001759 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001760 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001761
1762 if (iommu->gcmd & DMA_GCMD_TE)
1763 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001764}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001765
Jiang Liuffebeb42014-11-09 22:48:02 +08001766static void free_dmar_iommu(struct intel_iommu *iommu)
1767{
1768 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001769 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001770 int i;
1771
1772 for (i = 0; i < elems; i++)
1773 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001774 kfree(iommu->domains);
1775 kfree(iommu->domain_ids);
1776 iommu->domains = NULL;
1777 iommu->domain_ids = NULL;
1778 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001779
Weidong Hand9630fe2008-12-08 11:06:32 +08001780 g_iommus[iommu->seq_id] = NULL;
1781
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001782 /* free context mapping */
1783 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001784
1785#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001786 if (pasid_enabled(iommu)) {
1787 if (ecap_prs(iommu->ecap))
1788 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001789 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001790 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001791#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001792}
1793
Jiang Liuab8dfe22014-07-11 14:19:27 +08001794static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001795{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001796 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001797
1798 domain = alloc_domain_mem();
1799 if (!domain)
1800 return NULL;
1801
Jiang Liuab8dfe22014-07-11 14:19:27 +08001802 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001803 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001804 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001805 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001806 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001807
1808 return domain;
1809}
1810
Joerg Roedeld160aca2015-07-22 11:52:53 +02001811/* Must be called with iommu->lock */
1812static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001813 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001814{
Jiang Liu44bde612014-07-11 14:19:29 +08001815 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001816 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001817
Joerg Roedel55d94042015-07-22 16:50:40 +02001818 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001819 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001820
Joerg Roedel29a27712015-07-21 17:17:12 +02001821 domain->iommu_refcnt[iommu->seq_id] += 1;
1822 domain->iommu_count += 1;
1823 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001824 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001825 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1826
1827 if (num >= ndomains) {
1828 pr_err("%s: No free domain ids\n", iommu->name);
1829 domain->iommu_refcnt[iommu->seq_id] -= 1;
1830 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001831 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001832 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001833
Joerg Roedeld160aca2015-07-22 11:52:53 +02001834 set_bit(num, iommu->domain_ids);
1835 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001836
Joerg Roedeld160aca2015-07-22 11:52:53 +02001837 domain->iommu_did[iommu->seq_id] = num;
1838 domain->nid = iommu->node;
1839
Jiang Liufb170fb2014-07-11 14:19:28 +08001840 domain_update_iommu_cap(domain);
1841 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001842
Joerg Roedel55d94042015-07-22 16:50:40 +02001843 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001844}
1845
1846static int domain_detach_iommu(struct dmar_domain *domain,
1847 struct intel_iommu *iommu)
1848{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001849 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001850
Joerg Roedel55d94042015-07-22 16:50:40 +02001851 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001852 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001853
Joerg Roedel29a27712015-07-21 17:17:12 +02001854 domain->iommu_refcnt[iommu->seq_id] -= 1;
1855 count = --domain->iommu_count;
1856 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001857 num = domain->iommu_did[iommu->seq_id];
1858 clear_bit(num, iommu->domain_ids);
1859 set_iommu_domain(iommu, num, NULL);
1860
Jiang Liufb170fb2014-07-11 14:19:28 +08001861 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001862 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001863 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001864
1865 return count;
1866}
1867
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001868static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001869static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001870
Joseph Cihula51a63e62011-03-21 11:04:24 -07001871static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872{
1873 struct pci_dev *pdev = NULL;
1874 struct iova *iova;
1875 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001876
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001877 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1878 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001879
Mark Gross8a443df2008-03-04 14:59:31 -08001880 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1881 &reserved_rbtree_key);
1882
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001883 /* IOAPIC ranges shouldn't be accessed by DMA */
1884 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1885 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001886 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001887 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001888 return -ENODEV;
1889 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890
1891 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1892 for_each_pci_dev(pdev) {
1893 struct resource *r;
1894
1895 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1896 r = &pdev->resource[i];
1897 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1898 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001899 iova = reserve_iova(&reserved_iova_list,
1900 IOVA_PFN(r->start),
1901 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001902 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001903 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001904 return -ENODEV;
1905 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001906 }
1907 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001908 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001909}
1910
1911static void domain_reserve_special_ranges(struct dmar_domain *domain)
1912{
1913 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1914}
1915
1916static inline int guestwidth_to_adjustwidth(int gaw)
1917{
1918 int agaw;
1919 int r = (gaw - 12) % 9;
1920
1921 if (r == 0)
1922 agaw = gaw;
1923 else
1924 agaw = gaw + 9 - r;
1925 if (agaw > 64)
1926 agaw = 64;
1927 return agaw;
1928}
1929
Joerg Roedeldc534b22015-07-22 12:44:02 +02001930static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1931 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001932{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001933 int adjust_width, agaw;
1934 unsigned long sagaw;
1935
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001936 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1937 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001938 domain_reserve_special_ranges(domain);
1939
1940 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001941 if (guest_width > cap_mgaw(iommu->cap))
1942 guest_width = cap_mgaw(iommu->cap);
1943 domain->gaw = guest_width;
1944 adjust_width = guestwidth_to_adjustwidth(guest_width);
1945 agaw = width_to_agaw(adjust_width);
1946 sagaw = cap_sagaw(iommu->cap);
1947 if (!test_bit(agaw, &sagaw)) {
1948 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001949 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001950 agaw = find_next_bit(&sagaw, 5, agaw);
1951 if (agaw >= 5)
1952 return -ENODEV;
1953 }
1954 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001955
Weidong Han8e6040972008-12-08 15:49:06 +08001956 if (ecap_coherent(iommu->ecap))
1957 domain->iommu_coherency = 1;
1958 else
1959 domain->iommu_coherency = 0;
1960
Sheng Yang58c610b2009-03-18 15:33:05 +08001961 if (ecap_sc_support(iommu->ecap))
1962 domain->iommu_snooping = 1;
1963 else
1964 domain->iommu_snooping = 0;
1965
David Woodhouse214e39a2014-03-19 10:38:49 +00001966 if (intel_iommu_superpage)
1967 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1968 else
1969 domain->iommu_superpage = 0;
1970
Suresh Siddha4c923d42009-10-02 11:01:24 -07001971 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001972
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001973 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001974 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001975 if (!domain->pgd)
1976 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001977 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001978 return 0;
1979}
1980
1981static void domain_exit(struct dmar_domain *domain)
1982{
David Woodhouseea8ea462014-03-05 17:09:32 +00001983 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001984
1985 /* Domain 0 is reserved, so dont process it */
1986 if (!domain)
1987 return;
1988
Alex Williamson7b668352011-05-24 12:02:41 +01001989 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001990 if (!intel_iommu_strict) {
1991 int cpu;
1992
1993 for_each_possible_cpu(cpu)
1994 flush_unmaps_timeout(cpu);
1995 }
Alex Williamson7b668352011-05-24 12:02:41 +01001996
Joerg Roedeld160aca2015-07-22 11:52:53 +02001997 /* Remove associated devices and clear attached or cached domains */
1998 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02002000 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08002001
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002002 /* destroy iovas */
2003 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002004
David Woodhouseea8ea462014-03-05 17:09:32 +00002005 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002006
David Woodhouseea8ea462014-03-05 17:09:32 +00002007 dma_free_pagelist(freelist);
2008
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009 free_domain_mem(domain);
2010}
2011
David Woodhouse64ae8922014-03-09 12:52:30 -07002012static int domain_context_mapping_one(struct dmar_domain *domain,
2013 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002014 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002015{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002016 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002017 int translation = CONTEXT_TT_MULTI_LEVEL;
2018 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002019 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002020 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002021 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002022 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002023
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002024 WARN_ON(did == 0);
2025
Joerg Roedel28ccce02015-07-21 14:45:31 +02002026 if (hw_pass_through && domain_type_is_si(domain))
2027 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002028
2029 pr_debug("Set context mapping for %02x:%02x.%d\n",
2030 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002031
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002032 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002033
Joerg Roedel55d94042015-07-22 16:50:40 +02002034 spin_lock_irqsave(&device_domain_lock, flags);
2035 spin_lock(&iommu->lock);
2036
2037 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002038 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002039 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002040 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002041
Joerg Roedel55d94042015-07-22 16:50:40 +02002042 ret = 0;
2043 if (context_present(context))
2044 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002045
Xunlei Pangaec0e862016-12-05 20:09:07 +08002046 /*
2047 * For kdump cases, old valid entries may be cached due to the
2048 * in-flight DMA and copied pgtable, but there is no unmapping
2049 * behaviour for them, thus we need an explicit cache flush for
2050 * the newly-mapped device. For kdump, at this point, the device
2051 * is supposed to finish reset at its driver probe stage, so no
2052 * in-flight DMA will exist, and we don't need to worry anymore
2053 * hereafter.
2054 */
2055 if (context_copied(context)) {
2056 u16 did_old = context_domain_id(context);
2057
KarimAllah Ahmedf73a7ee2017-05-05 11:39:59 -07002058 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangaec0e862016-12-05 20:09:07 +08002059 iommu->flush.flush_context(iommu, did_old,
2060 (((u16)bus) << 8) | devfn,
2061 DMA_CCMD_MASK_NOBIT,
2062 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmedf73a7ee2017-05-05 11:39:59 -07002063 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2064 DMA_TLB_DSI_FLUSH);
2065 }
Xunlei Pangaec0e862016-12-05 20:09:07 +08002066 }
2067
Weidong Hanea6606b2008-12-08 23:08:15 +08002068 pgd = domain->pgd;
2069
Joerg Roedelde24e552015-07-21 14:53:04 +02002070 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002071 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002072
Joerg Roedelde24e552015-07-21 14:53:04 +02002073 /*
2074 * Skip top levels of page tables for iommu which has less agaw
2075 * than default. Unnecessary for PT mode.
2076 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002077 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002078 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002079 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002080 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002081 if (!dma_pte_present(pgd))
2082 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002083 }
2084
David Woodhouse64ae8922014-03-09 12:52:30 -07002085 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002086 if (info && info->ats_supported)
2087 translation = CONTEXT_TT_DEV_IOTLB;
2088 else
2089 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002090
Yu Zhao93a23a72009-05-18 13:51:37 +08002091 context_set_address_root(context, virt_to_phys(pgd));
2092 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002093 } else {
2094 /*
2095 * In pass through mode, AW must be programmed to
2096 * indicate the largest AGAW value supported by
2097 * hardware. And ASR is ignored by hardware.
2098 */
2099 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002100 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002101
2102 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002103 context_set_fault_enable(context);
2104 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002105 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002106
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002107 /*
2108 * It's a non-present to present mapping. If hardware doesn't cache
2109 * non-present entry we only need to flush the write-buffer. If the
2110 * _does_ cache non-present entries, then it does so in the special
2111 * domain #0, which we have to flush:
2112 */
2113 if (cap_caching_mode(iommu->cap)) {
2114 iommu->flush.flush_context(iommu, 0,
2115 (((u16)bus) << 8) | devfn,
2116 DMA_CCMD_MASK_NOBIT,
2117 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002118 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002119 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002120 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002121 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002122 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002123
Joerg Roedel55d94042015-07-22 16:50:40 +02002124 ret = 0;
2125
2126out_unlock:
2127 spin_unlock(&iommu->lock);
2128 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002129
Wei Yang5c365d12016-07-13 13:53:21 +00002130 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002131}
2132
Alex Williamson579305f2014-07-03 09:51:43 -06002133struct domain_context_mapping_data {
2134 struct dmar_domain *domain;
2135 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002136};
2137
2138static int domain_context_mapping_cb(struct pci_dev *pdev,
2139 u16 alias, void *opaque)
2140{
2141 struct domain_context_mapping_data *data = opaque;
2142
2143 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002144 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002145}
2146
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002147static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002148domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002149{
David Woodhouse64ae8922014-03-09 12:52:30 -07002150 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002151 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002152 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002153
David Woodhousee1f167f2014-03-09 15:24:46 -07002154 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002155 if (!iommu)
2156 return -ENODEV;
2157
Alex Williamson579305f2014-07-03 09:51:43 -06002158 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002159 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002160
2161 data.domain = domain;
2162 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002163
2164 return pci_for_each_dma_alias(to_pci_dev(dev),
2165 &domain_context_mapping_cb, &data);
2166}
2167
2168static int domain_context_mapped_cb(struct pci_dev *pdev,
2169 u16 alias, void *opaque)
2170{
2171 struct intel_iommu *iommu = opaque;
2172
2173 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002174}
2175
David Woodhousee1f167f2014-03-09 15:24:46 -07002176static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002177{
Weidong Han5331fe62008-12-08 23:00:00 +08002178 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002179 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002180
David Woodhousee1f167f2014-03-09 15:24:46 -07002181 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002182 if (!iommu)
2183 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184
Alex Williamson579305f2014-07-03 09:51:43 -06002185 if (!dev_is_pci(dev))
2186 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002187
Alex Williamson579305f2014-07-03 09:51:43 -06002188 return !pci_for_each_dma_alias(to_pci_dev(dev),
2189 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002190}
2191
Fenghua Yuf5329592009-08-04 15:09:37 -07002192/* Returns a number of VTD pages, but aligned to MM page size */
2193static inline unsigned long aligned_nrpages(unsigned long host_addr,
2194 size_t size)
2195{
2196 host_addr &= ~PAGE_MASK;
2197 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2198}
2199
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002200/* Return largest possible superpage level for a given mapping */
2201static inline int hardware_largepage_caps(struct dmar_domain *domain,
2202 unsigned long iov_pfn,
2203 unsigned long phy_pfn,
2204 unsigned long pages)
2205{
2206 int support, level = 1;
2207 unsigned long pfnmerge;
2208
2209 support = domain->iommu_superpage;
2210
2211 /* To use a large page, the virtual *and* physical addresses
2212 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2213 of them will mean we have to use smaller pages. So just
2214 merge them and check both at once. */
2215 pfnmerge = iov_pfn | phy_pfn;
2216
2217 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2218 pages >>= VTD_STRIDE_SHIFT;
2219 if (!pages)
2220 break;
2221 pfnmerge >>= VTD_STRIDE_SHIFT;
2222 level++;
2223 support--;
2224 }
2225 return level;
2226}
2227
David Woodhouse9051aa02009-06-29 12:30:54 +01002228static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2229 struct scatterlist *sg, unsigned long phys_pfn,
2230 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002231{
2232 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002233 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002234 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002235 unsigned int largepage_lvl = 0;
2236 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002237
Jiang Liu162d1b12014-07-11 14:19:35 +08002238 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002239
2240 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2241 return -EINVAL;
2242
2243 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2244
Jiang Liucc4f14a2014-11-26 09:42:10 +08002245 if (!sg) {
2246 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002247 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2248 }
2249
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002250 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002251 uint64_t tmp;
2252
David Woodhousee1605492009-06-29 11:17:38 +01002253 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002254 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002255 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2256 sg->dma_length = sg->length;
Dan Williams3e6110f2015-12-15 12:54:06 -08002257 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002258 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002259 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002260
David Woodhousee1605492009-06-29 11:17:38 +01002261 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002262 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2263
David Woodhouse5cf0a762014-03-19 16:07:49 +00002264 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002265 if (!pte)
2266 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002267 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002268 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002269 unsigned long nr_superpages, end_pfn;
2270
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002271 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002272 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002273
2274 nr_superpages = sg_res / lvl_pages;
2275 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2276
Jiang Liud41a4ad2014-07-11 14:19:34 +08002277 /*
2278 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002279 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002280 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002281 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002282 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002283 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002284 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002285
David Woodhousee1605492009-06-29 11:17:38 +01002286 }
2287 /* We don't need lock here, nobody else
2288 * touches the iova range
2289 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002290 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002291 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002292 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002293 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2294 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002295 if (dumps) {
2296 dumps--;
2297 debug_dma_dump_mappings(NULL);
2298 }
2299 WARN_ON(1);
2300 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002301
2302 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2303
2304 BUG_ON(nr_pages < lvl_pages);
2305 BUG_ON(sg_res < lvl_pages);
2306
2307 nr_pages -= lvl_pages;
2308 iov_pfn += lvl_pages;
2309 phys_pfn += lvl_pages;
2310 pteval += lvl_pages * VTD_PAGE_SIZE;
2311 sg_res -= lvl_pages;
2312
2313 /* If the next PTE would be the first in a new page, then we
2314 need to flush the cache on the entries we've just written.
2315 And then we'll need to recalculate 'pte', so clear it and
2316 let it get set again in the if (!pte) block above.
2317
2318 If we're done (!nr_pages) we need to flush the cache too.
2319
2320 Also if we've been setting superpages, we may need to
2321 recalculate 'pte' and switch back to smaller pages for the
2322 end of the mapping, if the trailing size is not enough to
2323 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002324 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002325 if (!nr_pages || first_pte_in_page(pte) ||
2326 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002327 domain_flush_cache(domain, first_pte,
2328 (void *)pte - (void *)first_pte);
2329 pte = NULL;
2330 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002331
2332 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002333 sg = sg_next(sg);
2334 }
2335 return 0;
2336}
2337
David Woodhouse9051aa02009-06-29 12:30:54 +01002338static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2339 struct scatterlist *sg, unsigned long nr_pages,
2340 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002341{
David Woodhouse9051aa02009-06-29 12:30:54 +01002342 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2343}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002344
David Woodhouse9051aa02009-06-29 12:30:54 +01002345static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2346 unsigned long phys_pfn, unsigned long nr_pages,
2347 int prot)
2348{
2349 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002350}
2351
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002352static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002353{
Weidong Hanc7151a82008-12-08 22:51:37 +08002354 if (!iommu)
2355 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002356
2357 clear_context_table(iommu, bus, devfn);
2358 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002359 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002360 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002361}
2362
David Woodhouse109b9b02012-05-25 17:43:02 +01002363static inline void unlink_domain_info(struct device_domain_info *info)
2364{
2365 assert_spin_locked(&device_domain_lock);
2366 list_del(&info->link);
2367 list_del(&info->global);
2368 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002369 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002370}
2371
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002372static void domain_remove_dev_info(struct dmar_domain *domain)
2373{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002374 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002375 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002376
2377 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002378 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002379 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002380 spin_unlock_irqrestore(&device_domain_lock, flags);
2381}
2382
2383/*
2384 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002385 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002386 */
David Woodhouse1525a292014-03-06 16:19:30 +00002387static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002388{
2389 struct device_domain_info *info;
2390
2391 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002392 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002393 if (info)
2394 return info->domain;
2395 return NULL;
2396}
2397
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002398static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002399dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2400{
2401 struct device_domain_info *info;
2402
2403 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002404 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002405 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002406 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002407
2408 return NULL;
2409}
2410
Joerg Roedel5db31562015-07-22 12:40:43 +02002411static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2412 int bus, int devfn,
2413 struct device *dev,
2414 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002415{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002416 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002417 struct device_domain_info *info;
2418 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002419 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002420
2421 info = alloc_devinfo_mem();
2422 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002423 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002424
Jiang Liu745f2582014-02-19 14:07:26 +08002425 info->bus = bus;
2426 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002427 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2428 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2429 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002430 info->dev = dev;
2431 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002432 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002433
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002434 if (dev && dev_is_pci(dev)) {
2435 struct pci_dev *pdev = to_pci_dev(info->dev);
2436
2437 if (ecap_dev_iotlb_support(iommu->ecap) &&
2438 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2439 dmar_find_matched_atsr_unit(pdev))
2440 info->ats_supported = 1;
2441
2442 if (ecs_enabled(iommu)) {
2443 if (pasid_enabled(iommu)) {
2444 int features = pci_pasid_features(pdev);
2445 if (features >= 0)
2446 info->pasid_supported = features | 1;
2447 }
2448
2449 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2450 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2451 info->pri_supported = 1;
2452 }
2453 }
2454
Jiang Liu745f2582014-02-19 14:07:26 +08002455 spin_lock_irqsave(&device_domain_lock, flags);
2456 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002457 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002458
2459 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002460 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002461 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002462 if (info2) {
2463 found = info2->domain;
2464 info2->dev = dev;
2465 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002466 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002467
Jiang Liu745f2582014-02-19 14:07:26 +08002468 if (found) {
2469 spin_unlock_irqrestore(&device_domain_lock, flags);
2470 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002471 /* Caller must free the original domain */
2472 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002473 }
2474
Joerg Roedeld160aca2015-07-22 11:52:53 +02002475 spin_lock(&iommu->lock);
2476 ret = domain_attach_iommu(domain, iommu);
2477 spin_unlock(&iommu->lock);
2478
2479 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002480 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302481 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002482 return NULL;
2483 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002484
David Woodhouseb718cd32014-03-09 13:11:33 -07002485 list_add(&info->link, &domain->devices);
2486 list_add(&info->global, &device_domain_list);
2487 if (dev)
2488 dev->archdata.iommu = info;
2489 spin_unlock_irqrestore(&device_domain_lock, flags);
2490
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002491 if (dev && domain_context_mapping(domain, dev)) {
2492 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002493 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002494 return NULL;
2495 }
2496
David Woodhouseb718cd32014-03-09 13:11:33 -07002497 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002498}
2499
Alex Williamson579305f2014-07-03 09:51:43 -06002500static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2501{
2502 *(u16 *)opaque = alias;
2503 return 0;
2504}
2505
Joerg Roedel76208352016-08-25 14:25:12 +02002506static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002507{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002508 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002509 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002510 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002511 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002512 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002513 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002514
David Woodhouse146922e2014-03-09 15:44:17 -07002515 iommu = device_to_iommu(dev, &bus, &devfn);
2516 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002517 return NULL;
2518
Joerg Roedel08a7f452015-07-23 18:09:11 +02002519 req_id = ((u16)bus << 8) | devfn;
2520
Alex Williamson579305f2014-07-03 09:51:43 -06002521 if (dev_is_pci(dev)) {
2522 struct pci_dev *pdev = to_pci_dev(dev);
2523
2524 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2525
2526 spin_lock_irqsave(&device_domain_lock, flags);
2527 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2528 PCI_BUS_NUM(dma_alias),
2529 dma_alias & 0xff);
2530 if (info) {
2531 iommu = info->iommu;
2532 domain = info->domain;
2533 }
2534 spin_unlock_irqrestore(&device_domain_lock, flags);
2535
Joerg Roedel76208352016-08-25 14:25:12 +02002536 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002537 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002538 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002539 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002540
David Woodhouse146922e2014-03-09 15:44:17 -07002541 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002542 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002543 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002544 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002545 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002546 domain_exit(domain);
2547 return NULL;
2548 }
2549
Joerg Roedel76208352016-08-25 14:25:12 +02002550out:
Alex Williamson579305f2014-07-03 09:51:43 -06002551
Joerg Roedel76208352016-08-25 14:25:12 +02002552 return domain;
2553}
2554
2555static struct dmar_domain *set_domain_for_dev(struct device *dev,
2556 struct dmar_domain *domain)
2557{
2558 struct intel_iommu *iommu;
2559 struct dmar_domain *tmp;
2560 u16 req_id, dma_alias;
2561 u8 bus, devfn;
2562
2563 iommu = device_to_iommu(dev, &bus, &devfn);
2564 if (!iommu)
2565 return NULL;
2566
2567 req_id = ((u16)bus << 8) | devfn;
2568
2569 if (dev_is_pci(dev)) {
2570 struct pci_dev *pdev = to_pci_dev(dev);
2571
2572 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2573
2574 /* register PCI DMA alias device */
2575 if (req_id != dma_alias) {
2576 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2577 dma_alias & 0xff, NULL, domain);
2578
2579 if (!tmp || tmp != domain)
2580 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002581 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002582 }
2583
Joerg Roedel5db31562015-07-22 12:40:43 +02002584 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002585 if (!tmp || tmp != domain)
2586 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002587
Joerg Roedel76208352016-08-25 14:25:12 +02002588 return domain;
2589}
2590
2591static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2592{
2593 struct dmar_domain *domain, *tmp;
2594
2595 domain = find_domain(dev);
2596 if (domain)
2597 goto out;
2598
2599 domain = find_or_alloc_domain(dev, gaw);
2600 if (!domain)
2601 goto out;
2602
2603 tmp = set_domain_for_dev(dev, domain);
2604 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002605 domain_exit(domain);
2606 domain = tmp;
2607 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002608
Joerg Roedel76208352016-08-25 14:25:12 +02002609out:
2610
David Woodhouseb718cd32014-03-09 13:11:33 -07002611 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002612}
2613
David Woodhouseb2132032009-06-26 18:50:28 +01002614static int iommu_domain_identity_map(struct dmar_domain *domain,
2615 unsigned long long start,
2616 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002617{
David Woodhousec5395d52009-06-28 16:35:56 +01002618 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2619 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002620
David Woodhousec5395d52009-06-28 16:35:56 +01002621 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2622 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002623 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002624 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002625 }
2626
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002627 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002628 /*
2629 * RMRR range might have overlap with physical memory range,
2630 * clear it first
2631 */
David Woodhousec5395d52009-06-28 16:35:56 +01002632 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002633
David Woodhousec5395d52009-06-28 16:35:56 +01002634 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2635 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002636 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002637}
2638
Joerg Roedeld66ce542015-09-23 19:00:10 +02002639static int domain_prepare_identity_map(struct device *dev,
2640 struct dmar_domain *domain,
2641 unsigned long long start,
2642 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002643{
David Woodhouse19943b02009-08-04 16:19:20 +01002644 /* For _hardware_ passthrough, don't bother. But for software
2645 passthrough, we do it anyway -- it may indicate a memory
2646 range which is reserved in E820, so which didn't get set
2647 up to start with in si_domain */
2648 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002649 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2650 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002651 return 0;
2652 }
2653
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002654 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2655 dev_name(dev), start, end);
2656
David Woodhouse5595b522009-12-02 09:21:55 +00002657 if (end < start) {
2658 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2659 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2660 dmi_get_system_info(DMI_BIOS_VENDOR),
2661 dmi_get_system_info(DMI_BIOS_VERSION),
2662 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002663 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002664 }
2665
David Woodhouse2ff729f2009-08-26 14:25:41 +01002666 if (end >> agaw_to_width(domain->agaw)) {
2667 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2668 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2669 agaw_to_width(domain->agaw),
2670 dmi_get_system_info(DMI_BIOS_VENDOR),
2671 dmi_get_system_info(DMI_BIOS_VERSION),
2672 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002673 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002674 }
David Woodhouse19943b02009-08-04 16:19:20 +01002675
Joerg Roedeld66ce542015-09-23 19:00:10 +02002676 return iommu_domain_identity_map(domain, start, end);
2677}
2678
2679static int iommu_prepare_identity_map(struct device *dev,
2680 unsigned long long start,
2681 unsigned long long end)
2682{
2683 struct dmar_domain *domain;
2684 int ret;
2685
2686 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2687 if (!domain)
2688 return -ENOMEM;
2689
2690 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002691 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002692 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002693
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002694 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002695}
2696
2697static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002698 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002699{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002700 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002701 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002702 return iommu_prepare_identity_map(dev, rmrr->base_address,
2703 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002704}
2705
Suresh Siddhad3f13812011-08-23 17:05:25 -07002706#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002707static inline void iommu_prepare_isa(void)
2708{
2709 struct pci_dev *pdev;
2710 int ret;
2711
2712 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2713 if (!pdev)
2714 return;
2715
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002716 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002717 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002718
2719 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002720 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002721
Yijing Wang9b27e822014-05-20 20:37:52 +08002722 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002723}
2724#else
2725static inline void iommu_prepare_isa(void)
2726{
2727 return;
2728}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002729#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002730
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002731static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002732
Matt Kraai071e1372009-08-23 22:30:22 -07002733static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002734{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002735 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002736
Jiang Liuab8dfe22014-07-11 14:19:27 +08002737 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002738 if (!si_domain)
2739 return -EFAULT;
2740
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002741 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2742 domain_exit(si_domain);
2743 return -EFAULT;
2744 }
2745
Joerg Roedel0dc79712015-07-21 15:40:06 +02002746 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002747
David Woodhouse19943b02009-08-04 16:19:20 +01002748 if (hw)
2749 return 0;
2750
David Woodhousec7ab48d2009-06-26 19:10:36 +01002751 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002752 unsigned long start_pfn, end_pfn;
2753 int i;
2754
2755 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2756 ret = iommu_domain_identity_map(si_domain,
2757 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2758 if (ret)
2759 return ret;
2760 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002761 }
2762
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002763 return 0;
2764}
2765
David Woodhouse9b226622014-03-09 14:03:28 -07002766static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002767{
2768 struct device_domain_info *info;
2769
2770 if (likely(!iommu_identity_mapping))
2771 return 0;
2772
David Woodhouse9b226622014-03-09 14:03:28 -07002773 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002774 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2775 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002776
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002777 return 0;
2778}
2779
Joerg Roedel28ccce02015-07-21 14:45:31 +02002780static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002781{
David Woodhouse0ac72662014-03-09 13:19:22 -07002782 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002783 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002784 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002785
David Woodhouse5913c9b2014-03-09 16:27:31 -07002786 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002787 if (!iommu)
2788 return -ENODEV;
2789
Joerg Roedel5db31562015-07-22 12:40:43 +02002790 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002791 if (ndomain != domain)
2792 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002793
2794 return 0;
2795}
2796
David Woodhouse0b9d9752014-03-09 15:48:15 -07002797static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002798{
2799 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002800 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002801 int i;
2802
Jiang Liu0e242612014-02-19 14:07:34 +08002803 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002804 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002805 /*
2806 * Return TRUE if this RMRR contains the device that
2807 * is passed in.
2808 */
2809 for_each_active_dev_scope(rmrr->devices,
2810 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002811 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002812 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002813 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002814 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002815 }
Jiang Liu0e242612014-02-19 14:07:34 +08002816 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002817 return false;
2818}
2819
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002820/*
2821 * There are a couple cases where we need to restrict the functionality of
2822 * devices associated with RMRRs. The first is when evaluating a device for
2823 * identity mapping because problems exist when devices are moved in and out
2824 * of domains and their respective RMRR information is lost. This means that
2825 * a device with associated RMRRs will never be in a "passthrough" domain.
2826 * The second is use of the device through the IOMMU API. This interface
2827 * expects to have full control of the IOVA space for the device. We cannot
2828 * satisfy both the requirement that RMRR access is maintained and have an
2829 * unencumbered IOVA space. We also have no ability to quiesce the device's
2830 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2831 * We therefore prevent devices associated with an RMRR from participating in
2832 * the IOMMU API, which eliminates them from device assignment.
2833 *
2834 * In both cases we assume that PCI USB devices with RMRRs have them largely
2835 * for historical reasons and that the RMRR space is not actively used post
2836 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002837 *
2838 * The same exception is made for graphics devices, with the requirement that
2839 * any use of the RMRR regions will be torn down before assigning the device
2840 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002841 */
2842static bool device_is_rmrr_locked(struct device *dev)
2843{
2844 if (!device_has_rmrr(dev))
2845 return false;
2846
2847 if (dev_is_pci(dev)) {
2848 struct pci_dev *pdev = to_pci_dev(dev);
2849
David Woodhouse18436af2015-03-25 15:05:47 +00002850 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002851 return false;
2852 }
2853
2854 return true;
2855}
2856
David Woodhouse3bdb2592014-03-09 16:03:08 -07002857static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002858{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002859
David Woodhouse3bdb2592014-03-09 16:03:08 -07002860 if (dev_is_pci(dev)) {
2861 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002862
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002863 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002864 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002865
David Woodhouse3bdb2592014-03-09 16:03:08 -07002866 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2867 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002868
David Woodhouse3bdb2592014-03-09 16:03:08 -07002869 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2870 return 1;
2871
2872 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2873 return 0;
2874
2875 /*
2876 * We want to start off with all devices in the 1:1 domain, and
2877 * take them out later if we find they can't access all of memory.
2878 *
2879 * However, we can't do this for PCI devices behind bridges,
2880 * because all PCI devices behind the same bridge will end up
2881 * with the same source-id on their transactions.
2882 *
2883 * Practically speaking, we can't change things around for these
2884 * devices at run-time, because we can't be sure there'll be no
2885 * DMA transactions in flight for any of their siblings.
2886 *
2887 * So PCI devices (unless they're on the root bus) as well as
2888 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2889 * the 1:1 domain, just in _case_ one of their siblings turns out
2890 * not to be able to map all of memory.
2891 */
2892 if (!pci_is_pcie(pdev)) {
2893 if (!pci_is_root_bus(pdev->bus))
2894 return 0;
2895 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2896 return 0;
2897 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2898 return 0;
2899 } else {
2900 if (device_has_rmrr(dev))
2901 return 0;
2902 }
David Woodhouse6941af22009-07-04 18:24:27 +01002903
David Woodhouse3dfc8132009-07-04 19:11:08 +01002904 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002905 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002906 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002907 * take them out of the 1:1 domain later.
2908 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002909 if (!startup) {
2910 /*
2911 * If the device's dma_mask is less than the system's memory
2912 * size then this is not a candidate for identity mapping.
2913 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002914 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002915
David Woodhouse3bdb2592014-03-09 16:03:08 -07002916 if (dev->coherent_dma_mask &&
2917 dev->coherent_dma_mask < dma_mask)
2918 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002919
David Woodhouse3bdb2592014-03-09 16:03:08 -07002920 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002921 }
David Woodhouse6941af22009-07-04 18:24:27 +01002922
2923 return 1;
2924}
2925
David Woodhousecf04eee2014-03-21 16:49:04 +00002926static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2927{
2928 int ret;
2929
2930 if (!iommu_should_identity_map(dev, 1))
2931 return 0;
2932
Joerg Roedel28ccce02015-07-21 14:45:31 +02002933 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002934 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002935 pr_info("%s identity mapping for device %s\n",
2936 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002937 else if (ret == -ENODEV)
2938 /* device not associated with an iommu */
2939 ret = 0;
2940
2941 return ret;
2942}
2943
2944
Matt Kraai071e1372009-08-23 22:30:22 -07002945static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002946{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002947 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002948 struct dmar_drhd_unit *drhd;
2949 struct intel_iommu *iommu;
2950 struct device *dev;
2951 int i;
2952 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002953
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002954 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002955 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2956 if (ret)
2957 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002958 }
2959
David Woodhousecf04eee2014-03-21 16:49:04 +00002960 for_each_active_iommu(iommu, drhd)
2961 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2962 struct acpi_device_physical_node *pn;
2963 struct acpi_device *adev;
2964
2965 if (dev->bus != &acpi_bus_type)
2966 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002967
David Woodhousecf04eee2014-03-21 16:49:04 +00002968 adev= to_acpi_device(dev);
2969 mutex_lock(&adev->physical_node_lock);
2970 list_for_each_entry(pn, &adev->physical_node_list, node) {
2971 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2972 if (ret)
2973 break;
2974 }
2975 mutex_unlock(&adev->physical_node_lock);
2976 if (ret)
2977 return ret;
2978 }
2979
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002980 return 0;
2981}
2982
Jiang Liuffebeb42014-11-09 22:48:02 +08002983static void intel_iommu_init_qi(struct intel_iommu *iommu)
2984{
2985 /*
2986 * Start from the sane iommu hardware state.
2987 * If the queued invalidation is already initialized by us
2988 * (for example, while enabling interrupt-remapping) then
2989 * we got the things already rolling from a sane state.
2990 */
2991 if (!iommu->qi) {
2992 /*
2993 * Clear any previous faults.
2994 */
2995 dmar_fault(-1, iommu);
2996 /*
2997 * Disable queued invalidation if supported and already enabled
2998 * before OS handover.
2999 */
3000 dmar_disable_qi(iommu);
3001 }
3002
3003 if (dmar_enable_qi(iommu)) {
3004 /*
3005 * Queued Invalidate not enabled, use Register Based Invalidate
3006 */
3007 iommu->flush.flush_context = __iommu_flush_context;
3008 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003009 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003010 iommu->name);
3011 } else {
3012 iommu->flush.flush_context = qi_flush_context;
3013 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003014 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003015 }
3016}
3017
Joerg Roedel091d42e2015-06-12 11:56:10 +02003018static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003019 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003020 struct context_entry **tbl,
3021 int bus, bool ext)
3022{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003023 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003024 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003025 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003026 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003027 phys_addr_t old_ce_phys;
3028
3029 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003030 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003031
3032 for (devfn = 0; devfn < 256; devfn++) {
3033 /* First calculate the correct index */
3034 idx = (ext ? devfn * 2 : devfn) % 256;
3035
3036 if (idx == 0) {
3037 /* First save what we may have and clean up */
3038 if (new_ce) {
3039 tbl[tbl_idx] = new_ce;
3040 __iommu_flush_cache(iommu, new_ce,
3041 VTD_PAGE_SIZE);
3042 pos = 1;
3043 }
3044
3045 if (old_ce)
3046 iounmap(old_ce);
3047
3048 ret = 0;
3049 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003050 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003051 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003052 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003053
3054 if (!old_ce_phys) {
3055 if (ext && devfn == 0) {
3056 /* No LCTP, try UCTP */
3057 devfn = 0x7f;
3058 continue;
3059 } else {
3060 goto out;
3061 }
3062 }
3063
3064 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003065 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3066 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003067 if (!old_ce)
3068 goto out;
3069
3070 new_ce = alloc_pgtable_page(iommu->node);
3071 if (!new_ce)
3072 goto out_unmap;
3073
3074 ret = 0;
3075 }
3076
3077 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003078 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003079
Joerg Roedelcf484d02015-06-12 12:21:46 +02003080 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003081 continue;
3082
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003083 did = context_domain_id(&ce);
3084 if (did >= 0 && did < cap_ndoms(iommu->cap))
3085 set_bit(did, iommu->domain_ids);
3086
Joerg Roedelcf484d02015-06-12 12:21:46 +02003087 /*
3088 * We need a marker for copied context entries. This
3089 * marker needs to work for the old format as well as
3090 * for extended context entries.
3091 *
3092 * Bit 67 of the context entry is used. In the old
3093 * format this bit is available to software, in the
3094 * extended format it is the PGE bit, but PGE is ignored
3095 * by HW if PASIDs are disabled (and thus still
3096 * available).
3097 *
3098 * So disable PASIDs first and then mark the entry
3099 * copied. This means that we don't copy PASID
3100 * translations from the old kernel, but this is fine as
3101 * faults there are not fatal.
3102 */
3103 context_clear_pasid_enable(&ce);
3104 context_set_copied(&ce);
3105
Joerg Roedel091d42e2015-06-12 11:56:10 +02003106 new_ce[idx] = ce;
3107 }
3108
3109 tbl[tbl_idx + pos] = new_ce;
3110
3111 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3112
3113out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003114 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003115
3116out:
3117 return ret;
3118}
3119
3120static int copy_translation_tables(struct intel_iommu *iommu)
3121{
3122 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003123 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003124 phys_addr_t old_rt_phys;
3125 int ctxt_table_entries;
3126 unsigned long flags;
3127 u64 rtaddr_reg;
3128 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003129 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003130
3131 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3132 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003133 new_ext = !!ecap_ecs(iommu->ecap);
3134
3135 /*
3136 * The RTT bit can only be changed when translation is disabled,
3137 * but disabling translation means to open a window for data
3138 * corruption. So bail out and don't copy anything if we would
3139 * have to change the bit.
3140 */
3141 if (new_ext != ext)
3142 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003143
3144 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3145 if (!old_rt_phys)
3146 return -EINVAL;
3147
Dan Williamsdfddb962015-10-09 18:16:46 -04003148 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003149 if (!old_rt)
3150 return -ENOMEM;
3151
3152 /* This is too big for the stack - allocate it from slab */
3153 ctxt_table_entries = ext ? 512 : 256;
3154 ret = -ENOMEM;
3155 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3156 if (!ctxt_tbls)
3157 goto out_unmap;
3158
3159 for (bus = 0; bus < 256; bus++) {
3160 ret = copy_context_table(iommu, &old_rt[bus],
3161 ctxt_tbls, bus, ext);
3162 if (ret) {
3163 pr_err("%s: Failed to copy context table for bus %d\n",
3164 iommu->name, bus);
3165 continue;
3166 }
3167 }
3168
3169 spin_lock_irqsave(&iommu->lock, flags);
3170
3171 /* Context tables are copied, now write them to the root_entry table */
3172 for (bus = 0; bus < 256; bus++) {
3173 int idx = ext ? bus * 2 : bus;
3174 u64 val;
3175
3176 if (ctxt_tbls[idx]) {
3177 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3178 iommu->root_entry[bus].lo = val;
3179 }
3180
3181 if (!ext || !ctxt_tbls[idx + 1])
3182 continue;
3183
3184 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3185 iommu->root_entry[bus].hi = val;
3186 }
3187
3188 spin_unlock_irqrestore(&iommu->lock, flags);
3189
3190 kfree(ctxt_tbls);
3191
3192 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3193
3194 ret = 0;
3195
3196out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003197 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003198
3199 return ret;
3200}
3201
Joseph Cihulab7792602011-05-03 00:08:37 -07003202static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003203{
3204 struct dmar_drhd_unit *drhd;
3205 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003206 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003207 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003208 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003209 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003210
3211 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003212 * for each drhd
3213 * allocate root
3214 * initialize and program root entry to not present
3215 * endfor
3216 */
3217 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003218 /*
3219 * lock not needed as this is only incremented in the single
3220 * threaded kernel __init code path all other access are read
3221 * only
3222 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003223 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003224 g_num_of_iommus++;
3225 continue;
3226 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003227 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003228 }
3229
Jiang Liuffebeb42014-11-09 22:48:02 +08003230 /* Preallocate enough resources for IOMMU hot-addition */
3231 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3232 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3233
Weidong Hand9630fe2008-12-08 11:06:32 +08003234 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3235 GFP_KERNEL);
3236 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003237 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003238 ret = -ENOMEM;
3239 goto error;
3240 }
3241
Omer Pelegaa473242016-04-20 11:33:02 +03003242 for_each_possible_cpu(cpu) {
3243 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3244 cpu);
3245
3246 dfd->tables = kzalloc(g_num_of_iommus *
3247 sizeof(struct deferred_flush_table),
3248 GFP_KERNEL);
3249 if (!dfd->tables) {
3250 ret = -ENOMEM;
3251 goto free_g_iommus;
3252 }
3253
3254 spin_lock_init(&dfd->lock);
3255 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003256 }
3257
Jiang Liu7c919772014-01-06 14:18:18 +08003258 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003259 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003260
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003261 intel_iommu_init_qi(iommu);
3262
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003263 ret = iommu_init_domains(iommu);
3264 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003265 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003266
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003267 init_translation_status(iommu);
3268
Joerg Roedel091d42e2015-06-12 11:56:10 +02003269 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3270 iommu_disable_translation(iommu);
3271 clear_translation_pre_enabled(iommu);
3272 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3273 iommu->name);
3274 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003275
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003276 /*
3277 * TBD:
3278 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003279 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003280 */
3281 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003282 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003283 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003284
Joerg Roedel091d42e2015-06-12 11:56:10 +02003285 if (translation_pre_enabled(iommu)) {
3286 pr_info("Translation already enabled - trying to copy translation structures\n");
3287
3288 ret = copy_translation_tables(iommu);
3289 if (ret) {
3290 /*
3291 * We found the IOMMU with translation
3292 * enabled - but failed to copy over the
3293 * old root-entry table. Try to proceed
3294 * by disabling translation now and
3295 * allocating a clean root-entry table.
3296 * This might cause DMAR faults, but
3297 * probably the dump will still succeed.
3298 */
3299 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3300 iommu->name);
3301 iommu_disable_translation(iommu);
3302 clear_translation_pre_enabled(iommu);
3303 } else {
3304 pr_info("Copied translation tables from previous kernel for %s\n",
3305 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003306 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003307 }
3308 }
3309
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003310 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003311 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003312#ifdef CONFIG_INTEL_IOMMU_SVM
3313 if (pasid_enabled(iommu))
3314 intel_svm_alloc_pasid_tables(iommu);
3315#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003316 }
3317
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003318 /*
3319 * Now that qi is enabled on all iommus, set the root entry and flush
3320 * caches. This is required on some Intel X58 chipsets, otherwise the
3321 * flush_context function will loop forever and the boot hangs.
3322 */
3323 for_each_active_iommu(iommu, drhd) {
3324 iommu_flush_write_buffer(iommu);
3325 iommu_set_root_entry(iommu);
3326 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3327 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3328 }
3329
David Woodhouse19943b02009-08-04 16:19:20 +01003330 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003331 iommu_identity_mapping |= IDENTMAP_ALL;
3332
Suresh Siddhad3f13812011-08-23 17:05:25 -07003333#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003334 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003335#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003336
Ashok Raj21e722c2017-01-30 09:39:53 -08003337 check_tylersburg_isoch();
3338
Joerg Roedel86080cc2015-06-12 12:27:16 +02003339 if (iommu_identity_mapping) {
3340 ret = si_domain_init(hw_pass_through);
3341 if (ret)
3342 goto free_iommu;
3343 }
3344
David Woodhousee0fc7e02009-09-30 09:12:17 -07003345
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003346 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003347 * If we copied translations from a previous kernel in the kdump
3348 * case, we can not assign the devices to domains now, as that
3349 * would eliminate the old mappings. So skip this part and defer
3350 * the assignment to device driver initialization time.
3351 */
3352 if (copied_tables)
3353 goto domains_done;
3354
3355 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003356 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003357 * identity mappings for rmrr, gfx, and isa and may fall back to static
3358 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003359 */
David Woodhouse19943b02009-08-04 16:19:20 +01003360 if (iommu_identity_mapping) {
3361 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3362 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003363 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003364 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003365 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003366 }
David Woodhouse19943b02009-08-04 16:19:20 +01003367 /*
3368 * For each rmrr
3369 * for each dev attached to rmrr
3370 * do
3371 * locate drhd for dev, alloc domain for dev
3372 * allocate free domain
3373 * allocate page table entries for rmrr
3374 * if context not allocated for bus
3375 * allocate and init context
3376 * set present in root table for this bus
3377 * init context with domain, translation etc
3378 * endfor
3379 * endfor
3380 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003381 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003382 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003383 /* some BIOS lists non-exist devices in DMAR table. */
3384 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003385 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003386 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003387 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003388 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003389 }
3390 }
3391
3392 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003393
Joerg Roedela87f4912015-06-12 12:32:54 +02003394domains_done:
3395
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003396 /*
3397 * for each drhd
3398 * enable fault log
3399 * global invalidate context cache
3400 * global invalidate iotlb
3401 * enable translation
3402 */
Jiang Liu7c919772014-01-06 14:18:18 +08003403 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003404 if (drhd->ignored) {
3405 /*
3406 * we always have to disable PMRs or DMA may fail on
3407 * this device
3408 */
3409 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003410 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003411 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003412 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003413
3414 iommu_flush_write_buffer(iommu);
3415
David Woodhousea222a7f2015-10-07 23:35:18 +01003416#ifdef CONFIG_INTEL_IOMMU_SVM
3417 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3418 ret = intel_svm_enable_prq(iommu);
3419 if (ret)
3420 goto free_iommu;
3421 }
3422#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003423 ret = dmar_set_interrupt(iommu);
3424 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003425 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003426
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003427 if (!translation_pre_enabled(iommu))
3428 iommu_enable_translation(iommu);
3429
David Woodhouseb94996c2009-09-19 15:28:12 -07003430 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003431 }
3432
3433 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003434
3435free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003436 for_each_active_iommu(iommu, drhd) {
3437 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003438 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003439 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003440free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003441 for_each_possible_cpu(cpu)
3442 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003443 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003444error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003445 return ret;
3446}
3447
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003448/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003449static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003450 struct dmar_domain *domain,
3451 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003452{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003453 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003454
David Woodhouse875764d2009-06-28 21:20:51 +01003455 /* Restrict dma_mask to the width that the iommu can handle */
3456 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003457 /* Ensure we reserve the whole size-aligned region */
3458 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003459
3460 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003461 /*
3462 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003463 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003464 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003465 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003466 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3467 IOVA_PFN(DMA_BIT_MASK(32)));
3468 if (iova_pfn)
3469 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003470 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003471 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3472 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003473 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003474 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003475 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003476 }
3477
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003478 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003479}
3480
David Woodhoused4b709f2014-03-09 16:07:40 -07003481static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003482{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003483 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003484 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003485 struct device *i_dev;
3486 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003487
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003488 domain = find_domain(dev);
3489 if (domain)
3490 goto out;
3491
3492 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3493 if (!domain)
3494 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003495
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003496 /* We have a new domain - setup possible RMRRs for the device */
3497 rcu_read_lock();
3498 for_each_rmrr_units(rmrr) {
3499 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3500 i, i_dev) {
3501 if (i_dev != dev)
3502 continue;
3503
3504 ret = domain_prepare_identity_map(dev, domain,
3505 rmrr->base_address,
3506 rmrr->end_address);
3507 if (ret)
3508 dev_err(dev, "Mapping reserved region failed\n");
3509 }
3510 }
3511 rcu_read_unlock();
3512
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003513 tmp = set_domain_for_dev(dev, domain);
3514 if (!tmp || domain != tmp) {
3515 domain_exit(domain);
3516 domain = tmp;
3517 }
3518
3519out:
3520
3521 if (!domain)
3522 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3523
3524
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003525 return domain;
3526}
3527
David Woodhoused4b709f2014-03-09 16:07:40 -07003528static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003529{
3530 struct device_domain_info *info;
3531
3532 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003533 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003534 if (likely(info))
3535 return info->domain;
3536
3537 return __get_valid_domain_for_dev(dev);
3538}
3539
David Woodhouseecb509e2014-03-09 16:29:55 -07003540/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003541static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003542{
3543 int found;
3544
David Woodhouse3d891942014-03-06 15:59:26 +00003545 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003546 return 1;
3547
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003548 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003549 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003550
David Woodhouse9b226622014-03-09 14:03:28 -07003551 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003552 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003553 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003554 return 1;
3555 else {
3556 /*
3557 * 32 bit DMA is removed from si_domain and fall back
3558 * to non-identity mapping.
3559 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003560 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003561 pr_info("32bit %s uses non-identity mapping\n",
3562 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003563 return 0;
3564 }
3565 } else {
3566 /*
3567 * In case of a detached 64 bit DMA device from vm, the device
3568 * is put into si_domain for identity mapping.
3569 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003570 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003571 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003572 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003573 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003574 pr_info("64bit %s uses identity mapping\n",
3575 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003576 return 1;
3577 }
3578 }
3579 }
3580
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003581 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003582}
3583
David Woodhouse5040a912014-03-09 16:14:00 -07003584static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003585 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003586{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003587 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003588 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003589 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003590 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003591 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003592 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003593 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003594
3595 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003596
David Woodhouse5040a912014-03-09 16:14:00 -07003597 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003598 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003599
David Woodhouse5040a912014-03-09 16:14:00 -07003600 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003601 if (!domain)
3602 return 0;
3603
Weidong Han8c11e792008-12-08 15:29:22 +08003604 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003605 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003606
Omer Peleg2aac6302016-04-20 11:33:57 +03003607 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3608 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003609 goto error;
3610
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003611 /*
3612 * Check if DMAR supports zero-length reads on write only
3613 * mappings..
3614 */
3615 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003616 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003617 prot |= DMA_PTE_READ;
3618 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3619 prot |= DMA_PTE_WRITE;
3620 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003621 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003622 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003623 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003624 * is not a big problem
3625 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003626 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003627 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003628 if (ret)
3629 goto error;
3630
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003631 /* it's a non-present to present mapping. Only flush if caching mode */
3632 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003633 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003634 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003635 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003636 else
Weidong Han8c11e792008-12-08 15:29:22 +08003637 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003638
Omer Peleg2aac6302016-04-20 11:33:57 +03003639 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003640 start_paddr += paddr & ~PAGE_MASK;
3641 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003642
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003643error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003644 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003645 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003646 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003647 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003648 return 0;
3649}
3650
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003651static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3652 unsigned long offset, size_t size,
3653 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003654 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003655{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003656 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003657 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003658}
3659
Omer Pelegaa473242016-04-20 11:33:02 +03003660static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003661{
mark gross80b20dd2008-04-18 13:53:58 -07003662 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003663
Omer Pelegaa473242016-04-20 11:33:02 +03003664 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003665
3666 /* just flush them all */
3667 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003668 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003669 struct deferred_flush_table *flush_table =
3670 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003671 if (!iommu)
3672 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003673
Omer Pelegaa473242016-04-20 11:33:02 +03003674 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003675 continue;
3676
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003677 /* In caching mode, global flushes turn emulation expensive */
3678 if (!cap_caching_mode(iommu->cap))
3679 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003680 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003681 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003682 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003683 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003684 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003685 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003686 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003687 struct dmar_domain *domain = entry->domain;
3688 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003689
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003690 /* On real hardware multiple invalidations are expensive */
3691 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003692 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003693 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003694 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003695 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003696 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003697 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003698 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003699 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003700 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003701 if (freelist)
3702 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003703 }
Omer Pelegaa473242016-04-20 11:33:02 +03003704 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003705 }
3706
Omer Pelegaa473242016-04-20 11:33:02 +03003707 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003708}
3709
Omer Pelegaa473242016-04-20 11:33:02 +03003710static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003711{
Omer Pelegaa473242016-04-20 11:33:02 +03003712 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003713 unsigned long flags;
3714
Omer Pelegaa473242016-04-20 11:33:02 +03003715 spin_lock_irqsave(&flush_data->lock, flags);
3716 flush_unmaps(flush_data);
3717 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003718}
3719
Omer Peleg2aac6302016-04-20 11:33:57 +03003720static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003721 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003722{
3723 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003724 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003725 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003726 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003727 struct deferred_flush_data *flush_data;
3728 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003729
Omer Pelegaa473242016-04-20 11:33:02 +03003730 cpuid = get_cpu();
3731 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3732
3733 /* Flush all CPUs' entries to avoid deferring too much. If
3734 * this becomes a bottleneck, can just flush us, and rely on
3735 * flush timer for the rest.
3736 */
3737 if (flush_data->size == HIGH_WATER_MARK) {
3738 int cpu;
3739
3740 for_each_online_cpu(cpu)
3741 flush_unmaps_timeout(cpu);
3742 }
3743
3744 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003745
Weidong Han8c11e792008-12-08 15:29:22 +08003746 iommu = domain_get_iommu(dom);
3747 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003748
Omer Pelegaa473242016-04-20 11:33:02 +03003749 entry_id = flush_data->tables[iommu_id].next;
3750 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003751
Omer Pelegaa473242016-04-20 11:33:02 +03003752 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003753 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003754 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003755 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003756 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003757
Omer Pelegaa473242016-04-20 11:33:02 +03003758 if (!flush_data->timer_on) {
3759 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3760 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003761 }
Omer Pelegaa473242016-04-20 11:33:02 +03003762 flush_data->size++;
3763 spin_unlock_irqrestore(&flush_data->lock, flags);
3764
3765 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003766}
3767
Omer Peleg769530e2016-04-20 11:33:25 +03003768static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003769{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003770 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003771 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003772 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003773 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003774 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003775 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003776
David Woodhouse73676832009-07-04 14:08:36 +01003777 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003778 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003779
David Woodhouse1525a292014-03-06 16:19:30 +00003780 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003781 BUG_ON(!domain);
3782
Weidong Han8c11e792008-12-08 15:29:22 +08003783 iommu = domain_get_iommu(domain);
3784
Omer Peleg2aac6302016-04-20 11:33:57 +03003785 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003786
Omer Peleg769530e2016-04-20 11:33:25 +03003787 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003788 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003789 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003790
David Woodhoused794dc92009-06-28 00:27:49 +01003791 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003792 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003793
David Woodhouseea8ea462014-03-05 17:09:32 +00003794 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003795
mark gross5e0d2a62008-03-04 15:22:08 -08003796 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003797 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003798 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003799 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003800 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003801 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003802 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003803 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003804 /*
3805 * queue up the release of the unmap to save the 1/6th of the
3806 * cpu used up by the iotlb flush operation...
3807 */
mark gross5e0d2a62008-03-04 15:22:08 -08003808 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003809}
3810
Jiang Liud41a4ad2014-07-11 14:19:34 +08003811static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3812 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003813 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003814{
Omer Peleg769530e2016-04-20 11:33:25 +03003815 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003816}
3817
David Woodhouse5040a912014-03-09 16:14:00 -07003818static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003819 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003820 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003821{
Akinobu Mita36746432014-06-04 16:06:51 -07003822 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003823 int order;
3824
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003825 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003826 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003827
David Woodhouse5040a912014-03-09 16:14:00 -07003828 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003829 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003830 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3831 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003832 flags |= GFP_DMA;
3833 else
3834 flags |= GFP_DMA32;
3835 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003836
Mel Gormand0164ad2015-11-06 16:28:21 -08003837 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003838 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003839
Lucas Stach712c6042017-02-24 14:58:44 -08003840 page = dma_alloc_from_contiguous(dev, count, order, flags);
Akinobu Mita36746432014-06-04 16:06:51 -07003841 if (page && iommu_no_mapping(dev) &&
3842 page_to_phys(page) + size > dev->coherent_dma_mask) {
3843 dma_release_from_contiguous(dev, page, count);
3844 page = NULL;
3845 }
3846 }
3847
3848 if (!page)
3849 page = alloc_pages(flags, order);
3850 if (!page)
3851 return NULL;
3852 memset(page_address(page), 0, size);
3853
3854 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003855 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003856 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003857 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003858 return page_address(page);
3859 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3860 __free_pages(page, order);
3861
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003862 return NULL;
3863}
3864
David Woodhouse5040a912014-03-09 16:14:00 -07003865static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003866 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003867{
3868 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003869 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003870
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003871 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003872 order = get_order(size);
3873
Omer Peleg769530e2016-04-20 11:33:25 +03003874 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003875 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3876 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003877}
3878
David Woodhouse5040a912014-03-09 16:14:00 -07003879static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003880 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003881 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003882{
Omer Peleg769530e2016-04-20 11:33:25 +03003883 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3884 unsigned long nrpages = 0;
3885 struct scatterlist *sg;
3886 int i;
3887
3888 for_each_sg(sglist, sg, nelems, i) {
3889 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3890 }
3891
3892 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003893}
3894
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003895static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003896 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003897{
3898 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003899 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003900
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003901 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003902 BUG_ON(!sg_page(sg));
Dan Williams3e6110f2015-12-15 12:54:06 -08003903 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003904 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003905 }
3906 return nelems;
3907}
3908
David Woodhouse5040a912014-03-09 16:14:00 -07003909static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003910 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003911{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003912 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003913 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003914 size_t size = 0;
3915 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003916 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003917 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003918 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003919 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003920 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003921
3922 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003923 if (iommu_no_mapping(dev))
3924 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003925
David Woodhouse5040a912014-03-09 16:14:00 -07003926 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003927 if (!domain)
3928 return 0;
3929
Weidong Han8c11e792008-12-08 15:29:22 +08003930 iommu = domain_get_iommu(domain);
3931
David Woodhouseb536d242009-06-28 14:49:31 +01003932 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003933 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003934
Omer Peleg2aac6302016-04-20 11:33:57 +03003935 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003936 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003937 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003938 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003939 return 0;
3940 }
3941
3942 /*
3943 * Check if DMAR supports zero-length reads on write only
3944 * mappings..
3945 */
3946 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003947 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003948 prot |= DMA_PTE_READ;
3949 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3950 prot |= DMA_PTE_WRITE;
3951
Omer Peleg2aac6302016-04-20 11:33:57 +03003952 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003953
Fenghua Yuf5329592009-08-04 15:09:37 -07003954 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003955 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003956 dma_pte_free_pagetable(domain, start_vpfn,
3957 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003958 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003959 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003960 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003961
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003962 /* it's a non-present to present mapping. Only flush if caching mode */
3963 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003964 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003965 else
Weidong Han8c11e792008-12-08 15:29:22 +08003966 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003967
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003968 return nelems;
3969}
3970
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003971static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3972{
3973 return !dma_addr;
3974}
3975
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003976struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003977 .alloc = intel_alloc_coherent,
3978 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003979 .map_sg = intel_map_sg,
3980 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003981 .map_page = intel_map_page,
3982 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003983 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003984};
3985
3986static inline int iommu_domain_cache_init(void)
3987{
3988 int ret = 0;
3989
3990 iommu_domain_cache = kmem_cache_create("iommu_domain",
3991 sizeof(struct dmar_domain),
3992 0,
3993 SLAB_HWCACHE_ALIGN,
3994
3995 NULL);
3996 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003997 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003998 ret = -ENOMEM;
3999 }
4000
4001 return ret;
4002}
4003
4004static inline int iommu_devinfo_cache_init(void)
4005{
4006 int ret = 0;
4007
4008 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
4009 sizeof(struct device_domain_info),
4010 0,
4011 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004012 NULL);
4013 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004014 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004015 ret = -ENOMEM;
4016 }
4017
4018 return ret;
4019}
4020
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004021static int __init iommu_init_mempool(void)
4022{
4023 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004024 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004025 if (ret)
4026 return ret;
4027
4028 ret = iommu_domain_cache_init();
4029 if (ret)
4030 goto domain_error;
4031
4032 ret = iommu_devinfo_cache_init();
4033 if (!ret)
4034 return ret;
4035
4036 kmem_cache_destroy(iommu_domain_cache);
4037domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004038 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004039
4040 return -ENOMEM;
4041}
4042
4043static void __init iommu_exit_mempool(void)
4044{
4045 kmem_cache_destroy(iommu_devinfo_cache);
4046 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004047 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004048}
4049
Dan Williams556ab452010-07-23 15:47:56 -07004050static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4051{
4052 struct dmar_drhd_unit *drhd;
4053 u32 vtbar;
4054 int rc;
4055
4056 /* We know that this device on this chipset has its own IOMMU.
4057 * If we find it under a different IOMMU, then the BIOS is lying
4058 * to us. Hope that the IOMMU for this device is actually
4059 * disabled, and it needs no translation...
4060 */
4061 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4062 if (rc) {
4063 /* "can't" happen */
4064 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4065 return;
4066 }
4067 vtbar &= 0xffff0000;
4068
4069 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4070 drhd = dmar_find_matched_drhd_unit(pdev);
4071 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4072 TAINT_FIRMWARE_WORKAROUND,
4073 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4074 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4075}
4076DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4077
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004078static void __init init_no_remapping_devices(void)
4079{
4080 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004081 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004082 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004083
4084 for_each_drhd_unit(drhd) {
4085 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004086 for_each_active_dev_scope(drhd->devices,
4087 drhd->devices_cnt, i, dev)
4088 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004089 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004090 if (i == drhd->devices_cnt)
4091 drhd->ignored = 1;
4092 }
4093 }
4094
Jiang Liu7c919772014-01-06 14:18:18 +08004095 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004096 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004097 continue;
4098
Jiang Liub683b232014-02-19 14:07:32 +08004099 for_each_active_dev_scope(drhd->devices,
4100 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004101 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004102 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004103 if (i < drhd->devices_cnt)
4104 continue;
4105
David Woodhousec0771df2011-10-14 20:59:46 +01004106 /* This IOMMU has *only* gfx devices. Either bypass it or
4107 set the gfx_mapped flag, as appropriate */
4108 if (dmar_map_gfx) {
4109 intel_iommu_gfx_mapped = 1;
4110 } else {
4111 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004112 for_each_active_dev_scope(drhd->devices,
4113 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004114 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004115 }
4116 }
4117}
4118
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004119#ifdef CONFIG_SUSPEND
4120static int init_iommu_hw(void)
4121{
4122 struct dmar_drhd_unit *drhd;
4123 struct intel_iommu *iommu = NULL;
4124
4125 for_each_active_iommu(iommu, drhd)
4126 if (iommu->qi)
4127 dmar_reenable_qi(iommu);
4128
Joseph Cihulab7792602011-05-03 00:08:37 -07004129 for_each_iommu(iommu, drhd) {
4130 if (drhd->ignored) {
4131 /*
4132 * we always have to disable PMRs or DMA may fail on
4133 * this device
4134 */
4135 if (force_on)
4136 iommu_disable_protect_mem_regions(iommu);
4137 continue;
4138 }
4139
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004140 iommu_flush_write_buffer(iommu);
4141
4142 iommu_set_root_entry(iommu);
4143
4144 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004145 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004146 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4147 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004148 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004149 }
4150
4151 return 0;
4152}
4153
4154static void iommu_flush_all(void)
4155{
4156 struct dmar_drhd_unit *drhd;
4157 struct intel_iommu *iommu;
4158
4159 for_each_active_iommu(iommu, drhd) {
4160 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004161 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004162 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004163 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004164 }
4165}
4166
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004167static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004168{
4169 struct dmar_drhd_unit *drhd;
4170 struct intel_iommu *iommu = NULL;
4171 unsigned long flag;
4172
4173 for_each_active_iommu(iommu, drhd) {
4174 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4175 GFP_ATOMIC);
4176 if (!iommu->iommu_state)
4177 goto nomem;
4178 }
4179
4180 iommu_flush_all();
4181
4182 for_each_active_iommu(iommu, drhd) {
4183 iommu_disable_translation(iommu);
4184
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004185 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004186
4187 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4188 readl(iommu->reg + DMAR_FECTL_REG);
4189 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4190 readl(iommu->reg + DMAR_FEDATA_REG);
4191 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4192 readl(iommu->reg + DMAR_FEADDR_REG);
4193 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4194 readl(iommu->reg + DMAR_FEUADDR_REG);
4195
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004196 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004197 }
4198 return 0;
4199
4200nomem:
4201 for_each_active_iommu(iommu, drhd)
4202 kfree(iommu->iommu_state);
4203
4204 return -ENOMEM;
4205}
4206
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004207static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004208{
4209 struct dmar_drhd_unit *drhd;
4210 struct intel_iommu *iommu = NULL;
4211 unsigned long flag;
4212
4213 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004214 if (force_on)
4215 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4216 else
4217 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004218 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004219 }
4220
4221 for_each_active_iommu(iommu, drhd) {
4222
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004223 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004224
4225 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4226 iommu->reg + DMAR_FECTL_REG);
4227 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4228 iommu->reg + DMAR_FEDATA_REG);
4229 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4230 iommu->reg + DMAR_FEADDR_REG);
4231 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4232 iommu->reg + DMAR_FEUADDR_REG);
4233
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004234 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004235 }
4236
4237 for_each_active_iommu(iommu, drhd)
4238 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004239}
4240
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004241static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004242 .resume = iommu_resume,
4243 .suspend = iommu_suspend,
4244};
4245
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004246static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004247{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004248 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004249}
4250
4251#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004252static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004253#endif /* CONFIG_PM */
4254
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004255
Jiang Liuc2a0b532014-11-09 22:47:56 +08004256int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004257{
4258 struct acpi_dmar_reserved_memory *rmrr;
Eric Auger0659b8d2017-01-19 20:57:53 +00004259 int prot = DMA_PTE_READ|DMA_PTE_WRITE;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004260 struct dmar_rmrr_unit *rmrru;
Eric Auger0659b8d2017-01-19 20:57:53 +00004261 size_t length;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004262
4263 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4264 if (!rmrru)
Eric Auger0659b8d2017-01-19 20:57:53 +00004265 goto out;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004266
4267 rmrru->hdr = header;
4268 rmrr = (struct acpi_dmar_reserved_memory *)header;
4269 rmrru->base_address = rmrr->base_address;
4270 rmrru->end_address = rmrr->end_address;
Eric Auger0659b8d2017-01-19 20:57:53 +00004271
4272 length = rmrr->end_address - rmrr->base_address + 1;
4273 rmrru->resv = iommu_alloc_resv_region(rmrr->base_address, length, prot,
4274 IOMMU_RESV_DIRECT);
4275 if (!rmrru->resv)
4276 goto free_rmrru;
4277
Jiang Liu2e455282014-02-19 14:07:36 +08004278 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4279 ((void *)rmrr) + rmrr->header.length,
4280 &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004281 if (rmrru->devices_cnt && rmrru->devices == NULL)
4282 goto free_all;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004283
Jiang Liu2e455282014-02-19 14:07:36 +08004284 list_add(&rmrru->list, &dmar_rmrr_units);
4285
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004286 return 0;
Eric Auger0659b8d2017-01-19 20:57:53 +00004287free_all:
4288 kfree(rmrru->resv);
4289free_rmrru:
4290 kfree(rmrru);
4291out:
4292 return -ENOMEM;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004293}
4294
Jiang Liu6b197242014-11-09 22:47:58 +08004295static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4296{
4297 struct dmar_atsr_unit *atsru;
4298 struct acpi_dmar_atsr *tmp;
4299
4300 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4301 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4302 if (atsr->segment != tmp->segment)
4303 continue;
4304 if (atsr->header.length != tmp->header.length)
4305 continue;
4306 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4307 return atsru;
4308 }
4309
4310 return NULL;
4311}
4312
4313int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004314{
4315 struct acpi_dmar_atsr *atsr;
4316 struct dmar_atsr_unit *atsru;
4317
Jiang Liu6b197242014-11-09 22:47:58 +08004318 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4319 return 0;
4320
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004321 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004322 atsru = dmar_find_atsr(atsr);
4323 if (atsru)
4324 return 0;
4325
4326 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004327 if (!atsru)
4328 return -ENOMEM;
4329
Jiang Liu6b197242014-11-09 22:47:58 +08004330 /*
4331 * If memory is allocated from slab by ACPI _DSM method, we need to
4332 * copy the memory content because the memory buffer will be freed
4333 * on return.
4334 */
4335 atsru->hdr = (void *)(atsru + 1);
4336 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004337 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004338 if (!atsru->include_all) {
4339 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4340 (void *)atsr + atsr->header.length,
4341 &atsru->devices_cnt);
4342 if (atsru->devices_cnt && atsru->devices == NULL) {
4343 kfree(atsru);
4344 return -ENOMEM;
4345 }
4346 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004347
Jiang Liu0e242612014-02-19 14:07:34 +08004348 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004349
4350 return 0;
4351}
4352
Jiang Liu9bdc5312014-01-06 14:18:27 +08004353static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4354{
4355 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4356 kfree(atsru);
4357}
4358
Jiang Liu6b197242014-11-09 22:47:58 +08004359int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4360{
4361 struct acpi_dmar_atsr *atsr;
4362 struct dmar_atsr_unit *atsru;
4363
4364 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4365 atsru = dmar_find_atsr(atsr);
4366 if (atsru) {
4367 list_del_rcu(&atsru->list);
4368 synchronize_rcu();
4369 intel_iommu_free_atsr(atsru);
4370 }
4371
4372 return 0;
4373}
4374
4375int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4376{
4377 int i;
4378 struct device *dev;
4379 struct acpi_dmar_atsr *atsr;
4380 struct dmar_atsr_unit *atsru;
4381
4382 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4383 atsru = dmar_find_atsr(atsr);
4384 if (!atsru)
4385 return 0;
4386
Linus Torvalds194dc872016-07-27 20:03:31 -07004387 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004388 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4389 i, dev)
4390 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004391 }
Jiang Liu6b197242014-11-09 22:47:58 +08004392
4393 return 0;
4394}
4395
Jiang Liuffebeb42014-11-09 22:48:02 +08004396static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4397{
4398 int sp, ret = 0;
4399 struct intel_iommu *iommu = dmaru->iommu;
4400
4401 if (g_iommus[iommu->seq_id])
4402 return 0;
4403
4404 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004405 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004406 iommu->name);
4407 return -ENXIO;
4408 }
4409 if (!ecap_sc_support(iommu->ecap) &&
4410 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004411 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004412 iommu->name);
4413 return -ENXIO;
4414 }
4415 sp = domain_update_iommu_superpage(iommu) - 1;
4416 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004417 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004418 iommu->name);
4419 return -ENXIO;
4420 }
4421
4422 /*
4423 * Disable translation if already enabled prior to OS handover.
4424 */
4425 if (iommu->gcmd & DMA_GCMD_TE)
4426 iommu_disable_translation(iommu);
4427
4428 g_iommus[iommu->seq_id] = iommu;
4429 ret = iommu_init_domains(iommu);
4430 if (ret == 0)
4431 ret = iommu_alloc_root_entry(iommu);
4432 if (ret)
4433 goto out;
4434
David Woodhouse8a94ade2015-03-24 14:54:56 +00004435#ifdef CONFIG_INTEL_IOMMU_SVM
4436 if (pasid_enabled(iommu))
4437 intel_svm_alloc_pasid_tables(iommu);
4438#endif
4439
Jiang Liuffebeb42014-11-09 22:48:02 +08004440 if (dmaru->ignored) {
4441 /*
4442 * we always have to disable PMRs or DMA may fail on this device
4443 */
4444 if (force_on)
4445 iommu_disable_protect_mem_regions(iommu);
4446 return 0;
4447 }
4448
4449 intel_iommu_init_qi(iommu);
4450 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004451
4452#ifdef CONFIG_INTEL_IOMMU_SVM
4453 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4454 ret = intel_svm_enable_prq(iommu);
4455 if (ret)
4456 goto disable_iommu;
4457 }
4458#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004459 ret = dmar_set_interrupt(iommu);
4460 if (ret)
4461 goto disable_iommu;
4462
4463 iommu_set_root_entry(iommu);
4464 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4465 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4466 iommu_enable_translation(iommu);
4467
Jiang Liuffebeb42014-11-09 22:48:02 +08004468 iommu_disable_protect_mem_regions(iommu);
4469 return 0;
4470
4471disable_iommu:
4472 disable_dmar_iommu(iommu);
4473out:
4474 free_dmar_iommu(iommu);
4475 return ret;
4476}
4477
Jiang Liu6b197242014-11-09 22:47:58 +08004478int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4479{
Jiang Liuffebeb42014-11-09 22:48:02 +08004480 int ret = 0;
4481 struct intel_iommu *iommu = dmaru->iommu;
4482
4483 if (!intel_iommu_enabled)
4484 return 0;
4485 if (iommu == NULL)
4486 return -EINVAL;
4487
4488 if (insert) {
4489 ret = intel_iommu_add(dmaru);
4490 } else {
4491 disable_dmar_iommu(iommu);
4492 free_dmar_iommu(iommu);
4493 }
4494
4495 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004496}
4497
Jiang Liu9bdc5312014-01-06 14:18:27 +08004498static void intel_iommu_free_dmars(void)
4499{
4500 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4501 struct dmar_atsr_unit *atsru, *atsr_n;
4502
4503 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4504 list_del(&rmrru->list);
4505 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
Eric Auger0659b8d2017-01-19 20:57:53 +00004506 kfree(rmrru->resv);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004507 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004508 }
4509
Jiang Liu9bdc5312014-01-06 14:18:27 +08004510 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4511 list_del(&atsru->list);
4512 intel_iommu_free_atsr(atsru);
4513 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004514}
4515
4516int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4517{
Jiang Liub683b232014-02-19 14:07:32 +08004518 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004519 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004520 struct pci_dev *bridge = NULL;
4521 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004522 struct acpi_dmar_atsr *atsr;
4523 struct dmar_atsr_unit *atsru;
4524
4525 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004526 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004527 bridge = bus->self;
David Woodhoused14053b32015-10-15 09:28:06 +01004528 /* If it's an integrated device, allow ATS */
4529 if (!bridge)
4530 return 1;
4531 /* Connected via non-PCIe: no ATS */
4532 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004533 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004534 return 0;
David Woodhoused14053b32015-10-15 09:28:06 +01004535 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004536 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004537 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004538 }
4539
Jiang Liu0e242612014-02-19 14:07:34 +08004540 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004541 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4542 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4543 if (atsr->segment != pci_domain_nr(dev->bus))
4544 continue;
4545
Jiang Liub683b232014-02-19 14:07:32 +08004546 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004547 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004548 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004549
4550 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004551 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004552 }
Jiang Liub683b232014-02-19 14:07:32 +08004553 ret = 0;
4554out:
Jiang Liu0e242612014-02-19 14:07:34 +08004555 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004556
Jiang Liub683b232014-02-19 14:07:32 +08004557 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004558}
4559
Jiang Liu59ce0512014-02-19 14:07:35 +08004560int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4561{
4562 int ret = 0;
4563 struct dmar_rmrr_unit *rmrru;
4564 struct dmar_atsr_unit *atsru;
4565 struct acpi_dmar_atsr *atsr;
4566 struct acpi_dmar_reserved_memory *rmrr;
4567
4568 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4569 return 0;
4570
4571 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4572 rmrr = container_of(rmrru->hdr,
4573 struct acpi_dmar_reserved_memory, header);
4574 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4575 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4576 ((void *)rmrr) + rmrr->header.length,
4577 rmrr->segment, rmrru->devices,
4578 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004579 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004580 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004581 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004582 dmar_remove_dev_scope(info, rmrr->segment,
4583 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004584 }
4585 }
4586
4587 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4588 if (atsru->include_all)
4589 continue;
4590
4591 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4592 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4593 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4594 (void *)atsr + atsr->header.length,
4595 atsr->segment, atsru->devices,
4596 atsru->devices_cnt);
4597 if (ret > 0)
4598 break;
4599 else if(ret < 0)
4600 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004601 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004602 if (dmar_remove_dev_scope(info, atsr->segment,
4603 atsru->devices, atsru->devices_cnt))
4604 break;
4605 }
4606 }
4607
4608 return 0;
4609}
4610
Fenghua Yu99dcade2009-11-11 07:23:06 -08004611/*
4612 * Here we only respond to action of unbound device from driver.
4613 *
4614 * Added device is not attached to its DMAR domain here yet. That will happen
4615 * when mapping the device to iova.
4616 */
4617static int device_notifier(struct notifier_block *nb,
4618 unsigned long action, void *data)
4619{
4620 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004621 struct dmar_domain *domain;
4622
David Woodhouse3d891942014-03-06 15:59:26 +00004623 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004624 return 0;
4625
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004626 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004627 return 0;
4628
David Woodhouse1525a292014-03-06 16:19:30 +00004629 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004630 if (!domain)
4631 return 0;
4632
Joerg Roedele6de0f82015-07-22 16:30:36 +02004633 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004634 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004635 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004636
Fenghua Yu99dcade2009-11-11 07:23:06 -08004637 return 0;
4638}
4639
4640static struct notifier_block device_nb = {
4641 .notifier_call = device_notifier,
4642};
4643
Jiang Liu75f05562014-02-19 14:07:37 +08004644static int intel_iommu_memory_notifier(struct notifier_block *nb,
4645 unsigned long val, void *v)
4646{
4647 struct memory_notify *mhp = v;
4648 unsigned long long start, end;
4649 unsigned long start_vpfn, last_vpfn;
4650
4651 switch (val) {
4652 case MEM_GOING_ONLINE:
4653 start = mhp->start_pfn << PAGE_SHIFT;
4654 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4655 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004656 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004657 start, end);
4658 return NOTIFY_BAD;
4659 }
4660 break;
4661
4662 case MEM_OFFLINE:
4663 case MEM_CANCEL_ONLINE:
4664 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4665 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4666 while (start_vpfn <= last_vpfn) {
4667 struct iova *iova;
4668 struct dmar_drhd_unit *drhd;
4669 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004670 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004671
4672 iova = find_iova(&si_domain->iovad, start_vpfn);
4673 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004674 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004675 start_vpfn);
4676 break;
4677 }
4678
4679 iova = split_and_remove_iova(&si_domain->iovad, iova,
4680 start_vpfn, last_vpfn);
4681 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004682 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004683 start_vpfn, last_vpfn);
4684 return NOTIFY_BAD;
4685 }
4686
David Woodhouseea8ea462014-03-05 17:09:32 +00004687 freelist = domain_unmap(si_domain, iova->pfn_lo,
4688 iova->pfn_hi);
4689
Jiang Liu75f05562014-02-19 14:07:37 +08004690 rcu_read_lock();
4691 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004692 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004693 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004694 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004695 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004696 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004697
4698 start_vpfn = iova->pfn_hi + 1;
4699 free_iova_mem(iova);
4700 }
4701 break;
4702 }
4703
4704 return NOTIFY_OK;
4705}
4706
4707static struct notifier_block intel_iommu_memory_nb = {
4708 .notifier_call = intel_iommu_memory_notifier,
4709 .priority = 0
4710};
4711
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004712static void free_all_cpu_cached_iovas(unsigned int cpu)
4713{
4714 int i;
4715
4716 for (i = 0; i < g_num_of_iommus; i++) {
4717 struct intel_iommu *iommu = g_iommus[i];
4718 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004719 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004720
4721 if (!iommu)
4722 continue;
4723
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004724 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004725 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004726
4727 if (!domain)
4728 continue;
4729 free_cpu_cached_iovas(cpu, &domain->iovad);
4730 }
4731 }
4732}
4733
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004734static int intel_iommu_cpu_dead(unsigned int cpu)
Omer Pelegaa473242016-04-20 11:33:02 +03004735{
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004736 free_all_cpu_cached_iovas(cpu);
4737 flush_unmaps_timeout(cpu);
4738 return 0;
Omer Pelegaa473242016-04-20 11:33:02 +03004739}
4740
Joerg Roedel161b28a2017-03-28 17:04:52 +02004741static void intel_disable_iommus(void)
4742{
4743 struct intel_iommu *iommu = NULL;
4744 struct dmar_drhd_unit *drhd;
4745
4746 for_each_iommu(iommu, drhd)
4747 iommu_disable_translation(iommu);
4748}
4749
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004750static inline struct intel_iommu *dev_to_intel_iommu(struct device *dev)
4751{
4752 return container_of(dev, struct intel_iommu, iommu.dev);
4753}
4754
Alex Williamsona5459cf2014-06-12 16:12:31 -06004755static ssize_t intel_iommu_show_version(struct device *dev,
4756 struct device_attribute *attr,
4757 char *buf)
4758{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004759 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004760 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4761 return sprintf(buf, "%d:%d\n",
4762 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4763}
4764static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4765
4766static ssize_t intel_iommu_show_address(struct device *dev,
4767 struct device_attribute *attr,
4768 char *buf)
4769{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004770 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004771 return sprintf(buf, "%llx\n", iommu->reg_phys);
4772}
4773static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4774
4775static ssize_t intel_iommu_show_cap(struct device *dev,
4776 struct device_attribute *attr,
4777 char *buf)
4778{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004779 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004780 return sprintf(buf, "%llx\n", iommu->cap);
4781}
4782static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4783
4784static ssize_t intel_iommu_show_ecap(struct device *dev,
4785 struct device_attribute *attr,
4786 char *buf)
4787{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004788 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004789 return sprintf(buf, "%llx\n", iommu->ecap);
4790}
4791static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4792
Alex Williamson2238c082015-07-14 15:24:53 -06004793static ssize_t intel_iommu_show_ndoms(struct device *dev,
4794 struct device_attribute *attr,
4795 char *buf)
4796{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004797 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004798 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4799}
4800static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4801
4802static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4803 struct device_attribute *attr,
4804 char *buf)
4805{
Joerg Roedela7fdb6e2017-02-28 13:57:18 +01004806 struct intel_iommu *iommu = dev_to_intel_iommu(dev);
Alex Williamson2238c082015-07-14 15:24:53 -06004807 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4808 cap_ndoms(iommu->cap)));
4809}
4810static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4811
Alex Williamsona5459cf2014-06-12 16:12:31 -06004812static struct attribute *intel_iommu_attrs[] = {
4813 &dev_attr_version.attr,
4814 &dev_attr_address.attr,
4815 &dev_attr_cap.attr,
4816 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004817 &dev_attr_domains_supported.attr,
4818 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004819 NULL,
4820};
4821
4822static struct attribute_group intel_iommu_group = {
4823 .name = "intel-iommu",
4824 .attrs = intel_iommu_attrs,
4825};
4826
4827const struct attribute_group *intel_iommu_groups[] = {
4828 &intel_iommu_group,
4829 NULL,
4830};
4831
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004832int __init intel_iommu_init(void)
4833{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004834 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004835 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004836 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004837
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004838 /* VT-d is required for a TXT/tboot launch, so enforce that */
4839 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004840
Jiang Liu3a5670e2014-02-19 14:07:33 +08004841 if (iommu_init_mempool()) {
4842 if (force_on)
4843 panic("tboot: Failed to initialize iommu memory\n");
4844 return -ENOMEM;
4845 }
4846
4847 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004848 if (dmar_table_init()) {
4849 if (force_on)
4850 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004851 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004852 }
4853
Suresh Siddhac2c72862011-08-23 17:05:19 -07004854 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004855 if (force_on)
4856 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004857 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004858 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004859
Joerg Roedel161b28a2017-03-28 17:04:52 +02004860 if (no_iommu || dmar_disabled) {
4861 /*
Shaohua Libfd20f12017-04-26 09:18:35 -07004862 * We exit the function here to ensure IOMMU's remapping and
4863 * mempool aren't setup, which means that the IOMMU's PMRs
4864 * won't be disabled via the call to init_dmars(). So disable
4865 * it explicitly here. The PMRs were setup by tboot prior to
4866 * calling SENTER, but the kernel is expected to reset/tear
4867 * down the PMRs.
4868 */
4869 if (intel_iommu_tboot_noforce) {
4870 for_each_iommu(iommu, drhd)
4871 iommu_disable_protect_mem_regions(iommu);
4872 }
4873
4874 /*
Joerg Roedel161b28a2017-03-28 17:04:52 +02004875 * Make sure the IOMMUs are switched off, even when we
4876 * boot into a kexec kernel and the previous kernel left
4877 * them enabled
4878 */
4879 intel_disable_iommus();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004880 goto out_free_dmar;
Joerg Roedel161b28a2017-03-28 17:04:52 +02004881 }
Suresh Siddha2ae21012008-07-10 11:16:43 -07004882
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004883 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004884 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004885
4886 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004887 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004888
Joseph Cihula51a63e62011-03-21 11:04:24 -07004889 if (dmar_init_reserved_ranges()) {
4890 if (force_on)
4891 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004892 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004893 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004894
4895 init_no_remapping_devices();
4896
Joseph Cihulab7792602011-05-03 00:08:37 -07004897 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004898 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004899 if (force_on)
4900 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004901 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004902 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004903 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004904 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004905 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004906
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004907#ifdef CONFIG_SWIOTLB
4908 swiotlb = 0;
4909#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004910 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004911
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004912 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004913
Joerg Roedel39ab9552017-02-01 16:56:46 +01004914 for_each_active_iommu(iommu, drhd) {
4915 iommu_device_sysfs_add(&iommu->iommu, NULL,
4916 intel_iommu_groups,
4917 "%s", iommu->name);
4918 iommu_device_set_ops(&iommu->iommu, &intel_iommu_ops);
4919 iommu_device_register(&iommu->iommu);
4920 }
Alex Williamsona5459cf2014-06-12 16:12:31 -06004921
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004922 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004923 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004924 if (si_domain && !hw_pass_through)
4925 register_memory_notifier(&intel_iommu_memory_nb);
Anna-Maria Gleixner21647612016-11-27 00:13:41 +01004926 cpuhp_setup_state(CPUHP_IOMMU_INTEL_DEAD, "iommu/intel:dead", NULL,
4927 intel_iommu_cpu_dead);
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004928 intel_iommu_enabled = 1;
4929
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004930 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004931
4932out_free_reserved_range:
4933 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004934out_free_dmar:
4935 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004936 up_write(&dmar_global_lock);
4937 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004938 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004939}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004940
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004941static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004942{
4943 struct intel_iommu *iommu = opaque;
4944
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004945 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004946 return 0;
4947}
4948
4949/*
4950 * NB - intel-iommu lacks any sort of reference counting for the users of
4951 * dependent devices. If multiple endpoints have intersecting dependent
4952 * devices, unbinding the driver from any one of them will possibly leave
4953 * the others unable to operate.
4954 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004955static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004956{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004957 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004958 return;
4959
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004960 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004961}
4962
Joerg Roedel127c7612015-07-23 17:44:46 +02004963static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004964{
Weidong Hanc7151a82008-12-08 22:51:37 +08004965 struct intel_iommu *iommu;
4966 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004967
Joerg Roedel55d94042015-07-22 16:50:40 +02004968 assert_spin_locked(&device_domain_lock);
4969
Joerg Roedelb608ac32015-07-21 18:19:08 +02004970 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004971 return;
4972
Joerg Roedel127c7612015-07-23 17:44:46 +02004973 iommu = info->iommu;
4974
4975 if (info->dev) {
4976 iommu_disable_dev_iotlb(info);
4977 domain_context_clear(iommu, info->dev);
4978 }
4979
Joerg Roedelb608ac32015-07-21 18:19:08 +02004980 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004981
Joerg Roedeld160aca2015-07-22 11:52:53 +02004982 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004983 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004984 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004985
4986 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004987}
4988
Joerg Roedel55d94042015-07-22 16:50:40 +02004989static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4990 struct device *dev)
4991{
Joerg Roedel127c7612015-07-23 17:44:46 +02004992 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004993 unsigned long flags;
4994
Weidong Hanc7151a82008-12-08 22:51:37 +08004995 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004996 info = dev->archdata.iommu;
4997 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004998 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004999}
5000
5001static int md_domain_init(struct dmar_domain *domain, int guest_width)
5002{
5003 int adjust_width;
5004
Robin Murphy0fb5fe82015-01-12 17:51:16 +00005005 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
5006 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005007 domain_reserve_special_ranges(domain);
5008
5009 /* calculate AGAW */
5010 domain->gaw = guest_width;
5011 adjust_width = guestwidth_to_adjustwidth(guest_width);
5012 domain->agaw = width_to_agaw(adjust_width);
5013
Weidong Han5e98c4b2008-12-08 23:03:27 +08005014 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08005015 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01005016 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005017 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08005018
5019 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07005020 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08005021 if (!domain->pgd)
5022 return -ENOMEM;
5023 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
5024 return 0;
5025}
5026
Joerg Roedel00a77de2015-03-26 13:43:08 +01005027static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03005028{
Joerg Roedel5d450802008-12-03 14:52:32 +01005029 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01005030 struct iommu_domain *domain;
5031
5032 if (type != IOMMU_DOMAIN_UNMANAGED)
5033 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005034
Jiang Liuab8dfe22014-07-11 14:19:27 +08005035 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01005036 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005037 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01005038 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005039 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07005040 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005041 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08005042 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01005043 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03005044 }
Allen Kay8140a952011-10-14 12:32:17 -07005045 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005046
Joerg Roedel00a77de2015-03-26 13:43:08 +01005047 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005048 domain->geometry.aperture_start = 0;
5049 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5050 domain->geometry.force_aperture = true;
5051
Joerg Roedel00a77de2015-03-26 13:43:08 +01005052 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005053}
Kay, Allen M38717942008-09-09 18:37:29 +03005054
Joerg Roedel00a77de2015-03-26 13:43:08 +01005055static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005056{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005057 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005058}
Kay, Allen M38717942008-09-09 18:37:29 +03005059
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005060static int intel_iommu_attach_device(struct iommu_domain *domain,
5061 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005062{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005063 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005064 struct intel_iommu *iommu;
5065 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005066 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005067
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005068 if (device_is_rmrr_locked(dev)) {
5069 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5070 return -EPERM;
5071 }
5072
David Woodhouse7207d8f2014-03-09 16:31:06 -07005073 /* normally dev is not mapped */
5074 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005075 struct dmar_domain *old_domain;
5076
David Woodhouse1525a292014-03-06 16:19:30 +00005077 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005078 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005079 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005080 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005081 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005082
5083 if (!domain_type_is_vm_or_si(old_domain) &&
5084 list_empty(&old_domain->devices))
5085 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005086 }
5087 }
5088
David Woodhouse156baca2014-03-09 14:00:57 -07005089 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005090 if (!iommu)
5091 return -ENODEV;
5092
5093 /* check if this iommu agaw is sufficient for max mapped address */
5094 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005095 if (addr_width > cap_mgaw(iommu->cap))
5096 addr_width = cap_mgaw(iommu->cap);
5097
5098 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005099 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005100 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005101 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005102 return -EFAULT;
5103 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005104 dmar_domain->gaw = addr_width;
5105
5106 /*
5107 * Knock out extra levels of page tables if necessary
5108 */
5109 while (iommu->agaw < dmar_domain->agaw) {
5110 struct dma_pte *pte;
5111
5112 pte = dmar_domain->pgd;
5113 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005114 dmar_domain->pgd = (struct dma_pte *)
5115 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005116 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005117 }
5118 dmar_domain->agaw--;
5119 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005120
Joerg Roedel28ccce02015-07-21 14:45:31 +02005121 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005122}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005123
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005124static void intel_iommu_detach_device(struct iommu_domain *domain,
5125 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005126{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005127 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005128}
Kay, Allen M38717942008-09-09 18:37:29 +03005129
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005130static int intel_iommu_map(struct iommu_domain *domain,
5131 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005132 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005133{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005134 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005135 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005136 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005137 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005138
Joerg Roedeldde57a22008-12-03 15:04:09 +01005139 if (iommu_prot & IOMMU_READ)
5140 prot |= DMA_PTE_READ;
5141 if (iommu_prot & IOMMU_WRITE)
5142 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08005143 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5144 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005145
David Woodhouse163cc522009-06-28 00:51:17 +01005146 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005147 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005148 u64 end;
5149
5150 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005151 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005152 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005153 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005154 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005155 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005156 return -EFAULT;
5157 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005158 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005159 }
David Woodhousead051222009-06-28 14:22:28 +01005160 /* Round up size to next multiple of PAGE_SIZE, if it and
5161 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005162 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005163 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5164 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005165 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005166}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005167
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005168static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005169 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005170{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005171 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005172 struct page *freelist = NULL;
5173 struct intel_iommu *iommu;
5174 unsigned long start_pfn, last_pfn;
5175 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005176 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005177
David Woodhouse5cf0a762014-03-19 16:07:49 +00005178 /* Cope with horrid API which requires us to unmap more than the
5179 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005180 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005181
5182 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5183 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5184
David Woodhouseea8ea462014-03-05 17:09:32 +00005185 start_pfn = iova >> VTD_PAGE_SHIFT;
5186 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5187
5188 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5189
5190 npages = last_pfn - start_pfn + 1;
5191
Joerg Roedel29a27712015-07-21 17:17:12 +02005192 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005193 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005194
Joerg Roedel42e8c182015-07-21 15:50:02 +02005195 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5196 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005197 }
5198
5199 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005200
David Woodhouse163cc522009-06-28 00:51:17 +01005201 if (dmar_domain->max_addr == iova + size)
5202 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005203
David Woodhouse5cf0a762014-03-19 16:07:49 +00005204 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005205}
Kay, Allen M38717942008-09-09 18:37:29 +03005206
Joerg Roedeld14d6572008-12-03 15:06:57 +01005207static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05305208 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005209{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005210 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005211 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005212 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005213 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005214
David Woodhouse5cf0a762014-03-19 16:07:49 +00005215 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005216 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005217 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005218
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005219 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005220}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005221
Joerg Roedel5d587b82014-09-05 10:50:45 +02005222static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005223{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005224 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005225 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005226 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005227 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005228
Joerg Roedel5d587b82014-09-05 10:50:45 +02005229 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005230}
5231
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005232static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005233{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005234 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005235 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005236 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005237
Alex Williamsona5459cf2014-06-12 16:12:31 -06005238 iommu = device_to_iommu(dev, &bus, &devfn);
5239 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005240 return -ENODEV;
5241
Joerg Roedele3d10af2017-02-01 17:23:22 +01005242 iommu_device_link(&iommu->iommu, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005243
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005244 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005245
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005246 if (IS_ERR(group))
5247 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005248
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005249 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005250 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005251}
5252
5253static void intel_iommu_remove_device(struct device *dev)
5254{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005255 struct intel_iommu *iommu;
5256 u8 bus, devfn;
5257
5258 iommu = device_to_iommu(dev, &bus, &devfn);
5259 if (!iommu)
5260 return;
5261
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005262 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005263
Joerg Roedele3d10af2017-02-01 17:23:22 +01005264 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005265}
5266
Eric Auger0659b8d2017-01-19 20:57:53 +00005267static void intel_iommu_get_resv_regions(struct device *device,
5268 struct list_head *head)
5269{
5270 struct iommu_resv_region *reg;
5271 struct dmar_rmrr_unit *rmrr;
5272 struct device *i_dev;
5273 int i;
5274
5275 rcu_read_lock();
5276 for_each_rmrr_units(rmrr) {
5277 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
5278 i, i_dev) {
5279 if (i_dev != device)
5280 continue;
5281
5282 list_add_tail(&rmrr->resv->list, head);
5283 }
5284 }
5285 rcu_read_unlock();
5286
5287 reg = iommu_alloc_resv_region(IOAPIC_RANGE_START,
5288 IOAPIC_RANGE_END - IOAPIC_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00005289 0, IOMMU_RESV_MSI);
Eric Auger0659b8d2017-01-19 20:57:53 +00005290 if (!reg)
5291 return;
5292 list_add_tail(&reg->list, head);
5293}
5294
5295static void intel_iommu_put_resv_regions(struct device *dev,
5296 struct list_head *head)
5297{
5298 struct iommu_resv_region *entry, *next;
5299
5300 list_for_each_entry_safe(entry, next, head, list) {
5301 if (entry->type == IOMMU_RESV_RESERVED)
5302 kfree(entry);
5303 }
Kay, Allen M38717942008-09-09 18:37:29 +03005304}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005305
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005306#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Pan65ca7f52016-12-06 10:14:23 -08005307#define MAX_NR_PASID_BITS (20)
5308static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5309{
5310 /*
5311 * Convert ecap_pss to extend context entry pts encoding, also
5312 * respect the soft pasid_max value set by the iommu.
5313 * - number of PASID bits = ecap_pss + 1
5314 * - number of PASID table entries = 2^(pts + 5)
5315 * Therefore, pts = ecap_pss - 4
5316 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5317 */
5318 if (ecap_pss(iommu->ecap) < 5)
5319 return 0;
5320
5321 /* pasid_max is encoded as actual number of entries not the bits */
5322 return find_first_bit((unsigned long *)&iommu->pasid_max,
5323 MAX_NR_PASID_BITS) - 5;
5324}
5325
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005326int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5327{
5328 struct device_domain_info *info;
5329 struct context_entry *context;
5330 struct dmar_domain *domain;
5331 unsigned long flags;
5332 u64 ctx_lo;
5333 int ret;
5334
5335 domain = get_valid_domain_for_dev(sdev->dev);
5336 if (!domain)
5337 return -EINVAL;
5338
5339 spin_lock_irqsave(&device_domain_lock, flags);
5340 spin_lock(&iommu->lock);
5341
5342 ret = -EINVAL;
5343 info = sdev->dev->archdata.iommu;
5344 if (!info || !info->pasid_supported)
5345 goto out;
5346
5347 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5348 if (WARN_ON(!context))
5349 goto out;
5350
5351 ctx_lo = context[0].lo;
5352
5353 sdev->did = domain->iommu_did[iommu->seq_id];
5354 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5355
5356 if (!(ctx_lo & CONTEXT_PASIDE)) {
5357 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Pan65ca7f52016-12-06 10:14:23 -08005358 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5359 intel_iommu_get_pts(iommu);
5360
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005361 wmb();
5362 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5363 * extended to permit requests-with-PASID if the PASIDE bit
5364 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5365 * however, the PASIDE bit is ignored and requests-with-PASID
5366 * are unconditionally blocked. Which makes less sense.
5367 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5368 * "guest mode" translation types depending on whether ATS
5369 * is available or not. Annoyingly, we can't use the new
5370 * modes *unless* PASIDE is set. */
5371 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5372 ctx_lo &= ~CONTEXT_TT_MASK;
5373 if (info->ats_supported)
5374 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5375 else
5376 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5377 }
5378 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005379 if (iommu->pasid_state_table)
5380 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005381 if (info->pri_supported)
5382 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005383 context[0].lo = ctx_lo;
5384 wmb();
5385 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5386 DMA_CCMD_MASK_NOBIT,
5387 DMA_CCMD_DEVICE_INVL);
5388 }
5389
5390 /* Enable PASID support in the device, if it wasn't already */
5391 if (!info->pasid_enabled)
5392 iommu_enable_dev_iotlb(info);
5393
5394 if (info->ats_enabled) {
5395 sdev->dev_iotlb = 1;
5396 sdev->qdep = info->ats_qdep;
5397 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5398 sdev->qdep = 0;
5399 }
5400 ret = 0;
5401
5402 out:
5403 spin_unlock(&iommu->lock);
5404 spin_unlock_irqrestore(&device_domain_lock, flags);
5405
5406 return ret;
5407}
5408
5409struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5410{
5411 struct intel_iommu *iommu;
5412 u8 bus, devfn;
5413
5414 if (iommu_dummy(dev)) {
5415 dev_warn(dev,
5416 "No IOMMU translation for device; cannot enable SVM\n");
5417 return NULL;
5418 }
5419
5420 iommu = device_to_iommu(dev, &bus, &devfn);
5421 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005422 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005423 return NULL;
5424 }
5425
5426 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005427 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005428 return NULL;
5429 }
5430
5431 return iommu;
5432}
5433#endif /* CONFIG_INTEL_IOMMU_SVM */
5434
Joerg Roedelb0119e82017-02-01 13:23:08 +01005435const struct iommu_ops intel_iommu_ops = {
Eric Auger0659b8d2017-01-19 20:57:53 +00005436 .capable = intel_iommu_capable,
5437 .domain_alloc = intel_iommu_domain_alloc,
5438 .domain_free = intel_iommu_domain_free,
5439 .attach_dev = intel_iommu_attach_device,
5440 .detach_dev = intel_iommu_detach_device,
5441 .map = intel_iommu_map,
5442 .unmap = intel_iommu_unmap,
5443 .map_sg = default_iommu_map_sg,
5444 .iova_to_phys = intel_iommu_iova_to_phys,
5445 .add_device = intel_iommu_add_device,
5446 .remove_device = intel_iommu_remove_device,
5447 .get_resv_regions = intel_iommu_get_resv_regions,
5448 .put_resv_regions = intel_iommu_put_resv_regions,
5449 .device_group = pci_device_group,
5450 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005451};
David Woodhouse9af88142009-02-13 23:18:03 +00005452
Daniel Vetter94526182013-01-20 23:50:13 +01005453static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5454{
5455 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005456 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005457 dmar_map_gfx = 0;
5458}
5459
5460DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5467
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005468static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005469{
5470 /*
5471 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005472 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005473 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005474 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005475 rwbf_quirk = 1;
5476}
5477
5478DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005479DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5480DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5481DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5482DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5483DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5484DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005485
Adam Jacksoneecfd572010-08-25 21:17:34 +01005486#define GGC 0x52
5487#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5488#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5489#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5490#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5491#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5492#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5493#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5494#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5495
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005496static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005497{
5498 unsigned short ggc;
5499
Adam Jacksoneecfd572010-08-25 21:17:34 +01005500 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005501 return;
5502
Adam Jacksoneecfd572010-08-25 21:17:34 +01005503 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005504 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005505 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005506 } else if (dmar_map_gfx) {
5507 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005508 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005509 intel_iommu_strict = 1;
5510 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005511}
5512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5514DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5515DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5516
David Woodhousee0fc7e02009-09-30 09:12:17 -07005517/* On Tylersburg chipsets, some BIOSes have been known to enable the
5518 ISOCH DMAR unit for the Azalia sound device, but not give it any
5519 TLB entries, which causes it to deadlock. Check for that. We do
5520 this in a function called from init_dmars(), instead of in a PCI
5521 quirk, because we don't want to print the obnoxious "BIOS broken"
5522 message if VT-d is actually disabled.
5523*/
5524static void __init check_tylersburg_isoch(void)
5525{
5526 struct pci_dev *pdev;
5527 uint32_t vtisochctrl;
5528
5529 /* If there's no Azalia in the system anyway, forget it. */
5530 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5531 if (!pdev)
5532 return;
5533 pci_dev_put(pdev);
5534
5535 /* System Management Registers. Might be hidden, in which case
5536 we can't do the sanity check. But that's OK, because the
5537 known-broken BIOSes _don't_ actually hide it, so far. */
5538 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5539 if (!pdev)
5540 return;
5541
5542 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5543 pci_dev_put(pdev);
5544 return;
5545 }
5546
5547 pci_dev_put(pdev);
5548
5549 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5550 if (vtisochctrl & 1)
5551 return;
5552
5553 /* Drop all bits other than the number of TLB entries */
5554 vtisochctrl &= 0x1c;
5555
5556 /* If we have the recommended number of TLB entries (16), fine. */
5557 if (vtisochctrl == 0x10)
5558 return;
5559
5560 /* Zero TLB entries? You get to ride the short bus to school. */
5561 if (!vtisochctrl) {
5562 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5563 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5564 dmi_get_system_info(DMI_BIOS_VENDOR),
5565 dmi_get_system_info(DMI_BIOS_VERSION),
5566 dmi_get_system_info(DMI_PRODUCT_VERSION));
5567 iommu_identity_mapping |= IDENTMAP_AZALIA;
5568 return;
5569 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005570
5571 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005572 vtisochctrl);
5573}