blob: ce0489754fde015d279e5d05aeb8ac66bc048756 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * core.c - ChipIdea USB IP core family device controller
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13/*
14 * Description: ChipIdea USB IP core family device controller
15 *
16 * This driver is composed of several blocks:
17 * - HW: hardware interface
18 * - DBG: debug facilities (optional)
19 * - UTIL: utilities
20 * - ISR: interrupts handling
21 * - ENDPT: endpoint operations (Gadget API)
22 * - GADGET: gadget operations (Gadget API)
23 * - BUS: bus glue code, bus abstraction layer
24 *
25 * Compile Options
Peter Chen58ce8492014-05-23 08:12:47 +080026 * - CONFIG_USB_CHIPIDEA_DEBUG: enable debug facilities
Alexander Shishkine443b332012-05-11 17:25:46 +030027 * - STALL_IN: non-empty bulk-in pipes cannot be halted
28 * if defined mass storage compliance succeeds but with warnings
29 * => case 4: Hi > Dn
30 * => case 5: Hi > Di
31 * => case 8: Hi <> Do
32 * if undefined usbtest 13 fails
33 * - TRACE: enable function tracing (depends on DEBUG)
34 *
35 * Main Features
36 * - Chapter 9 & Mass Storage Compliance with Gadget File Storage
37 * - Chapter 9 Compliance with Gadget Zero (STALL_IN undefined)
38 * - Normal & LPM support
39 *
40 * USBTEST Report
41 * - OK: 0-12, 13 (STALL_IN defined) & 14
42 * - Not Supported: 15 & 16 (ISO)
43 *
44 * TODO List
Alexander Shishkine443b332012-05-11 17:25:46 +030045 * - Suspend & Remote Wakeup
46 */
47#include <linux/delay.h>
48#include <linux/device.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030049#include <linux/dma-mapping.h>
Antoine Tenart1e5e2d32014-10-30 18:41:19 +010050#include <linux/phy/phy.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030051#include <linux/platform_device.h>
52#include <linux/module.h>
Richard Zhaofe6e1252012-07-07 22:56:42 +080053#include <linux/idr.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030054#include <linux/interrupt.h>
55#include <linux/io.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030056#include <linux/kernel.h>
57#include <linux/slab.h>
58#include <linux/pm_runtime.h>
59#include <linux/usb/ch9.h>
60#include <linux/usb/gadget.h>
61#include <linux/usb/otg.h>
62#include <linux/usb/chipidea.h>
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030063#include <linux/usb/of.h>
Michael Grzeschik4f6743d2014-02-19 13:41:43 +080064#include <linux/of.h>
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030065#include <linux/phy.h>
Peter Chen1542d9c2013-08-14 12:44:03 +030066#include <linux/regulator/consumer.h>
Peter Chen8022d3d2014-10-30 09:15:15 +080067#include <linux/usb/ehci_def.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030068
69#include "ci.h"
70#include "udc.h"
71#include "bits.h"
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030072#include "host.h"
Alexander Shishkine443b332012-05-11 17:25:46 +030073#include "debug.h"
Peter Chenc10b4f02013-08-14 12:44:06 +030074#include "otg.h"
Li Jun4dcf7202014-04-23 15:56:50 +080075#include "otg_fsm.h"
Alexander Shishkine443b332012-05-11 17:25:46 +030076
Alexander Shishkin5f36e232012-05-11 17:25:47 +030077/* Controller register map */
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +080078static const u8 ci_regs_nolpm[] = {
79 [CAP_CAPLENGTH] = 0x00U,
80 [CAP_HCCPARAMS] = 0x08U,
81 [CAP_DCCPARAMS] = 0x24U,
82 [CAP_TESTMODE] = 0x38U,
83 [OP_USBCMD] = 0x00U,
84 [OP_USBSTS] = 0x04U,
85 [OP_USBINTR] = 0x08U,
86 [OP_DEVICEADDR] = 0x14U,
87 [OP_ENDPTLISTADDR] = 0x18U,
Peter Chen28362672015-06-18 11:51:53 +080088 [OP_TTCTRL] = 0x1CU,
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +080089 [OP_PORTSC] = 0x44U,
90 [OP_DEVLC] = 0x84U,
91 [OP_OTGSC] = 0x64U,
92 [OP_USBMODE] = 0x68U,
93 [OP_ENDPTSETUPSTAT] = 0x6CU,
94 [OP_ENDPTPRIME] = 0x70U,
95 [OP_ENDPTFLUSH] = 0x74U,
96 [OP_ENDPTSTAT] = 0x78U,
97 [OP_ENDPTCOMPLETE] = 0x7CU,
98 [OP_ENDPTCTRL] = 0x80U,
Alexander Shishkine443b332012-05-11 17:25:46 +030099};
100
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +0800101static const u8 ci_regs_lpm[] = {
102 [CAP_CAPLENGTH] = 0x00U,
103 [CAP_HCCPARAMS] = 0x08U,
104 [CAP_DCCPARAMS] = 0x24U,
105 [CAP_TESTMODE] = 0xFCU,
106 [OP_USBCMD] = 0x00U,
107 [OP_USBSTS] = 0x04U,
108 [OP_USBINTR] = 0x08U,
109 [OP_DEVICEADDR] = 0x14U,
110 [OP_ENDPTLISTADDR] = 0x18U,
Peter Chen28362672015-06-18 11:51:53 +0800111 [OP_TTCTRL] = 0x1CU,
Marc Kleine-Budde987e7bc2014-01-06 10:10:39 +0800112 [OP_PORTSC] = 0x44U,
113 [OP_DEVLC] = 0x84U,
114 [OP_OTGSC] = 0xC4U,
115 [OP_USBMODE] = 0xC8U,
116 [OP_ENDPTSETUPSTAT] = 0xD8U,
117 [OP_ENDPTPRIME] = 0xDCU,
118 [OP_ENDPTFLUSH] = 0xE0U,
119 [OP_ENDPTSTAT] = 0xE4U,
120 [OP_ENDPTCOMPLETE] = 0xE8U,
121 [OP_ENDPTCTRL] = 0xECU,
Alexander Shishkine443b332012-05-11 17:25:46 +0300122};
123
Nicholas Krause158ec072015-06-27 00:34:48 -0400124static void hw_alloc_regmap(struct ci_hdrc *ci, bool is_lpm)
Alexander Shishkine443b332012-05-11 17:25:46 +0300125{
126 int i;
127
Alexander Shishkine443b332012-05-11 17:25:46 +0300128 for (i = 0; i < OP_ENDPTCTRL; i++)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300129 ci->hw_bank.regmap[i] =
130 (i <= CAP_LAST ? ci->hw_bank.cap : ci->hw_bank.op) +
Alexander Shishkine443b332012-05-11 17:25:46 +0300131 (is_lpm ? ci_regs_lpm[i] : ci_regs_nolpm[i]);
132
133 for (; i <= OP_LAST; i++)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300134 ci->hw_bank.regmap[i] = ci->hw_bank.op +
Alexander Shishkine443b332012-05-11 17:25:46 +0300135 4 * (i - OP_ENDPTCTRL) +
136 (is_lpm
137 ? ci_regs_lpm[OP_ENDPTCTRL]
138 : ci_regs_nolpm[OP_ENDPTCTRL]);
139
Alexander Shishkine443b332012-05-11 17:25:46 +0300140}
141
Peter Chencb271f32015-02-11 12:44:55 +0800142static enum ci_revision ci_get_revision(struct ci_hdrc *ci)
143{
144 int ver = hw_read_id_reg(ci, ID_ID, VERSION) >> __ffs(VERSION);
145 enum ci_revision rev = CI_REVISION_UNKNOWN;
146
147 if (ver == 0x2) {
148 rev = hw_read_id_reg(ci, ID_ID, REVISION)
149 >> __ffs(REVISION);
150 rev += CI_REVISION_20;
151 } else if (ver == 0x0) {
152 rev = CI_REVISION_1X;
153 }
154
155 return rev;
156}
157
Alexander Shishkine443b332012-05-11 17:25:46 +0300158/**
Li Jun36304b02014-04-23 15:56:39 +0800159 * hw_read_intr_enable: returns interrupt enable register
160 *
Peter Chen19353882014-09-22 08:14:17 +0800161 * @ci: the controller
162 *
Li Jun36304b02014-04-23 15:56:39 +0800163 * This function returns register data
164 */
165u32 hw_read_intr_enable(struct ci_hdrc *ci)
166{
167 return hw_read(ci, OP_USBINTR, ~0);
168}
169
170/**
171 * hw_read_intr_status: returns interrupt status register
172 *
Peter Chen19353882014-09-22 08:14:17 +0800173 * @ci: the controller
174 *
Li Jun36304b02014-04-23 15:56:39 +0800175 * This function returns register data
176 */
177u32 hw_read_intr_status(struct ci_hdrc *ci)
178{
179 return hw_read(ci, OP_USBSTS, ~0);
180}
181
182/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300183 * hw_port_test_set: writes port test mode (execute without interruption)
184 * @mode: new value
185 *
186 * This function returns an error code
187 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300188int hw_port_test_set(struct ci_hdrc *ci, u8 mode)
Alexander Shishkine443b332012-05-11 17:25:46 +0300189{
190 const u8 TEST_MODE_MAX = 7;
191
192 if (mode > TEST_MODE_MAX)
193 return -EINVAL;
194
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200195 hw_write(ci, OP_PORTSC, PORTSC_PTC, mode << __ffs(PORTSC_PTC));
Alexander Shishkine443b332012-05-11 17:25:46 +0300196 return 0;
197}
198
199/**
200 * hw_port_test_get: reads port test mode value
201 *
Peter Chen19353882014-09-22 08:14:17 +0800202 * @ci: the controller
203 *
Alexander Shishkine443b332012-05-11 17:25:46 +0300204 * This function returns port test mode value
205 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300206u8 hw_port_test_get(struct ci_hdrc *ci)
Alexander Shishkine443b332012-05-11 17:25:46 +0300207{
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200208 return hw_read(ci, OP_PORTSC, PORTSC_PTC) >> __ffs(PORTSC_PTC);
Alexander Shishkine443b332012-05-11 17:25:46 +0300209}
210
Peter Chenb82613c2014-11-26 13:44:28 +0800211static void hw_wait_phy_stable(void)
212{
213 /*
214 * The phy needs some delay to output the stable status from low
215 * power mode. And for OTGSC, the status inputs are debounced
216 * using a 1 ms time constant, so, delay 2ms for controller to get
217 * the stable status, like vbus and id when the phy leaves low power.
218 */
219 usleep_range(2000, 2500);
220}
221
Peter Chen864cf942013-09-24 12:47:55 +0800222/* The PHY enters/leaves low power mode */
223static void ci_hdrc_enter_lpm(struct ci_hdrc *ci, bool enable)
224{
225 enum ci_hw_regs reg = ci->hw_bank.lpm ? OP_DEVLC : OP_PORTSC;
226 bool lpm = !!(hw_read(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm)));
227
Peter Chen6d037db2014-11-26 13:44:27 +0800228 if (enable && !lpm)
Peter Chen864cf942013-09-24 12:47:55 +0800229 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
230 PORTSC_PHCD(ci->hw_bank.lpm));
Peter Chen6d037db2014-11-26 13:44:27 +0800231 else if (!enable && lpm)
Peter Chen864cf942013-09-24 12:47:55 +0800232 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
233 0);
Peter Chen864cf942013-09-24 12:47:55 +0800234}
235
Alexander Shishkin8e229782013-06-24 14:46:36 +0300236static int hw_device_init(struct ci_hdrc *ci, void __iomem *base)
Alexander Shishkine443b332012-05-11 17:25:46 +0300237{
238 u32 reg;
239
240 /* bank is a module variable */
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300241 ci->hw_bank.abs = base;
Alexander Shishkine443b332012-05-11 17:25:46 +0300242
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300243 ci->hw_bank.cap = ci->hw_bank.abs;
Richard Zhao77c44002012-06-29 17:48:53 +0800244 ci->hw_bank.cap += ci->platdata->capoffset;
Svetoslav Neykov938d3232013-03-30 12:54:03 +0200245 ci->hw_bank.op = ci->hw_bank.cap + (ioread32(ci->hw_bank.cap) & 0xff);
Alexander Shishkine443b332012-05-11 17:25:46 +0300246
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300247 hw_alloc_regmap(ci, false);
248 reg = hw_read(ci, CAP_HCCPARAMS, HCCPARAMS_LEN) >>
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200249 __ffs(HCCPARAMS_LEN);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300250 ci->hw_bank.lpm = reg;
Chris Ruehlaeb2c122013-12-06 16:35:12 +0800251 if (reg)
252 hw_alloc_regmap(ci, !!reg);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300253 ci->hw_bank.size = ci->hw_bank.op - ci->hw_bank.abs;
254 ci->hw_bank.size += OP_LAST;
255 ci->hw_bank.size /= sizeof(u32);
Alexander Shishkine443b332012-05-11 17:25:46 +0300256
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300257 reg = hw_read(ci, CAP_DCCPARAMS, DCCPARAMS_DEN) >>
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200258 __ffs(DCCPARAMS_DEN);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300259 ci->hw_ep_max = reg * 2; /* cache hw ENDPT_MAX */
Alexander Shishkine443b332012-05-11 17:25:46 +0300260
Richard Zhao09c94e62012-05-15 21:58:18 +0800261 if (ci->hw_ep_max > ENDPT_MAX)
Alexander Shishkine443b332012-05-11 17:25:46 +0300262 return -ENODEV;
263
Peter Chen864cf942013-09-24 12:47:55 +0800264 ci_hdrc_enter_lpm(ci, false);
265
Peter Chenc344b512013-08-14 12:44:09 +0300266 /* Disable all interrupts bits */
267 hw_write(ci, OP_USBINTR, 0xffffffff, 0);
268
269 /* Clear all interrupts status bits*/
270 hw_write(ci, OP_USBSTS, 0xffffffff, 0xffffffff);
271
Peter Chencb271f32015-02-11 12:44:55 +0800272 ci->rev = ci_get_revision(ci);
273
274 dev_dbg(ci->dev,
275 "ChipIdea HDRC found, revision: %d, lpm: %d; cap: %p op: %p\n",
276 ci->rev, ci->hw_bank.lpm, ci->hw_bank.cap, ci->hw_bank.op);
Alexander Shishkine443b332012-05-11 17:25:46 +0300277
278 /* setup lock mode ? */
279
280 /* ENDPTSETUPSTAT is '0' by default */
281
282 /* HCSPARAMS.bf.ppc SHOULD BE zero for device */
283
284 return 0;
285}
286
Alexander Shishkin8e229782013-06-24 14:46:36 +0300287static void hw_phymode_configure(struct ci_hdrc *ci)
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300288{
Chris Ruehl3b5d3e62014-01-10 13:51:29 +0800289 u32 portsc, lpm, sts = 0;
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300290
291 switch (ci->platdata->phy_mode) {
292 case USBPHY_INTERFACE_MODE_UTMI:
293 portsc = PORTSC_PTS(PTS_UTMI);
294 lpm = DEVLC_PTS(PTS_UTMI);
295 break;
296 case USBPHY_INTERFACE_MODE_UTMIW:
297 portsc = PORTSC_PTS(PTS_UTMI) | PORTSC_PTW;
298 lpm = DEVLC_PTS(PTS_UTMI) | DEVLC_PTW;
299 break;
300 case USBPHY_INTERFACE_MODE_ULPI:
301 portsc = PORTSC_PTS(PTS_ULPI);
302 lpm = DEVLC_PTS(PTS_ULPI);
303 break;
304 case USBPHY_INTERFACE_MODE_SERIAL:
305 portsc = PORTSC_PTS(PTS_SERIAL);
306 lpm = DEVLC_PTS(PTS_SERIAL);
307 sts = 1;
308 break;
309 case USBPHY_INTERFACE_MODE_HSIC:
310 portsc = PORTSC_PTS(PTS_HSIC);
311 lpm = DEVLC_PTS(PTS_HSIC);
312 break;
313 default:
314 return;
315 }
316
317 if (ci->hw_bank.lpm) {
318 hw_write(ci, OP_DEVLC, DEVLC_PTS(7) | DEVLC_PTW, lpm);
Chris Ruehl3b5d3e62014-01-10 13:51:29 +0800319 if (sts)
320 hw_write(ci, OP_DEVLC, DEVLC_STS, DEVLC_STS);
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300321 } else {
322 hw_write(ci, OP_PORTSC, PORTSC_PTS(7) | PORTSC_PTW, portsc);
Chris Ruehl3b5d3e62014-01-10 13:51:29 +0800323 if (sts)
324 hw_write(ci, OP_PORTSC, PORTSC_STS, PORTSC_STS);
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +0300325 }
326}
327
Alexander Shishkine443b332012-05-11 17:25:46 +0300328/**
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100329 * _ci_usb_phy_init: initialize phy taking in account both phy and usb_phy
330 * interfaces
331 * @ci: the controller
332 *
333 * This function returns an error code if the phy failed to init
334 */
335static int _ci_usb_phy_init(struct ci_hdrc *ci)
336{
337 int ret;
338
339 if (ci->phy) {
340 ret = phy_init(ci->phy);
341 if (ret)
342 return ret;
343
344 ret = phy_power_on(ci->phy);
345 if (ret) {
346 phy_exit(ci->phy);
347 return ret;
348 }
349 } else {
350 ret = usb_phy_init(ci->usb_phy);
351 }
352
353 return ret;
354}
355
356/**
357 * _ci_usb_phy_exit: deinitialize phy taking in account both phy and usb_phy
358 * interfaces
359 * @ci: the controller
360 */
361static void ci_usb_phy_exit(struct ci_hdrc *ci)
362{
363 if (ci->phy) {
364 phy_power_off(ci->phy);
365 phy_exit(ci->phy);
366 } else {
367 usb_phy_shutdown(ci->usb_phy);
368 }
369}
370
371/**
Peter Chend03cccf2014-04-23 15:56:37 +0800372 * ci_usb_phy_init: initialize phy according to different phy type
373 * @ci: the controller
Peter Chen19353882014-09-22 08:14:17 +0800374 *
Peter Chend03cccf2014-04-23 15:56:37 +0800375 * This function returns an error code if usb_phy_init has failed
376 */
377static int ci_usb_phy_init(struct ci_hdrc *ci)
378{
379 int ret;
380
381 switch (ci->platdata->phy_mode) {
382 case USBPHY_INTERFACE_MODE_UTMI:
383 case USBPHY_INTERFACE_MODE_UTMIW:
384 case USBPHY_INTERFACE_MODE_HSIC:
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100385 ret = _ci_usb_phy_init(ci);
Peter Chenb82613c2014-11-26 13:44:28 +0800386 if (!ret)
387 hw_wait_phy_stable();
388 else
Peter Chend03cccf2014-04-23 15:56:37 +0800389 return ret;
390 hw_phymode_configure(ci);
391 break;
392 case USBPHY_INTERFACE_MODE_ULPI:
393 case USBPHY_INTERFACE_MODE_SERIAL:
394 hw_phymode_configure(ci);
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100395 ret = _ci_usb_phy_init(ci);
Peter Chend03cccf2014-04-23 15:56:37 +0800396 if (ret)
397 return ret;
398 break;
399 default:
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100400 ret = _ci_usb_phy_init(ci);
Peter Chenb82613c2014-11-26 13:44:28 +0800401 if (!ret)
402 hw_wait_phy_stable();
Peter Chend03cccf2014-04-23 15:56:37 +0800403 }
404
405 return ret;
406}
407
Peter Chenbf9c85e2015-03-17 10:40:50 +0800408
409/**
410 * ci_platform_configure: do controller configure
411 * @ci: the controller
412 *
413 */
414void ci_platform_configure(struct ci_hdrc *ci)
415{
Peter Chen8022d3d2014-10-30 09:15:15 +0800416 bool is_device_mode, is_host_mode;
417
418 is_device_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_DC;
419 is_host_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_HC;
420
421 if (is_device_mode &&
422 (ci->platdata->flags & CI_HDRC_DISABLE_DEVICE_STREAMING))
423 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS, USBMODE_CI_SDIS);
424
425 if (is_host_mode &&
426 (ci->platdata->flags & CI_HDRC_DISABLE_HOST_STREAMING))
Peter Chenbf9c85e2015-03-17 10:40:50 +0800427 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS, USBMODE_CI_SDIS);
428
429 if (ci->platdata->flags & CI_HDRC_FORCE_FULLSPEED) {
430 if (ci->hw_bank.lpm)
431 hw_write(ci, OP_DEVLC, DEVLC_PFSC, DEVLC_PFSC);
432 else
433 hw_write(ci, OP_PORTSC, PORTSC_PFSC, PORTSC_PFSC);
434 }
435
436 if (ci->platdata->flags & CI_HDRC_SET_NON_ZERO_TTHA)
437 hw_write(ci, OP_TTCTRL, TTCTRL_TTHA_MASK, TTCTRL_TTHA);
Peter Chendf96ed82014-09-22 16:45:39 +0800438
439 hw_write(ci, OP_USBCMD, 0xff0000, ci->platdata->itc_setting << 16);
440
Peter Chen65668712015-03-17 14:21:00 +0800441 if (ci->platdata->flags & CI_HDRC_OVERRIDE_AHB_BURST)
442 hw_write_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK,
443 ci->platdata->ahb_burst_config);
Peter Chenbf9c85e2015-03-17 10:40:50 +0800444}
445
Peter Chend03cccf2014-04-23 15:56:37 +0800446/**
Peter Chencdd278f2014-11-26 13:44:32 +0800447 * hw_controller_reset: do controller reset
Alexander Shishkine443b332012-05-11 17:25:46 +0300448 * @ci: the controller
449 *
450 * This function returns an error code
451 */
Peter Chencdd278f2014-11-26 13:44:32 +0800452static int hw_controller_reset(struct ci_hdrc *ci)
453{
454 int count = 0;
455
456 hw_write(ci, OP_USBCMD, USBCMD_RST, USBCMD_RST);
457 while (hw_read(ci, OP_USBCMD, USBCMD_RST)) {
458 udelay(10);
459 if (count++ > 1000)
460 return -ETIMEDOUT;
461 }
462
463 return 0;
464}
465
466/**
467 * hw_device_reset: resets chip (execute without interruption)
468 * @ci: the controller
469 *
470 * This function returns an error code
471 */
Peter Chen5b157302014-11-26 13:44:33 +0800472int hw_device_reset(struct ci_hdrc *ci)
Alexander Shishkine443b332012-05-11 17:25:46 +0300473{
Peter Chencdd278f2014-11-26 13:44:32 +0800474 int ret;
475
Alexander Shishkine443b332012-05-11 17:25:46 +0300476 /* should flush & stop before reset */
477 hw_write(ci, OP_ENDPTFLUSH, ~0, ~0);
478 hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
479
Peter Chencdd278f2014-11-26 13:44:32 +0800480 ret = hw_controller_reset(ci);
481 if (ret) {
482 dev_err(ci->dev, "error resetting controller, ret=%d\n", ret);
483 return ret;
484 }
Alexander Shishkine443b332012-05-11 17:25:46 +0300485
Richard Zhao77c44002012-06-29 17:48:53 +0800486 if (ci->platdata->notify_event)
487 ci->platdata->notify_event(ci,
Alexander Shishkin8e229782013-06-24 14:46:36 +0300488 CI_HDRC_CONTROLLER_RESET_EVENT);
Alexander Shishkine443b332012-05-11 17:25:46 +0300489
Alexander Shishkine443b332012-05-11 17:25:46 +0300490 /* USBMODE should be configured step by step */
491 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
Peter Chen5b157302014-11-26 13:44:33 +0800492 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_DC);
Alexander Shishkine443b332012-05-11 17:25:46 +0300493 /* HW >= 2.3 */
494 hw_write(ci, OP_USBMODE, USBMODE_SLOM, USBMODE_SLOM);
495
Peter Chen5b157302014-11-26 13:44:33 +0800496 if (hw_read(ci, OP_USBMODE, USBMODE_CM) != USBMODE_CM_DC) {
497 pr_err("cannot enter in %s device mode", ci_role(ci)->name);
Alexander Shishkine443b332012-05-11 17:25:46 +0300498 pr_err("lpm = %i", ci->hw_bank.lpm);
499 return -ENODEV;
500 }
501
Peter Chenbf9c85e2015-03-17 10:40:50 +0800502 ci_platform_configure(ci);
503
Alexander Shishkine443b332012-05-11 17:25:46 +0300504 return 0;
505}
506
Peter Chen22fa8442013-08-14 12:44:12 +0300507/**
508 * hw_wait_reg: wait the register value
509 *
510 * Sometimes, it needs to wait register value before going on.
511 * Eg, when switch to device mode, the vbus value should be lower
512 * than OTGSC_BSV before connects to host.
513 *
514 * @ci: the controller
515 * @reg: register index
516 * @mask: mast bit
517 * @value: the bit value to wait
518 * @timeout_ms: timeout in millisecond
519 *
520 * This function returns an error code if timeout
521 */
522int hw_wait_reg(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask,
523 u32 value, unsigned int timeout_ms)
524{
525 unsigned long elapse = jiffies + msecs_to_jiffies(timeout_ms);
526
527 while (hw_read(ci, reg, mask) != value) {
528 if (time_after(jiffies, elapse)) {
529 dev_err(ci->dev, "timeout waiting for %08x in %d\n",
530 mask, reg);
531 return -ETIMEDOUT;
532 }
533 msleep(20);
534 }
535
536 return 0;
537}
538
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300539static irqreturn_t ci_irq(int irq, void *data)
540{
Alexander Shishkin8e229782013-06-24 14:46:36 +0300541 struct ci_hdrc *ci = data;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300542 irqreturn_t ret = IRQ_NONE;
Richard Zhaob183c192012-09-12 14:58:11 +0300543 u32 otgsc = 0;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300544
Peter Chen1f874ed2015-02-11 12:44:45 +0800545 if (ci->in_lpm) {
546 disable_irq_nosync(irq);
547 ci->wakeup_int = true;
548 pm_runtime_get(ci->dev);
549 return IRQ_HANDLED;
550 }
551
Li Jun4dcf7202014-04-23 15:56:50 +0800552 if (ci->is_otg) {
Li Jun0c33bf72014-04-23 15:56:38 +0800553 otgsc = hw_read_otgsc(ci, ~0);
Li Jun4dcf7202014-04-23 15:56:50 +0800554 if (ci_otg_is_fsm_mode(ci)) {
555 ret = ci_otg_fsm_irq(ci);
556 if (ret == IRQ_HANDLED)
557 return ret;
558 }
559 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300560
Peter Chena107f8c2013-08-14 12:44:11 +0300561 /*
562 * Handle id change interrupt, it indicates device/host function
563 * switch.
564 */
565 if (ci->is_otg && (otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS)) {
566 ci->id_event = true;
Li Jun0c33bf72014-04-23 15:56:38 +0800567 /* Clear ID change irq status */
568 hw_write_otgsc(ci, OTGSC_IDIS, OTGSC_IDIS);
Peter Chenbe6b0c12014-05-23 08:12:49 +0800569 ci_otg_queue_work(ci);
Peter Chena107f8c2013-08-14 12:44:11 +0300570 return IRQ_HANDLED;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300571 }
572
Peter Chena107f8c2013-08-14 12:44:11 +0300573 /*
574 * Handle vbus change interrupt, it indicates device connection
575 * and disconnection events.
576 */
577 if (ci->is_otg && (otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS)) {
578 ci->b_sess_valid_event = true;
Li Jun0c33bf72014-04-23 15:56:38 +0800579 /* Clear BSV irq */
580 hw_write_otgsc(ci, OTGSC_BSVIS, OTGSC_BSVIS);
Peter Chenbe6b0c12014-05-23 08:12:49 +0800581 ci_otg_queue_work(ci);
Peter Chena107f8c2013-08-14 12:44:11 +0300582 return IRQ_HANDLED;
583 }
584
585 /* Handle device/host interrupt */
586 if (ci->role != CI_ROLE_END)
587 ret = ci_role(ci)->irq(ci);
588
Richard Zhaob183c192012-09-12 14:58:11 +0300589 return ret;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300590}
591
Peter Chen1542d9c2013-08-14 12:44:03 +0300592static int ci_get_platdata(struct device *dev,
593 struct ci_hdrc_platform_data *platdata)
594{
Peter Chendf96ed82014-09-22 16:45:39 +0800595 int ret;
596
Peter Chenc22600c2013-09-17 12:37:22 +0800597 if (!platdata->phy_mode)
598 platdata->phy_mode = of_usb_get_phy_mode(dev->of_node);
599
600 if (!platdata->dr_mode)
601 platdata->dr_mode = of_usb_get_dr_mode(dev->of_node);
602
603 if (platdata->dr_mode == USB_DR_MODE_UNKNOWN)
604 platdata->dr_mode = USB_DR_MODE_OTG;
605
Peter Chenc2ec3a72013-10-30 09:19:29 +0800606 if (platdata->dr_mode != USB_DR_MODE_PERIPHERAL) {
607 /* Get the vbus regulator */
608 platdata->reg_vbus = devm_regulator_get(dev, "vbus");
609 if (PTR_ERR(platdata->reg_vbus) == -EPROBE_DEFER) {
610 return -EPROBE_DEFER;
611 } else if (PTR_ERR(platdata->reg_vbus) == -ENODEV) {
Mickael Maison66294672014-11-26 13:44:38 +0800612 /* no vbus regulator is needed */
Peter Chenc2ec3a72013-10-30 09:19:29 +0800613 platdata->reg_vbus = NULL;
614 } else if (IS_ERR(platdata->reg_vbus)) {
615 dev_err(dev, "Getting regulator error: %ld\n",
616 PTR_ERR(platdata->reg_vbus));
617 return PTR_ERR(platdata->reg_vbus);
618 }
Peter Chenf6a9ff02014-08-19 09:51:56 +0800619 /* Get TPL support */
620 if (!platdata->tpl_support)
621 platdata->tpl_support =
622 of_usb_host_tpl_support(dev->of_node);
Peter Chenc2ec3a72013-10-30 09:19:29 +0800623 }
624
Michael Grzeschik4f6743d2014-02-19 13:41:43 +0800625 if (of_usb_get_maximum_speed(dev->of_node) == USB_SPEED_FULL)
626 platdata->flags |= CI_HDRC_FORCE_FULLSPEED;
627
Peter Chendf96ed82014-09-22 16:45:39 +0800628 platdata->itc_setting = 1;
629 if (of_find_property(dev->of_node, "itc-setting", NULL)) {
630 ret = of_property_read_u32(dev->of_node, "itc-setting",
631 &platdata->itc_setting);
632 if (ret) {
633 dev_err(dev,
634 "failed to get itc-setting\n");
635 return ret;
636 }
637 }
638
Peter Chen65668712015-03-17 14:21:00 +0800639 if (of_find_property(dev->of_node, "ahb-burst-config", NULL)) {
640 ret = of_property_read_u32(dev->of_node, "ahb-burst-config",
641 &platdata->ahb_burst_config);
642 if (ret) {
643 dev_err(dev,
644 "failed to get ahb-burst-config\n");
645 return ret;
646 }
647 platdata->flags |= CI_HDRC_OVERRIDE_AHB_BURST;
648 }
649
Peter Chen1542d9c2013-08-14 12:44:03 +0300650 return 0;
651}
652
Richard Zhaofe6e1252012-07-07 22:56:42 +0800653static DEFINE_IDA(ci_ida);
654
Alexander Shishkin8e229782013-06-24 14:46:36 +0300655struct platform_device *ci_hdrc_add_device(struct device *dev,
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800656 struct resource *res, int nres,
Alexander Shishkin8e229782013-06-24 14:46:36 +0300657 struct ci_hdrc_platform_data *platdata)
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800658{
659 struct platform_device *pdev;
Richard Zhaofe6e1252012-07-07 22:56:42 +0800660 int id, ret;
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800661
Peter Chen1542d9c2013-08-14 12:44:03 +0300662 ret = ci_get_platdata(dev, platdata);
663 if (ret)
664 return ERR_PTR(ret);
665
Richard Zhaofe6e1252012-07-07 22:56:42 +0800666 id = ida_simple_get(&ci_ida, 0, 0, GFP_KERNEL);
667 if (id < 0)
668 return ERR_PTR(id);
669
670 pdev = platform_device_alloc("ci_hdrc", id);
671 if (!pdev) {
672 ret = -ENOMEM;
673 goto put_id;
674 }
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800675
676 pdev->dev.parent = dev;
677 pdev->dev.dma_mask = dev->dma_mask;
678 pdev->dev.dma_parms = dev->dma_parms;
679 dma_set_coherent_mask(&pdev->dev, dev->coherent_dma_mask);
680
681 ret = platform_device_add_resources(pdev, res, nres);
682 if (ret)
683 goto err;
684
685 ret = platform_device_add_data(pdev, platdata, sizeof(*platdata));
686 if (ret)
687 goto err;
688
689 ret = platform_device_add(pdev);
690 if (ret)
691 goto err;
692
693 return pdev;
694
695err:
696 platform_device_put(pdev);
Richard Zhaofe6e1252012-07-07 22:56:42 +0800697put_id:
698 ida_simple_remove(&ci_ida, id);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800699 return ERR_PTR(ret);
700}
Alexander Shishkin8e229782013-06-24 14:46:36 +0300701EXPORT_SYMBOL_GPL(ci_hdrc_add_device);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800702
Alexander Shishkin8e229782013-06-24 14:46:36 +0300703void ci_hdrc_remove_device(struct platform_device *pdev)
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800704{
Lothar Waßmann98c35532012-11-22 10:11:25 +0100705 int id = pdev->id;
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800706 platform_device_unregister(pdev);
Lothar Waßmann98c35532012-11-22 10:11:25 +0100707 ida_simple_remove(&ci_ida, id);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800708}
Alexander Shishkin8e229782013-06-24 14:46:36 +0300709EXPORT_SYMBOL_GPL(ci_hdrc_remove_device);
Richard Zhaocbc6dc22012-07-07 22:56:41 +0800710
Peter Chen3f124d22013-08-14 12:44:07 +0300711static inline void ci_role_destroy(struct ci_hdrc *ci)
712{
713 ci_hdrc_gadget_destroy(ci);
714 ci_hdrc_host_destroy(ci);
Peter Chencbec6bd2013-08-14 12:44:10 +0300715 if (ci->is_otg)
716 ci_hdrc_otg_destroy(ci);
Peter Chen3f124d22013-08-14 12:44:07 +0300717}
718
Peter Chen577b2322013-08-14 12:44:08 +0300719static void ci_get_otg_capable(struct ci_hdrc *ci)
720{
721 if (ci->platdata->flags & CI_HDRC_DUAL_ROLE_NOT_OTG)
722 ci->is_otg = false;
723 else
724 ci->is_otg = (hw_read(ci, CAP_DCCPARAMS,
725 DCCPARAMS_DC | DCCPARAMS_HC)
726 == (DCCPARAMS_DC | DCCPARAMS_HC));
Peter Chen2e37cfd2015-02-11 12:44:51 +0800727 if (ci->is_otg) {
Peter Chen577b2322013-08-14 12:44:08 +0300728 dev_dbg(ci->dev, "It is OTG capable controller\n");
Peter Chen2e37cfd2015-02-11 12:44:51 +0800729 /* Disable and clear all OTG irq */
730 hw_write_otgsc(ci, OTGSC_INT_EN_BITS | OTGSC_INT_STATUS_BITS,
731 OTGSC_INT_STATUS_BITS);
732 }
Peter Chen577b2322013-08-14 12:44:08 +0300733}
734
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500735static int ci_hdrc_probe(struct platform_device *pdev)
Alexander Shishkine443b332012-05-11 17:25:46 +0300736{
737 struct device *dev = &pdev->dev;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300738 struct ci_hdrc *ci;
Alexander Shishkine443b332012-05-11 17:25:46 +0300739 struct resource *res;
740 void __iomem *base;
741 int ret;
Sascha Hauer691962d2013-06-13 17:59:57 +0300742 enum usb_dr_mode dr_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300743
Jingoo Hanfad56742014-02-19 13:41:42 +0800744 if (!dev_get_platdata(dev)) {
Alexander Shishkine443b332012-05-11 17:25:46 +0300745 dev_err(dev, "platform data missing\n");
746 return -ENODEV;
747 }
748
749 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Felipe Balbi19290812013-03-30 02:46:27 +0200750 base = devm_ioremap_resource(dev, res);
751 if (IS_ERR(base))
752 return PTR_ERR(base);
Alexander Shishkine443b332012-05-11 17:25:46 +0300753
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300754 ci = devm_kzalloc(dev, sizeof(*ci), GFP_KERNEL);
Fabio Estevamd0f99242014-11-26 13:44:23 +0800755 if (!ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300756 return -ENOMEM;
Alexander Shishkine443b332012-05-11 17:25:46 +0300757
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300758 ci->dev = dev;
Jingoo Hanfad56742014-02-19 13:41:42 +0800759 ci->platdata = dev_get_platdata(dev);
Peter Chened8f8312014-01-10 13:51:27 +0800760 ci->imx28_write_fix = !!(ci->platdata->flags &
761 CI_HDRC_IMX28_WRITE_FIX);
Peter Chen1f874ed2015-02-11 12:44:45 +0800762 ci->supports_runtime_pm = !!(ci->platdata->flags &
763 CI_HDRC_SUPPORTS_RUNTIME_PM);
Alexander Shishkine443b332012-05-11 17:25:46 +0300764
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300765 ret = hw_device_init(ci, base);
766 if (ret < 0) {
767 dev_err(dev, "can't initialize hardware\n");
768 return -ENODEV;
769 }
770
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100771 if (ci->platdata->phy) {
772 ci->phy = ci->platdata->phy;
773 } else if (ci->platdata->usb_phy) {
Antoine Tenartef44cb42014-10-30 18:41:16 +0100774 ci->usb_phy = ci->platdata->usb_phy;
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100775 } else {
Antoine Tenart21a5b572014-11-26 13:44:35 +0800776 ci->phy = devm_phy_get(dev->parent, "usb-phy");
777 ci->usb_phy = devm_usb_get_phy(dev->parent, USB_PHY_TYPE_USB2);
Peter Chenc859aa652014-02-19 13:41:40 +0800778
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100779 /* if both generic PHY and USB PHY layers aren't enabled */
780 if (PTR_ERR(ci->phy) == -ENOSYS &&
781 PTR_ERR(ci->usb_phy) == -ENXIO)
782 return -ENXIO;
Peter Chenc859aa652014-02-19 13:41:40 +0800783
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100784 if (IS_ERR(ci->phy) && IS_ERR(ci->usb_phy))
785 return -EPROBE_DEFER;
786
787 if (IS_ERR(ci->phy))
788 ci->phy = NULL;
789 else if (IS_ERR(ci->usb_phy))
790 ci->usb_phy = NULL;
Peter Chenc859aa652014-02-19 13:41:40 +0800791 }
792
Peter Chend03cccf2014-04-23 15:56:37 +0800793 ret = ci_usb_phy_init(ci);
Peter Chen74475ed2013-09-24 12:47:53 +0800794 if (ret) {
795 dev_err(dev, "unable to init phy: %d\n", ret);
796 return ret;
797 }
798
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300799 ci->hw_bank.phys = res->start;
800
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300801 ci->irq = platform_get_irq(pdev, 0);
802 if (ci->irq < 0) {
803 dev_err(dev, "missing IRQ\n");
Fabio Estevam42d18212014-02-19 13:41:44 +0800804 ret = ci->irq;
Peter Chenc859aa652014-02-19 13:41:40 +0800805 goto deinit_phy;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300806 }
807
Peter Chen577b2322013-08-14 12:44:08 +0300808 ci_get_otg_capable(ci);
809
Sascha Hauer691962d2013-06-13 17:59:57 +0300810 dr_mode = ci->platdata->dr_mode;
811 /* initialize role(s) before the interrupt is requested */
812 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_HOST) {
813 ret = ci_hdrc_host_init(ci);
814 if (ret)
815 dev_info(dev, "doesn't support host\n");
816 }
817
818 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_PERIPHERAL) {
819 ret = ci_hdrc_gadget_init(ci);
820 if (ret)
821 dev_info(dev, "doesn't support gadget\n");
822 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300823
824 if (!ci->roles[CI_ROLE_HOST] && !ci->roles[CI_ROLE_GADGET]) {
825 dev_err(dev, "no supported roles\n");
Peter Chen74475ed2013-09-24 12:47:53 +0800826 ret = -ENODEV;
Peter Chenc859aa652014-02-19 13:41:40 +0800827 goto deinit_phy;
Peter Chencbec6bd2013-08-14 12:44:10 +0300828 }
829
Peter Chen27c62c22014-09-22 08:14:16 +0800830 if (ci->is_otg && ci->roles[CI_ROLE_GADGET]) {
Peter Chencbec6bd2013-08-14 12:44:10 +0300831 ret = ci_hdrc_otg_init(ci);
832 if (ret) {
833 dev_err(dev, "init otg fails, ret = %d\n", ret);
834 goto stop;
835 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300836 }
837
838 if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET]) {
Peter Chen577b2322013-08-14 12:44:08 +0300839 if (ci->is_otg) {
Peter Chen577b2322013-08-14 12:44:08 +0300840 ci->role = ci_otg_role(ci);
Li Jun0c33bf72014-04-23 15:56:38 +0800841 /* Enable ID change irq */
842 hw_write_otgsc(ci, OTGSC_IDIE, OTGSC_IDIE);
Peter Chen577b2322013-08-14 12:44:08 +0300843 } else {
844 /*
845 * If the controller is not OTG capable, but support
846 * role switch, the defalt role is gadget, and the
847 * user can switch it through debugfs.
848 */
849 ci->role = CI_ROLE_GADGET;
850 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300851 } else {
852 ci->role = ci->roles[CI_ROLE_HOST]
853 ? CI_ROLE_HOST
854 : CI_ROLE_GADGET;
855 }
856
Li Jun4dcf7202014-04-23 15:56:50 +0800857 if (!ci_otg_is_fsm_mode(ci)) {
Li Jun961ea492015-02-11 12:45:03 +0800858 /* only update vbus status for peripheral */
859 if (ci->role == CI_ROLE_GADGET)
860 ci_handle_vbus_change(ci);
861
Li Jun4dcf7202014-04-23 15:56:50 +0800862 ret = ci_role_start(ci, ci->role);
863 if (ret) {
864 dev_err(dev, "can't start %s role\n",
865 ci_role(ci)->name);
866 goto stop;
867 }
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300868 }
869
Peter Chen24c498d2014-12-24 11:33:17 +0800870 platform_set_drvdata(pdev, ci);
Peter Chen4c503dd2014-11-26 13:44:22 +0800871 ret = devm_request_irq(dev, ci->irq, ci_irq, IRQF_SHARED,
872 ci->platdata->name, ci);
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300873 if (ret)
874 goto stop;
875
Peter Chen1f874ed2015-02-11 12:44:45 +0800876 if (ci->supports_runtime_pm) {
877 pm_runtime_set_active(&pdev->dev);
878 pm_runtime_enable(&pdev->dev);
879 pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
880 pm_runtime_mark_last_busy(ci->dev);
881 pm_runtime_use_autosuspend(&pdev->dev);
882 }
883
Li Jun4dcf7202014-04-23 15:56:50 +0800884 if (ci_otg_is_fsm_mode(ci))
885 ci_hdrc_otg_fsm_start(ci);
886
Peter Chenf8efa762015-02-11 12:44:48 +0800887 device_set_wakeup_capable(&pdev->dev, true);
888
Alexander Shishkinadf0f732013-03-30 12:53:53 +0200889 ret = dbg_create_files(ci);
890 if (!ret)
891 return 0;
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300892
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300893stop:
Peter Chen3f124d22013-08-14 12:44:07 +0300894 ci_role_destroy(ci);
Peter Chenc859aa652014-02-19 13:41:40 +0800895deinit_phy:
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100896 ci_usb_phy_exit(ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300897
898 return ret;
899}
900
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500901static int ci_hdrc_remove(struct platform_device *pdev)
Alexander Shishkine443b332012-05-11 17:25:46 +0300902{
Alexander Shishkin8e229782013-06-24 14:46:36 +0300903 struct ci_hdrc *ci = platform_get_drvdata(pdev);
Alexander Shishkine443b332012-05-11 17:25:46 +0300904
Peter Chen1f874ed2015-02-11 12:44:45 +0800905 if (ci->supports_runtime_pm) {
906 pm_runtime_get_sync(&pdev->dev);
907 pm_runtime_disable(&pdev->dev);
908 pm_runtime_put_noidle(&pdev->dev);
909 }
910
Alexander Shishkinadf0f732013-03-30 12:53:53 +0200911 dbg_remove_files(ci);
Peter Chen3f124d22013-08-14 12:44:07 +0300912 ci_role_destroy(ci);
Peter Chen864cf942013-09-24 12:47:55 +0800913 ci_hdrc_enter_lpm(ci, true);
Antoine Tenart1e5e2d32014-10-30 18:41:19 +0100914 ci_usb_phy_exit(ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300915
916 return 0;
917}
918
Peter Chen1f874ed2015-02-11 12:44:45 +0800919#ifdef CONFIG_PM
Li Jun961ea492015-02-11 12:45:03 +0800920/* Prepare wakeup by SRP before suspend */
921static void ci_otg_fsm_suspend_for_srp(struct ci_hdrc *ci)
922{
923 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
924 !hw_read_otgsc(ci, OTGSC_ID)) {
925 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_PP,
926 PORTSC_PP);
927 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_WKCN,
928 PORTSC_WKCN);
929 }
930}
931
932/* Handle SRP when wakeup by data pulse */
933static void ci_otg_fsm_wakeup_by_srp(struct ci_hdrc *ci)
934{
935 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
936 (ci->fsm.a_bus_drop == 1) && (ci->fsm.a_bus_req == 0)) {
937 if (!hw_read_otgsc(ci, OTGSC_ID)) {
938 ci->fsm.a_srp_det = 1;
939 ci->fsm.a_bus_drop = 0;
940 } else {
941 ci->fsm.id = 1;
942 }
943 ci_otg_queue_work(ci);
944 }
945}
946
Peter Chen80769322014-11-26 13:44:29 +0800947static void ci_controller_suspend(struct ci_hdrc *ci)
948{
Peter Chen1f874ed2015-02-11 12:44:45 +0800949 disable_irq(ci->irq);
Peter Chen80769322014-11-26 13:44:29 +0800950 ci_hdrc_enter_lpm(ci, true);
Peter Chen1f874ed2015-02-11 12:44:45 +0800951 usb_phy_set_suspend(ci->usb_phy, 1);
952 ci->in_lpm = true;
953 enable_irq(ci->irq);
Peter Chen80769322014-11-26 13:44:29 +0800954}
955
956static int ci_controller_resume(struct device *dev)
957{
958 struct ci_hdrc *ci = dev_get_drvdata(dev);
959
960 dev_dbg(dev, "at %s\n", __func__);
961
Peter Chen1f874ed2015-02-11 12:44:45 +0800962 if (!ci->in_lpm) {
963 WARN_ON(1);
964 return 0;
965 }
Peter Chen80769322014-11-26 13:44:29 +0800966
Peter Chen1f874ed2015-02-11 12:44:45 +0800967 ci_hdrc_enter_lpm(ci, false);
Peter Chen80769322014-11-26 13:44:29 +0800968 if (ci->usb_phy) {
969 usb_phy_set_suspend(ci->usb_phy, 0);
970 usb_phy_set_wakeup(ci->usb_phy, false);
971 hw_wait_phy_stable();
972 }
973
Peter Chen1f874ed2015-02-11 12:44:45 +0800974 ci->in_lpm = false;
975 if (ci->wakeup_int) {
976 ci->wakeup_int = false;
977 pm_runtime_mark_last_busy(ci->dev);
978 pm_runtime_put_autosuspend(ci->dev);
979 enable_irq(ci->irq);
Li Jun961ea492015-02-11 12:45:03 +0800980 if (ci_otg_is_fsm_mode(ci))
981 ci_otg_fsm_wakeup_by_srp(ci);
Peter Chen1f874ed2015-02-11 12:44:45 +0800982 }
983
Peter Chen80769322014-11-26 13:44:29 +0800984 return 0;
985}
986
Peter Chen1f874ed2015-02-11 12:44:45 +0800987#ifdef CONFIG_PM_SLEEP
Peter Chen80769322014-11-26 13:44:29 +0800988static int ci_suspend(struct device *dev)
989{
990 struct ci_hdrc *ci = dev_get_drvdata(dev);
991
992 if (ci->wq)
993 flush_workqueue(ci->wq);
Peter Chen1f874ed2015-02-11 12:44:45 +0800994 /*
995 * Controller needs to be active during suspend, otherwise the core
996 * may run resume when the parent is at suspend if other driver's
997 * suspend fails, it occurs before parent's suspend has not started,
998 * but the core suspend has finished.
999 */
1000 if (ci->in_lpm)
1001 pm_runtime_resume(dev);
1002
1003 if (ci->in_lpm) {
1004 WARN_ON(1);
1005 return 0;
1006 }
Peter Chen80769322014-11-26 13:44:29 +08001007
Peter Chenf8efa762015-02-11 12:44:48 +08001008 if (device_may_wakeup(dev)) {
Li Jun961ea492015-02-11 12:45:03 +08001009 if (ci_otg_is_fsm_mode(ci))
1010 ci_otg_fsm_suspend_for_srp(ci);
1011
Peter Chenf8efa762015-02-11 12:44:48 +08001012 usb_phy_set_wakeup(ci->usb_phy, true);
1013 enable_irq_wake(ci->irq);
1014 }
1015
Peter Chen80769322014-11-26 13:44:29 +08001016 ci_controller_suspend(ci);
1017
1018 return 0;
1019}
1020
1021static int ci_resume(struct device *dev)
1022{
Peter Chen1f874ed2015-02-11 12:44:45 +08001023 struct ci_hdrc *ci = dev_get_drvdata(dev);
1024 int ret;
1025
Peter Chenf8efa762015-02-11 12:44:48 +08001026 if (device_may_wakeup(dev))
1027 disable_irq_wake(ci->irq);
1028
Peter Chen1f874ed2015-02-11 12:44:45 +08001029 ret = ci_controller_resume(dev);
1030 if (ret)
1031 return ret;
1032
1033 if (ci->supports_runtime_pm) {
1034 pm_runtime_disable(dev);
1035 pm_runtime_set_active(dev);
1036 pm_runtime_enable(dev);
1037 }
1038
1039 return ret;
Peter Chen80769322014-11-26 13:44:29 +08001040}
1041#endif /* CONFIG_PM_SLEEP */
1042
Peter Chen1f874ed2015-02-11 12:44:45 +08001043static int ci_runtime_suspend(struct device *dev)
1044{
1045 struct ci_hdrc *ci = dev_get_drvdata(dev);
1046
1047 dev_dbg(dev, "at %s\n", __func__);
1048
1049 if (ci->in_lpm) {
1050 WARN_ON(1);
1051 return 0;
1052 }
1053
Li Jun961ea492015-02-11 12:45:03 +08001054 if (ci_otg_is_fsm_mode(ci))
1055 ci_otg_fsm_suspend_for_srp(ci);
1056
Peter Chen1f874ed2015-02-11 12:44:45 +08001057 usb_phy_set_wakeup(ci->usb_phy, true);
1058 ci_controller_suspend(ci);
1059
1060 return 0;
1061}
1062
1063static int ci_runtime_resume(struct device *dev)
1064{
1065 return ci_controller_resume(dev);
1066}
1067
1068#endif /* CONFIG_PM */
Peter Chen80769322014-11-26 13:44:29 +08001069static const struct dev_pm_ops ci_pm_ops = {
1070 SET_SYSTEM_SLEEP_PM_OPS(ci_suspend, ci_resume)
Peter Chen1f874ed2015-02-11 12:44:45 +08001071 SET_RUNTIME_PM_OPS(ci_runtime_suspend, ci_runtime_resume, NULL)
Peter Chen80769322014-11-26 13:44:29 +08001072};
Peter Chen1f874ed2015-02-11 12:44:45 +08001073
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001074static struct platform_driver ci_hdrc_driver = {
1075 .probe = ci_hdrc_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001076 .remove = ci_hdrc_remove,
Alexander Shishkine443b332012-05-11 17:25:46 +03001077 .driver = {
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001078 .name = "ci_hdrc",
Peter Chen80769322014-11-26 13:44:29 +08001079 .pm = &ci_pm_ops,
Alexander Shishkine443b332012-05-11 17:25:46 +03001080 },
1081};
1082
Peter Chen2f01a332015-07-21 09:51:29 +08001083static int __init ci_hdrc_platform_register(void)
1084{
1085 ci_hdrc_host_driver_init();
1086 return platform_driver_register(&ci_hdrc_driver);
1087}
1088module_init(ci_hdrc_platform_register);
1089
1090static void __exit ci_hdrc_platform_unregister(void)
1091{
1092 platform_driver_unregister(&ci_hdrc_driver);
1093}
1094module_exit(ci_hdrc_platform_unregister);
Alexander Shishkine443b332012-05-11 17:25:46 +03001095
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001096MODULE_ALIAS("platform:ci_hdrc");
Alexander Shishkine443b332012-05-11 17:25:46 +03001097MODULE_LICENSE("GPL v2");
1098MODULE_AUTHOR("David Lopo <dlopo@chipidea.mips.com>");
Alexander Shishkin5f36e232012-05-11 17:25:47 +03001099MODULE_DESCRIPTION("ChipIdea HDRC Driver");