blob: 47b098380f10c9c9227d74747e7285de030309bb [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002/**
Anton Tikhomirovdfbc6fa2011-04-21 17:06:43 +09003 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
Ben Dooks5b7d70c2009-06-02 14:58:06 +01006 * Copyright 2008 Openmoko, Inc.
7 * Copyright 2008 Simtec Electronics
8 * Ben Dooks <ben@simtec.co.uk>
9 * http://armlinux.simtec.co.uk/
10 *
11 * S3C USB2.0 High-speed / OtG driver
Lukasz Majewski8b9bc462012-05-04 14:17:11 +020012 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +010013
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/spinlock.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/dma-mapping.h>
Marek Szyprowski7ad80962014-11-21 15:14:48 +010020#include <linux/mutex.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010021#include <linux/seq_file.h>
22#include <linux/delay.h>
23#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Tomasz Figac50f056c2013-06-25 17:38:23 +020025#include <linux/of_platform.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010026
27#include <linux/usb/ch9.h>
28#include <linux/usb/gadget.h>
Praveen Panerib2e587d2012-11-14 15:57:16 +053029#include <linux/usb/phy.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010030
Dinh Nguyenf7c0b142014-04-14 14:13:35 -070031#include "core.h"
Dinh Nguyen941fcce2014-11-11 11:13:33 -060032#include "hw.h"
Ben Dooks5b7d70c2009-06-02 14:58:06 +010033
34/* conversion functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050035static inline struct dwc2_hsotg_req *our_req(struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010036{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050037 return container_of(req, struct dwc2_hsotg_req, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010038}
39
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050040static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010041{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050042 return container_of(ep, struct dwc2_hsotg_ep, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010043}
44
Dinh Nguyen941fcce2014-11-11 11:13:33 -060045static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010046{
Dinh Nguyen941fcce2014-11-11 11:13:33 -060047 return container_of(gadget, struct dwc2_hsotg, gadget);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010048}
49
Razmik Karapetyanabd064a2018-01-19 14:42:08 +040050static inline void dwc2_set_bit(void __iomem *ptr, u32 val)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010051{
Antti Seppälä95c8bc32015-08-20 21:41:07 +030052 dwc2_writel(dwc2_readl(ptr) | val, ptr);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010053}
54
Razmik Karapetyanabd064a2018-01-19 14:42:08 +040055static inline void dwc2_clear_bit(void __iomem *ptr, u32 val)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010056{
Antti Seppälä95c8bc32015-08-20 21:41:07 +030057 dwc2_writel(dwc2_readl(ptr) & ~val, ptr);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010058}
59
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050060static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +010061 u32 ep_index, u32 dir_in)
62{
63 if (dir_in)
64 return hsotg->eps_in[ep_index];
65 else
66 return hsotg->eps_out[ep_index];
67}
68
Mickael Maison997f4f82014-12-23 17:39:45 +010069/* forward declaration of functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050070static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010071
72/**
73 * using_dma - return the DMA status of the driver.
74 * @hsotg: The driver state.
75 *
76 * Return true if we're using DMA.
77 *
78 * Currently, we have the DMA support code worked into everywhere
79 * that needs it, but the AMBA DMA implementation in the hardware can
80 * only DMA from 32bit aligned addresses. This means that gadgets such
81 * as the CDC Ethernet cannot work as they often pass packets which are
82 * not 32bit aligned.
83 *
84 * Unfortunately the choice to use DMA or not is global to the controller
85 * and seems to be only settable when the controller is being put through
86 * a core reset. This means we either need to fix the gadgets to take
87 * account of DMA alignment, or add bounce buffers (yuerk).
88 *
Gregory Herreroedd74be2015-01-09 13:38:48 +010089 * g_using_dma is set depending on dts flag.
Ben Dooks5b7d70c2009-06-02 14:58:06 +010090 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -060091static inline bool using_dma(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010092{
John Youn05ee7992016-11-03 17:56:05 -070093 return hsotg->params.g_dma;
Ben Dooks5b7d70c2009-06-02 14:58:06 +010094}
95
Vahram Aharonyandec4b552016-11-09 19:27:48 -080096/*
97 * using_desc_dma - return the descriptor DMA status of the driver.
98 * @hsotg: The driver state.
99 *
100 * Return true if we're using descriptor DMA.
101 */
102static inline bool using_desc_dma(struct dwc2_hsotg *hsotg)
103{
104 return hsotg->params.g_dma_desc;
105}
106
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100107/**
Vardan Mikayelyan92d16352016-05-25 18:07:05 -0700108 * dwc2_gadget_incr_frame_num - Increments the targeted frame number.
109 * @hs_ep: The endpoint
110 * @increment: The value to increment by
111 *
112 * This function will also check if the frame number overruns DSTS_SOFFN_LIMIT.
113 * If an overrun occurs it will wrap the value and set the frame_overrun flag.
114 */
115static inline void dwc2_gadget_incr_frame_num(struct dwc2_hsotg_ep *hs_ep)
116{
117 hs_ep->target_frame += hs_ep->interval;
118 if (hs_ep->target_frame > DSTS_SOFFN_LIMIT) {
119 hs_ep->frame_overrun = 1;
120 hs_ep->target_frame &= DSTS_SOFFN_LIMIT;
121 } else {
122 hs_ep->frame_overrun = 0;
123 }
124}
125
126/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500127 * dwc2_hsotg_en_gsint - enable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100128 * @hsotg: The device state
129 * @ints: A bitmask of the interrupts to enable
130 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500131static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100132{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300133 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100134 u32 new_gsintmsk;
135
136 new_gsintmsk = gsintmsk | ints;
137
138 if (new_gsintmsk != gsintmsk) {
139 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300140 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100141 }
142}
143
144/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500145 * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100146 * @hsotg: The device state
147 * @ints: A bitmask of the interrupts to enable
148 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500149static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100150{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300151 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100152 u32 new_gsintmsk;
153
154 new_gsintmsk = gsintmsk & ~ints;
155
156 if (new_gsintmsk != gsintmsk)
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300157 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100158}
159
160/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500161 * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100162 * @hsotg: The device state
163 * @ep: The endpoint index
164 * @dir_in: True if direction is in.
165 * @en: The enable value, true to enable
166 *
167 * Set or clear the mask for an individual endpoint's interrupt
168 * request.
169 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500170static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800171 unsigned int ep, unsigned int dir_in,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100172 unsigned int en)
173{
174 unsigned long flags;
175 u32 bit = 1 << ep;
176 u32 daint;
177
178 if (!dir_in)
179 bit <<= 16;
180
181 local_irq_save(flags);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300182 daint = dwc2_readl(hsotg->regs + DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100183 if (en)
184 daint |= bit;
185 else
186 daint &= ~bit;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300187 dwc2_writel(daint, hsotg->regs + DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100188 local_irq_restore(flags);
189}
190
191/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800192 * dwc2_hsotg_tx_fifo_count - return count of TX FIFOs in device mode
193 */
194int dwc2_hsotg_tx_fifo_count(struct dwc2_hsotg *hsotg)
195{
196 if (hsotg->hw_params.en_multiple_tx_fifo)
197 /* In dedicated FIFO mode we need count of IN EPs */
Minas Harutyunyan92730832017-11-30 12:16:37 +0400198 return hsotg->hw_params.num_dev_in_eps;
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800199 else
200 /* In shared FIFO mode we need count of Periodic IN EPs */
201 return hsotg->hw_params.num_dev_perio_in_ep;
202}
203
204/**
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800205 * dwc2_hsotg_tx_fifo_total_depth - return total FIFO depth available for
206 * device mode TX FIFOs
207 */
208int dwc2_hsotg_tx_fifo_total_depth(struct dwc2_hsotg *hsotg)
209{
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800210 int addr;
211 int tx_addr_max;
212 u32 np_tx_fifo_size;
213
214 np_tx_fifo_size = min_t(u32, hsotg->hw_params.dev_nperio_tx_fifo_size,
215 hsotg->params.g_np_tx_fifo_size);
216
217 /* Get Endpoint Info Control block size in DWORDs. */
Minas Harutyunyan92730832017-11-30 12:16:37 +0400218 tx_addr_max = hsotg->hw_params.total_fifo_size;
Sevak Arakelyanc138ecf2017-01-23 15:01:23 -0800219
220 addr = hsotg->params.g_rx_fifo_size + np_tx_fifo_size;
221 if (tx_addr_max <= addr)
222 return 0;
223
224 return tx_addr_max - addr;
225}
226
227/**
228 * dwc2_hsotg_tx_fifo_average_depth - returns average depth of device mode
229 * TX FIFOs
230 */
231int dwc2_hsotg_tx_fifo_average_depth(struct dwc2_hsotg *hsotg)
232{
233 int tx_fifo_count;
234 int tx_fifo_depth;
235
236 tx_fifo_depth = dwc2_hsotg_tx_fifo_total_depth(hsotg);
237
238 tx_fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
239
240 if (!tx_fifo_count)
241 return tx_fifo_depth;
242 else
243 return tx_fifo_depth / tx_fifo_count;
244}
245
246/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500247 * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100248 * @hsotg: The device instance.
249 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500250static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100251{
John Youn2317eac2016-10-17 17:36:23 -0700252 unsigned int ep;
Ben Dooks0f002d22010-05-25 05:36:50 +0100253 unsigned int addr;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100254 int timeout;
Sevak Arakelyan79d6b8c2018-01-19 14:39:31 +0400255
Ben Dooks0f002d22010-05-25 05:36:50 +0100256 u32 val;
John Youn05ee7992016-11-03 17:56:05 -0700257 u32 *txfsz = hsotg->params.g_tx_fifo_size;
Ben Dooks0f002d22010-05-25 05:36:50 +0100258
Gregory Herrero7fcbc952015-01-09 13:39:06 +0100259 /* Reset fifo map if not correctly cleared during previous session */
260 WARN_ON(hsotg->fifo_map);
261 hsotg->fifo_map = 0;
262
Gregory Herrero0a176272015-01-09 13:38:52 +0100263 /* set RX/NPTX FIFO sizes */
John Youn05ee7992016-11-03 17:56:05 -0700264 dwc2_writel(hsotg->params.g_rx_fifo_size, hsotg->regs + GRXFSIZ);
265 dwc2_writel((hsotg->params.g_rx_fifo_size << FIFOSIZE_STARTADDR_SHIFT) |
266 (hsotg->params.g_np_tx_fifo_size << FIFOSIZE_DEPTH_SHIFT),
267 hsotg->regs + GNPTXFSIZ);
Ben Dooks0f002d22010-05-25 05:36:50 +0100268
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200269 /*
270 * arange all the rest of the TX FIFOs, as some versions of this
Ben Dooks0f002d22010-05-25 05:36:50 +0100271 * block have overlapping default addresses. This also ensures
272 * that if the settings have been changed, then they are set to
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200273 * known values.
274 */
Ben Dooks0f002d22010-05-25 05:36:50 +0100275
276 /* start at the end of the GNPTXFSIZ, rounded up */
John Youn05ee7992016-11-03 17:56:05 -0700277 addr = hsotg->params.g_rx_fifo_size + hsotg->params.g_np_tx_fifo_size;
Ben Dooks0f002d22010-05-25 05:36:50 +0100278
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200279 /*
Gregory Herrero0a176272015-01-09 13:38:52 +0100280 * Configure fifos sizes from provided configuration and assign
Robert Baldygab203d0a2014-09-09 10:44:56 +0200281 * them to endpoints dynamically according to maxpacket size value of
282 * given endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200283 */
John Youn2317eac2016-10-17 17:36:23 -0700284 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
John Youn05ee7992016-11-03 17:56:05 -0700285 if (!txfsz[ep])
John Youn3fa95382016-10-17 17:36:25 -0700286 continue;
287 val = addr;
John Youn05ee7992016-11-03 17:56:05 -0700288 val |= txfsz[ep] << FIFOSIZE_DEPTH_SHIFT;
289 WARN_ONCE(addr + txfsz[ep] > hsotg->fifo_mem,
John Youn3fa95382016-10-17 17:36:25 -0700290 "insufficient fifo memory");
John Youn05ee7992016-11-03 17:56:05 -0700291 addr += txfsz[ep];
Ben Dooks0f002d22010-05-25 05:36:50 +0100292
John Youn2317eac2016-10-17 17:36:23 -0700293 dwc2_writel(val, hsotg->regs + DPTXFSIZN(ep));
John Youn05ee7992016-11-03 17:56:05 -0700294 val = dwc2_readl(hsotg->regs + DPTXFSIZN(ep));
Ben Dooks0f002d22010-05-25 05:36:50 +0100295 }
Ben Dooks1703a6d2010-05-25 05:36:52 +0100296
Sevak Arakelyanf87c8422017-01-18 18:34:19 -0800297 dwc2_writel(hsotg->hw_params.total_fifo_size |
298 addr << GDFIFOCFG_EPINFOBASE_SHIFT,
299 hsotg->regs + GDFIFOCFG);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200300 /*
301 * according to p428 of the design guide, we need to ensure that
302 * all fifos are flushed before continuing
303 */
Ben Dooks1703a6d2010-05-25 05:36:52 +0100304
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300305 dwc2_writel(GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
Dinh Nguyen47a16852014-04-14 14:13:34 -0700306 GRSTCTL_RXFFLSH, hsotg->regs + GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100307
308 /* wait until the fifos are both flushed */
309 timeout = 100;
310 while (1) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300311 val = dwc2_readl(hsotg->regs + GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100312
Dinh Nguyen47a16852014-04-14 14:13:34 -0700313 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
Ben Dooks1703a6d2010-05-25 05:36:52 +0100314 break;
315
316 if (--timeout == 0) {
317 dev_err(hsotg->dev,
318 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
319 __func__, val);
Gregory Herrero48b20bc2015-01-09 13:39:01 +0100320 break;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100321 }
322
323 udelay(1);
324 }
325
326 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100327}
328
329/**
330 * @ep: USB endpoint to allocate request for.
331 * @flags: Allocation flags
332 *
333 * Allocate a new USB request structure appropriate for the specified endpoint
334 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500335static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -0800336 gfp_t flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100337{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500338 struct dwc2_hsotg_req *req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100339
John Younec33efe2017-01-17 20:32:41 -0800340 req = kzalloc(sizeof(*req), flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100341 if (!req)
342 return NULL;
343
344 INIT_LIST_HEAD(&req->queue);
345
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100346 return &req->req;
347}
348
349/**
350 * is_ep_periodic - return true if the endpoint is in periodic mode.
351 * @hs_ep: The endpoint to query.
352 *
353 * Returns true if the endpoint is in periodic mode, meaning it is being
354 * used for an Interrupt or ISO transfer.
355 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500356static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100357{
358 return hs_ep->periodic;
359}
360
361/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500362 * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100363 * @hsotg: The device state.
364 * @hs_ep: The endpoint for the request
365 * @hs_req: The request being processed.
366 *
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500367 * This is the reverse of dwc2_hsotg_map_dma(), called for the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100368 * of a request to ensure the buffer is ready for access by the caller.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200369 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500370static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800371 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500372 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100373{
374 struct usb_request *req = &hs_req->req;
John Youn9da51972017-01-17 20:30:27 -0800375
Jingoo Han17d966a2013-05-11 21:14:00 +0900376 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100377}
378
Vahram Aharonyan0f6b80c2016-11-09 19:27:56 -0800379/*
380 * dwc2_gadget_alloc_ctrl_desc_chains - allocate DMA descriptor chains
381 * for Control endpoint
382 * @hsotg: The device state.
383 *
384 * This function will allocate 4 descriptor chains for EP 0: 2 for
385 * Setup stage, per one for IN and OUT data/status transactions.
386 */
387static int dwc2_gadget_alloc_ctrl_desc_chains(struct dwc2_hsotg *hsotg)
388{
389 hsotg->setup_desc[0] =
390 dmam_alloc_coherent(hsotg->dev,
391 sizeof(struct dwc2_dma_desc),
392 &hsotg->setup_desc_dma[0],
393 GFP_KERNEL);
394 if (!hsotg->setup_desc[0])
395 goto fail;
396
397 hsotg->setup_desc[1] =
398 dmam_alloc_coherent(hsotg->dev,
399 sizeof(struct dwc2_dma_desc),
400 &hsotg->setup_desc_dma[1],
401 GFP_KERNEL);
402 if (!hsotg->setup_desc[1])
403 goto fail;
404
405 hsotg->ctrl_in_desc =
406 dmam_alloc_coherent(hsotg->dev,
407 sizeof(struct dwc2_dma_desc),
408 &hsotg->ctrl_in_desc_dma,
409 GFP_KERNEL);
410 if (!hsotg->ctrl_in_desc)
411 goto fail;
412
413 hsotg->ctrl_out_desc =
414 dmam_alloc_coherent(hsotg->dev,
415 sizeof(struct dwc2_dma_desc),
416 &hsotg->ctrl_out_desc_dma,
417 GFP_KERNEL);
418 if (!hsotg->ctrl_out_desc)
419 goto fail;
420
421 return 0;
422
423fail:
424 return -ENOMEM;
425}
426
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100427/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500428 * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100429 * @hsotg: The controller state.
430 * @hs_ep: The endpoint we're going to write for.
431 * @hs_req: The request to write data for.
432 *
433 * This is called when the TxFIFO has some space in it to hold a new
434 * transmission and we have something to give it. The actual setup of
435 * the data size is done elsewhere, so all we have to do is to actually
436 * write the data.
437 *
438 * The return value is zero if there is more space (or nothing was done)
439 * otherwise -ENOSPC is returned if the FIFO space was used up.
440 *
441 * This routine is only needed for PIO
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200442 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500443static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800444 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500445 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100446{
447 bool periodic = is_ep_periodic(hs_ep);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300448 u32 gnptxsts = dwc2_readl(hsotg->regs + GNPTXSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100449 int buf_pos = hs_req->req.actual;
450 int to_write = hs_ep->size_loaded;
451 void *data;
452 int can_write;
453 int pkt_round;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200454 int max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100455
456 to_write -= (buf_pos - hs_ep->last_load);
457
458 /* if there's nothing to write, get out early */
459 if (to_write == 0)
460 return 0;
461
Ben Dooks10aebc72010-07-19 09:40:44 +0100462 if (periodic && !hsotg->dedicated_fifos) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300463 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100464 int size_left;
465 int size_done;
466
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200467 /*
468 * work out how much data was loaded so we can calculate
469 * how much data is left in the fifo.
470 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100471
Dinh Nguyen47a16852014-04-14 14:13:34 -0700472 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100473
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200474 /*
475 * if shared fifo, we cannot write anything until the
Ben Dookse7a9ff52010-07-19 09:40:42 +0100476 * previous data has been completely sent.
477 */
478 if (hs_ep->fifo_load != 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500479 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dookse7a9ff52010-07-19 09:40:42 +0100480 return -ENOSPC;
481 }
482
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100483 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
484 __func__, size_left,
485 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
486
487 /* how much of the data has moved */
488 size_done = hs_ep->size_loaded - size_left;
489
490 /* how much data is left in the fifo */
491 can_write = hs_ep->fifo_load - size_done;
492 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
493 __func__, can_write);
494
495 can_write = hs_ep->fifo_size - can_write;
496 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
497 __func__, can_write);
498
499 if (can_write <= 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500500 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100501 return -ENOSPC;
502 }
Ben Dooks10aebc72010-07-19 09:40:44 +0100503 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
Robert Baldygaad674a12016-08-29 13:38:50 -0700504 can_write = dwc2_readl(hsotg->regs +
505 DTXFSTS(hs_ep->fifo_index));
Ben Dooks10aebc72010-07-19 09:40:44 +0100506
507 can_write &= 0xffff;
508 can_write *= 4;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100509 } else {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700510 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100511 dev_dbg(hsotg->dev,
512 "%s: no queue slots available (0x%08x)\n",
513 __func__, gnptxsts);
514
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500515 dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100516 return -ENOSPC;
517 }
518
Dinh Nguyen47a16852014-04-14 14:13:34 -0700519 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
Ben Dooks679f9b72010-07-19 09:40:41 +0100520 can_write *= 4; /* fifo size is in 32bit quantities. */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100521 }
522
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200523 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
524
525 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
John Youn9da51972017-01-17 20:30:27 -0800526 __func__, gnptxsts, can_write, to_write, max_transfer);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100527
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200528 /*
529 * limit to 512 bytes of data, it seems at least on the non-periodic
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100530 * FIFO, requests of >512 cause the endpoint to get stuck with a
531 * fragment of the end of the transfer in it.
532 */
Robert Baldyga811f3302013-09-24 11:24:28 +0200533 if (can_write > 512 && !periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100534 can_write = 512;
535
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200536 /*
537 * limit the write to one max-packet size worth of data, but allow
Ben Dooks03e10e52010-07-19 09:40:45 +0100538 * the transfer to return that it did not run out of fifo space
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200539 * doing it.
540 */
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200541 if (to_write > max_transfer) {
542 to_write = max_transfer;
Ben Dooks03e10e52010-07-19 09:40:45 +0100543
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200544 /* it's needed only when we do not use dedicated fifos */
545 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500546 dwc2_hsotg_en_gsint(hsotg,
John Youn9da51972017-01-17 20:30:27 -0800547 periodic ? GINTSTS_PTXFEMP :
Dinh Nguyen47a16852014-04-14 14:13:34 -0700548 GINTSTS_NPTXFEMP);
Ben Dooks03e10e52010-07-19 09:40:45 +0100549 }
550
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100551 /* see if we can write data */
552
553 if (to_write > can_write) {
554 to_write = can_write;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200555 pkt_round = to_write % max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100556
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200557 /*
558 * Round the write down to an
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100559 * exact number of packets.
560 *
561 * Note, we do not currently check to see if we can ever
562 * write a full packet or not to the FIFO.
563 */
564
565 if (pkt_round)
566 to_write -= pkt_round;
567
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200568 /*
569 * enable correct FIFO interrupt to alert us when there
570 * is more room left.
571 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100572
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200573 /* it's needed only when we do not use dedicated fifos */
574 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500575 dwc2_hsotg_en_gsint(hsotg,
John Youn9da51972017-01-17 20:30:27 -0800576 periodic ? GINTSTS_PTXFEMP :
Dinh Nguyen47a16852014-04-14 14:13:34 -0700577 GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100578 }
579
580 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
John Youn9da51972017-01-17 20:30:27 -0800581 to_write, hs_req->req.length, can_write, buf_pos);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100582
583 if (to_write <= 0)
584 return -ENOSPC;
585
586 hs_req->req.actual = buf_pos + to_write;
587 hs_ep->total_data += to_write;
588
589 if (periodic)
590 hs_ep->fifo_load += to_write;
591
592 to_write = DIV_ROUND_UP(to_write, 4);
593 data = hs_req->req.buf + buf_pos;
594
Matt Porter1a7ed5b2014-02-03 10:29:09 -0500595 iowrite32_rep(hsotg->regs + EPFIFO(hs_ep->index), data, to_write);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100596
597 return (to_write >= can_write) ? -ENOSPC : 0;
598}
599
600/**
601 * get_ep_limit - get the maximum data legnth for this endpoint
602 * @hs_ep: The endpoint
603 *
604 * Return the maximum data that can be queued in one go on a given endpoint
605 * so that transfers that are too long can be split.
606 */
John Youn9da51972017-01-17 20:30:27 -0800607static unsigned int get_ep_limit(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100608{
609 int index = hs_ep->index;
John Youn9da51972017-01-17 20:30:27 -0800610 unsigned int maxsize;
611 unsigned int maxpkt;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100612
613 if (index != 0) {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700614 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
615 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100616 } else {
John Youn9da51972017-01-17 20:30:27 -0800617 maxsize = 64 + 64;
Jingoo Han66e5c642011-05-13 21:26:15 +0900618 if (hs_ep->dir_in)
Dinh Nguyen47a16852014-04-14 14:13:34 -0700619 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
Jingoo Han66e5c642011-05-13 21:26:15 +0900620 else
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100621 maxpkt = 2;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100622 }
623
624 /* we made the constant loading easier above by using +1 */
625 maxpkt--;
626 maxsize--;
627
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200628 /*
629 * constrain by packet count if maxpkts*pktsize is greater
630 * than the length register size.
631 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100632
633 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
634 maxsize = maxpkt * hs_ep->ep.maxpacket;
635
636 return maxsize;
637}
638
639/**
John Youn38beaec2017-01-17 20:31:13 -0800640 * dwc2_hsotg_read_frameno - read current frame number
641 * @hsotg: The device instance
642 *
643 * Return the current frame number
644 */
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -0700645static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
646{
647 u32 dsts;
648
649 dsts = dwc2_readl(hsotg->regs + DSTS);
650 dsts &= DSTS_SOFFN_MASK;
651 dsts >>= DSTS_SOFFN_SHIFT;
652
653 return dsts;
654}
655
656/**
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800657 * dwc2_gadget_get_chain_limit - get the maximum data payload value of the
658 * DMA descriptor chain prepared for specific endpoint
659 * @hs_ep: The endpoint
660 *
661 * Return the maximum data that can be queued in one go on a given endpoint
662 * depending on its descriptor chain capacity so that transfers that
663 * are too long can be split.
664 */
665static unsigned int dwc2_gadget_get_chain_limit(struct dwc2_hsotg_ep *hs_ep)
666{
667 int is_isoc = hs_ep->isochronous;
668 unsigned int maxsize;
669
670 if (is_isoc)
671 maxsize = hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_LIMIT :
672 DEV_DMA_ISOC_RX_NBYTES_LIMIT;
673 else
674 maxsize = DEV_DMA_NBYTES_LIMIT;
675
676 /* Above size of one descriptor was chosen, multiple it */
677 maxsize *= MAX_DMA_DESC_NUM_GENERIC;
678
679 return maxsize;
680}
681
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -0800682/*
683 * dwc2_gadget_get_desc_params - get DMA descriptor parameters.
684 * @hs_ep: The endpoint
685 * @mask: RX/TX bytes mask to be defined
686 *
687 * Returns maximum data payload for one descriptor after analyzing endpoint
688 * characteristics.
689 * DMA descriptor transfer bytes limit depends on EP type:
690 * Control out - MPS,
691 * Isochronous - descriptor rx/tx bytes bitfield limit,
692 * Control In/Bulk/Interrupt - multiple of mps. This will allow to not
693 * have concatenations from various descriptors within one packet.
694 *
695 * Selects corresponding mask for RX/TX bytes as well.
696 */
697static u32 dwc2_gadget_get_desc_params(struct dwc2_hsotg_ep *hs_ep, u32 *mask)
698{
699 u32 mps = hs_ep->ep.maxpacket;
700 int dir_in = hs_ep->dir_in;
701 u32 desc_size = 0;
702
703 if (!hs_ep->index && !dir_in) {
704 desc_size = mps;
705 *mask = DEV_DMA_NBYTES_MASK;
706 } else if (hs_ep->isochronous) {
707 if (dir_in) {
708 desc_size = DEV_DMA_ISOC_TX_NBYTES_LIMIT;
709 *mask = DEV_DMA_ISOC_TX_NBYTES_MASK;
710 } else {
711 desc_size = DEV_DMA_ISOC_RX_NBYTES_LIMIT;
712 *mask = DEV_DMA_ISOC_RX_NBYTES_MASK;
713 }
714 } else {
715 desc_size = DEV_DMA_NBYTES_LIMIT;
716 *mask = DEV_DMA_NBYTES_MASK;
717
718 /* Round down desc_size to be mps multiple */
719 desc_size -= desc_size % mps;
720 }
721
722 return desc_size;
723}
724
725/*
726 * dwc2_gadget_config_nonisoc_xfer_ddma - prepare non ISOC DMA desc chain.
727 * @hs_ep: The endpoint
728 * @dma_buff: DMA address to use
729 * @len: Length of the transfer
730 *
731 * This function will iterate over descriptor chain and fill its entries
732 * with corresponding information based on transfer data.
733 */
734static void dwc2_gadget_config_nonisoc_xfer_ddma(struct dwc2_hsotg_ep *hs_ep,
735 dma_addr_t dma_buff,
736 unsigned int len)
737{
738 struct dwc2_hsotg *hsotg = hs_ep->parent;
739 int dir_in = hs_ep->dir_in;
740 struct dwc2_dma_desc *desc = hs_ep->desc_list;
741 u32 mps = hs_ep->ep.maxpacket;
742 u32 maxsize = 0;
743 u32 offset = 0;
744 u32 mask = 0;
745 int i;
746
747 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
748
749 hs_ep->desc_count = (len / maxsize) +
750 ((len % maxsize) ? 1 : 0);
751 if (len == 0)
752 hs_ep->desc_count = 1;
753
754 for (i = 0; i < hs_ep->desc_count; ++i) {
755 desc->status = 0;
756 desc->status |= (DEV_DMA_BUFF_STS_HBUSY
757 << DEV_DMA_BUFF_STS_SHIFT);
758
759 if (len > maxsize) {
760 if (!hs_ep->index && !dir_in)
761 desc->status |= (DEV_DMA_L | DEV_DMA_IOC);
762
763 desc->status |= (maxsize <<
764 DEV_DMA_NBYTES_SHIFT & mask);
765 desc->buf = dma_buff + offset;
766
767 len -= maxsize;
768 offset += maxsize;
769 } else {
770 desc->status |= (DEV_DMA_L | DEV_DMA_IOC);
771
772 if (dir_in)
773 desc->status |= (len % mps) ? DEV_DMA_SHORT :
774 ((hs_ep->send_zlp) ? DEV_DMA_SHORT : 0);
775 if (len > maxsize)
776 dev_err(hsotg->dev, "wrong len %d\n", len);
777
778 desc->status |=
779 len << DEV_DMA_NBYTES_SHIFT & mask;
780 desc->buf = dma_buff + offset;
781 }
782
783 desc->status &= ~DEV_DMA_BUFF_STS_MASK;
784 desc->status |= (DEV_DMA_BUFF_STS_HREADY
785 << DEV_DMA_BUFF_STS_SHIFT);
786 desc++;
787 }
788}
789
Vahram Aharonyan540ccba2016-11-14 19:16:41 -0800790/*
791 * dwc2_gadget_fill_isoc_desc - fills next isochronous descriptor in chain.
792 * @hs_ep: The isochronous endpoint.
793 * @dma_buff: usb requests dma buffer.
794 * @len: usb request transfer length.
795 *
796 * Finds out index of first free entry either in the bottom or up half of
797 * descriptor chain depend on which is under SW control and not processed
798 * by HW. Then fills that descriptor with the data of the arrived usb request,
799 * frame info, sets Last and IOC bits increments next_desc. If filled
800 * descriptor is not the first one, removes L bit from the previous descriptor
801 * status.
802 */
803static int dwc2_gadget_fill_isoc_desc(struct dwc2_hsotg_ep *hs_ep,
804 dma_addr_t dma_buff, unsigned int len)
805{
806 struct dwc2_dma_desc *desc;
807 struct dwc2_hsotg *hsotg = hs_ep->parent;
808 u32 index;
809 u32 maxsize = 0;
810 u32 mask = 0;
811
812 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
813 if (len > maxsize) {
814 dev_err(hsotg->dev, "wrong len %d\n", len);
815 return -EINVAL;
816 }
817
818 /*
819 * If SW has already filled half of chain, then return and wait for
820 * the other chain to be processed by HW.
821 */
822 if (hs_ep->next_desc == MAX_DMA_DESC_NUM_GENERIC / 2)
823 return -EBUSY;
824
825 /* Increment frame number by interval for IN */
826 if (hs_ep->dir_in)
827 dwc2_gadget_incr_frame_num(hs_ep);
828
829 index = (MAX_DMA_DESC_NUM_GENERIC / 2) * hs_ep->isoc_chain_num +
830 hs_ep->next_desc;
831
832 /* Sanity check of calculated index */
833 if ((hs_ep->isoc_chain_num && index > MAX_DMA_DESC_NUM_GENERIC) ||
834 (!hs_ep->isoc_chain_num && index > MAX_DMA_DESC_NUM_GENERIC / 2)) {
835 dev_err(hsotg->dev, "wrong index %d for iso chain\n", index);
836 return -EINVAL;
837 }
838
839 desc = &hs_ep->desc_list[index];
840
841 /* Clear L bit of previous desc if more than one entries in the chain */
842 if (hs_ep->next_desc)
843 hs_ep->desc_list[index - 1].status &= ~DEV_DMA_L;
844
845 dev_dbg(hsotg->dev, "%s: Filling ep %d, dir %s isoc desc # %d\n",
846 __func__, hs_ep->index, hs_ep->dir_in ? "in" : "out", index);
847
848 desc->status = 0;
849 desc->status |= (DEV_DMA_BUFF_STS_HBUSY << DEV_DMA_BUFF_STS_SHIFT);
850
851 desc->buf = dma_buff;
852 desc->status |= (DEV_DMA_L | DEV_DMA_IOC |
853 ((len << DEV_DMA_NBYTES_SHIFT) & mask));
854
855 if (hs_ep->dir_in) {
856 desc->status |= ((hs_ep->mc << DEV_DMA_ISOC_PID_SHIFT) &
857 DEV_DMA_ISOC_PID_MASK) |
858 ((len % hs_ep->ep.maxpacket) ?
859 DEV_DMA_SHORT : 0) |
860 ((hs_ep->target_frame <<
861 DEV_DMA_ISOC_FRNUM_SHIFT) &
862 DEV_DMA_ISOC_FRNUM_MASK);
863 }
864
865 desc->status &= ~DEV_DMA_BUFF_STS_MASK;
866 desc->status |= (DEV_DMA_BUFF_STS_HREADY << DEV_DMA_BUFF_STS_SHIFT);
867
868 /* Update index of last configured entry in the chain */
869 hs_ep->next_desc++;
870
871 return 0;
872}
873
874/*
875 * dwc2_gadget_start_isoc_ddma - start isochronous transfer in DDMA
876 * @hs_ep: The isochronous endpoint.
877 *
878 * Prepare first descriptor chain for isochronous endpoints. Afterwards
879 * write DMA address to HW and enable the endpoint.
880 *
881 * Switch between descriptor chains via isoc_chain_num to give SW opportunity
882 * to prepare second descriptor chain while first one is being processed by HW.
883 */
884static void dwc2_gadget_start_isoc_ddma(struct dwc2_hsotg_ep *hs_ep)
885{
886 struct dwc2_hsotg *hsotg = hs_ep->parent;
887 struct dwc2_hsotg_req *hs_req, *treq;
888 int index = hs_ep->index;
889 int ret;
890 u32 dma_reg;
891 u32 depctl;
892 u32 ctrl;
893
894 if (list_empty(&hs_ep->queue)) {
895 dev_dbg(hsotg->dev, "%s: No requests in queue\n", __func__);
896 return;
897 }
898
899 list_for_each_entry_safe(hs_req, treq, &hs_ep->queue, queue) {
900 ret = dwc2_gadget_fill_isoc_desc(hs_ep, hs_req->req.dma,
901 hs_req->req.length);
902 if (ret) {
903 dev_dbg(hsotg->dev, "%s: desc chain full\n", __func__);
904 break;
905 }
906 }
907
908 depctl = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
909 dma_reg = hs_ep->dir_in ? DIEPDMA(index) : DOEPDMA(index);
910
911 /* write descriptor chain address to control register */
912 dwc2_writel(hs_ep->desc_list_dma, hsotg->regs + dma_reg);
913
914 ctrl = dwc2_readl(hsotg->regs + depctl);
915 ctrl |= DXEPCTL_EPENA | DXEPCTL_CNAK;
916 dwc2_writel(ctrl, hsotg->regs + depctl);
917
918 /* Switch ISOC descriptor chain number being processed by SW*/
919 hs_ep->isoc_chain_num = (hs_ep->isoc_chain_num ^ 1) & 0x1;
920 hs_ep->next_desc = 0;
921}
922
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800923/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500924 * dwc2_hsotg_start_req - start a USB request from an endpoint's queue
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100925 * @hsotg: The controller state.
926 * @hs_ep: The endpoint to process a request for
927 * @hs_req: The request to start.
928 * @continuing: True if we are doing more for the current request.
929 *
930 * Start the given request running by setting the endpoint registers
931 * appropriately, and writing any data to the FIFOs.
932 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500933static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -0800934 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500935 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100936 bool continuing)
937{
938 struct usb_request *ureq = &hs_req->req;
939 int index = hs_ep->index;
940 int dir_in = hs_ep->dir_in;
941 u32 epctrl_reg;
942 u32 epsize_reg;
943 u32 epsize;
944 u32 ctrl;
John Youn9da51972017-01-17 20:30:27 -0800945 unsigned int length;
946 unsigned int packets;
947 unsigned int maxreq;
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -0800948 unsigned int dma_reg;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100949
950 if (index != 0) {
951 if (hs_ep->req && !continuing) {
952 dev_err(hsotg->dev, "%s: active request\n", __func__);
953 WARN_ON(1);
954 return;
955 } else if (hs_ep->req != hs_req && continuing) {
956 dev_err(hsotg->dev,
957 "%s: continue different req\n", __func__);
958 WARN_ON(1);
959 return;
960 }
961 }
962
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -0800963 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +0200964 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
965 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100966
967 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300968 __func__, dwc2_readl(hsotg->regs + epctrl_reg), index,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100969 hs_ep->dir_in ? "in" : "out");
970
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900971 /* If endpoint is stalled, we will restart request later */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300972 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900973
Mian Yousaf Kaukabb2d4c542015-09-29 12:08:22 +0200974 if (index && ctrl & DXEPCTL_STALL) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900975 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
976 return;
977 }
978
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100979 length = ureq->length - ureq->actual;
Lukasz Majewski71225be2012-05-04 14:17:03 +0200980 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
981 ureq->length, ureq->actual);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100982
Vahram Aharonyancf77b5f2016-11-09 19:28:01 -0800983 if (!using_desc_dma(hsotg))
984 maxreq = get_ep_limit(hs_ep);
985 else
986 maxreq = dwc2_gadget_get_chain_limit(hs_ep);
987
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100988 if (length > maxreq) {
989 int round = maxreq % hs_ep->ep.maxpacket;
990
991 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
992 __func__, length, maxreq, round);
993
994 /* round down to multiple of packets */
995 if (round)
996 maxreq -= round;
997
998 length = maxreq;
999 }
1000
1001 if (length)
1002 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
1003 else
1004 packets = 1; /* send one packet if length is zero. */
1005
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001006 if (hs_ep->isochronous && length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
1007 dev_err(hsotg->dev, "req length > maxpacket*mc\n");
1008 return;
1009 }
1010
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001011 if (dir_in && index != 0)
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001012 if (hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -07001013 epsize = DXEPTSIZ_MC(packets);
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001014 else
Dinh Nguyen47a16852014-04-14 14:13:34 -07001015 epsize = DXEPTSIZ_MC(1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001016 else
1017 epsize = 0;
1018
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001019 /*
1020 * zero length packet should be programmed on its own and should not
1021 * be counted in DIEPTSIZ.PktCnt with other packets.
1022 */
1023 if (dir_in && ureq->zero && !continuing) {
1024 /* Test if zlp is actually required. */
1025 if ((ureq->length >= hs_ep->ep.maxpacket) &&
John Youn9da51972017-01-17 20:30:27 -08001026 !(ureq->length % hs_ep->ep.maxpacket))
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001027 hs_ep->send_zlp = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001028 }
1029
Dinh Nguyen47a16852014-04-14 14:13:34 -07001030 epsize |= DXEPTSIZ_PKTCNT(packets);
1031 epsize |= DXEPTSIZ_XFERSIZE(length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001032
1033 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
1034 __func__, packets, length, ureq->length, epsize, epsize_reg);
1035
1036 /* store the request as the current one we're doing */
1037 hs_ep->req = hs_req;
1038
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001039 if (using_desc_dma(hsotg)) {
1040 u32 offset = 0;
1041 u32 mps = hs_ep->ep.maxpacket;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001042
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001043 /* Adjust length: EP0 - MPS, other OUT EPs - multiple of MPS */
1044 if (!dir_in) {
1045 if (!index)
1046 length = mps;
1047 else if (length % mps)
1048 length += (mps - (length % mps));
1049 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001050
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001051 /*
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001052 * If more data to send, adjust DMA for EP0 out data stage.
1053 * ureq->dma stays unchanged, hence increment it by already
1054 * passed passed data count before starting new transaction.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001055 */
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001056 if (!index && hsotg->ep0_state == DWC2_EP0_DATA_OUT &&
1057 continuing)
1058 offset = ureq->actual;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001059
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001060 /* Fill DDMA chain entries */
1061 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, ureq->dma + offset,
1062 length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001063
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001064 /* write descriptor chain address to control register */
1065 dwc2_writel(hs_ep->desc_list_dma, hsotg->regs + dma_reg);
1066
1067 dev_dbg(hsotg->dev, "%s: %08x pad => 0x%08x\n",
1068 __func__, (u32)hs_ep->desc_list_dma, dma_reg);
1069 } else {
1070 /* write size / packets */
1071 dwc2_writel(epsize, hsotg->regs + epsize_reg);
1072
Razmik Karapetyan729e6572016-11-16 15:33:55 -08001073 if (using_dma(hsotg) && !continuing && (length != 0)) {
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08001074 /*
1075 * write DMA address to control register, buffer
1076 * already synced by dwc2_hsotg_ep_queue().
1077 */
1078
1079 dwc2_writel(ureq->dma, hsotg->regs + dma_reg);
1080
1081 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
1082 __func__, &ureq->dma, dma_reg);
1083 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001084 }
1085
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001086 if (hs_ep->isochronous && hs_ep->interval == 1) {
1087 hs_ep->target_frame = dwc2_hsotg_read_frameno(hsotg);
1088 dwc2_gadget_incr_frame_num(hs_ep);
1089
1090 if (hs_ep->target_frame & 0x1)
1091 ctrl |= DXEPCTL_SETODDFR;
1092 else
1093 ctrl |= DXEPCTL_SETEVENFR;
1094 }
1095
Dinh Nguyen47a16852014-04-14 14:13:34 -07001096 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
Lukasz Majewski71225be2012-05-04 14:17:03 +02001097
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001098 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
Lukasz Majewski71225be2012-05-04 14:17:03 +02001099
1100 /* For Setup request do not clear NAK */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001101 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
Dinh Nguyen47a16852014-04-14 14:13:34 -07001102 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
Lukasz Majewski71225be2012-05-04 14:17:03 +02001103
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001104 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001105 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001106
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001107 /*
1108 * set these, it seems that DMA support increments past the end
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001109 * of the packet buffer so we need to calculate the length from
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001110 * this information.
1111 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001112 hs_ep->size_loaded = length;
1113 hs_ep->last_load = ureq->actual;
1114
1115 if (dir_in && !using_dma(hsotg)) {
1116 /* set these anyway, we may need them for non-periodic in */
1117 hs_ep->fifo_load = 0;
1118
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001119 dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001120 }
1121
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001122 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001123 * Note, trying to clear the NAK here causes problems with transmit
1124 * on the S3C6400 ending up with the TXFIFO becoming full.
1125 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001126
1127 /* check ep is enabled */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001128 if (!(dwc2_readl(hsotg->regs + epctrl_reg) & DXEPCTL_EPENA))
Mian Yousaf Kaukab1a0ed862015-01-09 13:39:00 +01001129 dev_dbg(hsotg->dev,
John Youn9da51972017-01-17 20:30:27 -08001130 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001131 index, dwc2_readl(hsotg->regs + epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001132
Dinh Nguyen47a16852014-04-14 14:13:34 -07001133 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001134 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
Robert Baldygaafcf4162013-09-19 11:50:19 +02001135
1136 /* enable ep interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001137 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001138}
1139
1140/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001141 * dwc2_hsotg_map_dma - map the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001142 * @hsotg: The device state.
1143 * @hs_ep: The endpoint the request is on.
1144 * @req: The request being processed.
1145 *
1146 * We've been asked to queue a request, so ensure that the memory buffer
1147 * is correctly setup for DMA. If we've been passed an extant DMA address
1148 * then ensure the buffer has been synced to memory. If our buffer has no
1149 * DMA memory, then we map the memory and mark our request to allow us to
1150 * cleanup on completion.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001151 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001152static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001153 struct dwc2_hsotg_ep *hs_ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001154 struct usb_request *req)
1155{
Felipe Balbie58ebcd2013-01-28 14:48:36 +02001156 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001157
Felipe Balbie58ebcd2013-01-28 14:48:36 +02001158 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
1159 if (ret)
1160 goto dma_error;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001161
1162 return 0;
1163
1164dma_error:
1165 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
1166 __func__, req->buf, req->length);
1167
1168 return -EIO;
1169}
1170
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001171static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
John Younb98866c2017-01-17 20:31:58 -08001172 struct dwc2_hsotg_ep *hs_ep,
1173 struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001174{
1175 void *req_buf = hs_req->req.buf;
1176
1177 /* If dma is not being used or buffer is aligned */
1178 if (!using_dma(hsotg) || !((long)req_buf & 3))
1179 return 0;
1180
1181 WARN_ON(hs_req->saved_req_buf);
1182
1183 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
John Youn9da51972017-01-17 20:30:27 -08001184 hs_ep->ep.name, req_buf, hs_req->req.length);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001185
1186 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
1187 if (!hs_req->req.buf) {
1188 hs_req->req.buf = req_buf;
1189 dev_err(hsotg->dev,
1190 "%s: unable to allocate memory for bounce buffer\n",
1191 __func__);
1192 return -ENOMEM;
1193 }
1194
1195 /* Save actual buffer */
1196 hs_req->saved_req_buf = req_buf;
1197
1198 if (hs_ep->dir_in)
1199 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
1200 return 0;
1201}
1202
John Younb98866c2017-01-17 20:31:58 -08001203static void
1204dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
1205 struct dwc2_hsotg_ep *hs_ep,
1206 struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001207{
1208 /* If dma is not being used or buffer was aligned */
1209 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
1210 return;
1211
1212 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
1213 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
1214
1215 /* Copy data from bounce buffer on successful out transfer */
1216 if (!hs_ep->dir_in && !hs_req->req.status)
1217 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
John Youn9da51972017-01-17 20:30:27 -08001218 hs_req->req.actual);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001219
1220 /* Free bounce buffer */
1221 kfree(hs_req->req.buf);
1222
1223 hs_req->req.buf = hs_req->saved_req_buf;
1224 hs_req->saved_req_buf = NULL;
1225}
1226
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07001227/**
1228 * dwc2_gadget_target_frame_elapsed - Checks target frame
1229 * @hs_ep: The driver endpoint to check
1230 *
1231 * Returns 1 if targeted frame elapsed. If returned 1 then we need to drop
1232 * corresponding transfer.
1233 */
1234static bool dwc2_gadget_target_frame_elapsed(struct dwc2_hsotg_ep *hs_ep)
1235{
1236 struct dwc2_hsotg *hsotg = hs_ep->parent;
1237 u32 target_frame = hs_ep->target_frame;
1238 u32 current_frame = dwc2_hsotg_read_frameno(hsotg);
1239 bool frame_overrun = hs_ep->frame_overrun;
1240
1241 if (!frame_overrun && current_frame >= target_frame)
1242 return true;
1243
1244 if (frame_overrun && current_frame >= target_frame &&
1245 ((current_frame - target_frame) < DSTS_SOFFN_LIMIT / 2))
1246 return true;
1247
1248 return false;
1249}
1250
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001251/*
1252 * dwc2_gadget_set_ep0_desc_chain - Set EP's desc chain pointers
1253 * @hsotg: The driver state
1254 * @hs_ep: the ep descriptor chain is for
1255 *
1256 * Called to update EP0 structure's pointers depend on stage of
1257 * control transfer.
1258 */
1259static int dwc2_gadget_set_ep0_desc_chain(struct dwc2_hsotg *hsotg,
1260 struct dwc2_hsotg_ep *hs_ep)
1261{
1262 switch (hsotg->ep0_state) {
1263 case DWC2_EP0_SETUP:
1264 case DWC2_EP0_STATUS_OUT:
1265 hs_ep->desc_list = hsotg->setup_desc[0];
1266 hs_ep->desc_list_dma = hsotg->setup_desc_dma[0];
1267 break;
1268 case DWC2_EP0_DATA_IN:
1269 case DWC2_EP0_STATUS_IN:
1270 hs_ep->desc_list = hsotg->ctrl_in_desc;
1271 hs_ep->desc_list_dma = hsotg->ctrl_in_desc_dma;
1272 break;
1273 case DWC2_EP0_DATA_OUT:
1274 hs_ep->desc_list = hsotg->ctrl_out_desc;
1275 hs_ep->desc_list_dma = hsotg->ctrl_out_desc_dma;
1276 break;
1277 default:
1278 dev_err(hsotg->dev, "invalid EP 0 state in queue %d\n",
1279 hsotg->ep0_state);
1280 return -EINVAL;
1281 }
1282
1283 return 0;
1284}
1285
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001286static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
John Youn9da51972017-01-17 20:30:27 -08001287 gfp_t gfp_flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001288{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001289 struct dwc2_hsotg_req *hs_req = our_req(req);
1290 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001291 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001292 bool first;
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001293 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001294
1295 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
1296 ep->name, req, req->length, req->buf, req->no_interrupt,
1297 req->zero, req->short_not_ok);
1298
Gregory Herrero7ababa92015-04-29 22:09:08 +02001299 /* Prevent new request submission when controller is suspended */
1300 if (hs->lx_state == DWC2_L2) {
1301 dev_dbg(hs->dev, "%s: don't submit request while suspended\n",
John Youn9da51972017-01-17 20:30:27 -08001302 __func__);
Gregory Herrero7ababa92015-04-29 22:09:08 +02001303 return -EAGAIN;
1304 }
1305
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001306 /* initialise status of the request */
1307 INIT_LIST_HEAD(&hs_req->queue);
1308 req->actual = 0;
1309 req->status = -EINPROGRESS;
1310
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001311 ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001312 if (ret)
1313 return ret;
1314
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001315 /* if we're using DMA, sync the buffers as necessary */
1316 if (using_dma(hs)) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001317 ret = dwc2_hsotg_map_dma(hs, hs_ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001318 if (ret)
1319 return ret;
1320 }
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001321 /* If using descriptor DMA configure EP0 descriptor chain pointers */
1322 if (using_desc_dma(hs) && !hs_ep->index) {
1323 ret = dwc2_gadget_set_ep0_desc_chain(hs, hs_ep);
1324 if (ret)
1325 return ret;
1326 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001327
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001328 first = list_empty(&hs_ep->queue);
1329 list_add_tail(&hs_req->queue, &hs_ep->queue);
1330
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001331 /*
1332 * Handle DDMA isochronous transfers separately - just add new entry
1333 * to the half of descriptor chain that is not processed by HW.
1334 * Transfer will be started once SW gets either one of NAK or
1335 * OutTknEpDis interrupts.
1336 */
1337 if (using_desc_dma(hs) && hs_ep->isochronous &&
1338 hs_ep->target_frame != TARGET_FRAME_INITIAL) {
1339 ret = dwc2_gadget_fill_isoc_desc(hs_ep, hs_req->req.dma,
1340 hs_req->req.length);
1341 if (ret)
1342 dev_dbg(hs->dev, "%s: ISO desc chain full\n", __func__);
1343
1344 return 0;
1345 }
1346
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001347 if (first) {
1348 if (!hs_ep->isochronous) {
1349 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1350 return 0;
1351 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001352
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07001353 while (dwc2_gadget_target_frame_elapsed(hs_ep))
1354 dwc2_gadget_incr_frame_num(hs_ep);
1355
1356 if (hs_ep->target_frame != TARGET_FRAME_INITIAL)
1357 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1358 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001359 return 0;
1360}
1361
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001362static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
John Youn9da51972017-01-17 20:30:27 -08001363 gfp_t gfp_flags)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001364{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001365 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001366 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001367 unsigned long flags = 0;
1368 int ret = 0;
1369
1370 spin_lock_irqsave(&hs->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001371 ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02001372 spin_unlock_irqrestore(&hs->lock, flags);
1373
1374 return ret;
1375}
1376
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001377static void dwc2_hsotg_ep_free_request(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001378 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001379{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001380 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001381
1382 kfree(hs_req);
1383}
1384
1385/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001386 * dwc2_hsotg_complete_oursetup - setup completion callback
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001387 * @ep: The endpoint the request was on.
1388 * @req: The request completed.
1389 *
1390 * Called on completion of any requests the driver itself
1391 * submitted that need cleaning up.
1392 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001393static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001394 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001395{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001396 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001397 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001398
1399 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
1400
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001401 dwc2_hsotg_ep_free_request(ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001402}
1403
1404/**
1405 * ep_from_windex - convert control wIndex value to endpoint
1406 * @hsotg: The driver state.
1407 * @windex: The control request wIndex field (in host order).
1408 *
1409 * Convert the given wIndex into a pointer to an driver endpoint
1410 * structure, or return NULL if it is not a valid endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001411 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001412static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001413 u32 windex)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001414{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001415 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001416 int dir = (windex & USB_DIR_IN) ? 1 : 0;
1417 int idx = windex & 0x7F;
1418
1419 if (windex >= 0x100)
1420 return NULL;
1421
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02001422 if (idx > hsotg->num_of_eps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001423 return NULL;
1424
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001425 ep = index_to_ep(hsotg, idx, dir);
1426
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001427 if (idx && ep->dir_in != dir)
1428 return NULL;
1429
1430 return ep;
1431}
1432
1433/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001434 * dwc2_hsotg_set_test_mode - Enable usb Test Modes
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001435 * @hsotg: The driver state.
1436 * @testmode: requested usb test mode
1437 * Enable usb Test Mode requested by the Host.
1438 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001439int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001440{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001441 int dctl = dwc2_readl(hsotg->regs + DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001442
1443 dctl &= ~DCTL_TSTCTL_MASK;
1444 switch (testmode) {
1445 case TEST_J:
1446 case TEST_K:
1447 case TEST_SE0_NAK:
1448 case TEST_PACKET:
1449 case TEST_FORCE_EN:
1450 dctl |= testmode << DCTL_TSTCTL_SHIFT;
1451 break;
1452 default:
1453 return -EINVAL;
1454 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001455 dwc2_writel(dctl, hsotg->regs + DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001456 return 0;
1457}
1458
1459/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001460 * dwc2_hsotg_send_reply - send reply to control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001461 * @hsotg: The device state
1462 * @ep: Endpoint 0
1463 * @buff: Buffer for request
1464 * @length: Length of reply.
1465 *
1466 * Create a request and queue it on the given endpoint. This is useful as
1467 * an internal method of sending replies to certain control requests, etc.
1468 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001469static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001470 struct dwc2_hsotg_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001471 void *buff,
1472 int length)
1473{
1474 struct usb_request *req;
1475 int ret;
1476
1477 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
1478
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001479 req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001480 hsotg->ep0_reply = req;
1481 if (!req) {
1482 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
1483 return -ENOMEM;
1484 }
1485
1486 req->buf = hsotg->ep0_buff;
1487 req->length = length;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001488 /*
1489 * zero flag is for sending zlp in DATA IN stage. It has no impact on
1490 * STATUS stage.
1491 */
1492 req->zero = 0;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001493 req->complete = dwc2_hsotg_complete_oursetup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001494
1495 if (length)
1496 memcpy(req->buf, buff, length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001497
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001498 ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001499 if (ret) {
1500 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
1501 return ret;
1502 }
1503
1504 return 0;
1505}
1506
1507/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001508 * dwc2_hsotg_process_req_status - process request GET_STATUS
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001509 * @hsotg: The device state
1510 * @ctrl: USB control request
1511 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001512static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001513 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001514{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001515 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1516 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001517 __le16 reply;
1518 int ret;
1519
1520 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
1521
1522 if (!ep0->dir_in) {
1523 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
1524 return -EINVAL;
1525 }
1526
1527 switch (ctrl->bRequestType & USB_RECIP_MASK) {
1528 case USB_RECIP_DEVICE:
John Youn38beaec2017-01-17 20:31:13 -08001529 /*
1530 * bit 0 => self powered
1531 * bit 1 => remote wakeup
1532 */
1533 reply = cpu_to_le16(0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001534 break;
1535
1536 case USB_RECIP_INTERFACE:
1537 /* currently, the data result should be zero */
1538 reply = cpu_to_le16(0);
1539 break;
1540
1541 case USB_RECIP_ENDPOINT:
1542 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
1543 if (!ep)
1544 return -ENOENT;
1545
1546 reply = cpu_to_le16(ep->halted ? 1 : 0);
1547 break;
1548
1549 default:
1550 return 0;
1551 }
1552
1553 if (le16_to_cpu(ctrl->wLength) != 2)
1554 return -EINVAL;
1555
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001556 ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001557 if (ret) {
1558 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1559 return ret;
1560 }
1561
1562 return 1;
1563}
1564
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07001565static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001566
1567/**
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001568 * get_ep_head - return the first request on the endpoint
1569 * @hs_ep: The controller endpoint to get
1570 *
1571 * Get the first request on the endpoint.
1572 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001573static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001574{
Masahiro Yamadaffc4b402016-09-19 01:03:13 +09001575 return list_first_entry_or_null(&hs_ep->queue, struct dwc2_hsotg_req,
1576 queue);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001577}
1578
1579/**
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001580 * dwc2_gadget_start_next_request - Starts next request from ep queue
1581 * @hs_ep: Endpoint structure
1582 *
1583 * If queue is empty and EP is ISOC-OUT - unmasks OUTTKNEPDIS which is masked
1584 * in its handler. Hence we need to unmask it here to be able to do
1585 * resynchronization.
1586 */
1587static void dwc2_gadget_start_next_request(struct dwc2_hsotg_ep *hs_ep)
1588{
1589 u32 mask;
1590 struct dwc2_hsotg *hsotg = hs_ep->parent;
1591 int dir_in = hs_ep->dir_in;
1592 struct dwc2_hsotg_req *hs_req;
1593 u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK;
1594
1595 if (!list_empty(&hs_ep->queue)) {
1596 hs_req = get_ep_head(hs_ep);
1597 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false);
1598 return;
1599 }
1600 if (!hs_ep->isochronous)
1601 return;
1602
1603 if (dir_in) {
1604 dev_dbg(hsotg->dev, "%s: No more ISOC-IN requests\n",
1605 __func__);
1606 } else {
1607 dev_dbg(hsotg->dev, "%s: No more ISOC-OUT requests\n",
1608 __func__);
1609 mask = dwc2_readl(hsotg->regs + epmsk_reg);
1610 mask |= DOEPMSK_OUTTKNEPDISMSK;
1611 dwc2_writel(mask, hsotg->regs + epmsk_reg);
1612 }
1613}
1614
1615/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001616 * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001617 * @hsotg: The device state
1618 * @ctrl: USB control request
1619 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001620static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001621 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001622{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001623 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1624 struct dwc2_hsotg_req *hs_req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001625 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001626 struct dwc2_hsotg_ep *ep;
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001627 int ret;
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001628 bool halted;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001629 u32 recip;
1630 u32 wValue;
1631 u32 wIndex;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001632
1633 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1634 __func__, set ? "SET" : "CLEAR");
1635
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001636 wValue = le16_to_cpu(ctrl->wValue);
1637 wIndex = le16_to_cpu(ctrl->wIndex);
1638 recip = ctrl->bRequestType & USB_RECIP_MASK;
1639
1640 switch (recip) {
1641 case USB_RECIP_DEVICE:
1642 switch (wValue) {
1643 case USB_DEVICE_TEST_MODE:
1644 if ((wIndex & 0xff) != 0)
1645 return -EINVAL;
1646 if (!set)
1647 return -EINVAL;
1648
1649 hsotg->test_mode = wIndex >> 8;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001650 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001651 if (ret) {
1652 dev_err(hsotg->dev,
1653 "%s: failed to send reply\n", __func__);
1654 return ret;
1655 }
1656 break;
1657 default:
1658 return -ENOENT;
1659 }
1660 break;
1661
1662 case USB_RECIP_ENDPOINT:
1663 ep = ep_from_windex(hsotg, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001664 if (!ep) {
1665 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001666 __func__, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001667 return -ENOENT;
1668 }
1669
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001670 switch (wValue) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001671 case USB_ENDPOINT_HALT:
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001672 halted = ep->halted;
1673
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07001674 dwc2_hsotg_ep_sethalt(&ep->ep, set, true);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001675
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001676 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001677 if (ret) {
1678 dev_err(hsotg->dev,
1679 "%s: failed to send reply\n", __func__);
1680 return ret;
1681 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001682
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001683 /*
1684 * we have to complete all requests for ep if it was
1685 * halted, and the halt was cleared by CLEAR_FEATURE
1686 */
1687
1688 if (!set && halted) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001689 /*
1690 * If we have request in progress,
1691 * then complete it
1692 */
1693 if (ep->req) {
1694 hs_req = ep->req;
1695 ep->req = NULL;
1696 list_del_init(&hs_req->queue);
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001697 if (hs_req->req.complete) {
1698 spin_unlock(&hsotg->lock);
1699 usb_gadget_giveback_request(
1700 &ep->ep, &hs_req->req);
1701 spin_lock(&hsotg->lock);
1702 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001703 }
1704
1705 /* If we have pending request, then start it */
John Youn34c08872017-01-17 20:31:43 -08001706 if (!ep->req)
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07001707 dwc2_gadget_start_next_request(ep);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001708 }
1709
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001710 break;
1711
1712 default:
1713 return -ENOENT;
1714 }
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001715 break;
1716 default:
1717 return -ENOENT;
1718 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001719 return 1;
1720}
1721
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001722static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
Robert Baldygaab93e012013-09-19 11:50:17 +02001723
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001724/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001725 * dwc2_hsotg_stall_ep0 - stall ep0
Robert Baldygac9f721b2014-01-14 08:36:00 +01001726 * @hsotg: The device state
1727 *
1728 * Set stall for ep0 as response for setup request.
1729 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001730static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
Jingoo Hane9ebe7c2014-06-03 22:14:56 +09001731{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001732 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Robert Baldygac9f721b2014-01-14 08:36:00 +01001733 u32 reg;
1734 u32 ctrl;
1735
1736 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1737 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1738
1739 /*
1740 * DxEPCTL_Stall will be cleared by EP once it has
1741 * taken effect, so no need to clear later.
1742 */
1743
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001744 ctrl = dwc2_readl(hsotg->regs + reg);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001745 ctrl |= DXEPCTL_STALL;
1746 ctrl |= DXEPCTL_CNAK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001747 dwc2_writel(ctrl, hsotg->regs + reg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001748
1749 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001750 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001751 ctrl, reg, dwc2_readl(hsotg->regs + reg));
Robert Baldygac9f721b2014-01-14 08:36:00 +01001752
1753 /*
1754 * complete won't be called, so we enqueue
1755 * setup request here
1756 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001757 dwc2_hsotg_enqueue_setup(hsotg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001758}
1759
1760/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001761 * dwc2_hsotg_process_control - process a control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001762 * @hsotg: The device state
1763 * @ctrl: The control request received
1764 *
1765 * The controller has received the SETUP phase of a control request, and
1766 * needs to work out what to do next (and whether to pass it on to the
1767 * gadget driver).
1768 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001769static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001770 struct usb_ctrlrequest *ctrl)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001771{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001772 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001773 int ret = 0;
1774 u32 dcfg;
1775
Mian Yousaf Kaukabe525e742015-09-29 12:08:23 +02001776 dev_dbg(hsotg->dev,
1777 "ctrl Type=%02x, Req=%02x, V=%04x, I=%04x, L=%04x\n",
1778 ctrl->bRequestType, ctrl->bRequest, ctrl->wValue,
1779 ctrl->wIndex, ctrl->wLength);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001780
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001781 if (ctrl->wLength == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001782 ep0->dir_in = 1;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001783 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1784 } else if (ctrl->bRequestType & USB_DIR_IN) {
1785 ep0->dir_in = 1;
1786 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1787 } else {
1788 ep0->dir_in = 0;
1789 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1790 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001791
1792 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1793 switch (ctrl->bRequest) {
1794 case USB_REQ_SET_ADDRESS:
Mian Yousaf Kaukab6d713c12015-01-09 13:39:10 +01001795 hsotg->connected = 1;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001796 dcfg = dwc2_readl(hsotg->regs + DCFG);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001797 dcfg &= ~DCFG_DEVADDR_MASK;
Paul Zimmermand5dbd3f2014-04-25 14:18:13 -07001798 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1799 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001800 dwc2_writel(dcfg, hsotg->regs + DCFG);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001801
1802 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1803
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001804 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001805 return;
1806
1807 case USB_REQ_GET_STATUS:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001808 ret = dwc2_hsotg_process_req_status(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001809 break;
1810
1811 case USB_REQ_CLEAR_FEATURE:
1812 case USB_REQ_SET_FEATURE:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001813 ret = dwc2_hsotg_process_req_feature(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001814 break;
1815 }
1816 }
1817
1818 /* as a fallback, try delivering it to the driver to deal with */
1819
1820 if (ret == 0 && hsotg->driver) {
Robert Baldyga93f599f2013-11-21 13:49:17 +01001821 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001822 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001823 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001824 if (ret < 0)
1825 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1826 }
1827
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001828 /*
1829 * the request is either unhandlable, or is not formatted correctly
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001830 * so respond with a STALL for the status stage to indicate failure.
1831 */
1832
Robert Baldygac9f721b2014-01-14 08:36:00 +01001833 if (ret < 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001834 dwc2_hsotg_stall_ep0(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001835}
1836
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001837/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001838 * dwc2_hsotg_complete_setup - completion of a setup transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001839 * @ep: The endpoint the request was on.
1840 * @req: The request completed.
1841 *
1842 * Called on completion of any requests the driver itself submitted for
1843 * EP0 setup packets
1844 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001845static void dwc2_hsotg_complete_setup(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08001846 struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001847{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001848 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001849 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001850
1851 if (req->status < 0) {
1852 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
1853 return;
1854 }
1855
Robert Baldyga93f599f2013-11-21 13:49:17 +01001856 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001857 if (req->actual == 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001858 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001859 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001860 dwc2_hsotg_process_control(hsotg, req->buf);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001861 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001862}
1863
1864/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001865 * dwc2_hsotg_enqueue_setup - start a request for EP0 packets
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001866 * @hsotg: The device state.
1867 *
1868 * Enqueue a request on EP0 if necessary to received any SETUP packets
1869 * received from the host.
1870 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001871static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001872{
1873 struct usb_request *req = hsotg->ctrl_req;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001874 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001875 int ret;
1876
1877 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
1878
1879 req->zero = 0;
1880 req->length = 8;
1881 req->buf = hsotg->ctrl_buff;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001882 req->complete = dwc2_hsotg_complete_setup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001883
1884 if (!list_empty(&hs_req->queue)) {
1885 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
1886 return;
1887 }
1888
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001889 hsotg->eps_out[0]->dir_in = 0;
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001890 hsotg->eps_out[0]->send_zlp = 0;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001891 hsotg->ep0_state = DWC2_EP0_SETUP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001892
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001893 ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001894 if (ret < 0) {
1895 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001896 /*
1897 * Don't think there's much we can do other than watch the
1898 * driver fail.
1899 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001900 }
1901}
1902
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001903static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001904 struct dwc2_hsotg_ep *hs_ep)
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001905{
1906 u32 ctrl;
1907 u8 index = hs_ep->index;
1908 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1909 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
1910
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01001911 if (hs_ep->dir_in)
1912 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001913 index);
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01001914 else
1915 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001916 index);
1917 if (using_desc_dma(hsotg)) {
1918 /* Not specific buffer needed for ep0 ZLP */
1919 dma_addr_t dma = hs_ep->desc_list_dma;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001920
Minas Harutyunyan201ec562018-01-16 16:03:32 +04001921 if (!index)
1922 dwc2_gadget_set_ep0_desc_chain(hsotg, hs_ep);
1923
Vahram Aharonyane02f9aa2016-11-14 19:16:24 -08001924 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, dma, 0);
1925 } else {
1926 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
1927 DXEPTSIZ_XFERSIZE(0), hsotg->regs +
1928 epsiz_reg);
1929 }
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001930
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001931 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001932 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
1933 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
1934 ctrl |= DXEPCTL_USBACTEP;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001935 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001936}
1937
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001938/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001939 * dwc2_hsotg_complete_request - complete a request given to us
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001940 * @hsotg: The device state.
1941 * @hs_ep: The endpoint the request was on.
1942 * @hs_req: The request to complete.
1943 * @result: The result code (0 => Ok, otherwise errno)
1944 *
1945 * The given request has finished, so call the necessary completion
1946 * if it has one and then look to see if we can start a new request
1947 * on the endpoint.
1948 *
1949 * Note, expects the ep to already be locked as appropriate.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001950 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001951static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08001952 struct dwc2_hsotg_ep *hs_ep,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001953 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001954 int result)
1955{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001956 if (!hs_req) {
1957 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
1958 return;
1959 }
1960
1961 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
1962 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
1963
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001964 /*
1965 * only replace the status if we've not already set an error
1966 * from a previous transaction
1967 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001968
1969 if (hs_req->req.status == -EINPROGRESS)
1970 hs_req->req.status = result;
1971
Yunzhi Li44583fe2015-09-29 12:25:01 +02001972 if (using_dma(hsotg))
1973 dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
1974
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001975 dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001976
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001977 hs_ep->req = NULL;
1978 list_del_init(&hs_req->queue);
1979
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001980 /*
1981 * call the complete request with the locks off, just in case the
1982 * request tries to queue more work for this endpoint.
1983 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001984
1985 if (hs_req->req.complete) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02001986 spin_unlock(&hsotg->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +02001987 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
Lukasz Majewski22258f42012-06-14 10:02:24 +02001988 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001989 }
1990
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08001991 /* In DDMA don't need to proceed to starting of next ISOC request */
1992 if (using_desc_dma(hsotg) && hs_ep->isochronous)
1993 return;
1994
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001995 /*
1996 * Look to see if there is anything else to do. Note, the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001997 * of the previous request may have caused a new request to be started
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001998 * so be careful when doing this.
1999 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002000
John Youn34c08872017-01-17 20:31:43 -08002001 if (!hs_ep->req && result >= 0)
Vardan Mikayelyan41cc4cd2016-05-25 18:07:12 -07002002 dwc2_gadget_start_next_request(hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002003}
2004
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002005/*
2006 * dwc2_gadget_complete_isoc_request_ddma - complete an isoc request in DDMA
2007 * @hs_ep: The endpoint the request was on.
2008 *
2009 * Get first request from the ep queue, determine descriptor on which complete
2010 * happened. SW based on isoc_chain_num discovers which half of the descriptor
2011 * chain is currently in use by HW, adjusts dma_address and calculates index
2012 * of completed descriptor based on the value of DEPDMA register. Update actual
2013 * length of request, giveback to gadget.
2014 */
2015static void dwc2_gadget_complete_isoc_request_ddma(struct dwc2_hsotg_ep *hs_ep)
2016{
2017 struct dwc2_hsotg *hsotg = hs_ep->parent;
2018 struct dwc2_hsotg_req *hs_req;
2019 struct usb_request *ureq;
2020 int index;
2021 dma_addr_t dma_addr;
2022 u32 dma_reg;
2023 u32 depdma;
2024 u32 desc_sts;
2025 u32 mask;
2026
2027 hs_req = get_ep_head(hs_ep);
2028 if (!hs_req) {
2029 dev_warn(hsotg->dev, "%s: ISOC EP queue empty\n", __func__);
2030 return;
2031 }
2032 ureq = &hs_req->req;
2033
2034 dma_addr = hs_ep->desc_list_dma;
2035
2036 /*
2037 * If lower half of descriptor chain is currently use by SW,
2038 * that means higher half is being processed by HW, so shift
2039 * DMA address to higher half of descriptor chain.
2040 */
2041 if (!hs_ep->isoc_chain_num)
2042 dma_addr += sizeof(struct dwc2_dma_desc) *
2043 (MAX_DMA_DESC_NUM_GENERIC / 2);
2044
2045 dma_reg = hs_ep->dir_in ? DIEPDMA(hs_ep->index) : DOEPDMA(hs_ep->index);
2046 depdma = dwc2_readl(hsotg->regs + dma_reg);
2047
2048 index = (depdma - dma_addr) / sizeof(struct dwc2_dma_desc) - 1;
2049 desc_sts = hs_ep->desc_list[index].status;
2050
2051 mask = hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_MASK :
2052 DEV_DMA_ISOC_RX_NBYTES_MASK;
2053 ureq->actual = ureq->length -
2054 ((desc_sts & mask) >> DEV_DMA_ISOC_NBYTES_SHIFT);
2055
Vahram Aharonyan95d2b032016-11-14 19:16:46 -08002056 /* Adjust actual length for ISOC Out if length is not align of 4 */
2057 if (!hs_ep->dir_in && ureq->length & 0x3)
2058 ureq->actual += 4 - (ureq->length & 0x3);
2059
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002060 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2061}
2062
2063/*
2064 * dwc2_gadget_start_next_isoc_ddma - start next isoc request, if any.
2065 * @hs_ep: The isochronous endpoint to be re-enabled.
2066 *
2067 * If ep has been disabled due to last descriptor servicing (IN endpoint) or
2068 * BNA (OUT endpoint) check the status of other half of descriptor chain that
2069 * was under SW control till HW was busy and restart the endpoint if needed.
2070 */
2071static void dwc2_gadget_start_next_isoc_ddma(struct dwc2_hsotg_ep *hs_ep)
2072{
2073 struct dwc2_hsotg *hsotg = hs_ep->parent;
2074 u32 depctl;
2075 u32 dma_reg;
2076 u32 ctrl;
2077 u32 dma_addr = hs_ep->desc_list_dma;
2078 unsigned char index = hs_ep->index;
2079
2080 dma_reg = hs_ep->dir_in ? DIEPDMA(index) : DOEPDMA(index);
2081 depctl = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
2082
2083 ctrl = dwc2_readl(hsotg->regs + depctl);
2084
2085 /*
2086 * EP was disabled if HW has processed last descriptor or BNA was set.
2087 * So restart ep if SW has prepared new descriptor chain in ep_queue
2088 * routine while HW was busy.
2089 */
2090 if (!(ctrl & DXEPCTL_EPENA)) {
2091 if (!hs_ep->next_desc) {
2092 dev_dbg(hsotg->dev, "%s: No more ISOC requests\n",
2093 __func__);
2094 return;
2095 }
2096
2097 dma_addr += sizeof(struct dwc2_dma_desc) *
2098 (MAX_DMA_DESC_NUM_GENERIC / 2) *
2099 hs_ep->isoc_chain_num;
2100 dwc2_writel(dma_addr, hsotg->regs + dma_reg);
2101
2102 ctrl |= DXEPCTL_EPENA | DXEPCTL_CNAK;
2103 dwc2_writel(ctrl, hsotg->regs + depctl);
2104
2105 /* Switch ISOC descriptor chain number being processed by SW*/
2106 hs_ep->isoc_chain_num = (hs_ep->isoc_chain_num ^ 1) & 0x1;
2107 hs_ep->next_desc = 0;
2108
2109 dev_dbg(hsotg->dev, "%s: Restarted isochronous endpoint\n",
2110 __func__);
2111 }
2112}
2113
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002114/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002115 * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002116 * @hsotg: The device state.
2117 * @ep_idx: The endpoint index for the data
2118 * @size: The size of data in the fifo, in bytes
2119 *
2120 * The FIFO status shows there is data to read from the FIFO for a given
2121 * endpoint, so sort out whether we need to read the data into a request
2122 * that has been made for that endpoint.
2123 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002124static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002125{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002126 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
2127 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002128 void __iomem *fifo = hsotg->regs + EPFIFO(ep_idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002129 int to_read;
2130 int max_req;
2131 int read_ptr;
2132
2133 if (!hs_req) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002134 u32 epctl = dwc2_readl(hsotg->regs + DOEPCTL(ep_idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002135 int ptr;
2136
Robert Baldyga6b448af2014-12-16 11:51:44 +01002137 dev_dbg(hsotg->dev,
John Youn9da51972017-01-17 20:30:27 -08002138 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002139 __func__, size, ep_idx, epctl);
2140
2141 /* dump the data from the FIFO, we've nothing we can do */
2142 for (ptr = 0; ptr < size; ptr += 4)
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002143 (void)dwc2_readl(fifo);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002144
2145 return;
2146 }
2147
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002148 to_read = size;
2149 read_ptr = hs_req->req.actual;
2150 max_req = hs_req->req.length - read_ptr;
2151
Ben Dooksa33e7132010-07-19 09:40:49 +01002152 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
2153 __func__, to_read, max_req, read_ptr, hs_req->req.length);
2154
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002155 if (to_read > max_req) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002156 /*
2157 * more data appeared than we where willing
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002158 * to deal with in this request.
2159 */
2160
2161 /* currently we don't deal this */
2162 WARN_ON_ONCE(1);
2163 }
2164
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002165 hs_ep->total_data += to_read;
2166 hs_req->req.actual += to_read;
2167 to_read = DIV_ROUND_UP(to_read, 4);
2168
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002169 /*
2170 * note, we might over-write the buffer end by 3 bytes depending on
2171 * alignment of the data.
2172 */
Matt Porter1a7ed5b2014-02-03 10:29:09 -05002173 ioread32_rep(fifo, hs_req->req.buf + read_ptr, to_read);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002174}
2175
2176/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002177 * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002178 * @hsotg: The device instance
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002179 * @dir_in: If IN zlp
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002180 *
2181 * Generate a zero-length IN packet request for terminating a SETUP
2182 * transaction.
2183 *
2184 * Note, since we don't write any data to the TxFIFO, then it is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002185 * currently believed that we do not need to wait for any space in
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002186 * the TxFIFO.
2187 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002188static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002189{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002190 /* eps_out[0] is used in both directions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002191 hsotg->eps_out[0]->dir_in = dir_in;
2192 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002193
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002194 dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002195}
2196
Roman Bacikec1f9d92015-09-10 18:13:43 -07002197static void dwc2_hsotg_change_ep_iso_parity(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002198 u32 epctl_reg)
Roman Bacikec1f9d92015-09-10 18:13:43 -07002199{
2200 u32 ctrl;
2201
2202 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
2203 if (ctrl & DXEPCTL_EOFRNUM)
2204 ctrl |= DXEPCTL_SETEVENFR;
2205 else
2206 ctrl |= DXEPCTL_SETODDFR;
2207 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
2208}
2209
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002210/*
2211 * dwc2_gadget_get_xfersize_ddma - get transferred bytes amount from desc
2212 * @hs_ep - The endpoint on which transfer went
2213 *
2214 * Iterate over endpoints descriptor chain and get info on bytes remained
2215 * in DMA descriptors after transfer has completed. Used for non isoc EPs.
2216 */
2217static unsigned int dwc2_gadget_get_xfersize_ddma(struct dwc2_hsotg_ep *hs_ep)
2218{
2219 struct dwc2_hsotg *hsotg = hs_ep->parent;
2220 unsigned int bytes_rem = 0;
2221 struct dwc2_dma_desc *desc = hs_ep->desc_list;
2222 int i;
2223 u32 status;
2224
2225 if (!desc)
2226 return -EINVAL;
2227
2228 for (i = 0; i < hs_ep->desc_count; ++i) {
2229 status = desc->status;
2230 bytes_rem += status & DEV_DMA_NBYTES_MASK;
2231
2232 if (status & DEV_DMA_STS_MASK)
2233 dev_err(hsotg->dev, "descriptor %d closed with %x\n",
2234 i, status & DEV_DMA_STS_MASK);
2235 }
2236
2237 return bytes_rem;
2238}
2239
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002240/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002241 * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002242 * @hsotg: The device instance
2243 * @epnum: The endpoint received from
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002244 *
2245 * The RXFIFO has delivered an OutDone event, which means that the data
2246 * transfer for an OUT endpoint has been completed, either by a short
2247 * packet or by the finish of a transfer.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002248 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002249static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002250{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002251 u32 epsize = dwc2_readl(hsotg->regs + DOEPTSIZ(epnum));
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002252 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
2253 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002254 struct usb_request *req = &hs_req->req;
John Youn9da51972017-01-17 20:30:27 -08002255 unsigned int size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002256 int result = 0;
2257
2258 if (!hs_req) {
2259 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
2260 return;
2261 }
2262
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002263 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
2264 dev_dbg(hsotg->dev, "zlp packet received\n");
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002265 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2266 dwc2_hsotg_enqueue_setup(hsotg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002267 return;
2268 }
2269
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002270 if (using_desc_dma(hsotg))
2271 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2272
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002273 if (using_dma(hsotg)) {
John Youn9da51972017-01-17 20:30:27 -08002274 unsigned int size_done;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002275
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002276 /*
2277 * Calculate the size of the transfer by checking how much
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002278 * is left in the endpoint size register and then working it
2279 * out from the amount we loaded for the transfer.
2280 *
2281 * We need to do this as DMA pointers are always 32bit aligned
2282 * so may overshoot/undershoot the transfer.
2283 */
2284
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002285 size_done = hs_ep->size_loaded - size_left;
2286 size_done += hs_ep->last_load;
2287
2288 req->actual = size_done;
2289 }
2290
Ben Dooksa33e7132010-07-19 09:40:49 +01002291 /* if there is more request to do, schedule new transfer */
2292 if (req->actual < req->length && size_left == 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002293 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Ben Dooksa33e7132010-07-19 09:40:49 +01002294 return;
2295 }
2296
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002297 if (req->actual < req->length && req->short_not_ok) {
2298 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
2299 __func__, req->actual, req->length);
2300
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002301 /*
2302 * todo - what should we return here? there's no one else
2303 * even bothering to check the status.
2304 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002305 }
2306
Vahram Aharonyanef750c72016-11-14 19:16:31 -08002307 /* DDMA IN status phase will start from StsPhseRcvd interrupt */
2308 if (!using_desc_dma(hsotg) && epnum == 0 &&
2309 hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002310 /* Move to STATUS IN */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002311 dwc2_hsotg_ep0_zlp(hsotg, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002312 return;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002313 }
2314
Roman Bacikec1f9d92015-09-10 18:13:43 -07002315 /*
2316 * Slave mode OUT transfers do not go through XferComplete so
2317 * adjust the ISOC parity here.
2318 */
2319 if (!using_dma(hsotg)) {
Roman Bacikec1f9d92015-09-10 18:13:43 -07002320 if (hs_ep->isochronous && hs_ep->interval == 1)
2321 dwc2_hsotg_change_ep_iso_parity(hsotg, DOEPCTL(epnum));
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07002322 else if (hs_ep->isochronous && hs_ep->interval > 1)
2323 dwc2_gadget_incr_frame_num(hs_ep);
Roman Bacikec1f9d92015-09-10 18:13:43 -07002324 }
2325
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002326 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002327}
2328
2329/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002330 * dwc2_hsotg_handle_rx - RX FIFO has data
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002331 * @hsotg: The device instance
2332 *
2333 * The IRQ handler has detected that the RX FIFO has some data in it
2334 * that requires processing, so find out what is in there and do the
2335 * appropriate read.
2336 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002337 * The RXFIFO is a true FIFO, the packets coming out are still in packet
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002338 * chunks, so if you have x packets received on an endpoint you'll get x
2339 * FIFO events delivered, each with a packet's worth of data in it.
2340 *
2341 * When using DMA, we should not be processing events from the RXFIFO
2342 * as the actual data should be sent to the memory directly and we turn
2343 * on the completion interrupts to get notifications of transfer completion.
2344 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002345static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002346{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002347 u32 grxstsr = dwc2_readl(hsotg->regs + GRXSTSP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002348 u32 epnum, status, size;
2349
2350 WARN_ON(using_dma(hsotg));
2351
Dinh Nguyen47a16852014-04-14 14:13:34 -07002352 epnum = grxstsr & GRXSTS_EPNUM_MASK;
2353 status = grxstsr & GRXSTS_PKTSTS_MASK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002354
Dinh Nguyen47a16852014-04-14 14:13:34 -07002355 size = grxstsr & GRXSTS_BYTECNT_MASK;
2356 size >>= GRXSTS_BYTECNT_SHIFT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002357
Mian Yousaf Kaukabd7c747c2015-01-30 09:09:30 +01002358 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
John Youn9da51972017-01-17 20:30:27 -08002359 __func__, grxstsr, size, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002360
Dinh Nguyen47a16852014-04-14 14:13:34 -07002361 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
2362 case GRXSTS_PKTSTS_GLOBALOUTNAK:
2363 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002364 break;
2365
Dinh Nguyen47a16852014-04-14 14:13:34 -07002366 case GRXSTS_PKTSTS_OUTDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002367 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002368 dwc2_hsotg_read_frameno(hsotg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002369
2370 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002371 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002372 break;
2373
Dinh Nguyen47a16852014-04-14 14:13:34 -07002374 case GRXSTS_PKTSTS_SETUPDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002375 dev_dbg(hsotg->dev,
2376 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002377 dwc2_hsotg_read_frameno(hsotg),
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002378 dwc2_readl(hsotg->regs + DOEPCTL(0)));
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002379 /*
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002380 * Call dwc2_hsotg_handle_outdone here if it was not called from
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002381 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
2382 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
2383 */
2384 if (hsotg->ep0_state == DWC2_EP0_SETUP)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002385 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002386 break;
2387
Dinh Nguyen47a16852014-04-14 14:13:34 -07002388 case GRXSTS_PKTSTS_OUTRX:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002389 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002390 break;
2391
Dinh Nguyen47a16852014-04-14 14:13:34 -07002392 case GRXSTS_PKTSTS_SETUPRX:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002393 dev_dbg(hsotg->dev,
2394 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002395 dwc2_hsotg_read_frameno(hsotg),
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002396 dwc2_readl(hsotg->regs + DOEPCTL(0)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002397
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002398 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
2399
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002400 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002401 break;
2402
2403 default:
2404 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
2405 __func__, grxstsr);
2406
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002407 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002408 break;
2409 }
2410}
2411
2412/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002413 * dwc2_hsotg_ep0_mps - turn max packet size into register setting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002414 * @mps: The maximum packet size in bytes.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002415 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002416static u32 dwc2_hsotg_ep0_mps(unsigned int mps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002417{
2418 switch (mps) {
2419 case 64:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002420 return D0EPCTL_MPS_64;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002421 case 32:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002422 return D0EPCTL_MPS_32;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002423 case 16:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002424 return D0EPCTL_MPS_16;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002425 case 8:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002426 return D0EPCTL_MPS_8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002427 }
2428
2429 /* bad max packet size, warn and return invalid result */
2430 WARN_ON(1);
2431 return (u32)-1;
2432}
2433
2434/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002435 * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002436 * @hsotg: The driver state.
2437 * @ep: The index number of the endpoint
2438 * @mps: The maximum packet size in bytes
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002439 * @mc: The multicount value
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002440 *
2441 * Configure the maximum packet size for the given endpoint, updating
2442 * the hardware control registers to reflect this.
2443 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002444static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002445 unsigned int ep, unsigned int mps,
2446 unsigned int mc, unsigned int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002447{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002448 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002449 void __iomem *regs = hsotg->regs;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002450 u32 reg;
2451
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002452 hs_ep = index_to_ep(hsotg, ep, dir_in);
2453 if (!hs_ep)
2454 return;
2455
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002456 if (ep == 0) {
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002457 u32 mps_bytes = mps;
2458
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002459 /* EP0 is a special case */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002460 mps = dwc2_hsotg_ep0_mps(mps_bytes);
2461 if (mps > 3)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002462 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002463 hs_ep->ep.maxpacket = mps_bytes;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002464 hs_ep->mc = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002465 } else {
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002466 if (mps > 1024)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002467 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002468 hs_ep->mc = mc;
2469 if (mc > 3)
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002470 goto bad_mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002471 hs_ep->ep.maxpacket = mps;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002472 }
2473
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002474 if (dir_in) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002475 reg = dwc2_readl(regs + DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002476 reg &= ~DXEPCTL_MPS_MASK;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002477 reg |= mps;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002478 dwc2_writel(reg, regs + DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002479 } else {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002480 reg = dwc2_readl(regs + DOEPCTL(ep));
Dinh Nguyen47a16852014-04-14 14:13:34 -07002481 reg &= ~DXEPCTL_MPS_MASK;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08002482 reg |= mps;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002483 dwc2_writel(reg, regs + DOEPCTL(ep));
Anton Tikhomirov659ad602012-03-06 14:07:29 +09002484 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002485
2486 return;
2487
2488bad_mps:
2489 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
2490}
2491
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002492/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002493 * dwc2_hsotg_txfifo_flush - flush Tx FIFO
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002494 * @hsotg: The driver state
2495 * @idx: The index for the endpoint (0..15)
2496 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002497static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002498{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002499 dwc2_writel(GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
2500 hsotg->regs + GRSTCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002501
2502 /* wait until the fifo is flushed */
Sevak Arakelyan79d6b8c2018-01-19 14:39:31 +04002503 if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 100))
2504 dev_warn(hsotg->dev, "%s: timeout flushing fifo GRSTCTL_TXFFLSH\n",
2505 __func__);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002506}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002507
2508/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002509 * dwc2_hsotg_trytx - check to see if anything needs transmitting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002510 * @hsotg: The driver state
2511 * @hs_ep: The driver endpoint to check.
2512 *
2513 * Check to see if there is a request that has data to send, and if so
2514 * make an attempt to write data into the FIFO.
2515 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002516static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002517 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002518{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002519 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002520
Robert Baldygaafcf4162013-09-19 11:50:19 +02002521 if (!hs_ep->dir_in || !hs_req) {
2522 /**
2523 * if request is not enqueued, we disable interrupts
2524 * for endpoints, excepting ep0
2525 */
2526 if (hs_ep->index != 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002527 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index,
John Youn9da51972017-01-17 20:30:27 -08002528 hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002529 return 0;
Robert Baldygaafcf4162013-09-19 11:50:19 +02002530 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002531
2532 if (hs_req->req.actual < hs_req->req.length) {
2533 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
2534 hs_ep->index);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002535 return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002536 }
2537
2538 return 0;
2539}
2540
2541/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002542 * dwc2_hsotg_complete_in - complete IN transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002543 * @hsotg: The device state.
2544 * @hs_ep: The endpoint that has just completed.
2545 *
2546 * An IN transfer has been completed, update the transfer's state and then
2547 * call the relevant completion routines.
2548 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002549static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08002550 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002551{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002552 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002553 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002554 int size_left, size_done;
2555
2556 if (!hs_req) {
2557 dev_dbg(hsotg->dev, "XferCompl but no req\n");
2558 return;
2559 }
2560
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002561 /* Finish ZLP handling for IN EP0 transactions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002562 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
2563 dev_dbg(hsotg->dev, "zlp packet sent\n");
Razmik Karapetyanc3b22fe2016-11-16 15:33:57 -08002564
2565 /*
2566 * While send zlp for DWC2_EP0_STATUS_IN EP direction was
2567 * changed to IN. Change back to complete OUT transfer request
2568 */
2569 hs_ep->dir_in = 0;
2570
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002571 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002572 if (hsotg->test_mode) {
2573 int ret;
2574
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002575 ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002576 if (ret < 0) {
2577 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
John Youn9da51972017-01-17 20:30:27 -08002578 hsotg->test_mode);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002579 dwc2_hsotg_stall_ep0(hsotg);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002580 return;
2581 }
2582 }
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002583 dwc2_hsotg_enqueue_setup(hsotg);
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002584 return;
2585 }
2586
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002587 /*
2588 * Calculate the size of the transfer by checking how much is left
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002589 * in the endpoint size register and then working it out from
2590 * the amount we loaded for the transfer.
2591 *
2592 * We do this even for DMA, as the transfer may have incremented
2593 * past the end of the buffer (DMA transfers are always 32bit
2594 * aligned).
2595 */
Vahram Aharonyanaa3e8bc2016-11-14 19:16:26 -08002596 if (using_desc_dma(hsotg)) {
2597 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2598 if (size_left < 0)
2599 dev_err(hsotg->dev, "error parsing DDMA results %d\n",
2600 size_left);
2601 } else {
2602 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
2603 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002604
2605 size_done = hs_ep->size_loaded - size_left;
2606 size_done += hs_ep->last_load;
2607
2608 if (hs_req->req.actual != size_done)
2609 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
2610 __func__, hs_req->req.actual, size_done);
2611
2612 hs_req->req.actual = size_done;
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02002613 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
2614 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002615
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002616 if (!size_left && hs_req->req.actual < hs_req->req.length) {
2617 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002618 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002619 return;
2620 }
2621
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01002622 /* Zlp for all endpoints, for ep0 only in DATA IN stage */
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002623 if (hs_ep->send_zlp) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002624 dwc2_hsotg_program_zlp(hsotg, hs_ep);
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01002625 hs_ep->send_zlp = 0;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01002626 /* transfer will be completed on next complete interrupt */
2627 return;
2628 }
2629
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002630 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
2631 /* Move to STATUS OUT */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002632 dwc2_hsotg_ep0_zlp(hsotg, false);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01002633 return;
2634 }
2635
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002636 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002637}
2638
2639/**
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002640 * dwc2_gadget_read_ep_interrupts - reads interrupts for given ep
2641 * @hsotg: The device state.
2642 * @idx: Index of ep.
2643 * @dir_in: Endpoint direction 1-in 0-out.
2644 *
2645 * Reads for endpoint with given index and direction, by masking
2646 * epint_reg with coresponding mask.
2647 */
2648static u32 dwc2_gadget_read_ep_interrupts(struct dwc2_hsotg *hsotg,
2649 unsigned int idx, int dir_in)
2650{
2651 u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK;
2652 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
2653 u32 ints;
2654 u32 mask;
2655 u32 diepempmsk;
2656
2657 mask = dwc2_readl(hsotg->regs + epmsk_reg);
2658 diepempmsk = dwc2_readl(hsotg->regs + DIEPEMPMSK);
2659 mask |= ((diepempmsk >> idx) & 0x1) ? DIEPMSK_TXFIFOEMPTY : 0;
2660 mask |= DXEPINT_SETUP_RCVD;
2661
2662 ints = dwc2_readl(hsotg->regs + epint_reg);
2663 ints &= mask;
2664 return ints;
2665}
2666
2667/**
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002668 * dwc2_gadget_handle_ep_disabled - handle DXEPINT_EPDISBLD
2669 * @hs_ep: The endpoint on which interrupt is asserted.
2670 *
2671 * This interrupt indicates that the endpoint has been disabled per the
2672 * application's request.
2673 *
2674 * For IN endpoints flushes txfifo, in case of BULK clears DCTL_CGNPINNAK,
2675 * in case of ISOC completes current request.
2676 *
2677 * For ISOC-OUT endpoints completes expired requests. If there is remaining
2678 * request starts it.
2679 */
2680static void dwc2_gadget_handle_ep_disabled(struct dwc2_hsotg_ep *hs_ep)
2681{
2682 struct dwc2_hsotg *hsotg = hs_ep->parent;
2683 struct dwc2_hsotg_req *hs_req;
2684 unsigned char idx = hs_ep->index;
2685 int dir_in = hs_ep->dir_in;
2686 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
2687 int dctl = dwc2_readl(hsotg->regs + DCTL);
2688
2689 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
2690
2691 if (dir_in) {
2692 int epctl = dwc2_readl(hsotg->regs + epctl_reg);
2693
2694 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
2695
2696 if (hs_ep->isochronous) {
2697 dwc2_hsotg_complete_in(hsotg, hs_ep);
2698 return;
2699 }
2700
2701 if ((epctl & DXEPCTL_STALL) && (epctl & DXEPCTL_EPTYPE_BULK)) {
2702 int dctl = dwc2_readl(hsotg->regs + DCTL);
2703
2704 dctl |= DCTL_CGNPINNAK;
2705 dwc2_writel(dctl, hsotg->regs + DCTL);
2706 }
2707 return;
2708 }
2709
2710 if (dctl & DCTL_GOUTNAKSTS) {
2711 dctl |= DCTL_CGOUTNAK;
2712 dwc2_writel(dctl, hsotg->regs + DCTL);
2713 }
2714
2715 if (!hs_ep->isochronous)
2716 return;
2717
2718 if (list_empty(&hs_ep->queue)) {
2719 dev_dbg(hsotg->dev, "%s: complete_ep 0x%p, ep->queue empty!\n",
2720 __func__, hs_ep);
2721 return;
2722 }
2723
2724 do {
2725 hs_req = get_ep_head(hs_ep);
2726 if (hs_req)
2727 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req,
2728 -ENODATA);
2729 dwc2_gadget_incr_frame_num(hs_ep);
2730 } while (dwc2_gadget_target_frame_elapsed(hs_ep));
2731
2732 dwc2_gadget_start_next_request(hs_ep);
2733}
2734
2735/**
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002736 * dwc2_gadget_handle_out_token_ep_disabled - handle DXEPINT_OUTTKNEPDIS
2737 * @hs_ep: The endpoint on which interrupt is asserted.
2738 *
2739 * This is starting point for ISOC-OUT transfer, synchronization done with
2740 * first out token received from host while corresponding EP is disabled.
2741 *
2742 * Device does not know initial frame in which out token will come. For this
2743 * HW generates OUTTKNEPDIS - out token is received while EP is disabled. Upon
2744 * getting this interrupt SW starts calculation for next transfer frame.
2745 */
2746static void dwc2_gadget_handle_out_token_ep_disabled(struct dwc2_hsotg_ep *ep)
2747{
2748 struct dwc2_hsotg *hsotg = ep->parent;
2749 int dir_in = ep->dir_in;
2750 u32 doepmsk;
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002751 u32 tmp;
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002752
2753 if (dir_in || !ep->isochronous)
2754 return;
2755
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002756 /*
2757 * Store frame in which irq was asserted here, as
2758 * it can change while completing request below.
2759 */
2760 tmp = dwc2_hsotg_read_frameno(hsotg);
2761
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002762 dwc2_hsotg_complete_request(hsotg, ep, get_ep_head(ep), -ENODATA);
2763
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002764 if (using_desc_dma(hsotg)) {
2765 if (ep->target_frame == TARGET_FRAME_INITIAL) {
2766 /* Start first ISO Out */
2767 ep->target_frame = tmp;
2768 dwc2_gadget_start_isoc_ddma(ep);
2769 }
2770 return;
2771 }
2772
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002773 if (ep->interval > 1 &&
2774 ep->target_frame == TARGET_FRAME_INITIAL) {
2775 u32 dsts;
2776 u32 ctrl;
2777
2778 dsts = dwc2_readl(hsotg->regs + DSTS);
2779 ep->target_frame = dwc2_hsotg_read_frameno(hsotg);
2780 dwc2_gadget_incr_frame_num(ep);
2781
2782 ctrl = dwc2_readl(hsotg->regs + DOEPCTL(ep->index));
2783 if (ep->target_frame & 0x1)
2784 ctrl |= DXEPCTL_SETODDFR;
2785 else
2786 ctrl |= DXEPCTL_SETEVENFR;
2787
2788 dwc2_writel(ctrl, hsotg->regs + DOEPCTL(ep->index));
2789 }
2790
2791 dwc2_gadget_start_next_request(ep);
2792 doepmsk = dwc2_readl(hsotg->regs + DOEPMSK);
2793 doepmsk &= ~DOEPMSK_OUTTKNEPDISMSK;
2794 dwc2_writel(doepmsk, hsotg->regs + DOEPMSK);
2795}
2796
2797/**
John Youn38beaec2017-01-17 20:31:13 -08002798 * dwc2_gadget_handle_nak - handle NAK interrupt
2799 * @hs_ep: The endpoint on which interrupt is asserted.
2800 *
2801 * This is starting point for ISOC-IN transfer, synchronization done with
2802 * first IN token received from host while corresponding EP is disabled.
2803 *
2804 * Device does not know when first one token will arrive from host. On first
2805 * token arrival HW generates 2 interrupts: 'in token received while FIFO empty'
2806 * and 'NAK'. NAK interrupt for ISOC-IN means that token has arrived and ZLP was
2807 * sent in response to that as there was no data in FIFO. SW is basing on this
2808 * interrupt to obtain frame in which token has come and then based on the
2809 * interval calculates next frame for transfer.
2810 */
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002811static void dwc2_gadget_handle_nak(struct dwc2_hsotg_ep *hs_ep)
2812{
2813 struct dwc2_hsotg *hsotg = hs_ep->parent;
2814 int dir_in = hs_ep->dir_in;
2815
2816 if (!dir_in || !hs_ep->isochronous)
2817 return;
2818
2819 if (hs_ep->target_frame == TARGET_FRAME_INITIAL) {
2820 hs_ep->target_frame = dwc2_hsotg_read_frameno(hsotg);
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002821
2822 if (using_desc_dma(hsotg)) {
2823 dwc2_gadget_start_isoc_ddma(hs_ep);
2824 return;
2825 }
2826
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002827 if (hs_ep->interval > 1) {
2828 u32 ctrl = dwc2_readl(hsotg->regs +
2829 DIEPCTL(hs_ep->index));
2830 if (hs_ep->target_frame & 0x1)
2831 ctrl |= DXEPCTL_SETODDFR;
2832 else
2833 ctrl |= DXEPCTL_SETEVENFR;
2834
2835 dwc2_writel(ctrl, hsotg->regs + DIEPCTL(hs_ep->index));
2836 }
2837
2838 dwc2_hsotg_complete_request(hsotg, hs_ep,
2839 get_ep_head(hs_ep), 0);
2840 }
2841
2842 dwc2_gadget_incr_frame_num(hs_ep);
2843}
2844
2845/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002846 * dwc2_hsotg_epint - handle an in/out endpoint interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002847 * @hsotg: The driver state
2848 * @idx: The index for the endpoint (0..15)
2849 * @dir_in: Set if this is an IN endpoint
2850 *
2851 * Process and clear any interrupt pending for an individual endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002852 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002853static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
John Youn9da51972017-01-17 20:30:27 -08002854 int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002855{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002856 struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002857 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
2858 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
2859 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002860 u32 ints;
Robert Baldyga1479e842013-10-09 08:41:57 +02002861 u32 ctrl;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002862
Vardan Mikayelyan32601582016-05-25 18:07:10 -07002863 ints = dwc2_gadget_read_ep_interrupts(hsotg, idx, dir_in);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002864 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002865
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002866 /* Clear endpoint interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002867 dwc2_writel(ints, hsotg->regs + epint_reg);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002868
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002869 if (!hs_ep) {
2870 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
John Youn9da51972017-01-17 20:30:27 -08002871 __func__, idx, dir_in ? "in" : "out");
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002872 return;
2873 }
2874
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002875 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
2876 __func__, idx, dir_in ? "in" : "out", ints);
2877
Mian Yousaf Kaukabb787d752015-01-09 13:38:43 +01002878 /* Don't process XferCompl interrupt if it is a setup packet */
2879 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
2880 ints &= ~DXEPINT_XFERCOMPL;
2881
Vahram Aharonyanf0afdb42016-11-14 19:16:48 -08002882 /*
2883 * Don't process XferCompl interrupt in DDMA if EP0 is still in SETUP
2884 * stage and xfercomplete was generated without SETUP phase done
2885 * interrupt. SW should parse received setup packet only after host's
2886 * exit from setup phase of control transfer.
2887 */
2888 if (using_desc_dma(hsotg) && idx == 0 && !hs_ep->dir_in &&
2889 hsotg->ep0_state == DWC2_EP0_SETUP && !(ints & DXEPINT_SETUP))
2890 ints &= ~DXEPINT_XFERCOMPL;
2891
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07002892 if (ints & DXEPINT_XFERCOMPL) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002893 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07002894 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002895 __func__, dwc2_readl(hsotg->regs + epctl_reg),
2896 dwc2_readl(hsotg->regs + epsiz_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002897
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002898 /* In DDMA handle isochronous requests separately */
2899 if (using_desc_dma(hsotg) && hs_ep->isochronous) {
2900 dwc2_gadget_complete_isoc_request_ddma(hs_ep);
2901 /* Try to start next isoc request */
2902 dwc2_gadget_start_next_isoc_ddma(hs_ep);
2903 } else if (dir_in) {
2904 /*
2905 * We get OutDone from the FIFO, so we only
2906 * need to look at completing IN requests here
2907 * if operating slave mode
2908 */
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07002909 if (hs_ep->isochronous && hs_ep->interval > 1)
2910 dwc2_gadget_incr_frame_num(hs_ep);
2911
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002912 dwc2_hsotg_complete_in(hsotg, hs_ep);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07002913 if (ints & DXEPINT_NAKINTRPT)
2914 ints &= ~DXEPINT_NAKINTRPT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002915
Ben Dooksc9a64ea2010-07-19 09:40:46 +01002916 if (idx == 0 && !hs_ep->req)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002917 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002918 } else if (using_dma(hsotg)) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002919 /*
2920 * We're using DMA, we need to fire an OutDone here
2921 * as we ignore the RXFIFO.
2922 */
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07002923 if (hs_ep->isochronous && hs_ep->interval > 1)
2924 dwc2_gadget_incr_frame_num(hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002925
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002926 dwc2_hsotg_handle_outdone(hsotg, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002927 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002928 }
2929
Vardan Mikayelyanbd9971f2016-05-25 18:07:19 -07002930 if (ints & DXEPINT_EPDISBLD)
2931 dwc2_gadget_handle_ep_disabled(hs_ep);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002932
Vardan Mikayelyan53219222016-05-25 18:07:14 -07002933 if (ints & DXEPINT_OUTTKNEPDIS)
2934 dwc2_gadget_handle_out_token_ep_disabled(hs_ep);
2935
2936 if (ints & DXEPINT_NAKINTRPT)
2937 dwc2_gadget_handle_nak(hs_ep);
2938
Dinh Nguyen47a16852014-04-14 14:13:34 -07002939 if (ints & DXEPINT_AHBERR)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002940 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002941
Dinh Nguyen47a16852014-04-14 14:13:34 -07002942 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002943 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
2944
2945 if (using_dma(hsotg) && idx == 0) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002946 /*
2947 * this is the notification we've received a
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002948 * setup packet. In non-DMA mode we'd get this
2949 * from the RXFIFO, instead we need to process
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002950 * the setup here.
2951 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002952
2953 if (dir_in)
2954 WARN_ON_ONCE(1);
2955 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002956 dwc2_hsotg_handle_outdone(hsotg, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002957 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002958 }
2959
Vahram Aharonyanef750c72016-11-14 19:16:31 -08002960 if (ints & DXEPINT_STSPHSERCVD) {
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08002961 dev_dbg(hsotg->dev, "%s: StsPhseRcvd\n", __func__);
2962
Minas Harutyunyan9e95a662018-01-16 16:03:58 +04002963 /* Safety check EP0 state when STSPHSERCVD asserted */
2964 if (hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
2965 /* Move to STATUS IN for DDMA */
2966 if (using_desc_dma(hsotg))
2967 dwc2_hsotg_ep0_zlp(hsotg, true);
2968 }
2969
Vahram Aharonyanef750c72016-11-14 19:16:31 -08002970 }
2971
Dinh Nguyen47a16852014-04-14 14:13:34 -07002972 if (ints & DXEPINT_BACK2BACKSETUP)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002973 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002974
Vahram Aharonyan540ccba2016-11-14 19:16:41 -08002975 if (ints & DXEPINT_BNAINTR) {
2976 dev_dbg(hsotg->dev, "%s: BNA interrupt\n", __func__);
2977
2978 /*
2979 * Try to start next isoc request, if any.
2980 * Sometimes the endpoint remains enabled after BNA interrupt
2981 * assertion, which is not expected, hence we can enter here
2982 * couple of times.
2983 */
2984 if (hs_ep->isochronous)
2985 dwc2_gadget_start_next_isoc_ddma(hs_ep);
2986 }
2987
Robert Baldyga1479e842013-10-09 08:41:57 +02002988 if (dir_in && !hs_ep->isochronous) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002989 /* not sure if this is important, but we'll clear it anyway */
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07002990 if (ints & DXEPINT_INTKNTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002991 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
2992 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002993 }
2994
2995 /* this probably means something bad is happening */
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07002996 if (ints & DXEPINT_INTKNEPMIS) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002997 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
2998 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002999 }
Ben Dooks10aebc72010-07-19 09:40:44 +01003000
3001 /* FIFO has space or is empty (see GAHBCFG) */
3002 if (hsotg->dedicated_fifos &&
Vardan Mikayelyan26ddef52016-05-25 18:07:00 -07003003 ints & DXEPINT_TXFEMP) {
Ben Dooks10aebc72010-07-19 09:40:44 +01003004 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
3005 __func__, idx);
Anton Tikhomirov70fa0302012-03-06 14:08:29 +09003006 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003007 dwc2_hsotg_trytx(hsotg, hs_ep);
Ben Dooks10aebc72010-07-19 09:40:44 +01003008 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003009 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003010}
3011
3012/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003013 * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003014 * @hsotg: The device state.
3015 *
3016 * Handle updating the device settings after the enumeration phase has
3017 * been completed.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003018 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003019static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003020{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003021 u32 dsts = dwc2_readl(hsotg->regs + DSTS);
Jingoo Han9b2667f2014-08-20 12:04:09 +09003022 int ep0_mps = 0, ep_mps = 8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003023
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003024 /*
3025 * This should signal the finish of the enumeration phase
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003026 * of the USB handshaking, so we should now know what rate
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003027 * we connected at.
3028 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003029
3030 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
3031
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003032 /*
3033 * note, since we're limited by the size of transfer on EP0, and
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003034 * it seems IN transfers must be a even number of packets we do
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003035 * not advertise a 64byte MPS on EP0.
3036 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003037
3038 /* catch both EnumSpd_FS and EnumSpd_FS48 */
Marek Vasut6d76c922015-12-18 03:26:17 +01003039 switch ((dsts & DSTS_ENUMSPD_MASK) >> DSTS_ENUMSPD_SHIFT) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07003040 case DSTS_ENUMSPD_FS:
3041 case DSTS_ENUMSPD_FS48:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003042 hsotg->gadget.speed = USB_SPEED_FULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003043 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01003044 ep_mps = 1023;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003045 break;
3046
Dinh Nguyen47a16852014-04-14 14:13:34 -07003047 case DSTS_ENUMSPD_HS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003048 hsotg->gadget.speed = USB_SPEED_HIGH;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003049 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01003050 ep_mps = 1024;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003051 break;
3052
Dinh Nguyen47a16852014-04-14 14:13:34 -07003053 case DSTS_ENUMSPD_LS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003054 hsotg->gadget.speed = USB_SPEED_LOW;
Vardan Mikayelyan552d9402016-11-14 19:17:00 -08003055 ep0_mps = 8;
3056 ep_mps = 8;
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003057 /*
3058 * note, we don't actually support LS in this driver at the
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003059 * moment, and the documentation seems to imply that it isn't
3060 * supported by the PHYs on some of the devices.
3061 */
3062 break;
3063 }
Michal Nazarewicze538dfd2011-08-30 17:11:19 +02003064 dev_info(hsotg->dev, "new device is %s\n",
3065 usb_speed_string(hsotg->gadget.speed));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003066
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003067 /*
3068 * we should now know the maximum packet size for an
3069 * endpoint, so set the endpoints to a default value.
3070 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003071
3072 if (ep0_mps) {
3073 int i;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003074 /* Initialize ep0 for both in and out directions */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003075 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 1);
3076 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003077 for (i = 1; i < hsotg->num_of_eps; i++) {
3078 if (hsotg->eps_in[i])
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003079 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3080 0, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003081 if (hsotg->eps_out[i])
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003082 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3083 0, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003084 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003085 }
3086
3087 /* ensure after enumeration our EP0 is active */
3088
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003089 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003090
3091 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003092 dwc2_readl(hsotg->regs + DIEPCTL0),
3093 dwc2_readl(hsotg->regs + DOEPCTL0));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003094}
3095
3096/**
3097 * kill_all_requests - remove all requests from the endpoint's queue
3098 * @hsotg: The device state.
3099 * @ep: The endpoint the requests may be on.
3100 * @result: The result code to use.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003101 *
3102 * Go through the requests on the given endpoint and mark them
3103 * completed with the given result code.
3104 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003105static void kill_all_requests(struct dwc2_hsotg *hsotg,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003106 struct dwc2_hsotg_ep *ep,
Robert Baldyga6b448af2014-12-16 11:51:44 +01003107 int result)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003108{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003109 struct dwc2_hsotg_req *req, *treq;
John Youn9da51972017-01-17 20:30:27 -08003110 unsigned int size;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003111
Robert Baldyga6b448af2014-12-16 11:51:44 +01003112 ep->req = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003113
Robert Baldyga6b448af2014-12-16 11:51:44 +01003114 list_for_each_entry_safe(req, treq, &ep->queue, queue)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003115 dwc2_hsotg_complete_request(hsotg, ep, req,
John Youn9da51972017-01-17 20:30:27 -08003116 result);
Robert Baldyga6b448af2014-12-16 11:51:44 +01003117
Robert Baldygab203d0a2014-09-09 10:44:56 +02003118 if (!hsotg->dedicated_fifos)
3119 return;
Robert Baldygaad674a12016-08-29 13:38:50 -07003120 size = (dwc2_readl(hsotg->regs + DTXFSTS(ep->fifo_index)) & 0xffff) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02003121 if (size < ep->fifo_size)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003122 dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003123}
3124
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003125/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003126 * dwc2_hsotg_disconnect - disconnect service
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003127 * @hsotg: The device state.
3128 *
Lukasz Majewski5e891342012-05-04 14:17:07 +02003129 * The device has been disconnected. Remove all current
3130 * transactions and signal the gadget driver that this
3131 * has happened.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003132 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003133void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003134{
John Youn9da51972017-01-17 20:30:27 -08003135 unsigned int ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003136
Marek Szyprowski4ace06e2014-11-21 15:14:47 +01003137 if (!hsotg->connected)
3138 return;
3139
3140 hsotg->connected = 0;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01003141 hsotg->test_mode = 0;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003142
3143 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3144 if (hsotg->eps_in[ep])
3145 kill_all_requests(hsotg, hsotg->eps_in[ep],
John Youn9da51972017-01-17 20:30:27 -08003146 -ESHUTDOWN);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003147 if (hsotg->eps_out[ep])
3148 kill_all_requests(hsotg, hsotg->eps_out[ep],
John Youn9da51972017-01-17 20:30:27 -08003149 -ESHUTDOWN);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003150 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003151
3152 call_gadget(hsotg, disconnect);
Gregory Herrero065d3932015-09-22 15:16:54 +02003153 hsotg->lx_state = DWC2_L3;
John Stultzce2b21a2017-10-23 14:32:50 -07003154
3155 usb_gadget_set_state(&hsotg->gadget, USB_STATE_NOTATTACHED);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003156}
3157
3158/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003159 * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003160 * @hsotg: The device state:
3161 * @periodic: True if this is a periodic FIFO interrupt
3162 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003163static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003164{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003165 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003166 int epno, ret;
3167
3168 /* look through for any more data to transmit */
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003169 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003170 ep = index_to_ep(hsotg, epno, 1);
3171
3172 if (!ep)
3173 continue;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003174
3175 if (!ep->dir_in)
3176 continue;
3177
3178 if ((periodic && !ep->periodic) ||
3179 (!periodic && ep->periodic))
3180 continue;
3181
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003182 ret = dwc2_hsotg_trytx(hsotg, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003183 if (ret < 0)
3184 break;
3185 }
3186}
3187
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003188/* IRQ flags which will trigger a retry around the IRQ loop */
Dinh Nguyen47a16852014-04-14 14:13:34 -07003189#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
3190 GINTSTS_PTXFEMP | \
3191 GINTSTS_RXFLVL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003192
3193/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003194 * dwc2_hsotg_core_init - issue softreset to the core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003195 * @hsotg: The device state
3196 *
3197 * Issue a soft reset to the core, and await the core finishing it.
3198 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003199void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08003200 bool is_usb_reset)
Lukasz Majewski308d7342012-05-04 14:17:05 +02003201{
Gregory Herrero1ee69032015-09-29 12:08:27 +02003202 u32 intmsk;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003203 u32 val;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003204 u32 usbcfg;
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003205 u32 dcfg = 0;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003206
Mian Yousaf Kaukab5390d432015-09-29 12:08:25 +02003207 /* Kill any ep0 requests as controller will be reinitialized */
3208 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
3209
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003210 if (!is_usb_reset)
John Stultz6e6360b2017-01-23 14:59:14 -08003211 if (dwc2_core_reset(hsotg, true))
Gregory Herrero86de4892015-09-29 12:08:21 +02003212 return;
Lukasz Majewski308d7342012-05-04 14:17:05 +02003213
3214 /*
3215 * we must now enable ep0 ready for host detection and then
3216 * set configuration.
3217 */
3218
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003219 /* keep other bits untouched (so e.g. forced modes are not lost) */
3220 usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
3221 usbcfg &= ~(GUSBCFG_TOUTCAL_MASK | GUSBCFG_PHYIF16 | GUSBCFG_SRPCAP |
Amelie Delaunayca029542017-01-12 16:09:44 +01003222 GUSBCFG_HNPCAP | GUSBCFG_USBTRDTIM_MASK);
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003223
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003224 if (hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS &&
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003225 (hsotg->params.speed == DWC2_SPEED_PARAM_FULL ||
3226 hsotg->params.speed == DWC2_SPEED_PARAM_LOW)) {
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003227 /* FS/LS Dedicated Transceiver Interface */
3228 usbcfg |= GUSBCFG_PHYSEL;
3229 } else {
3230 /* set the PLL on, remove the HNP/SRP and set the PHY */
3231 val = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
3232 usbcfg |= hsotg->phyif | GUSBCFG_TOUTCAL(7) |
3233 (val << GUSBCFG_USBTRDTIM_SHIFT);
3234 }
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003235 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003236
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003237 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003238
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003239 if (!is_usb_reset)
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003240 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003241
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003242 dcfg |= DCFG_EPMISCNT(1);
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003243
3244 switch (hsotg->params.speed) {
3245 case DWC2_SPEED_PARAM_LOW:
3246 dcfg |= DCFG_DEVSPD_LS;
3247 break;
3248 case DWC2_SPEED_PARAM_FULL:
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003249 if (hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS)
3250 dcfg |= DCFG_DEVSPD_FS48;
3251 else
3252 dcfg |= DCFG_DEVSPD_FS;
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003253 break;
3254 default:
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003255 dcfg |= DCFG_DEVSPD_HS;
3256 }
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08003257
Vahram Aharonyan79c3b5b2016-11-14 19:16:55 -08003258 dwc2_writel(dcfg, hsotg->regs + DCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003259
3260 /* Clear any pending OTG interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003261 dwc2_writel(0xffffffff, hsotg->regs + GOTGINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003262
3263 /* Clear any pending interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003264 dwc2_writel(0xffffffff, hsotg->regs + GINTSTS);
Gregory Herrero1ee69032015-09-29 12:08:27 +02003265 intmsk = GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003266 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
Gregory Herrero1ee69032015-09-29 12:08:27 +02003267 GINTSTS_USBRST | GINTSTS_RESETDET |
3268 GINTSTS_ENUMDONE | GINTSTS_OTGINT |
Vahram Aharonyanf4736702016-11-14 19:16:38 -08003269 GINTSTS_USBSUSP | GINTSTS_WKUPINT;
3270
3271 if (!using_desc_dma(hsotg))
3272 intmsk |= GINTSTS_INCOMPL_SOIN | GINTSTS_INCOMPL_SOOUT;
Gregory Herrero1ee69032015-09-29 12:08:27 +02003273
John Youn95832c02017-01-23 14:57:26 -08003274 if (!hsotg->params.external_id_pin_ctl)
Gregory Herrero1ee69032015-09-29 12:08:27 +02003275 intmsk |= GINTSTS_CONIDSTSCHNG;
3276
3277 dwc2_writel(intmsk, hsotg->regs + GINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003278
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003279 if (using_dma(hsotg)) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003280 dwc2_writel(GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
Razmik Karapetyand1ac8c82018-01-19 14:39:57 +04003281 hsotg->params.ahbcfg,
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003282 hsotg->regs + GAHBCFG);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003283
3284 /* Set DDMA mode support in the core if needed */
3285 if (using_desc_dma(hsotg))
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003286 dwc2_set_bit(hsotg->regs + DCFG, DCFG_DESCDMA_EN);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003287
3288 } else {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003289 dwc2_writel(((hsotg->dedicated_fifos) ?
3290 (GAHBCFG_NP_TXF_EMP_LVL |
3291 GAHBCFG_P_TXF_EMP_LVL) : 0) |
3292 GAHBCFG_GLBL_INTR_EN, hsotg->regs + GAHBCFG);
Vahram Aharonyana5c18f12016-11-14 19:16:34 -08003293 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003294
3295 /*
Robert Baldyga8acc8292013-09-19 11:50:23 +02003296 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
3297 * when we have no data to transfer. Otherwise we get being flooded by
3298 * interrupts.
Lukasz Majewski308d7342012-05-04 14:17:05 +02003299 */
3300
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003301 dwc2_writel(((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
Mian Yousaf Kaukab6ff2e832015-01-09 13:38:42 +01003302 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003303 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003304 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK,
Dinh Nguyen47a16852014-04-14 14:13:34 -07003305 hsotg->regs + DIEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003306
3307 /*
3308 * don't need XferCompl, we get that from RXFIFO in slave mode. In
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003309 * DMA mode we may need this and StsPhseRcvd.
Lukasz Majewski308d7342012-05-04 14:17:05 +02003310 */
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003311 dwc2_writel((using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
3312 DOEPMSK_STSPHSERCVDMSK) : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003313 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
Vahram Aharonyan9d9a6b02016-11-14 19:16:29 -08003314 DOEPMSK_SETUPMSK,
Dinh Nguyen47a16852014-04-14 14:13:34 -07003315 hsotg->regs + DOEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003316
Vahram Aharonyanec01f0b2016-11-14 19:16:43 -08003317 /* Enable BNA interrupt for DDMA */
3318 if (using_desc_dma(hsotg))
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003319 dwc2_set_bit(hsotg->regs + DOEPMSK, DOEPMSK_BNAMSK);
Vahram Aharonyanec01f0b2016-11-14 19:16:43 -08003320
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003321 dwc2_writel(0, hsotg->regs + DAINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003322
3323 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003324 dwc2_readl(hsotg->regs + DIEPCTL0),
3325 dwc2_readl(hsotg->regs + DOEPCTL0));
Lukasz Majewski308d7342012-05-04 14:17:05 +02003326
3327 /* enable in and out endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003328 dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003329
3330 /*
3331 * Enable the RXFIFO when in slave mode, as this is how we collect
3332 * the data. In DMA mode, we get events from the FIFO but also
3333 * things we cannot process, so do not use it.
3334 */
3335 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003336 dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003337
3338 /* Enable interrupts for EP0 in and out */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003339 dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1);
3340 dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003341
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003342 if (!is_usb_reset) {
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003343 dwc2_set_bit(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003344 udelay(10); /* see openiboot */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003345 dwc2_clear_bit(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003346 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02003347
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003348 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg->regs + DCTL));
Lukasz Majewski308d7342012-05-04 14:17:05 +02003349
3350 /*
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003351 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
Lukasz Majewski308d7342012-05-04 14:17:05 +02003352 * writing to the EPCTL register..
3353 */
3354
3355 /* set to read 1 8byte packet */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003356 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003357 DXEPTSIZ_XFERSIZE(8), hsotg->regs + DOEPTSIZ0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003358
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003359 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003360 DXEPCTL_CNAK | DXEPCTL_EPENA |
3361 DXEPCTL_USBACTEP,
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003362 hsotg->regs + DOEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003363
3364 /* enable, but don't activate EP0in */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003365 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07003366 DXEPCTL_USBACTEP, hsotg->regs + DIEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003367
Lukasz Majewski308d7342012-05-04 14:17:05 +02003368 /* clear global NAKs */
Gregory Herrero643cc4d2015-01-30 09:09:32 +01003369 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
3370 if (!is_usb_reset)
3371 val |= DCTL_SFTDISCON;
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003372 dwc2_set_bit(hsotg->regs + DCTL, val);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003373
3374 /* must be at-least 3ms to allow bus to see disconnect */
3375 mdelay(3);
3376
Gregory Herrero065d3932015-09-22 15:16:54 +02003377 hsotg->lx_state = DWC2_L0;
Vardan Mikayelyan755d7392018-01-16 16:04:24 +04003378
3379 dwc2_hsotg_enqueue_setup(hsotg);
3380
3381 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
3382 dwc2_readl(hsotg->regs + DIEPCTL0),
3383 dwc2_readl(hsotg->regs + DOEPCTL0));
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003384}
Marek Szyprowskiac3c81f2014-10-20 12:45:35 +02003385
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003386static void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003387{
3388 /* set the soft-disconnect bit */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003389 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003390}
3391
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003392void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02003393{
Lukasz Majewski308d7342012-05-04 14:17:05 +02003394 /* remove the soft-disconnect and let's go */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003395 dwc2_clear_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02003396}
3397
3398/**
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003399 * dwc2_gadget_handle_incomplete_isoc_in - handle incomplete ISO IN Interrupt.
3400 * @hsotg: The device state:
3401 *
3402 * This interrupt indicates one of the following conditions occurred while
3403 * transmitting an ISOC transaction.
3404 * - Corrupted IN Token for ISOC EP.
3405 * - Packet not complete in FIFO.
3406 *
3407 * The following actions will be taken:
3408 * - Determine the EP
3409 * - Disable EP; when 'Endpoint Disabled' interrupt is received Flush FIFO
3410 */
3411static void dwc2_gadget_handle_incomplete_isoc_in(struct dwc2_hsotg *hsotg)
3412{
3413 struct dwc2_hsotg_ep *hs_ep;
3414 u32 epctrl;
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003415 u32 daintmsk;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003416 u32 idx;
3417
3418 dev_dbg(hsotg->dev, "Incomplete isoc in interrupt received:\n");
3419
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003420 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
3421
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003422 for (idx = 1; idx <= hsotg->num_of_eps; idx++) {
3423 hs_ep = hsotg->eps_in[idx];
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003424 /* Proceed only unmasked ISOC EPs */
3425 if (!hs_ep->isochronous || (BIT(idx) & ~daintmsk))
3426 continue;
3427
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003428 epctrl = dwc2_readl(hsotg->regs + DIEPCTL(idx));
Razmik Karapetyan1b4977c2018-01-19 14:40:49 +04003429 if ((epctrl & DXEPCTL_EPENA) &&
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003430 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3431 epctrl |= DXEPCTL_SNAK;
3432 epctrl |= DXEPCTL_EPDIS;
3433 dwc2_writel(epctrl, hsotg->regs + DIEPCTL(idx));
3434 }
3435 }
3436
3437 /* Clear interrupt */
3438 dwc2_writel(GINTSTS_INCOMPL_SOIN, hsotg->regs + GINTSTS);
3439}
3440
3441/**
3442 * dwc2_gadget_handle_incomplete_isoc_out - handle incomplete ISO OUT Interrupt
3443 * @hsotg: The device state:
3444 *
3445 * This interrupt indicates one of the following conditions occurred while
3446 * transmitting an ISOC transaction.
3447 * - Corrupted OUT Token for ISOC EP.
3448 * - Packet not complete in FIFO.
3449 *
3450 * The following actions will be taken:
3451 * - Determine the EP
3452 * - Set DCTL_SGOUTNAK and unmask GOUTNAKEFF if target frame elapsed.
3453 */
3454static void dwc2_gadget_handle_incomplete_isoc_out(struct dwc2_hsotg *hsotg)
3455{
3456 u32 gintsts;
3457 u32 gintmsk;
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003458 u32 daintmsk;
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003459 u32 epctrl;
3460 struct dwc2_hsotg_ep *hs_ep;
3461 int idx;
3462
3463 dev_dbg(hsotg->dev, "%s: GINTSTS_INCOMPL_SOOUT\n", __func__);
3464
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003465 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
3466 daintmsk >>= DAINT_OUTEP_SHIFT;
3467
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003468 for (idx = 1; idx <= hsotg->num_of_eps; idx++) {
3469 hs_ep = hsotg->eps_out[idx];
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003470 /* Proceed only unmasked ISOC EPs */
3471 if (!hs_ep->isochronous || (BIT(idx) & ~daintmsk))
3472 continue;
3473
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003474 epctrl = dwc2_readl(hsotg->regs + DOEPCTL(idx));
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003475 if ((epctrl & DXEPCTL_EPENA) &&
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003476 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3477 /* Unmask GOUTNAKEFF interrupt */
3478 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
3479 gintmsk |= GINTSTS_GOUTNAKEFF;
3480 dwc2_writel(gintmsk, hsotg->regs + GINTMSK);
3481
3482 gintsts = dwc2_readl(hsotg->regs + GINTSTS);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003483 if (!(gintsts & GINTSTS_GOUTNAKEFF)) {
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003484 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SGOUTNAK);
Razmik Karapetyan689efb22018-01-19 14:41:16 +04003485 break;
3486 }
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003487 }
3488 }
3489
3490 /* Clear interrupt */
3491 dwc2_writel(GINTSTS_INCOMPL_SOOUT, hsotg->regs + GINTSTS);
3492}
3493
3494/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003495 * dwc2_hsotg_irq - handle device interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003496 * @irq: The IRQ number triggered
3497 * @pw: The pw value when registered the handler.
3498 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003499static irqreturn_t dwc2_hsotg_irq(int irq, void *pw)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003500{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003501 struct dwc2_hsotg *hsotg = pw;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003502 int retry_count = 8;
3503 u32 gintsts;
3504 u32 gintmsk;
3505
Vardan Mikayelyanee3de8d2016-04-27 20:20:48 -07003506 if (!dwc2_is_device_mode(hsotg))
3507 return IRQ_NONE;
3508
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003509 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003510irq_retry:
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003511 gintsts = dwc2_readl(hsotg->regs + GINTSTS);
3512 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003513
3514 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
3515 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
3516
3517 gintsts &= gintmsk;
3518
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003519 if (gintsts & GINTSTS_RESETDET) {
3520 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
3521
3522 dwc2_writel(GINTSTS_RESETDET, hsotg->regs + GINTSTS);
3523
3524 /* This event must be used only if controller is suspended */
3525 if (hsotg->lx_state == DWC2_L2) {
3526 dwc2_exit_hibernation(hsotg, true);
3527 hsotg->lx_state = DWC2_L0;
3528 }
3529 }
3530
3531 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003532 u32 usb_status = dwc2_readl(hsotg->regs + GOTGCTL);
3533 u32 connected = hsotg->connected;
3534
3535 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
3536 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
3537 dwc2_readl(hsotg->regs + GNPTXSTS));
3538
3539 dwc2_writel(GINTSTS_USBRST, hsotg->regs + GINTSTS);
3540
3541 /* Report disconnection if it is not already done. */
3542 dwc2_hsotg_disconnect(hsotg);
3543
Minas Harutyunyan307bc112017-07-11 14:25:13 +04003544 /* Reset device address to zero */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003545 dwc2_clear_bit(hsotg->regs + DCFG, DCFG_DEVADDR_MASK);
Minas Harutyunyan307bc112017-07-11 14:25:13 +04003546
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02003547 if (usb_status & GOTGCTL_BSESVLD && connected)
3548 dwc2_hsotg_core_init_disconnected(hsotg, true);
3549 }
3550
Dinh Nguyen47a16852014-04-14 14:13:34 -07003551 if (gintsts & GINTSTS_ENUMDONE) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003552 dwc2_writel(GINTSTS_ENUMDONE, hsotg->regs + GINTSTS);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003553
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003554 dwc2_hsotg_irq_enumdone(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003555 }
3556
Dinh Nguyen47a16852014-04-14 14:13:34 -07003557 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003558 u32 daint = dwc2_readl(hsotg->regs + DAINT);
3559 u32 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
Robert Baldyga7e804652013-09-19 11:50:20 +02003560 u32 daint_out, daint_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003561 int ep;
3562
Robert Baldyga7e804652013-09-19 11:50:20 +02003563 daint &= daintmsk;
Dinh Nguyen47a16852014-04-14 14:13:34 -07003564 daint_out = daint >> DAINT_OUTEP_SHIFT;
3565 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
Robert Baldyga7e804652013-09-19 11:50:20 +02003566
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003567 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
3568
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01003569 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
3570 ep++, daint_out >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003571 if (daint_out & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003572 dwc2_hsotg_epint(hsotg, ep, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003573 }
3574
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01003575 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
3576 ep++, daint_in >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003577 if (daint_in & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003578 dwc2_hsotg_epint(hsotg, ep, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003579 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003580 }
3581
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003582 /* check both FIFOs */
3583
Dinh Nguyen47a16852014-04-14 14:13:34 -07003584 if (gintsts & GINTSTS_NPTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003585 dev_dbg(hsotg->dev, "NPTxFEmp\n");
3586
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003587 /*
3588 * Disable the interrupt to stop it happening again
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003589 * unless one of these endpoint routines decides that
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003590 * it needs re-enabling
3591 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003592
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003593 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
3594 dwc2_hsotg_irq_fifoempty(hsotg, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003595 }
3596
Dinh Nguyen47a16852014-04-14 14:13:34 -07003597 if (gintsts & GINTSTS_PTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003598 dev_dbg(hsotg->dev, "PTxFEmp\n");
3599
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003600 /* See note in GINTSTS_NPTxFEmp */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003601
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003602 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
3603 dwc2_hsotg_irq_fifoempty(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003604 }
3605
Dinh Nguyen47a16852014-04-14 14:13:34 -07003606 if (gintsts & GINTSTS_RXFLVL) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003607 /*
3608 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003609 * we need to retry dwc2_hsotg_handle_rx if this is still
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003610 * set.
3611 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003612
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003613 dwc2_hsotg_handle_rx(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003614 }
3615
Dinh Nguyen47a16852014-04-14 14:13:34 -07003616 if (gintsts & GINTSTS_ERLYSUSP) {
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003617 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003618 dwc2_writel(GINTSTS_ERLYSUSP, hsotg->regs + GINTSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003619 }
3620
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003621 /*
3622 * these next two seem to crop-up occasionally causing the core
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003623 * to shutdown the USB transfer, so try clearing them and logging
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003624 * the occurrence.
3625 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003626
Dinh Nguyen47a16852014-04-14 14:13:34 -07003627 if (gintsts & GINTSTS_GOUTNAKEFF) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003628 u8 idx;
3629 u32 epctrl;
3630 u32 gintmsk;
Razmik Karapetyand8484552018-01-19 14:41:42 +04003631 u32 daintmsk;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003632 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003633
Razmik Karapetyand8484552018-01-19 14:41:42 +04003634 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
3635 daintmsk >>= DAINT_OUTEP_SHIFT;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003636 /* Mask this interrupt */
3637 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
3638 gintmsk &= ~GINTSTS_GOUTNAKEFF;
3639 dwc2_writel(gintmsk, hsotg->regs + GINTMSK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003640
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003641 dev_dbg(hsotg->dev, "GOUTNakEff triggered\n");
3642 for (idx = 1; idx <= hsotg->num_of_eps; idx++) {
3643 hs_ep = hsotg->eps_out[idx];
Razmik Karapetyand8484552018-01-19 14:41:42 +04003644 /* Proceed only unmasked ISOC EPs */
3645 if (!hs_ep->isochronous || (BIT(idx) & ~daintmsk))
3646 continue;
3647
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003648 epctrl = dwc2_readl(hsotg->regs + DOEPCTL(idx));
3649
Razmik Karapetyand8484552018-01-19 14:41:42 +04003650 if (epctrl & DXEPCTL_EPENA) {
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003651 epctrl |= DXEPCTL_SNAK;
3652 epctrl |= DXEPCTL_EPDIS;
3653 dwc2_writel(epctrl, hsotg->regs + DOEPCTL(idx));
3654 }
3655 }
3656
3657 /* This interrupt bit is cleared in DXEPINT_EPDISBLD handler */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003658 }
3659
Dinh Nguyen47a16852014-04-14 14:13:34 -07003660 if (gintsts & GINTSTS_GINNAKEFF) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003661 dev_info(hsotg->dev, "GINNakEff triggered\n");
3662
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003663 dwc2_set_bit(hsotg->regs + DCTL, DCTL_CGNPINNAK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09003664
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003665 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003666 }
3667
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003668 if (gintsts & GINTSTS_INCOMPL_SOIN)
3669 dwc2_gadget_handle_incomplete_isoc_in(hsotg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07003670
Vardan Mikayelyan381fc8f2016-05-25 18:07:17 -07003671 if (gintsts & GINTSTS_INCOMPL_SOOUT)
3672 dwc2_gadget_handle_incomplete_isoc_out(hsotg);
Roman Bacikec1f9d92015-09-10 18:13:43 -07003673
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003674 /*
3675 * if we've had fifo events, we should try and go around the
3676 * loop again to see if there's any point in returning yet.
3677 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003678
3679 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
John Youn77b62002017-01-17 20:32:12 -08003680 goto irq_retry;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003681
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003682 spin_unlock(&hsotg->lock);
3683
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003684 return IRQ_HANDLED;
3685}
3686
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003687static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg,
3688 struct dwc2_hsotg_ep *hs_ep)
3689{
3690 u32 epctrl_reg;
3691 u32 epint_reg;
3692
3693 epctrl_reg = hs_ep->dir_in ? DIEPCTL(hs_ep->index) :
3694 DOEPCTL(hs_ep->index);
3695 epint_reg = hs_ep->dir_in ? DIEPINT(hs_ep->index) :
3696 DOEPINT(hs_ep->index);
3697
3698 dev_dbg(hsotg->dev, "%s: stopping transfer on %s\n", __func__,
3699 hs_ep->name);
3700
3701 if (hs_ep->dir_in) {
3702 if (hsotg->dedicated_fifos || hs_ep->periodic) {
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003703 dwc2_set_bit(hsotg->regs + epctrl_reg, DXEPCTL_SNAK);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003704 /* Wait for Nak effect */
3705 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg,
3706 DXEPINT_INEPNAKEFF, 100))
3707 dev_warn(hsotg->dev,
3708 "%s: timeout DIEPINT.NAKEFF\n",
3709 __func__);
3710 } else {
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003711 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SGNPINNAK);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003712 /* Wait for Nak effect */
3713 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3714 GINTSTS_GINNAKEFF, 100))
3715 dev_warn(hsotg->dev,
3716 "%s: timeout GINTSTS.GINNAKEFF\n",
3717 __func__);
3718 }
3719 } else {
3720 if (!(dwc2_readl(hsotg->regs + GINTSTS) & GINTSTS_GOUTNAKEFF))
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003721 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SGOUTNAK);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003722
3723 /* Wait for global nak to take effect */
3724 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3725 GINTSTS_GOUTNAKEFF, 100))
3726 dev_warn(hsotg->dev, "%s: timeout GINTSTS.GOUTNAKEFF\n",
3727 __func__);
3728 }
3729
3730 /* Disable ep */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003731 dwc2_set_bit(hsotg->regs + epctrl_reg, DXEPCTL_EPDIS | DXEPCTL_SNAK);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003732
3733 /* Wait for ep to be disabled */
3734 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, DXEPINT_EPDISBLD, 100))
3735 dev_warn(hsotg->dev,
3736 "%s: timeout DOEPCTL.EPDisable\n", __func__);
3737
3738 /* Clear EPDISBLD interrupt */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003739 dwc2_set_bit(hsotg->regs + epint_reg, DXEPINT_EPDISBLD);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003740
3741 if (hs_ep->dir_in) {
3742 unsigned short fifo_index;
3743
3744 if (hsotg->dedicated_fifos || hs_ep->periodic)
3745 fifo_index = hs_ep->fifo_index;
3746 else
3747 fifo_index = 0;
3748
3749 /* Flush TX FIFO */
3750 dwc2_flush_tx_fifo(hsotg, fifo_index);
3751
3752 /* Clear Global In NP NAK in Shared FIFO for non periodic ep */
3753 if (!hsotg->dedicated_fifos && !hs_ep->periodic)
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003754 dwc2_set_bit(hsotg->regs + DCTL, DCTL_CGNPINNAK);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003755
3756 } else {
3757 /* Remove global NAKs */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04003758 dwc2_set_bit(hsotg->regs + DCTL, DCTL_CGOUTNAK);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003759 }
3760}
3761
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003762/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003763 * dwc2_hsotg_ep_enable - enable the given endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003764 * @ep: The USB endpint to configure
3765 * @desc: The USB endpoint descriptor to configure with.
3766 *
3767 * This is called from the USB gadget code's usb_ep_enable().
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003768 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003769static int dwc2_hsotg_ep_enable(struct usb_ep *ep,
John Youn9da51972017-01-17 20:30:27 -08003770 const struct usb_endpoint_descriptor *desc)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003771{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003772 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003773 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003774 unsigned long flags;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003775 unsigned int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003776 u32 epctrl_reg;
3777 u32 epctrl;
3778 u32 mps;
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003779 u32 mc;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003780 u32 mask;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003781 unsigned int dir_in;
3782 unsigned int i, val, size;
Julia Lawall19c190f2010-03-29 17:36:44 +02003783 int ret = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003784
3785 dev_dbg(hsotg->dev,
3786 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
3787 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
3788 desc->wMaxPacketSize, desc->bInterval);
3789
3790 /* not to be called for EP0 */
Vahram Aharonyan8c3d6092016-04-27 20:20:46 -07003791 if (index == 0) {
3792 dev_err(hsotg->dev, "%s: called for EP 0\n", __func__);
3793 return -EINVAL;
3794 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003795
3796 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
3797 if (dir_in != hs_ep->dir_in) {
3798 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
3799 return -EINVAL;
3800 }
3801
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003802 mps = usb_endpoint_maxp(desc);
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003803 mc = usb_endpoint_maxp_mult(desc);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003804
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003805 /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003806
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003807 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003808 epctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003809
3810 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
3811 __func__, epctrl, epctrl_reg);
3812
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08003813 /* Allocate DMA descriptor chain for non-ctrl endpoints */
Vardan Mikayelyan9383e082017-01-05 18:01:48 -08003814 if (using_desc_dma(hsotg) && !hs_ep->desc_list) {
3815 hs_ep->desc_list = dmam_alloc_coherent(hsotg->dev,
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08003816 MAX_DMA_DESC_NUM_GENERIC *
3817 sizeof(struct dwc2_dma_desc),
Marek Szyprowski86e881e2016-12-01 10:02:11 +01003818 &hs_ep->desc_list_dma, GFP_ATOMIC);
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08003819 if (!hs_ep->desc_list) {
3820 ret = -ENOMEM;
3821 goto error2;
3822 }
3823 }
3824
Lukasz Majewski22258f42012-06-14 10:02:24 +02003825 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003826
Dinh Nguyen47a16852014-04-14 14:13:34 -07003827 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
3828 epctrl |= DXEPCTL_MPS(mps);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003829
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003830 /*
3831 * mark the endpoint as active, otherwise the core may ignore
3832 * transactions entirely for this endpoint
3833 */
Dinh Nguyen47a16852014-04-14 14:13:34 -07003834 epctrl |= DXEPCTL_USBACTEP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003835
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003836 /* update the endpoint state */
Vardan Mikayelyanee2c40d2016-11-08 10:57:00 -08003837 dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, mc, dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003838
3839 /* default, set to non-periodic */
Robert Baldyga1479e842013-10-09 08:41:57 +02003840 hs_ep->isochronous = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003841 hs_ep->periodic = 0;
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02003842 hs_ep->halted = 0;
Robert Baldyga1479e842013-10-09 08:41:57 +02003843 hs_ep->interval = desc->bInterval;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02003844
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003845 switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
3846 case USB_ENDPOINT_XFER_ISOC:
Dinh Nguyen47a16852014-04-14 14:13:34 -07003847 epctrl |= DXEPCTL_EPTYPE_ISO;
3848 epctrl |= DXEPCTL_SETEVENFR;
Robert Baldyga1479e842013-10-09 08:41:57 +02003849 hs_ep->isochronous = 1;
Vardan Mikayelyan142bd332016-05-25 18:07:07 -07003850 hs_ep->interval = 1 << (desc->bInterval - 1);
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003851 hs_ep->target_frame = TARGET_FRAME_INITIAL;
Vahram Aharonyanab7d2192016-11-14 19:16:36 -08003852 hs_ep->isoc_chain_num = 0;
3853 hs_ep->next_desc = 0;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003854 if (dir_in) {
Robert Baldyga1479e842013-10-09 08:41:57 +02003855 hs_ep->periodic = 1;
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003856 mask = dwc2_readl(hsotg->regs + DIEPMSK);
3857 mask |= DIEPMSK_NAKMSK;
3858 dwc2_writel(mask, hsotg->regs + DIEPMSK);
3859 } else {
3860 mask = dwc2_readl(hsotg->regs + DOEPMSK);
3861 mask |= DOEPMSK_OUTTKNEPDISMSK;
3862 dwc2_writel(mask, hsotg->regs + DOEPMSK);
3863 }
Robert Baldyga1479e842013-10-09 08:41:57 +02003864 break;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003865
3866 case USB_ENDPOINT_XFER_BULK:
Dinh Nguyen47a16852014-04-14 14:13:34 -07003867 epctrl |= DXEPCTL_EPTYPE_BULK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003868 break;
3869
3870 case USB_ENDPOINT_XFER_INT:
Robert Baldygab203d0a2014-09-09 10:44:56 +02003871 if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003872 hs_ep->periodic = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003873
Vardan Mikayelyan142bd332016-05-25 18:07:07 -07003874 if (hsotg->gadget.speed == USB_SPEED_HIGH)
3875 hs_ep->interval = 1 << (desc->bInterval - 1);
3876
Dinh Nguyen47a16852014-04-14 14:13:34 -07003877 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003878 break;
3879
3880 case USB_ENDPOINT_XFER_CONTROL:
Dinh Nguyen47a16852014-04-14 14:13:34 -07003881 epctrl |= DXEPCTL_EPTYPE_CONTROL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003882 break;
3883 }
3884
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003885 /*
3886 * if the hardware has dedicated fifos, we must give each IN EP
Ben Dooks10aebc72010-07-19 09:40:44 +01003887 * a unique tx-fifo even if it is non-periodic.
3888 */
Robert Baldyga21f3bb52016-08-29 13:38:57 -07003889 if (dir_in && hsotg->dedicated_fifos) {
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003890 u32 fifo_index = 0;
3891 u32 fifo_size = UINT_MAX;
John Youn9da51972017-01-17 20:30:27 -08003892
3893 size = hs_ep->ep.maxpacket * hs_ep->mc;
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01003894 for (i = 1; i < hsotg->num_of_eps; ++i) {
John Youn9da51972017-01-17 20:30:27 -08003895 if (hsotg->fifo_map & (1 << i))
Robert Baldygab203d0a2014-09-09 10:44:56 +02003896 continue;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003897 val = dwc2_readl(hsotg->regs + DPTXFSIZN(i));
John Youn9da51972017-01-17 20:30:27 -08003898 val = (val >> FIFOSIZE_DEPTH_SHIFT) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02003899 if (val < size)
3900 continue;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003901 /* Search for smallest acceptable fifo */
3902 if (val < fifo_size) {
3903 fifo_size = val;
3904 fifo_index = i;
3905 }
Robert Baldygab203d0a2014-09-09 10:44:56 +02003906 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003907 if (!fifo_index) {
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01003908 dev_err(hsotg->dev,
3909 "%s: No suitable fifo found\n", __func__);
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05303910 ret = -ENOMEM;
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08003911 goto error1;
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05303912 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01003913 hsotg->fifo_map |= 1 << fifo_index;
3914 epctrl |= DXEPCTL_TXFNUM(fifo_index);
3915 hs_ep->fifo_index = fifo_index;
3916 hs_ep->fifo_size = fifo_size;
Robert Baldygab203d0a2014-09-09 10:44:56 +02003917 }
Ben Dooks10aebc72010-07-19 09:40:44 +01003918
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003919 /* for non control endpoints, set PID to D0 */
Vardan Mikayelyan837e9f02016-05-25 18:07:22 -07003920 if (index && !hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -07003921 epctrl |= DXEPCTL_SETD0PID;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003922
3923 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
3924 __func__, epctrl);
3925
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003926 dwc2_writel(epctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003927 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003928 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003929
3930 /* enable the endpoint interrupt */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003931 dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003932
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08003933error1:
Lukasz Majewski22258f42012-06-14 10:02:24 +02003934 spin_unlock_irqrestore(&hsotg->lock, flags);
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08003935
3936error2:
3937 if (ret && using_desc_dma(hsotg) && hs_ep->desc_list) {
Vardan Mikayelyan9383e082017-01-05 18:01:48 -08003938 dmam_free_coherent(hsotg->dev, MAX_DMA_DESC_NUM_GENERIC *
Vahram Aharonyan5f54c542016-11-09 19:28:03 -08003939 sizeof(struct dwc2_dma_desc),
3940 hs_ep->desc_list, hs_ep->desc_list_dma);
3941 hs_ep->desc_list = NULL;
3942 }
3943
Julia Lawall19c190f2010-03-29 17:36:44 +02003944 return ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003945}
3946
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003947/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003948 * dwc2_hsotg_ep_disable - disable given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003949 * @ep: The endpoint to disable.
3950 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003951static int dwc2_hsotg_ep_disable(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003952{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003953 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003954 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003955 int dir_in = hs_ep->dir_in;
3956 int index = hs_ep->index;
3957 unsigned long flags;
3958 u32 epctrl_reg;
3959 u32 ctrl;
3960
Marek Szyprowski1e011292014-09-09 10:44:54 +02003961 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003962
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003963 if (ep == &hsotg->eps_out[0]->ep) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003964 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
3965 return -EINVAL;
3966 }
3967
John Stultz9b4810922017-10-23 14:32:49 -07003968 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
3969 dev_err(hsotg->dev, "%s: called in host mode?\n", __func__);
3970 return -EINVAL;
3971 }
3972
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02003973 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003974
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003975 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003976
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003977 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Vahram Aharonyana4f82772016-11-14 19:16:53 -08003978
3979 if (ctrl & DXEPCTL_EPENA)
3980 dwc2_hsotg_ep_stop_xfr(hsotg, hs_ep);
3981
Dinh Nguyen47a16852014-04-14 14:13:34 -07003982 ctrl &= ~DXEPCTL_EPENA;
3983 ctrl &= ~DXEPCTL_USBACTEP;
3984 ctrl |= DXEPCTL_SNAK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003985
3986 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003987 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003988
3989 /* disable endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003990 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003991
Mian Yousaf Kaukab1141ea02015-01-09 13:38:57 +01003992 /* terminate all requests with shutdown */
3993 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
3994
Robert Baldyga1c07b202016-08-29 13:39:00 -07003995 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
3996 hs_ep->fifo_index = 0;
3997 hs_ep->fifo_size = 0;
3998
Lukasz Majewski22258f42012-06-14 10:02:24 +02003999 spin_unlock_irqrestore(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004000 return 0;
4001}
4002
4003/**
4004 * on_list - check request is on the given endpoint
4005 * @ep: The endpoint to check.
4006 * @test: The request to test if it is on the endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004007 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004008static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004009{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004010 struct dwc2_hsotg_req *req, *treq;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004011
4012 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
4013 if (req == test)
4014 return true;
4015 }
4016
4017 return false;
4018}
4019
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004020/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004021 * dwc2_hsotg_ep_dequeue - dequeue given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004022 * @ep: The endpoint to dequeue.
4023 * @req: The request to be removed from a queue.
4024 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004025static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004026{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004027 struct dwc2_hsotg_req *hs_req = our_req(req);
4028 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004029 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004030 unsigned long flags;
4031
Marek Szyprowski1e011292014-09-09 10:44:54 +02004032 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004033
Lukasz Majewski22258f42012-06-14 10:02:24 +02004034 spin_lock_irqsave(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004035
4036 if (!on_list(hs_ep, hs_req)) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02004037 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004038 return -EINVAL;
4039 }
4040
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02004041 /* Dequeue already started request */
4042 if (req == &hs_ep->req->req)
4043 dwc2_hsotg_ep_stop_xfr(hs, hs_ep);
4044
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004045 dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
Lukasz Majewski22258f42012-06-14 10:02:24 +02004046 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004047
4048 return 0;
4049}
4050
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004051/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004052 * dwc2_hsotg_ep_sethalt - set halt on a given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004053 * @ep: The endpoint to set halt.
4054 * @value: Set or unset the halt.
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004055 * @now: If true, stall the endpoint now. Otherwise return -EAGAIN if
4056 * the endpoint is busy processing requests.
4057 *
4058 * We need to stall the endpoint immediately if request comes from set_feature
4059 * protocol command handler.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004060 */
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004061static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004062{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004063 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004064 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004065 int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004066 u32 epreg;
4067 u32 epctl;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004068 u32 xfertype;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004069
4070 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
4071
Robert Baldygac9f721b2014-01-14 08:36:00 +01004072 if (index == 0) {
4073 if (value)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004074 dwc2_hsotg_stall_ep0(hs);
Robert Baldygac9f721b2014-01-14 08:36:00 +01004075 else
4076 dev_warn(hs->dev,
4077 "%s: can't clear halt on ep0\n", __func__);
4078 return 0;
4079 }
4080
Vahram Aharonyan15186f12016-05-23 22:41:59 -07004081 if (hs_ep->isochronous) {
4082 dev_err(hs->dev, "%s is Isochronous Endpoint\n", ep->name);
4083 return -EINVAL;
4084 }
4085
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004086 if (!now && value && !list_empty(&hs_ep->queue)) {
4087 dev_dbg(hs->dev, "%s request is pending, cannot halt\n",
4088 ep->name);
4089 return -EAGAIN;
4090 }
4091
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004092 if (hs_ep->dir_in) {
4093 epreg = DIEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004094 epctl = dwc2_readl(hs->regs + epreg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004095
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004096 if (value) {
Felipe Balbi5a350d52015-06-29 20:17:22 -05004097 epctl |= DXEPCTL_STALL | DXEPCTL_SNAK;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004098 if (epctl & DXEPCTL_EPENA)
4099 epctl |= DXEPCTL_EPDIS;
4100 } else {
4101 epctl &= ~DXEPCTL_STALL;
4102 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4103 if (xfertype == DXEPCTL_EPTYPE_BULK ||
John Youn9da51972017-01-17 20:30:27 -08004104 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
John Youn77b62002017-01-17 20:32:12 -08004105 epctl |= DXEPCTL_SETD0PID;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004106 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004107 dwc2_writel(epctl, hs->regs + epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004108 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004109 epreg = DOEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004110 epctl = dwc2_readl(hs->regs + epreg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004111
John Youn34c08872017-01-17 20:31:43 -08004112 if (value) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004113 epctl |= DXEPCTL_STALL;
John Youn34c08872017-01-17 20:31:43 -08004114 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004115 epctl &= ~DXEPCTL_STALL;
4116 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4117 if (xfertype == DXEPCTL_EPTYPE_BULK ||
John Youn9da51972017-01-17 20:30:27 -08004118 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
John Youn77b62002017-01-17 20:32:12 -08004119 epctl |= DXEPCTL_SETD0PID;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004120 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004121 dwc2_writel(epctl, hs->regs + epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09004122 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004123
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02004124 hs_ep->halted = value;
4125
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004126 return 0;
4127}
4128
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004129/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004130 * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004131 * @ep: The endpoint to set halt.
4132 * @value: Set or unset the halt.
4133 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004134static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004135{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004136 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004137 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004138 unsigned long flags = 0;
4139 int ret = 0;
4140
4141 spin_lock_irqsave(&hs->lock, flags);
Vahram Aharonyan51da43b2016-05-23 22:41:57 -07004142 ret = dwc2_hsotg_ep_sethalt(ep, value, false);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02004143 spin_unlock_irqrestore(&hs->lock, flags);
4144
4145 return ret;
4146}
4147
Bhumika Goyalebce5612017-08-12 17:34:55 +05304148static const struct usb_ep_ops dwc2_hsotg_ep_ops = {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004149 .enable = dwc2_hsotg_ep_enable,
4150 .disable = dwc2_hsotg_ep_disable,
4151 .alloc_request = dwc2_hsotg_ep_alloc_request,
4152 .free_request = dwc2_hsotg_ep_free_request,
4153 .queue = dwc2_hsotg_ep_queue_lock,
4154 .dequeue = dwc2_hsotg_ep_dequeue,
4155 .set_halt = dwc2_hsotg_ep_sethalt_lock,
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004156 /* note, don't believe we have any call for the fifo routines */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004157};
4158
4159/**
John Youn9da51972017-01-17 20:30:27 -08004160 * dwc2_hsotg_init - initialize the usb core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004161 * @hsotg: The driver state
4162 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004163static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg)
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004164{
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01004165 u32 trdtim;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01004166 u32 usbcfg;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004167 /* unmask subset of endpoint interrupts */
4168
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004169 dwc2_writel(DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
4170 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
4171 hsotg->regs + DIEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004172
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004173 dwc2_writel(DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
4174 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
4175 hsotg->regs + DOEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004176
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004177 dwc2_writel(0, hsotg->regs + DAINTMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004178
4179 /* Be in disconnected state until gadget is registered */
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04004180 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004181
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004182 /* setup fifos */
4183
4184 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004185 dwc2_readl(hsotg->regs + GRXFSIZ),
4186 dwc2_readl(hsotg->regs + GNPTXFSIZ));
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004187
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004188 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004189
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01004190 /* keep other bits untouched (so e.g. forced modes are not lost) */
4191 usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
4192 usbcfg &= ~(GUSBCFG_TOUTCAL_MASK | GUSBCFG_PHYIF16 | GUSBCFG_SRPCAP |
Amelie Delaunayca029542017-01-12 16:09:44 +01004193 GUSBCFG_HNPCAP | GUSBCFG_USBTRDTIM_MASK);
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01004194
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004195 /* set the PLL on, remove the HNP/SRP and set the PHY */
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01004196 trdtim = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01004197 usbcfg |= hsotg->phyif | GUSBCFG_TOUTCAL(7) |
4198 (trdtim << GUSBCFG_USBTRDTIM_SHIFT);
4199 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004200
Gregory Herrerof5090042015-01-09 13:38:47 +01004201 if (using_dma(hsotg))
Razmik Karapetyanabd064a2018-01-19 14:42:08 +04004202 dwc2_set_bit(hsotg->regs + GAHBCFG, GAHBCFG_DMA_EN);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004203}
4204
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004205/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004206 * dwc2_hsotg_udc_start - prepare the udc for work
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004207 * @gadget: The usb gadget state
4208 * @driver: The usb gadget driver
4209 *
4210 * Perform initialization to prepare udc device and driver
4211 * to work.
4212 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004213static int dwc2_hsotg_udc_start(struct usb_gadget *gadget,
John Youn9da51972017-01-17 20:30:27 -08004214 struct usb_gadget_driver *driver)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004215{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004216 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004217 unsigned long flags;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004218 int ret;
4219
4220 if (!hsotg) {
Pavel Macheka023da32013-09-30 14:56:02 +02004221 pr_err("%s: called with no device\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004222 return -ENODEV;
4223 }
4224
4225 if (!driver) {
4226 dev_err(hsotg->dev, "%s: no driver\n", __func__);
4227 return -EINVAL;
4228 }
4229
Michal Nazarewicz7177aed2011-11-19 18:27:38 +01004230 if (driver->max_speed < USB_SPEED_FULL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004231 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004232
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02004233 if (!driver->setup) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004234 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
4235 return -EINVAL;
4236 }
4237
4238 WARN_ON(hsotg->driver);
4239
4240 driver->driver.bus = NULL;
4241 hsotg->driver = driver;
Alexandre Pereira da Silva7d7b2292012-06-26 11:27:10 -03004242 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004243 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4244
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004245 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) {
4246 ret = dwc2_lowlevel_hw_enable(hsotg);
4247 if (ret)
4248 goto err;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004249 }
4250
Gregory Herrerof6c01592015-01-09 13:38:41 +01004251 if (!IS_ERR_OR_NULL(hsotg->uphy))
4252 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
Marek Szyprowskic816c472014-10-20 12:45:37 +02004253
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004254 spin_lock_irqsave(&hsotg->lock, flags);
John Yound0f0ac52016-09-07 19:39:37 -07004255 if (dwc2_hw_is_device(hsotg)) {
4256 dwc2_hsotg_init(hsotg);
4257 dwc2_hsotg_core_init_disconnected(hsotg, false);
4258 }
4259
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004260 hsotg->enabled = 0;
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004261 spin_unlock_irqrestore(&hsotg->lock, flags);
4262
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004263 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02004264
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004265 return 0;
4266
4267err:
4268 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004269 return ret;
4270}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004271
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004272/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004273 * dwc2_hsotg_udc_stop - stop the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004274 * @gadget: The usb gadget state
4275 * @driver: The usb gadget driver
4276 *
4277 * Stop udc hw block and stay tunned for future transmissions
4278 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004279static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004280{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004281 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004282 unsigned long flags = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004283 int ep;
4284
4285 if (!hsotg)
4286 return -ENODEV;
4287
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004288 /* all endpoints should be shutdown */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004289 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
4290 if (hsotg->eps_in[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004291 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004292 if (hsotg->eps_out[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004293 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004294 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004295
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004296 spin_lock_irqsave(&hsotg->lock, flags);
4297
Marek Szyprowski32805c32014-10-20 12:45:33 +02004298 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004299 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004300 hsotg->enabled = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004301
Lukasz Majewski2b19a522012-06-14 10:02:25 +02004302 spin_unlock_irqrestore(&hsotg->lock, flags);
4303
Gregory Herrerof6c01592015-01-09 13:38:41 +01004304 if (!IS_ERR_OR_NULL(hsotg->uphy))
4305 otg_set_peripheral(hsotg->uphy->otg, NULL);
Marek Szyprowskic816c472014-10-20 12:45:37 +02004306
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004307 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
4308 dwc2_lowlevel_hw_disable(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004309
4310 return 0;
4311}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004312
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004313/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004314 * dwc2_hsotg_gadget_getframe - read the frame number
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004315 * @gadget: The usb gadget state
4316 *
4317 * Read the {micro} frame number
4318 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004319static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004320{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004321 return dwc2_hsotg_read_frameno(to_hsotg(gadget));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004322}
4323
Lukasz Majewskia188b682012-06-22 09:29:56 +02004324/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004325 * dwc2_hsotg_pullup - connect/disconnect the USB PHY
Lukasz Majewskia188b682012-06-22 09:29:56 +02004326 * @gadget: The usb gadget state
4327 * @is_on: Current state of the USB PHY
4328 *
4329 * Connect/Disconnect the USB PHY pullup
4330 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004331static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on)
Lukasz Majewskia188b682012-06-22 09:29:56 +02004332{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06004333 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewskia188b682012-06-22 09:29:56 +02004334 unsigned long flags = 0;
4335
Gregory Herrero77ba9112015-09-29 12:08:19 +02004336 dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on,
John Youn9da51972017-01-17 20:30:27 -08004337 hsotg->op_state);
Gregory Herrero77ba9112015-09-29 12:08:19 +02004338
4339 /* Don't modify pullup state while in host mode */
4340 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
4341 hsotg->enabled = is_on;
4342 return 0;
4343 }
Lukasz Majewskia188b682012-06-22 09:29:56 +02004344
4345 spin_lock_irqsave(&hsotg->lock, flags);
4346 if (is_on) {
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004347 hsotg->enabled = 1;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004348 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004349 /* Enable ACG feature in device mode,if supported */
4350 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004351 dwc2_hsotg_core_connect(hsotg);
Lukasz Majewskia188b682012-06-22 09:29:56 +02004352 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004353 dwc2_hsotg_core_disconnect(hsotg);
4354 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004355 hsotg->enabled = 0;
Lukasz Majewskia188b682012-06-22 09:29:56 +02004356 }
4357
4358 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4359 spin_unlock_irqrestore(&hsotg->lock, flags);
4360
4361 return 0;
4362}
4363
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004364static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
Gregory Herrero83d98222015-01-09 13:39:02 +01004365{
4366 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4367 unsigned long flags;
4368
4369 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
4370 spin_lock_irqsave(&hsotg->lock, flags);
4371
Gregory Herrero61f72232015-09-29 12:08:28 +02004372 /*
4373 * If controller is hibernated, it must exit from hibernation
4374 * before being initialized / de-initialized
4375 */
4376 if (hsotg->lx_state == DWC2_L2)
4377 dwc2_exit_hibernation(hsotg, false);
4378
Gregory Herrero83d98222015-01-09 13:39:02 +01004379 if (is_active) {
Gregory Herrerocd0e6412015-09-29 12:08:20 +02004380 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Gregory Herrero065d3932015-09-22 15:16:54 +02004381
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004382 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004383 if (hsotg->enabled) {
4384 /* Enable ACG feature in device mode,if supported */
4385 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004386 dwc2_hsotg_core_connect(hsotg);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004387 }
Gregory Herrero83d98222015-01-09 13:39:02 +01004388 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004389 dwc2_hsotg_core_disconnect(hsotg);
4390 dwc2_hsotg_disconnect(hsotg);
Gregory Herrero83d98222015-01-09 13:39:02 +01004391 }
4392
4393 spin_unlock_irqrestore(&hsotg->lock, flags);
4394 return 0;
4395}
4396
Gregory Herrero596d6962015-01-09 13:39:08 +01004397/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004398 * dwc2_hsotg_vbus_draw - report bMaxPower field
Gregory Herrero596d6962015-01-09 13:39:08 +01004399 * @gadget: The usb gadget state
4400 * @mA: Amount of current
4401 *
4402 * Report how much power the device may consume to the phy.
4403 */
John Youn9da51972017-01-17 20:30:27 -08004404static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned int mA)
Gregory Herrero596d6962015-01-09 13:39:08 +01004405{
4406 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4407
4408 if (IS_ERR_OR_NULL(hsotg->uphy))
4409 return -ENOTSUPP;
4410 return usb_phy_set_power(hsotg->uphy, mA);
4411}
4412
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004413static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = {
4414 .get_frame = dwc2_hsotg_gadget_getframe,
4415 .udc_start = dwc2_hsotg_udc_start,
4416 .udc_stop = dwc2_hsotg_udc_stop,
4417 .pullup = dwc2_hsotg_pullup,
4418 .vbus_session = dwc2_hsotg_vbus_session,
4419 .vbus_draw = dwc2_hsotg_vbus_draw,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004420};
4421
4422/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004423 * dwc2_hsotg_initep - initialise a single endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004424 * @hsotg: The device state.
4425 * @hs_ep: The endpoint to be initialised.
4426 * @epnum: The endpoint number
4427 *
4428 * Initialise the given endpoint (as part of the probe and device state
4429 * creation) to give to the gadget driver. Setup the endpoint name, any
4430 * direction information and other state that may be required.
4431 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004432static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg,
John Youn9da51972017-01-17 20:30:27 -08004433 struct dwc2_hsotg_ep *hs_ep,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004434 int epnum,
4435 bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004436{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004437 char *dir;
4438
4439 if (epnum == 0)
4440 dir = "";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004441 else if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004442 dir = "in";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004443 else
4444 dir = "out";
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004445
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004446 hs_ep->dir_in = dir_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004447 hs_ep->index = epnum;
4448
4449 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
4450
4451 INIT_LIST_HEAD(&hs_ep->queue);
4452 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
4453
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004454 /* add to the list of endpoints known by the gadget driver */
4455 if (epnum)
4456 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
4457
4458 hs_ep->parent = hsotg;
4459 hs_ep->ep.name = hs_ep->name;
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08004460
4461 if (hsotg->params.speed == DWC2_SPEED_PARAM_LOW)
4462 usb_ep_set_maxpacket_limit(&hs_ep->ep, 8);
4463 else
4464 usb_ep_set_maxpacket_limit(&hs_ep->ep,
4465 epnum ? 1024 : EP0_MPS_LIMIT);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004466 hs_ep->ep.ops = &dwc2_hsotg_ep_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004467
Robert Baldyga29545222015-07-31 16:00:18 +02004468 if (epnum == 0) {
4469 hs_ep->ep.caps.type_control = true;
4470 } else {
Vardan Mikayelyan38e90022016-11-14 19:17:03 -08004471 if (hsotg->params.speed != DWC2_SPEED_PARAM_LOW) {
4472 hs_ep->ep.caps.type_iso = true;
4473 hs_ep->ep.caps.type_bulk = true;
4474 }
Robert Baldyga29545222015-07-31 16:00:18 +02004475 hs_ep->ep.caps.type_int = true;
4476 }
4477
4478 if (dir_in)
4479 hs_ep->ep.caps.dir_in = true;
4480 else
4481 hs_ep->ep.caps.dir_out = true;
4482
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004483 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004484 * if we're using dma, we need to set the next-endpoint pointer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004485 * to be something valid.
4486 */
4487
4488 if (using_dma(hsotg)) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07004489 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
John Youn9da51972017-01-17 20:30:27 -08004490
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004491 if (dir_in)
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004492 dwc2_writel(next, hsotg->regs + DIEPCTL(epnum));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004493 else
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004494 dwc2_writel(next, hsotg->regs + DOEPCTL(epnum));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004495 }
4496}
4497
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004498/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004499 * dwc2_hsotg_hw_cfg - read HW configuration registers
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004500 * @param: The device state
4501 *
4502 * Read the USB core HW configuration registers
4503 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004504static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004505{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004506 u32 cfg;
4507 u32 ep_type;
4508 u32 i;
4509
Ben Dooks10aebc72010-07-19 09:40:44 +01004510 /* check hardware configuration */
4511
John Youn43e90342015-12-17 11:17:45 -08004512 hsotg->num_of_eps = hsotg->hw_params.num_dev_ep;
4513
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004514 /* Add ep0 */
4515 hsotg->num_of_eps++;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004516
John Younb98866c2017-01-17 20:31:58 -08004517 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev,
4518 sizeof(struct dwc2_hsotg_ep),
4519 GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004520 if (!hsotg->eps_in[0])
4521 return -ENOMEM;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004522 /* Same dwc2_hsotg_ep is used in both directions for ep0 */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004523 hsotg->eps_out[0] = hsotg->eps_in[0];
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004524
John Youn43e90342015-12-17 11:17:45 -08004525 cfg = hsotg->hw_params.dev_ep_dirs;
Roshan Pius251a17f2015-02-02 14:55:38 -08004526 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004527 ep_type = cfg & 3;
4528 /* Direction in or both */
4529 if (!(ep_type & 2)) {
4530 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004531 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004532 if (!hsotg->eps_in[i])
4533 return -ENOMEM;
4534 }
4535 /* Direction out or both */
4536 if (!(ep_type & 1)) {
4537 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004538 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004539 if (!hsotg->eps_out[i])
4540 return -ENOMEM;
4541 }
4542 }
4543
John Youn43e90342015-12-17 11:17:45 -08004544 hsotg->fifo_mem = hsotg->hw_params.total_fifo_size;
4545 hsotg->dedicated_fifos = hsotg->hw_params.en_multiple_tx_fifo;
Ben Dooks10aebc72010-07-19 09:40:44 +01004546
Marek Szyprowskicff9eb72014-09-09 10:44:55 +02004547 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
4548 hsotg->num_of_eps,
4549 hsotg->dedicated_fifos ? "dedicated" : "shared",
4550 hsotg->fifo_mem);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004551 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004552}
4553
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004554/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004555 * dwc2_hsotg_dump - dump state of the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004556 * @param: The device state
4557 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004558static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004559{
Mark Brown83a01802011-06-01 17:16:15 +01004560#ifdef DEBUG
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004561 struct device *dev = hsotg->dev;
4562 void __iomem *regs = hsotg->regs;
4563 u32 val;
4564 int idx;
4565
4566 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004567 dwc2_readl(regs + DCFG), dwc2_readl(regs + DCTL),
4568 dwc2_readl(regs + DIEPMSK));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004569
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01004570 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004571 dwc2_readl(regs + GAHBCFG), dwc2_readl(regs + GHWCFG1));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004572
4573 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004574 dwc2_readl(regs + GRXFSIZ), dwc2_readl(regs + GNPTXFSIZ));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004575
4576 /* show periodic fifo settings */
4577
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01004578 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004579 val = dwc2_readl(regs + DPTXFSIZN(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004580 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
Dinh Nguyen47a16852014-04-14 14:13:34 -07004581 val >> FIFOSIZE_DEPTH_SHIFT,
4582 val & FIFOSIZE_STARTADDR_MASK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004583 }
4584
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01004585 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004586 dev_info(dev,
4587 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004588 dwc2_readl(regs + DIEPCTL(idx)),
4589 dwc2_readl(regs + DIEPTSIZ(idx)),
4590 dwc2_readl(regs + DIEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004591
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004592 val = dwc2_readl(regs + DOEPCTL(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004593 dev_info(dev,
4594 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004595 idx, dwc2_readl(regs + DOEPCTL(idx)),
4596 dwc2_readl(regs + DOEPTSIZ(idx)),
4597 dwc2_readl(regs + DOEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004598 }
4599
4600 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03004601 dwc2_readl(regs + DVBUSDIS), dwc2_readl(regs + DVBUSPULSE));
Mark Brown83a01802011-06-01 17:16:15 +01004602#endif
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004603}
4604
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004605/**
Dinh Nguyen117777b2014-11-11 11:13:34 -06004606 * dwc2_gadget_init - init function for gadget
4607 * @dwc2: The data structure for the DWC2 driver.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004608 */
Vardan Mikayelyanf3768992017-12-25 15:17:45 +04004609int dwc2_gadget_init(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004610{
Dinh Nguyen117777b2014-11-11 11:13:34 -06004611 struct device *dev = hsotg->dev;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004612 int epnum;
4613 int ret;
John Youn43e90342015-12-17 11:17:45 -08004614
Gregory Herrero0a176272015-01-09 13:38:52 +01004615 /* Dump fifo information */
4616 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
John Youn05ee7992016-11-03 17:56:05 -07004617 hsotg->params.g_np_tx_fifo_size);
4618 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->params.g_rx_fifo_size);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02004619
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01004620 hsotg->gadget.max_speed = USB_SPEED_HIGH;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004621 hsotg->gadget.ops = &dwc2_hsotg_gadget_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004622 hsotg->gadget.name = dev_name(dev);
Gregory Herrero097ee662015-04-29 22:09:10 +02004623 if (hsotg->dr_mode == USB_DR_MODE_OTG)
4624 hsotg->gadget.is_otg = 1;
Mian Yousaf Kaukabec4cc652015-09-22 15:16:55 +02004625 else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
4626 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004627
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004628 ret = dwc2_hsotg_hw_cfg(hsotg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004629 if (ret) {
4630 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004631 return ret;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004632 }
4633
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01004634 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
4635 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
Wolfram Sang8bae0f82016-08-25 19:39:02 +02004636 if (!hsotg->ctrl_buff)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004637 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01004638
4639 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
4640 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
Wolfram Sang8bae0f82016-08-25 19:39:02 +02004641 if (!hsotg->ep0_buff)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004642 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01004643
Vahram Aharonyan0f6b80c2016-11-09 19:27:56 -08004644 if (using_desc_dma(hsotg)) {
4645 ret = dwc2_gadget_alloc_ctrl_desc_chains(hsotg);
4646 if (ret < 0)
4647 return ret;
4648 }
4649
Vardan Mikayelyanf3768992017-12-25 15:17:45 +04004650 ret = devm_request_irq(hsotg->dev, hsotg->irq, dwc2_hsotg_irq,
4651 IRQF_SHARED, dev_name(hsotg->dev), hsotg);
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02004652 if (ret < 0) {
Dinh Nguyendb8178c2014-11-11 11:13:37 -06004653 dev_err(dev, "cannot claim IRQ for gadget\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004654 return ret;
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02004655 }
4656
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004657 /* hsotg->num_of_eps holds number of EPs other than ep0 */
4658
4659 if (hsotg->num_of_eps == 0) {
4660 dev_err(dev, "wrong number of EPs (zero)\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004661 return -EINVAL;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004662 }
4663
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004664 /* setup endpoint information */
4665
4666 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004667 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004668
4669 /* allocate EP0 request */
4670
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004671 hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004672 GFP_KERNEL);
4673 if (!hsotg->ctrl_req) {
4674 dev_err(dev, "failed to allocate ctrl req\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004675 return -ENOMEM;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02004676 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004677
4678 /* initialise the endpoints now the core has been initialised */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004679 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
4680 if (hsotg->eps_in[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004681 dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum],
John Youn9da51972017-01-17 20:30:27 -08004682 epnum, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004683 if (hsotg->eps_out[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004684 dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum],
John Youn9da51972017-01-17 20:30:27 -08004685 epnum, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004686 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004687
Dinh Nguyen117777b2014-11-11 11:13:34 -06004688 ret = usb_add_gadget_udc(dev, &hsotg->gadget);
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03004689 if (ret)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004690 return ret;
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03004691
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004692 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004693
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004694 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004695}
4696
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004697/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004698 * dwc2_hsotg_remove - remove function for hsotg driver
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02004699 * @pdev: The platform information for the driver
4700 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004701int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004702{
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03004703 usb_del_gadget_udc(&hsotg->gadget);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02004704
Ben Dooks5b7d70c2009-06-02 14:58:06 +01004705 return 0;
4706}
4707
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004708int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004709{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004710 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004711
Gregory Herrero9e779772015-04-29 22:09:07 +02004712 if (hsotg->lx_state != DWC2_L0)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004713 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02004714
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004715 if (hsotg->driver) {
4716 int ep;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004717
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004718 dev_info(hsotg->dev, "suspending usb gadget %s\n",
4719 hsotg->driver->driver.name);
4720
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004721 spin_lock_irqsave(&hsotg->lock, flags);
4722 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004723 dwc2_hsotg_core_disconnect(hsotg);
4724 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004725 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4726 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004727
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004728 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
4729 if (hsotg->eps_in[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004730 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004731 if (hsotg->eps_out[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004732 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01004733 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004734 }
4735
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004736 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004737}
4738
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004739int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004740{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004741 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004742
Gregory Herrero9e779772015-04-29 22:09:07 +02004743 if (hsotg->lx_state == DWC2_L2)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004744 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02004745
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004746 if (hsotg->driver) {
4747 dev_info(hsotg->dev, "resuming usb gadget %s\n",
4748 hsotg->driver->driver.name);
Robert Baldygad00b4142014-09-09 10:44:57 +02004749
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004750 spin_lock_irqsave(&hsotg->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004751 dwc2_hsotg_core_init_disconnected(hsotg, false);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004752 if (hsotg->enabled) {
4753 /* Enable ACG feature in device mode,if supported */
4754 dwc2_enable_acg(hsotg);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05004755 dwc2_hsotg_core_connect(hsotg);
Razmik Karapetyan66e77a22018-01-24 17:40:29 +04004756 }
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01004757 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004758 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004759
Marek Szyprowski09a75e82015-10-14 08:52:29 +02004760 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01004761}
John Youn58e52ff6a2016-02-23 19:54:57 -08004762
4763/**
4764 * dwc2_backup_device_registers() - Backup controller device registers.
4765 * When suspending usb bus, registers needs to be backuped
4766 * if controller power is disabled once suspended.
4767 *
4768 * @hsotg: Programming view of the DWC_otg controller
4769 */
4770int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg)
4771{
4772 struct dwc2_dregs_backup *dr;
4773 int i;
4774
4775 dev_dbg(hsotg->dev, "%s\n", __func__);
4776
4777 /* Backup dev regs */
4778 dr = &hsotg->dr_backup;
4779
4780 dr->dcfg = dwc2_readl(hsotg->regs + DCFG);
4781 dr->dctl = dwc2_readl(hsotg->regs + DCTL);
4782 dr->daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
4783 dr->diepmsk = dwc2_readl(hsotg->regs + DIEPMSK);
4784 dr->doepmsk = dwc2_readl(hsotg->regs + DOEPMSK);
4785
4786 for (i = 0; i < hsotg->num_of_eps; i++) {
4787 /* Backup IN EPs */
4788 dr->diepctl[i] = dwc2_readl(hsotg->regs + DIEPCTL(i));
4789
4790 /* Ensure DATA PID is correctly configured */
4791 if (dr->diepctl[i] & DXEPCTL_DPID)
4792 dr->diepctl[i] |= DXEPCTL_SETD1PID;
4793 else
4794 dr->diepctl[i] |= DXEPCTL_SETD0PID;
4795
4796 dr->dieptsiz[i] = dwc2_readl(hsotg->regs + DIEPTSIZ(i));
4797 dr->diepdma[i] = dwc2_readl(hsotg->regs + DIEPDMA(i));
4798
4799 /* Backup OUT EPs */
4800 dr->doepctl[i] = dwc2_readl(hsotg->regs + DOEPCTL(i));
4801
4802 /* Ensure DATA PID is correctly configured */
4803 if (dr->doepctl[i] & DXEPCTL_DPID)
4804 dr->doepctl[i] |= DXEPCTL_SETD1PID;
4805 else
4806 dr->doepctl[i] |= DXEPCTL_SETD0PID;
4807
4808 dr->doeptsiz[i] = dwc2_readl(hsotg->regs + DOEPTSIZ(i));
4809 dr->doepdma[i] = dwc2_readl(hsotg->regs + DOEPDMA(i));
4810 }
4811 dr->valid = true;
4812 return 0;
4813}
4814
4815/**
4816 * dwc2_restore_device_registers() - Restore controller device registers.
4817 * When resuming usb bus, device registers needs to be restored
4818 * if controller power were disabled.
4819 *
4820 * @hsotg: Programming view of the DWC_otg controller
4821 */
4822int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg)
4823{
4824 struct dwc2_dregs_backup *dr;
4825 u32 dctl;
4826 int i;
4827
4828 dev_dbg(hsotg->dev, "%s\n", __func__);
4829
4830 /* Restore dev regs */
4831 dr = &hsotg->dr_backup;
4832 if (!dr->valid) {
4833 dev_err(hsotg->dev, "%s: no device registers to restore\n",
4834 __func__);
4835 return -EINVAL;
4836 }
4837 dr->valid = false;
4838
4839 dwc2_writel(dr->dcfg, hsotg->regs + DCFG);
4840 dwc2_writel(dr->dctl, hsotg->regs + DCTL);
4841 dwc2_writel(dr->daintmsk, hsotg->regs + DAINTMSK);
4842 dwc2_writel(dr->diepmsk, hsotg->regs + DIEPMSK);
4843 dwc2_writel(dr->doepmsk, hsotg->regs + DOEPMSK);
4844
4845 for (i = 0; i < hsotg->num_of_eps; i++) {
4846 /* Restore IN EPs */
4847 dwc2_writel(dr->diepctl[i], hsotg->regs + DIEPCTL(i));
4848 dwc2_writel(dr->dieptsiz[i], hsotg->regs + DIEPTSIZ(i));
4849 dwc2_writel(dr->diepdma[i], hsotg->regs + DIEPDMA(i));
4850
4851 /* Restore OUT EPs */
4852 dwc2_writel(dr->doepctl[i], hsotg->regs + DOEPCTL(i));
4853 dwc2_writel(dr->doeptsiz[i], hsotg->regs + DOEPTSIZ(i));
4854 dwc2_writel(dr->doepdma[i], hsotg->regs + DOEPDMA(i));
4855 }
4856
4857 /* Set the Power-On Programming done bit */
4858 dctl = dwc2_readl(hsotg->regs + DCTL);
4859 dctl |= DCTL_PWRONPRGDONE;
4860 dwc2_writel(dctl, hsotg->regs + DCTL);
4861
4862 return 0;
4863}