blob: 68e75cb0831b14831848305ec3fec38fd7539134 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
147 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
153 dev_warn(&dev->dev,
154 "mem unknown type %x treated as 32-bit BAR\n",
155 mem_type);
156 break;
157 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600158 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400159}
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 struct resource *res, unsigned int pos)
172{
173 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700174 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700175 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200177 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 if (!dev->mmio_always_on)
193 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
194
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400195 /*
196 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600197 * If the BAR isn't implemented, all bits must be 0. If it's a
198 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
199 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600201 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 goto fail;
203
204 /*
205 * I don't know how l can have all bits set. Copied from old code.
206 * Maybe it fixes a bug on some ancient platform.
207 */
208 if (l == 0xffffffff)
209 l = 0;
210
211 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600212 res->flags = decode_bar(dev, l);
213 res->flags |= IORESOURCE_SIZEALIGN;
214 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400215 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700216 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217 } else {
218 l &= PCI_BASE_ADDRESS_MEM_MASK;
219 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
220 }
221 } else {
222 res->flags |= (l & IORESOURCE_ROM_ENABLE);
223 l &= PCI_ROM_ADDRESS_MASK;
224 mask = (u32)PCI_ROM_ADDRESS_MASK;
225 }
226
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600227 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 u64 l64 = l;
229 u64 sz64 = sz;
230 u64 mask64 = mask | (u64)~0 << 32;
231
232 pci_read_config_dword(dev, pos + 4, &l);
233 pci_write_config_dword(dev, pos + 4, ~0);
234 pci_read_config_dword(dev, pos + 4, &sz);
235 pci_write_config_dword(dev, pos + 4, l);
236
237 l64 |= ((u64)l << 32);
238 sz64 |= ((u64)sz << 32);
239
240 sz64 = pci_size(l64, sz64, mask64);
241
242 if (!sz64)
243 goto fail;
244
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400245 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700246 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
247 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600249 }
250
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600251 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = 0;
256 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700257 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700259 region.start = l64;
260 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700261 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600262 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600263 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 }
265 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600266 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600268 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 goto fail;
270
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700271 region.start = l;
272 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700273 pcibios_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200274
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600275 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
278 out:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600279 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400280 fail:
281 res->flags = 0;
282 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800283}
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
286{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400287 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400289 for (pos = 0; pos < howmany; pos++) {
290 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400296 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400298 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
299 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
300 IORESOURCE_SIZEALIGN;
301 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 }
303}
304
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700305static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
307 struct pci_dev *dev = child->self;
308 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700310 struct pci_bus_region region;
311 struct resource *res, res2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 res = child->resource[0];
314 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
315 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
316 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
317 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
318
319 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
320 u16 io_base_hi, io_limit_hi;
321 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
322 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
323 base |= (io_base_hi << 16);
324 limit |= (io_limit_hi << 16);
325 }
326
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800327 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaascf48fb62012-03-16 17:47:59 -0600329 res2.flags = res->flags;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700330 region.start = base;
331 region.end = limit + 0xfff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700332 pcibios_bus_to_resource(dev, &res2, &region);
Daniel Yeisley9d265122005-12-05 07:06:43 -0500333 if (!res->start)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700334 res->start = res2.start;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500335 if (!res->end)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700336 res->end = res2.end;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600337 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700339}
340
341static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
342{
343 struct pci_dev *dev = child->self;
344 u16 mem_base_lo, mem_limit_lo;
345 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700346 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700347 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 res = child->resource[1];
350 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
351 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
352 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
353 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800354 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700356 region.start = base;
357 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700358 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600359 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700361}
362
363static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
364{
365 struct pci_dev *dev = child->self;
366 u16 mem_base_lo, mem_limit_lo;
367 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700368 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700369 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
371 res = child->resource[2];
372 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
373 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
374 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
375 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
376
377 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
378 u32 mem_base_hi, mem_limit_hi;
379 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
380 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
381
382 /*
383 * Some bridges set the base > limit by default, and some
384 * (broken) BIOSes do not initialize them. If we find
385 * this, just assume they are not being used.
386 */
387 if (mem_base_hi <= mem_limit_hi) {
388#if BITS_PER_LONG == 64
389 base |= ((long) mem_base_hi) << 32;
390 limit |= ((long) mem_limit_hi) << 32;
391#else
392 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600393 dev_err(&dev->dev, "can't handle 64-bit "
394 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 return;
396 }
397#endif
398 }
399 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800400 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700401 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
402 IORESOURCE_MEM | IORESOURCE_PREFETCH;
403 if (res->flags & PCI_PREF_RANGE_TYPE_64)
404 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700405 region.start = base;
406 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700407 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600408 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 }
410}
411
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700412void __devinit pci_read_bridge_bases(struct pci_bus *child)
413{
414 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700415 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700416 int i;
417
418 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
419 return;
420
Yinghai Lub918c622012-05-17 18:51:11 -0700421 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
422 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700423 dev->transparent ? " (subtractive decode)" : "");
424
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700425 pci_bus_remove_resources(child);
426 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
427 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
428
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700429 pci_read_bridge_io(child);
430 pci_read_bridge_mmio(child);
431 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700432
433 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700434 pci_bus_for_each_resource(child->parent, res, i) {
435 if (res) {
436 pci_bus_add_resource(child, res,
437 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700438 dev_printk(KERN_DEBUG, &dev->dev,
439 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700440 res);
441 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700442 }
443 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700444}
445
Sam Ravnborg96bde062007-03-26 21:53:30 -0800446static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447{
448 struct pci_bus *b;
449
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100450 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 INIT_LIST_HEAD(&b->node);
453 INIT_LIST_HEAD(&b->children);
454 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600455 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700456 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500457 b->max_bus_speed = PCI_SPEED_UNKNOWN;
458 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 }
460 return b;
461}
462
Yinghai Lu7b543662012-04-02 18:31:53 -0700463static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
464{
465 struct pci_host_bridge *bridge;
466
467 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
468 if (bridge) {
469 INIT_LIST_HEAD(&bridge->windows);
470 bridge->bus = b;
471 }
472
473 return bridge;
474}
475
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500476static unsigned char pcix_bus_speed[] = {
477 PCI_SPEED_UNKNOWN, /* 0 */
478 PCI_SPEED_66MHz_PCIX, /* 1 */
479 PCI_SPEED_100MHz_PCIX, /* 2 */
480 PCI_SPEED_133MHz_PCIX, /* 3 */
481 PCI_SPEED_UNKNOWN, /* 4 */
482 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
483 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
484 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
485 PCI_SPEED_UNKNOWN, /* 8 */
486 PCI_SPEED_66MHz_PCIX_266, /* 9 */
487 PCI_SPEED_100MHz_PCIX_266, /* A */
488 PCI_SPEED_133MHz_PCIX_266, /* B */
489 PCI_SPEED_UNKNOWN, /* C */
490 PCI_SPEED_66MHz_PCIX_533, /* D */
491 PCI_SPEED_100MHz_PCIX_533, /* E */
492 PCI_SPEED_133MHz_PCIX_533 /* F */
493};
494
Matthew Wilcox3749c512009-12-13 08:11:32 -0500495static unsigned char pcie_link_speed[] = {
496 PCI_SPEED_UNKNOWN, /* 0 */
497 PCIE_SPEED_2_5GT, /* 1 */
498 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500499 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500500 PCI_SPEED_UNKNOWN, /* 4 */
501 PCI_SPEED_UNKNOWN, /* 5 */
502 PCI_SPEED_UNKNOWN, /* 6 */
503 PCI_SPEED_UNKNOWN, /* 7 */
504 PCI_SPEED_UNKNOWN, /* 8 */
505 PCI_SPEED_UNKNOWN, /* 9 */
506 PCI_SPEED_UNKNOWN, /* A */
507 PCI_SPEED_UNKNOWN, /* B */
508 PCI_SPEED_UNKNOWN, /* C */
509 PCI_SPEED_UNKNOWN, /* D */
510 PCI_SPEED_UNKNOWN, /* E */
511 PCI_SPEED_UNKNOWN /* F */
512};
513
514void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
515{
516 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
517}
518EXPORT_SYMBOL_GPL(pcie_update_link_speed);
519
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500520static unsigned char agp_speeds[] = {
521 AGP_UNKNOWN,
522 AGP_1X,
523 AGP_2X,
524 AGP_4X,
525 AGP_8X
526};
527
528static enum pci_bus_speed agp_speed(int agp3, int agpstat)
529{
530 int index = 0;
531
532 if (agpstat & 4)
533 index = 3;
534 else if (agpstat & 2)
535 index = 2;
536 else if (agpstat & 1)
537 index = 1;
538 else
539 goto out;
540
541 if (agp3) {
542 index += 2;
543 if (index == 5)
544 index = 0;
545 }
546
547 out:
548 return agp_speeds[index];
549}
550
551
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500552static void pci_set_bus_speed(struct pci_bus *bus)
553{
554 struct pci_dev *bridge = bus->self;
555 int pos;
556
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500557 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
558 if (!pos)
559 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
560 if (pos) {
561 u32 agpstat, agpcmd;
562
563 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
564 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
565
566 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
567 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
568 }
569
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500570 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
571 if (pos) {
572 u16 status;
573 enum pci_bus_speed max;
574 pci_read_config_word(bridge, pos + 2, &status);
575
576 if (status & 0x8000) {
577 max = PCI_SPEED_133MHz_PCIX_533;
578 } else if (status & 0x4000) {
579 max = PCI_SPEED_133MHz_PCIX_266;
580 } else if (status & 0x0002) {
581 if (((status >> 12) & 0x3) == 2) {
582 max = PCI_SPEED_133MHz_PCIX_ECC;
583 } else {
584 max = PCI_SPEED_133MHz_PCIX;
585 }
586 } else {
587 max = PCI_SPEED_66MHz_PCIX;
588 }
589
590 bus->max_bus_speed = max;
591 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
592
593 return;
594 }
595
596 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
597 if (pos) {
598 u32 linkcap;
599 u16 linksta;
600
601 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
602 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
603
604 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
605 pcie_update_link_speed(bus, linksta);
606 }
607}
608
609
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700610static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
611 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612{
613 struct pci_bus *child;
614 int i;
615
616 /*
617 * Allocate a new bus, and inherit stuff from the parent..
618 */
619 child = pci_alloc_bus();
620 if (!child)
621 return NULL;
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 child->parent = parent;
624 child->ops = parent->ops;
625 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200626 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400628 /* initialize some portions of the bus device, but don't register it
629 * now as the parent is not properly set up yet. This device will get
630 * registered later in pci_bus_add_devices()
631 */
632 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100633 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
635 /*
636 * Set up the primary, secondary and subordinate
637 * bus numbers.
638 */
Yinghai Lub918c622012-05-17 18:51:11 -0700639 child->number = child->busn_res.start = busnr;
640 child->primary = parent->busn_res.start;
641 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Yu Zhao3789fa82008-11-22 02:41:07 +0800643 if (!bridge)
644 return child;
645
646 child->self = bridge;
647 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000648 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500649 pci_set_bus_speed(child);
650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800652 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
654 child->resource[i]->name = child->name;
655 }
656 bridge->subordinate = child;
657
658 return child;
659}
660
Sam Ravnborg451124a2008-02-02 22:33:43 +0100661struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
663 struct pci_bus *child;
664
665 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700666 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800667 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800669 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700670 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return child;
672}
673
Sam Ravnborg96bde062007-03-26 21:53:30 -0800674static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700675{
676 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700677
678 /* Attempts to fix that up are really dangerous unless
679 we're going to re-assign all bus numbers. */
680 if (!pcibios_assign_all_busses())
681 return;
682
Yinghai Lub918c622012-05-17 18:51:11 -0700683 while (parent->parent && parent->busn_res.end < max) {
684 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700685 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
686 parent = parent->parent;
687 }
688}
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690/*
691 * If it's a bridge, configure it and scan the bus behind it.
692 * For CardBus bridges, we don't scan behind as the devices will
693 * be handled by the bridge driver itself.
694 *
695 * We need to process bridges in two passes -- first we scan those
696 * already configured by the BIOS and after we are done with all of
697 * them, we proceed to assigning numbers to the remaining buses in
698 * order to avoid overlaps between old and new bus numbers.
699 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100700int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
702 struct pci_bus *child;
703 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100704 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600706 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100707 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600710 primary = buses & 0xFF;
711 secondary = (buses >> 8) & 0xFF;
712 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600714 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
715 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100717 if (!primary && (primary != bus->number) && secondary && subordinate) {
718 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
719 primary = bus->number;
720 }
721
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100722 /* Check if setup is sensible at all */
723 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600724 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100725 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
726 broken = 1;
727 }
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 /* Disable MasterAbortMode during probing to avoid reporting
730 of bus errors (in some architectures) */
731 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
732 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
733 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
734
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600735 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
736 !is_cardbus && !broken) {
737 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /*
739 * Bus already configured by firmware, process it in the first
740 * pass and just note the configuration.
741 */
742 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000743 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 /*
746 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600747 * don't re-add it. This can happen with the i450NX chipset.
748 *
749 * However, we continue to descend down the hierarchy and
750 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600752 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600753 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600754 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600755 if (!child)
756 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600757 child->primary = primary;
Yinghai Lub918c622012-05-17 18:51:11 -0700758 child->busn_res.end = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600759 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 }
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 cmax = pci_scan_child_bus(child);
763 if (cmax > max)
764 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700765 if (child->busn_res.end > max)
766 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 } else {
768 /*
769 * We need to assign a number to this bus which we always
770 * do in the second pass.
771 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700772 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100773 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700774 /* Temporarily disable forwarding of the
775 configuration cycles on all bridges in
776 this bus segment to avoid possible
777 conflicts in the second pass between two
778 bridges programmed with overlapping
779 bus ranges. */
780 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
781 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000782 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 /* Clear errors */
786 pci_write_config_word(dev, PCI_STATUS, 0xffff);
787
Rajesh Shahcc574502005-04-28 00:25:47 -0700788 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800789 * This can happen when a bridge is hot-plugged, so in
790 * this case we only re-scan this bus. */
791 child = pci_find_bus(pci_domain_nr(bus), max+1);
792 if (!child) {
793 child = pci_add_new_bus(bus, dev, ++max);
794 if (!child)
795 goto out;
796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 buses = (buses & 0xff000000)
798 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700799 | ((unsigned int)(child->busn_res.start) << 8)
800 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 /*
803 * yenta.c forces a secondary latency timer of 176.
804 * Copy that behaviour here.
805 */
806 if (is_cardbus) {
807 buses &= ~0xff000000;
808 buses |= CARDBUS_LATENCY_TIMER << 24;
809 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 /*
812 * We need to blast all three values with a single write.
813 */
814 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
815
816 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700817 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700818 /*
819 * Adjust subordinate busnr in parent buses.
820 * We do this before scanning for children because
821 * some devices may not be detected if the bios
822 * was lazy.
823 */
824 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 /* Now we can scan all subordinate buses... */
826 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800827 /*
828 * now fix it up again since we have found
829 * the real value of max.
830 */
831 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 } else {
833 /*
834 * For CardBus bridges, we leave 4 bus numbers
835 * as cards with a PCI-to-PCI bridge can be
836 * inserted later.
837 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100838 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
839 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700840 if (pci_find_bus(pci_domain_nr(bus),
841 max+i+1))
842 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100843 while (parent->parent) {
844 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700845 (parent->busn_res.end > max) &&
846 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100847 j = 1;
848 }
849 parent = parent->parent;
850 }
851 if (j) {
852 /*
853 * Often, there are two cardbus bridges
854 * -- try to leave one valid bus number
855 * for each one.
856 */
857 i /= 2;
858 break;
859 }
860 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700861 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700862 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 }
864 /*
865 * Set the subordinate bus number to its real value.
866 */
Yinghai Lub918c622012-05-17 18:51:11 -0700867 child->busn_res.end = max;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
869 }
870
Gary Hadecb3576f2008-02-08 14:00:52 -0800871 sprintf(child->name,
872 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
873 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200875 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100876 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700877 if ((child->busn_res.end > bus->busn_res.end) ||
878 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100879 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700880 (child->busn_res.end < bus->number)) {
881 dev_info(&child->dev, "%pR %s "
882 "hidden behind%s bridge %s %pR\n",
883 &child->busn_res,
884 (bus->number > child->busn_res.end &&
885 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800886 "wholly" : "partially",
887 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700888 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700889 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100890 }
891 bus = bus->parent;
892 }
893
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000894out:
895 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
896
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 return max;
898}
899
900/*
901 * Read interrupt line and base address registers.
902 * The architecture-dependent code can tweak these, of course.
903 */
904static void pci_read_irq(struct pci_dev *dev)
905{
906 unsigned char irq;
907
908 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800909 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 if (irq)
911 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
912 dev->irq = irq;
913}
914
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000915void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800916{
917 int pos;
918 u16 reg16;
919
920 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
921 if (!pos)
922 return;
923 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900924 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800925 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
926 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500927 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
928 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800929}
930
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000931void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700932{
933 int pos;
934 u16 reg16;
935 u32 reg32;
936
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900937 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700938 if (!pos)
939 return;
940 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
941 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
942 return;
943 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
944 if (reg32 & PCI_EXP_SLTCAP_HPC)
945 pdev->is_hotplug_bridge = 1;
946}
947
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200948#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/**
951 * pci_setup_device - fill in class and map information of a device
952 * @dev: the device structure to fill
953 *
954 * Initialize the device structure with information about the device's
955 * vendor,class,memory and IO-space addresses,IRQ lines etc.
956 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800957 * Returns 0 on success and negative if unknown type of device (not normal,
958 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800960int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961{
962 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800963 u8 hdr_type;
964 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500965 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700966 struct pci_bus_region region;
967 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800968
969 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
970 return -EIO;
971
972 dev->sysdata = dev->bus->sysdata;
973 dev->dev.parent = dev->bus->bridge;
974 dev->dev.bus = &pci_bus_type;
975 dev->hdr_type = hdr_type & 0x7f;
976 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800977 dev->error_state = pci_channel_io_normal;
978 set_pcie_port_type(dev);
979
980 list_for_each_entry(slot, &dev->bus->slots, list)
981 if (PCI_SLOT(dev->devfn) == slot->number)
982 dev->slot = slot;
983
984 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
985 set this higher, assuming the system even supports it. */
986 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700988 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
989 dev->bus->number, PCI_SLOT(dev->devfn),
990 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700993 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800994 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800996 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
997 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Yu Zhao853346e2009-03-21 22:05:11 +0800999 /* need to have dev->class ready */
1000 dev->cfg_size = pci_cfg_space_size(dev);
1001
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001003 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
1005 /* Early fixups, before probing the BARs */
1006 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001007 /* device class may be changed after fixup */
1008 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010 switch (dev->hdr_type) { /* header type */
1011 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1012 if (class == PCI_CLASS_BRIDGE_PCI)
1013 goto bad;
1014 pci_read_irq(dev);
1015 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1016 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1017 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001018
1019 /*
1020 * Do the ugly legacy mode stuff here rather than broken chip
1021 * quirk code. Legacy mode ATA controllers have fixed
1022 * addresses. These are not always echoed in BAR0-3, and
1023 * BAR0-3 in a few cases contain junk!
1024 */
1025 if (class == PCI_CLASS_STORAGE_IDE) {
1026 u8 progif;
1027 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1028 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001029 region.start = 0x1F0;
1030 region.end = 0x1F7;
1031 res = &dev->resource[0];
1032 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001033 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001034 region.start = 0x3F6;
1035 region.end = 0x3F6;
1036 res = &dev->resource[1];
1037 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001038 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001039 }
1040 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001041 region.start = 0x170;
1042 region.end = 0x177;
1043 res = &dev->resource[2];
1044 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001045 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001046 region.start = 0x376;
1047 region.end = 0x376;
1048 res = &dev->resource[3];
1049 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001050 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001051 }
1052 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 break;
1054
1055 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1056 if (class != PCI_CLASS_BRIDGE_PCI)
1057 goto bad;
1058 /* The PCI-to-PCI bridge spec requires that subtractive
1059 decoding (i.e. transparent) bridge must have programming
1060 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001061 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 dev->transparent = ((dev->class & 0xff) == 1);
1063 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001064 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001065 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1066 if (pos) {
1067 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1068 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1069 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 break;
1071
1072 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1073 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1074 goto bad;
1075 pci_read_irq(dev);
1076 pci_read_bases(dev, 1, 0);
1077 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1078 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1079 break;
1080
1081 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001082 dev_err(&dev->dev, "unknown header type %02x, "
1083 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001084 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001087 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1088 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 dev->class = PCI_CLASS_NOT_DEFINED;
1090 }
1091
1092 /* We found a fine healthy device, go go go... */
1093 return 0;
1094}
1095
Zhao, Yu201de562008-10-13 19:49:55 +08001096static void pci_release_capabilities(struct pci_dev *dev)
1097{
1098 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001099 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001100 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001101}
1102
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103/**
1104 * pci_release_dev - free a pci device structure when all users of it are finished.
1105 * @dev: device that's been disconnected
1106 *
1107 * Will be called only by the device core when all users of this pci device are
1108 * done.
1109 */
1110static void pci_release_dev(struct device *dev)
1111{
1112 struct pci_dev *pci_dev;
1113
1114 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001115 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001116 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 kfree(pci_dev);
1118}
1119
1120/**
1121 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001122 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 *
1124 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1125 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1126 * access it. Maybe we don't have a way to generate extended config space
1127 * accesses, or the device is behind a reverse Express bridge. So we try
1128 * reading the dword at 0x100 which must either be 0 or a valid extended
1129 * capability header.
1130 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001131int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001134 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Zhao, Yu557848c2008-10-13 19:18:07 +08001136 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 goto fail;
1138 if (status == 0xffffffff)
1139 goto fail;
1140
1141 return PCI_CFG_SPACE_EXP_SIZE;
1142
1143 fail:
1144 return PCI_CFG_SPACE_SIZE;
1145}
1146
Yinghai Lu57741a72008-02-15 01:32:50 -08001147int pci_cfg_space_size(struct pci_dev *dev)
1148{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001149 int pos;
1150 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001151 u16 class;
1152
1153 class = dev->class >> 8;
1154 if (class == PCI_CLASS_BRIDGE_HOST)
1155 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001156
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001157 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001158 if (!pos) {
1159 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1160 if (!pos)
1161 goto fail;
1162
1163 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1164 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1165 goto fail;
1166 }
1167
1168 return pci_cfg_space_size_ext(dev);
1169
1170 fail:
1171 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001172}
1173
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174static void pci_release_bus_bridge_dev(struct device *dev)
1175{
Yinghai Lu7b543662012-04-02 18:31:53 -07001176 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1177
Yinghai Lu4fa26492012-04-02 18:31:53 -07001178 if (bridge->release_fn)
1179 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001180
1181 pci_free_resource_list(&bridge->windows);
1182
1183 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184}
1185
Michael Ellerman65891212007-04-05 17:19:08 +10001186struct pci_dev *alloc_pci_dev(void)
1187{
1188 struct pci_dev *dev;
1189
1190 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1191 if (!dev)
1192 return NULL;
1193
Michael Ellerman65891212007-04-05 17:19:08 +10001194 INIT_LIST_HEAD(&dev->bus_list);
1195
1196 return dev;
1197}
1198EXPORT_SYMBOL(alloc_pci_dev);
1199
Yinghai Luefdc87d2012-01-27 10:55:10 -08001200bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1201 int crs_timeout)
1202{
1203 int delay = 1;
1204
1205 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1206 return false;
1207
1208 /* some broken boards return 0 or ~0 if a slot is empty: */
1209 if (*l == 0xffffffff || *l == 0x00000000 ||
1210 *l == 0x0000ffff || *l == 0xffff0000)
1211 return false;
1212
1213 /* Configuration request Retry Status */
1214 while (*l == 0xffff0001) {
1215 if (!crs_timeout)
1216 return false;
1217
1218 msleep(delay);
1219 delay *= 2;
1220 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1221 return false;
1222 /* Card hasn't responded in 60 seconds? Must be stuck. */
1223 if (delay > crs_timeout) {
1224 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1225 "responding\n", pci_domain_nr(bus),
1226 bus->number, PCI_SLOT(devfn),
1227 PCI_FUNC(devfn));
1228 return false;
1229 }
1230 }
1231
1232 return true;
1233}
1234EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236/*
1237 * Read the config data for a PCI device, sanity-check it
1238 * and fill in the dev structure...
1239 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001240static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241{
1242 struct pci_dev *dev;
1243 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
Yinghai Luefdc87d2012-01-27 10:55:10 -08001245 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 return NULL;
1247
Michael Ellermanbab41e92007-04-05 17:19:09 +10001248 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 if (!dev)
1250 return NULL;
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 dev->vendor = l & 0xffff;
1255 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001257 pci_set_of_node(dev);
1258
Yu Zhao480b93b2009-03-20 11:25:14 +08001259 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 kfree(dev);
1261 return NULL;
1262 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001263
1264 return dev;
1265}
1266
Zhao, Yu201de562008-10-13 19:49:55 +08001267static void pci_init_capabilities(struct pci_dev *dev)
1268{
1269 /* MSI/MSI-X list */
1270 pci_msi_init_pci_dev(dev);
1271
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001272 /* Buffers for saving PCIe and PCI-X capabilities */
1273 pci_allocate_cap_save_buffers(dev);
1274
Zhao, Yu201de562008-10-13 19:49:55 +08001275 /* Power Management */
1276 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001277 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001278
1279 /* Vital Product Data */
1280 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001281
1282 /* Alternative Routing-ID Forwarding */
1283 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001284
1285 /* Single Root I/O Virtualization */
1286 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001287
1288 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001289 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001290}
1291
Sam Ravnborg96bde062007-03-26 21:53:30 -08001292void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001293{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 device_initialize(&dev->dev);
1295 dev->dev.release = pci_release_dev;
1296 pci_dev_get(dev);
1297
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001299 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 dev->dev.coherent_dma_mask = 0xffffffffull;
1301
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001302 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001303 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001304
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 /* Fix up broken headers */
1306 pci_fixup_device(pci_fixup_header, dev);
1307
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001308 /* moved out from quirk header fixup code */
1309 pci_reassigndev_resource_alignment(dev);
1310
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001311 /* Clear the state_saved flag. */
1312 dev->state_saved = false;
1313
Zhao, Yu201de562008-10-13 19:49:55 +08001314 /* Initialize various capabilities */
1315 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 /*
1318 * Add the device to our list of discovered devices
1319 * and the bus list for fixup functions, etc.
1320 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001321 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001323 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001324}
1325
Sam Ravnborg451124a2008-02-02 22:33:43 +01001326struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001327{
1328 struct pci_dev *dev;
1329
Trent Piepho90bdb312009-03-20 14:56:00 -06001330 dev = pci_get_slot(bus, devfn);
1331 if (dev) {
1332 pci_dev_put(dev);
1333 return dev;
1334 }
1335
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001336 dev = pci_scan_device(bus, devfn);
1337 if (!dev)
1338 return NULL;
1339
1340 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 return dev;
1343}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001344EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001346static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1347{
1348 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001349 unsigned pos, next_fn;
1350
1351 if (!dev)
1352 return 0;
1353
1354 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001355 if (!pos)
1356 return 0;
1357 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001358 next_fn = cap >> 8;
1359 if (next_fn <= fn)
1360 return 0;
1361 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001362}
1363
1364static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1365{
1366 return (fn + 1) % 8;
1367}
1368
1369static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1370{
1371 return 0;
1372}
1373
1374static int only_one_child(struct pci_bus *bus)
1375{
1376 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001377
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001378 if (!parent || !pci_is_pcie(parent))
1379 return 0;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001380 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT)
1381 return 1;
1382 if (parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM &&
1383 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001384 return 1;
1385 return 0;
1386}
1387
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388/**
1389 * pci_scan_slot - scan a PCI slot on a bus for devices.
1390 * @bus: PCI bus to scan
1391 * @devfn: slot number to scan (must have zero function.)
1392 *
1393 * Scan a PCI slot on the specified PCI bus for devices, adding
1394 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001395 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001396 *
1397 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001399int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001401 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001402 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001403 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1404
1405 if (only_one_child(bus) && (devfn > 0))
1406 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001408 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001409 if (!dev)
1410 return 0;
1411 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001412 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001414 if (pci_ari_enabled(bus))
1415 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001416 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001417 next_fn = next_trad_fn;
1418
1419 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1420 dev = pci_scan_single_device(bus, devfn + fn);
1421 if (dev) {
1422 if (!dev->is_added)
1423 nr++;
1424 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 }
1426 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001427
Shaohua Li149e1632008-07-23 10:32:31 +08001428 /* only one slot has pcie device */
1429 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001430 pcie_aspm_init_link_state(bus->self);
1431
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 return nr;
1433}
1434
Jon Masonb03e7492011-07-20 15:20:54 -05001435static int pcie_find_smpss(struct pci_dev *dev, void *data)
1436{
1437 u8 *smpss = data;
1438
1439 if (!pci_is_pcie(dev))
1440 return 0;
1441
1442 /* For PCIE hotplug enabled slots not connected directly to a
1443 * PCI-E root port, there can be problems when hotplugging
1444 * devices. This is due to the possibility of hotplugging a
1445 * device into the fabric with a smaller MPS that the devices
1446 * currently running have configured. Modifying the MPS on the
1447 * running devices could cause a fatal bus error due to an
1448 * incoming frame being larger than the newly configured MPS.
1449 * To work around this, the MPS for the entire fabric must be
1450 * set to the minimum size. Any devices hotplugged into this
1451 * fabric will have the minimum MPS set. If the PCI hotplug
1452 * slot is directly connected to the root port and there are not
1453 * other devices on the fabric (which seems to be the most
1454 * common case), then this is not an issue and MPS discovery
1455 * will occur as normal.
1456 */
1457 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001458 (dev->bus->self &&
1459 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001460 *smpss = 0;
1461
1462 if (*smpss > dev->pcie_mpss)
1463 *smpss = dev->pcie_mpss;
1464
1465 return 0;
1466}
1467
1468static void pcie_write_mps(struct pci_dev *dev, int mps)
1469{
Jon Mason62f392e2011-10-14 14:56:14 -05001470 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001471
1472 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001473 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001474
Jon Mason62f392e2011-10-14 14:56:14 -05001475 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1476 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001477 * downstream communication will never be larger than
1478 * the MRRS. So, the MPS only needs to be configured
1479 * for the upstream communication. This being the case,
1480 * walk from the top down and set the MPS of the child
1481 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001482 *
1483 * Configure the device MPS with the smaller of the
1484 * device MPSS or the bridge MPS (which is assumed to be
1485 * properly configured at this point to the largest
1486 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001487 */
Jon Mason62f392e2011-10-14 14:56:14 -05001488 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001489 }
1490
1491 rc = pcie_set_mps(dev, mps);
1492 if (rc)
1493 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1494}
1495
Jon Mason62f392e2011-10-14 14:56:14 -05001496static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001497{
Jon Mason62f392e2011-10-14 14:56:14 -05001498 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001499
Jon Masoned2888e2011-09-08 16:41:18 -05001500 /* In the "safe" case, do not configure the MRRS. There appear to be
1501 * issues with setting MRRS to 0 on a number of devices.
1502 */
Jon Masoned2888e2011-09-08 16:41:18 -05001503 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1504 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001505
Jon Masoned2888e2011-09-08 16:41:18 -05001506 /* For Max performance, the MRRS must be set to the largest supported
1507 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001508 * device or the bus can support. This should already be properly
1509 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001510 */
Jon Mason62f392e2011-10-14 14:56:14 -05001511 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001512
1513 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001514 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001515 * If the MRRS value provided is not acceptable (e.g., too large),
1516 * shrink the value until it is acceptable to the HW.
1517 */
1518 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1519 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001520 if (!rc)
1521 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001522
Jon Mason62f392e2011-10-14 14:56:14 -05001523 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001524 mrrs /= 2;
1525 }
Jon Mason62f392e2011-10-14 14:56:14 -05001526
1527 if (mrrs < 128)
1528 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1529 "safe value. If problems are experienced, try running "
1530 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001531}
1532
1533static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1534{
Jon Masona513a992011-10-14 14:56:16 -05001535 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001536
1537 if (!pci_is_pcie(dev))
1538 return 0;
1539
Jon Masona513a992011-10-14 14:56:16 -05001540 mps = 128 << *(u8 *)data;
1541 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001542
1543 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001544 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001545
Jon Masona513a992011-10-14 14:56:16 -05001546 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1547 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1548 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001549
1550 return 0;
1551}
1552
Jon Masona513a992011-10-14 14:56:16 -05001553/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001554 * parents then children fashion. If this changes, then this code will not
1555 * work as designed.
1556 */
1557void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1558{
Jon Mason5f39e672011-10-03 09:50:20 -05001559 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001560
Jon Masonb03e7492011-07-20 15:20:54 -05001561 if (!pci_is_pcie(bus->self))
1562 return;
1563
Jon Mason5f39e672011-10-03 09:50:20 -05001564 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1565 return;
1566
1567 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1568 * to be aware to the MPS of the destination. To work around this,
1569 * simply force the MPS of the entire system to the smallest possible.
1570 */
1571 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1572 smpss = 0;
1573
Jon Masonb03e7492011-07-20 15:20:54 -05001574 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001575 smpss = mpss;
1576
Jon Masonb03e7492011-07-20 15:20:54 -05001577 pcie_find_smpss(bus->self, &smpss);
1578 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1579 }
1580
1581 pcie_bus_configure_set(bus->self, &smpss);
1582 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1583}
Jon Masondebc3b72011-08-02 00:01:18 -05001584EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001585
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001586unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587{
Yinghai Lub918c622012-05-17 18:51:11 -07001588 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 struct pci_dev *dev;
1590
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001591 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592
1593 /* Go find them, Rover! */
1594 for (devfn = 0; devfn < 0x100; devfn += 8)
1595 pci_scan_slot(bus, devfn);
1596
Yu Zhaoa28724b2009-03-20 11:25:13 +08001597 /* Reserve buses for SR-IOV capability. */
1598 max += pci_iov_bus_range(bus);
1599
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 /*
1601 * After performing arch-dependent fixup of the bus, look behind
1602 * all PCI-to-PCI bridges on this bus.
1603 */
Alex Chiang74710de2009-03-20 14:56:10 -06001604 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001605 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001606 pcibios_fixup_bus(bus);
1607 if (pci_is_root_bus(bus))
1608 bus->is_added = 1;
1609 }
1610
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 for (pass=0; pass < 2; pass++)
1612 list_for_each_entry(dev, &bus->devices, bus_list) {
1613 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1614 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1615 max = pci_scan_bridge(bus, dev, max, pass);
1616 }
1617
1618 /*
1619 * We've scanned the bus and so we know all about what's on
1620 * the other side of any bridges that may be on this bus plus
1621 * any devices.
1622 *
1623 * Return how far we've got finding sub-buses.
1624 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001625 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 return max;
1627}
1628
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001629struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1630 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001632 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001633 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001634 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001635 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001636 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001637 resource_size_t offset;
1638 char bus_addr[64];
1639 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001642 b = pci_alloc_bus();
1643 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001644 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
1646 b->sysdata = sysdata;
1647 b->ops = ops;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001648 b2 = pci_find_bus(pci_domain_nr(b), bus);
1649 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001651 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 goto err_out;
1653 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001654
Yinghai Lu7b543662012-04-02 18:31:53 -07001655 bridge = pci_alloc_host_bridge(b);
1656 if (!bridge)
1657 goto err_out;
1658
1659 bridge->dev.parent = parent;
1660 bridge->dev.release = pci_release_bus_bridge_dev;
1661 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1662 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001664 goto bridge_dev_reg_err;
1665 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001666 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001667 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668
Yinghai Lu0d358f22008-02-19 03:20:41 -08001669 if (!parent)
1670 set_dev_node(b->bridge, pcibus_to_node(b));
1671
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001672 b->dev.class = &pcibus_class;
1673 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001674 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001675 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 if (error)
1677 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
1679 /* Create legacy_io and legacy_mem files for this bus */
1680 pci_create_legacy_files(b);
1681
Yinghai Lub918c622012-05-17 18:51:11 -07001682 b->number = b->busn_res.start = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001683
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001684 if (parent)
1685 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1686 else
1687 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1688
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001689 /* Add initial resources to the bus */
1690 list_for_each_entry_safe(window, n, resources, list) {
1691 list_move_tail(&window->list, &bridge->windows);
1692 res = window->res;
1693 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001694 if (res->flags & IORESOURCE_BUS)
1695 pci_bus_insert_busn_res(b, bus, res->end);
1696 else
1697 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001698 if (offset) {
1699 if (resource_type(res) == IORESOURCE_IO)
1700 fmt = " (bus address [%#06llx-%#06llx])";
1701 else
1702 fmt = " (bus address [%#010llx-%#010llx])";
1703 snprintf(bus_addr, sizeof(bus_addr), fmt,
1704 (unsigned long long) (res->start - offset),
1705 (unsigned long long) (res->end - offset));
1706 } else
1707 bus_addr[0] = '\0';
1708 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001709 }
1710
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001711 down_write(&pci_bus_sem);
1712 list_add_tail(&b->node, &pci_root_buses);
1713 up_write(&pci_bus_sem);
1714
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 return b;
1716
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001718 put_device(&bridge->dev);
1719 device_unregister(&bridge->dev);
1720bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001721 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001722err_out:
1723 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 return NULL;
1725}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001726
Yinghai Lu98a35832012-05-18 11:35:50 -06001727int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1728{
1729 struct resource *res = &b->busn_res;
1730 struct resource *parent_res, *conflict;
1731
1732 res->start = bus;
1733 res->end = bus_max;
1734 res->flags = IORESOURCE_BUS;
1735
1736 if (!pci_is_root_bus(b))
1737 parent_res = &b->parent->busn_res;
1738 else {
1739 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1740 res->flags |= IORESOURCE_PCI_FIXED;
1741 }
1742
1743 conflict = insert_resource_conflict(parent_res, res);
1744
1745 if (conflict)
1746 dev_printk(KERN_DEBUG, &b->dev,
1747 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1748 res, pci_is_root_bus(b) ? "domain " : "",
1749 parent_res, conflict->name, conflict);
1750 else
1751 dev_printk(KERN_DEBUG, &b->dev,
1752 "busn_res: %pR is inserted under %s%pR\n",
1753 res, pci_is_root_bus(b) ? "domain " : "",
1754 parent_res);
1755
1756 return conflict == NULL;
1757}
1758
1759int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1760{
1761 struct resource *res = &b->busn_res;
1762 struct resource old_res = *res;
1763 resource_size_t size;
1764 int ret;
1765
1766 if (res->start > bus_max)
1767 return -EINVAL;
1768
1769 size = bus_max - res->start + 1;
1770 ret = adjust_resource(res, res->start, size);
1771 dev_printk(KERN_DEBUG, &b->dev,
1772 "busn_res: %pR end %s updated to %02x\n",
1773 &old_res, ret ? "can not be" : "is", bus_max);
1774
1775 if (!ret && !res->parent)
1776 pci_bus_insert_busn_res(b, res->start, res->end);
1777
1778 return ret;
1779}
1780
1781void pci_bus_release_busn_res(struct pci_bus *b)
1782{
1783 struct resource *res = &b->busn_res;
1784 int ret;
1785
1786 if (!res->flags || !res->parent)
1787 return;
1788
1789 ret = release_resource(res);
1790 dev_printk(KERN_DEBUG, &b->dev,
1791 "busn_res: %pR %s released\n",
1792 res, ret ? "can not be" : "is");
1793}
1794
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001795struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1796 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1797{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001798 struct pci_host_bridge_window *window;
1799 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001800 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001801 int max;
1802
1803 list_for_each_entry(window, resources, list)
1804 if (window->res->flags & IORESOURCE_BUS) {
1805 found = true;
1806 break;
1807 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001808
1809 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1810 if (!b)
1811 return NULL;
1812
Yinghai Lu4d99f522012-05-17 18:51:12 -07001813 if (!found) {
1814 dev_info(&b->dev,
1815 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1816 bus);
1817 pci_bus_insert_busn_res(b, bus, 255);
1818 }
1819
1820 max = pci_scan_child_bus(b);
1821
1822 if (!found)
1823 pci_bus_update_busn_res_end(b, max);
1824
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001825 pci_bus_add_devices(b);
1826 return b;
1827}
1828EXPORT_SYMBOL(pci_scan_root_bus);
1829
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001830/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001831struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001832 int bus, struct pci_ops *ops, void *sysdata)
1833{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001834 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001835 struct pci_bus *b;
1836
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001837 pci_add_resource(&resources, &ioport_resource);
1838 pci_add_resource(&resources, &iomem_resource);
1839 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001840 if (b)
Yinghai Lub918c622012-05-17 18:51:11 -07001841 b->busn_res.end = pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001842 else
1843 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001844 return b;
1845}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846EXPORT_SYMBOL(pci_scan_bus_parented);
1847
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001848struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1849 void *sysdata)
1850{
1851 LIST_HEAD(resources);
1852 struct pci_bus *b;
1853
1854 pci_add_resource(&resources, &ioport_resource);
1855 pci_add_resource(&resources, &iomem_resource);
1856 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1857 if (b) {
Yinghai Lub918c622012-05-17 18:51:11 -07001858 b->busn_res.end = pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001859 pci_bus_add_devices(b);
1860 } else {
1861 pci_free_resource_list(&resources);
1862 }
1863 return b;
1864}
1865EXPORT_SYMBOL(pci_scan_bus);
1866
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001868/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001869 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1870 * @bridge: PCI bridge for the bus to scan
1871 *
1872 * Scan a PCI bus and child buses for new devices, add them,
1873 * and enable them, resizing bridge mmio/io resource if necessary
1874 * and possible. The caller must ensure the child devices are already
1875 * removed for resizing to occur.
1876 *
1877 * Returns the max number of subordinate bus discovered.
1878 */
1879unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1880{
1881 unsigned int max;
1882 struct pci_bus *bus = bridge->subordinate;
1883
1884 max = pci_scan_child_bus(bus);
1885
1886 pci_assign_unassigned_bridge_resources(bridge);
1887
1888 pci_bus_add_devices(bus);
1889
1890 return max;
1891}
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894EXPORT_SYMBOL(pci_scan_slot);
1895EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1897#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001898
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001899static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001900{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001901 const struct pci_dev *a = to_pci_dev(d_a);
1902 const struct pci_dev *b = to_pci_dev(d_b);
1903
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001904 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1905 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1906
1907 if (a->bus->number < b->bus->number) return -1;
1908 else if (a->bus->number > b->bus->number) return 1;
1909
1910 if (a->devfn < b->devfn) return -1;
1911 else if (a->devfn > b->devfn) return 1;
1912
1913 return 0;
1914}
1915
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001916void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001917{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001918 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001919}