blob: f2af85517218c6ed02623f5e6f82a905fe74c46a [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
63#define CQE_STATUS_COMPL_MASK 0xFFFF
64#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080066#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067
Sathya Perlaefd2e402009-07-27 22:53:10 +000068struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069 u32 status; /* dword 0 */
70 u32 tag0; /* dword 1 */
71 u32 tag1; /* dword 2 */
72 u32 flags; /* dword 3 */
73};
74
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000075/* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
77 */
78#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070080#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_EVENT_CODE_GRP_5 0x5
84#define ASYNC_EVENT_QOS_SPEED 0x1
85#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000086#define ASYNC_EVENT_PVID_STATE 0x3
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000087struct be_async_event_trailer {
88 u32 code;
89};
90
91enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000092 LINK_DOWN = 0x0,
93 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000094};
Sathya Perlaea172a02011-08-02 19:57:42 +000095#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +000096#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097
98/* When the event code of an async trailer is link-state, the mcc_compl
99 * must be interpreted as follows
100 */
101struct be_async_event_link_state {
102 u8 physical_port;
103 u8 port_link_status;
104 u8 port_duplex;
105 u8 port_speed;
106 u8 port_fault;
107 u8 rsvd0[7];
108 struct be_async_event_trailer trailer;
109} __packed;
110
Somnath Koturcc4ce022010-10-21 07:11:14 -0700111/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
112 * the mcc_compl must be interpreted as follows
113 */
114struct be_async_event_grp5_qos_link_speed {
115 u8 physical_port;
116 u8 rsvd[5];
117 u16 qos_link_speed;
118 u32 event_tag;
119 struct be_async_event_trailer trailer;
120} __packed;
121
122/* When the event code of an async trailer is GRP5 and event type is
123 * CoS-Priority, the mcc_compl must be interpreted as follows
124 */
125struct be_async_event_grp5_cos_priority {
126 u8 physical_port;
127 u8 available_priority_bmap;
128 u8 reco_default_priority;
129 u8 valid;
130 u8 rsvd0;
131 u8 event_tag;
132 struct be_async_event_trailer trailer;
133} __packed;
134
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000135/* When the event code of an async trailer is GRP5 and event type is
136 * PVID state, the mcc_compl must be interpreted as follows
137 */
138struct be_async_event_grp5_pvid_state {
139 u8 enabled;
140 u8 rsvd0;
141 u16 tag;
142 u32 event_tag;
143 u32 rsvd1;
144 struct be_async_event_trailer trailer;
145} __packed;
146
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700147struct be_mcc_mailbox {
148 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000149 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700150};
151
152#define CMD_SUBSYSTEM_COMMON 0x1
153#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800154#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700155
156#define OPCODE_COMMON_NTWK_MAC_QUERY 1
157#define OPCODE_COMMON_NTWK_MAC_SET 2
158#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
159#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
160#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800161#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000162#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700163#define OPCODE_COMMON_CQ_CREATE 12
164#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700165#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000166#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700167#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800168#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000169#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700170#define OPCODE_COMMON_NTWK_RX_FILTER 34
171#define OPCODE_COMMON_GET_FW_VERSION 35
172#define OPCODE_COMMON_SET_FLOW_CONTROL 36
173#define OPCODE_COMMON_GET_FLOW_CONTROL 37
174#define OPCODE_COMMON_SET_FRAME_SIZE 39
175#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
176#define OPCODE_COMMON_FIRMWARE_CONFIG 42
177#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
178#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000179#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700180#define OPCODE_COMMON_CQ_DESTROY 54
181#define OPCODE_COMMON_EQ_DESTROY 55
182#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
183#define OPCODE_COMMON_NTWK_PMAC_ADD 59
184#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700185#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000186#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700187#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
188#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700189#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000190#define OPCODE_COMMON_GET_PORT_NAME 77
Somnath Kotur68c45a22013-03-14 02:42:07 +0000191#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000192#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000193#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000194#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000195#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
196#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000197#define OPCODE_COMMON_GET_MAC_LIST 147
198#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000199#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000200#define OPCODE_COMMON_GET_FUNC_CONFIG 160
201#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000202#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000203#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000204#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000205#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000206#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla4c876612013-02-03 20:30:11 +0000207#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000208#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700209
Sathya Perla3abcded2010-10-03 22:12:27 -0700210#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700211#define OPCODE_ETH_ACPI_CONFIG 2
212#define OPCODE_ETH_PROMISCUOUS 3
213#define OPCODE_ETH_GET_STATISTICS 4
214#define OPCODE_ETH_TX_CREATE 7
215#define OPCODE_ETH_RX_CREATE 8
216#define OPCODE_ETH_TX_DESTROY 9
217#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000218#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000219#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700220
Suresh Rff33a6e2009-12-03 16:15:52 -0800221#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
222#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000223#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800224
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700225struct be_cmd_req_hdr {
226 u8 opcode; /* dword 0 */
227 u8 subsystem; /* dword 0 */
228 u8 port_number; /* dword 0 */
229 u8 domain; /* dword 0 */
230 u32 timeout; /* dword 1 */
231 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000232 u8 version; /* dword 3 */
233 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700234};
235
236#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
237#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
238struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000239 u8 opcode; /* dword 0 */
240 u8 subsystem; /* dword 0 */
241 u8 rsvd[2]; /* dword 0 */
242 u8 status; /* dword 1 */
243 u8 add_status; /* dword 1 */
244 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700245 u32 response_length; /* dword 2 */
246 u32 actual_resp_len; /* dword 3 */
247};
248
249struct phys_addr {
250 u32 lo;
251 u32 hi;
252};
253
254/**************************
255 * BE Command definitions *
256 **************************/
257
258/* Pseudo amap definition in which each bit of the actual structure is defined
259 * as a byte: used to calculate offset/shift/mask of each field */
260struct amap_eq_context {
261 u8 cidx[13]; /* dword 0*/
262 u8 rsvd0[3]; /* dword 0*/
263 u8 epidx[13]; /* dword 0*/
264 u8 valid; /* dword 0*/
265 u8 rsvd1; /* dword 0*/
266 u8 size; /* dword 0*/
267 u8 pidx[13]; /* dword 1*/
268 u8 rsvd2[3]; /* dword 1*/
269 u8 pd[10]; /* dword 1*/
270 u8 count[3]; /* dword 1*/
271 u8 solevent; /* dword 1*/
272 u8 stalled; /* dword 1*/
273 u8 armed; /* dword 1*/
274 u8 rsvd3[4]; /* dword 2*/
275 u8 func[8]; /* dword 2*/
276 u8 rsvd4; /* dword 2*/
277 u8 delaymult[10]; /* dword 2*/
278 u8 rsvd5[2]; /* dword 2*/
279 u8 phase[2]; /* dword 2*/
280 u8 nodelay; /* dword 2*/
281 u8 rsvd6[4]; /* dword 2*/
282 u8 rsvd7[32]; /* dword 3*/
283} __packed;
284
285struct be_cmd_req_eq_create {
286 struct be_cmd_req_hdr hdr;
287 u16 num_pages; /* sword */
288 u16 rsvd0; /* sword */
289 u8 context[sizeof(struct amap_eq_context) / 8];
290 struct phys_addr pages[8];
291} __packed;
292
293struct be_cmd_resp_eq_create {
294 struct be_cmd_resp_hdr resp_hdr;
295 u16 eq_id; /* sword */
296 u16 rsvd0; /* sword */
297} __packed;
298
299/******************** Mac query ***************************/
300enum {
301 MAC_ADDRESS_TYPE_STORAGE = 0x0,
302 MAC_ADDRESS_TYPE_NETWORK = 0x1,
303 MAC_ADDRESS_TYPE_PD = 0x2,
304 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
305};
306
307struct mac_addr {
308 u16 size_of_struct;
309 u8 addr[ETH_ALEN];
310} __packed;
311
312struct be_cmd_req_mac_query {
313 struct be_cmd_req_hdr hdr;
314 u8 type;
315 u8 permanent;
316 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000317 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700318} __packed;
319
320struct be_cmd_resp_mac_query {
321 struct be_cmd_resp_hdr hdr;
322 struct mac_addr mac;
323};
324
325/******************** PMac Add ***************************/
326struct be_cmd_req_pmac_add {
327 struct be_cmd_req_hdr hdr;
328 u32 if_id;
329 u8 mac_address[ETH_ALEN];
330 u8 rsvd0[2];
331} __packed;
332
333struct be_cmd_resp_pmac_add {
334 struct be_cmd_resp_hdr hdr;
335 u32 pmac_id;
336};
337
338/******************** PMac Del ***************************/
339struct be_cmd_req_pmac_del {
340 struct be_cmd_req_hdr hdr;
341 u32 if_id;
342 u32 pmac_id;
343};
344
345/******************** Create CQ ***************************/
346/* Pseudo amap definition in which each bit of the actual structure is defined
347 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000348struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700349 u8 cidx[11]; /* dword 0*/
350 u8 rsvd0; /* dword 0*/
351 u8 coalescwm[2]; /* dword 0*/
352 u8 nodelay; /* dword 0*/
353 u8 epidx[11]; /* dword 0*/
354 u8 rsvd1; /* dword 0*/
355 u8 count[2]; /* dword 0*/
356 u8 valid; /* dword 0*/
357 u8 solevent; /* dword 0*/
358 u8 eventable; /* dword 0*/
359 u8 pidx[11]; /* dword 1*/
360 u8 rsvd2; /* dword 1*/
361 u8 pd[10]; /* dword 1*/
362 u8 eqid[8]; /* dword 1*/
363 u8 stalled; /* dword 1*/
364 u8 armed; /* dword 1*/
365 u8 rsvd3[4]; /* dword 2*/
366 u8 func[8]; /* dword 2*/
367 u8 rsvd4[20]; /* dword 2*/
368 u8 rsvd5[32]; /* dword 3*/
369} __packed;
370
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000371struct amap_cq_context_lancer {
372 u8 rsvd0[12]; /* dword 0*/
373 u8 coalescwm[2]; /* dword 0*/
374 u8 nodelay; /* dword 0*/
375 u8 rsvd1[12]; /* dword 0*/
376 u8 count[2]; /* dword 0*/
377 u8 valid; /* dword 0*/
378 u8 rsvd2; /* dword 0*/
379 u8 eventable; /* dword 0*/
380 u8 eqid[16]; /* dword 1*/
381 u8 rsvd3[15]; /* dword 1*/
382 u8 armed; /* dword 1*/
383 u8 rsvd4[32]; /* dword 2*/
384 u8 rsvd5[32]; /* dword 3*/
385} __packed;
386
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700387struct be_cmd_req_cq_create {
388 struct be_cmd_req_hdr hdr;
389 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000390 u8 page_size;
391 u8 rsvd0;
392 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700393 struct phys_addr pages[8];
394} __packed;
395
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000396
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700397struct be_cmd_resp_cq_create {
398 struct be_cmd_resp_hdr hdr;
399 u16 cq_id;
400 u16 rsvd0;
401} __packed;
402
Somnath Kotur311fddc2011-03-16 21:22:43 +0000403struct be_cmd_req_get_fat {
404 struct be_cmd_req_hdr hdr;
405 u32 fat_operation;
406 u32 read_log_offset;
407 u32 read_log_length;
408 u32 data_buffer_size;
409 u32 data_buffer[1];
410} __packed;
411
412struct be_cmd_resp_get_fat {
413 struct be_cmd_resp_hdr hdr;
414 u32 log_size;
415 u32 read_log_length;
416 u32 rsvd[2];
417 u32 data_buffer[1];
418} __packed;
419
420
Sathya Perla5fb379e2009-06-18 00:02:59 +0000421/******************** Create MCCQ ***************************/
422/* Pseudo amap definition in which each bit of the actual structure is defined
423 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000424struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000425 u8 con_index[14];
426 u8 rsvd0[2];
427 u8 ring_size[4];
428 u8 fetch_wrb;
429 u8 fetch_r2t;
430 u8 cq_id[10];
431 u8 prod_index[14];
432 u8 fid[8];
433 u8 pdid[9];
434 u8 valid;
435 u8 rsvd1[32];
436 u8 rsvd2[32];
437} __packed;
438
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000439struct amap_mcc_context_lancer {
440 u8 async_cq_id[16];
441 u8 ring_size[4];
442 u8 rsvd0[12];
443 u8 rsvd1[31];
444 u8 valid;
445 u8 async_cq_valid[1];
446 u8 rsvd2[31];
447 u8 rsvd3[32];
448} __packed;
449
Sathya Perla5fb379e2009-06-18 00:02:59 +0000450struct be_cmd_req_mcc_create {
451 struct be_cmd_req_hdr hdr;
452 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000453 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000454 u8 context[sizeof(struct amap_mcc_context_be) / 8];
455 struct phys_addr pages[8];
456} __packed;
457
458struct be_cmd_req_mcc_ext_create {
459 struct be_cmd_req_hdr hdr;
460 u16 num_pages;
461 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700462 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000463 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000464 struct phys_addr pages[8];
465} __packed;
466
467struct be_cmd_resp_mcc_create {
468 struct be_cmd_resp_hdr hdr;
469 u16 id;
470 u16 rsvd0;
471} __packed;
472
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700473/******************** Create TxQ ***************************/
474#define BE_ETH_TX_RING_TYPE_STANDARD 2
475#define BE_ULP1_NUM 1
476
477/* Pseudo amap definition in which each bit of the actual structure is defined
478 * as a byte: used to calculate offset/shift/mask of each field */
479struct amap_tx_context {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000480 u8 if_id[16]; /* dword 0 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700481 u8 tx_ring_size[4]; /* dword 0 */
482 u8 rsvd1[26]; /* dword 0 */
483 u8 pci_func_id[8]; /* dword 1 */
484 u8 rsvd2[9]; /* dword 1 */
485 u8 ctx_valid; /* dword 1 */
486 u8 cq_id_send[16]; /* dword 2 */
487 u8 rsvd3[16]; /* dword 2 */
488 u8 rsvd4[32]; /* dword 3 */
489 u8 rsvd5[32]; /* dword 4 */
490 u8 rsvd6[32]; /* dword 5 */
491 u8 rsvd7[32]; /* dword 6 */
492 u8 rsvd8[32]; /* dword 7 */
493 u8 rsvd9[32]; /* dword 8 */
494 u8 rsvd10[32]; /* dword 9 */
495 u8 rsvd11[32]; /* dword 10 */
496 u8 rsvd12[32]; /* dword 11 */
497 u8 rsvd13[32]; /* dword 12 */
498 u8 rsvd14[32]; /* dword 13 */
499 u8 rsvd15[32]; /* dword 14 */
500 u8 rsvd16[32]; /* dword 15 */
501} __packed;
502
503struct be_cmd_req_eth_tx_create {
504 struct be_cmd_req_hdr hdr;
505 u8 num_pages;
506 u8 ulp_num;
507 u8 type;
508 u8 bound_port;
509 u8 context[sizeof(struct amap_tx_context) / 8];
510 struct phys_addr pages[8];
511} __packed;
512
513struct be_cmd_resp_eth_tx_create {
514 struct be_cmd_resp_hdr hdr;
515 u16 cid;
516 u16 rsvd0;
517} __packed;
518
519/******************** Create RxQ ***************************/
520struct be_cmd_req_eth_rx_create {
521 struct be_cmd_req_hdr hdr;
522 u16 cq_id;
523 u8 frag_size;
524 u8 num_pages;
525 struct phys_addr pages[2];
526 u32 interface_id;
527 u16 max_frame_size;
528 u16 rsvd0;
529 u32 rss_queue;
530} __packed;
531
532struct be_cmd_resp_eth_rx_create {
533 struct be_cmd_resp_hdr hdr;
534 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700535 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536 u8 rsvd0;
537} __packed;
538
539/******************** Q Destroy ***************************/
540/* Type of Queue to be destroyed */
541enum {
542 QTYPE_EQ = 1,
543 QTYPE_CQ,
544 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000545 QTYPE_RXQ,
546 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700547};
548
549struct be_cmd_req_q_destroy {
550 struct be_cmd_req_hdr hdr;
551 u16 id;
552 u16 bypass_flush; /* valid only for rx q destroy */
553} __packed;
554
555/************ I/f Create (it's actually I/f Config Create)**********/
556
557/* Capability flags for the i/f */
558enum be_if_flags {
559 BE_IF_FLAGS_RSS = 0x4,
560 BE_IF_FLAGS_PROMISCUOUS = 0x8,
561 BE_IF_FLAGS_BROADCAST = 0x10,
562 BE_IF_FLAGS_UNTAGGED = 0x20,
563 BE_IF_FLAGS_ULP = 0x40,
564 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
565 BE_IF_FLAGS_VLAN = 0x100,
566 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
567 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000568 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
569 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570};
571
572/* An RX interface is an object with one or more MAC addresses and
573 * filtering capabilities. */
574struct be_cmd_req_if_create {
575 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200576 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700577 u32 capability_flags;
578 u32 enable_flags;
579 u8 mac_addr[ETH_ALEN];
580 u8 rsvd0;
581 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
582 u32 vlan_tag; /* not used currently */
583} __packed;
584
585struct be_cmd_resp_if_create {
586 struct be_cmd_resp_hdr hdr;
587 u32 interface_id;
588 u32 pmac_id;
589};
590
591/****** I/f Destroy(it's actually I/f Config Destroy )**********/
592struct be_cmd_req_if_destroy {
593 struct be_cmd_req_hdr hdr;
594 u32 interface_id;
595};
596
597/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000598struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700599 u32 rx_bytes_lsd; /* dword 0*/
600 u32 rx_bytes_msd; /* dword 1*/
601 u32 rx_total_frames; /* dword 2*/
602 u32 rx_unicast_frames; /* dword 3*/
603 u32 rx_multicast_frames; /* dword 4*/
604 u32 rx_broadcast_frames; /* dword 5*/
605 u32 rx_crc_errors; /* dword 6*/
606 u32 rx_alignment_symbol_errors; /* dword 7*/
607 u32 rx_pause_frames; /* dword 8*/
608 u32 rx_control_frames; /* dword 9*/
609 u32 rx_in_range_errors; /* dword 10*/
610 u32 rx_out_range_errors; /* dword 11*/
611 u32 rx_frame_too_long; /* dword 12*/
Sathya Perlad45b9d32012-01-29 20:17:39 +0000612 u32 rx_address_mismatch_drops; /* dword 13*/
613 u32 rx_vlan_mismatch_drops; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614 u32 rx_dropped_too_small; /* dword 15*/
615 u32 rx_dropped_too_short; /* dword 16*/
616 u32 rx_dropped_header_too_small; /* dword 17*/
617 u32 rx_dropped_tcp_length; /* dword 18*/
618 u32 rx_dropped_runt; /* dword 19*/
619 u32 rx_64_byte_packets; /* dword 20*/
620 u32 rx_65_127_byte_packets; /* dword 21*/
621 u32 rx_128_256_byte_packets; /* dword 22*/
622 u32 rx_256_511_byte_packets; /* dword 23*/
623 u32 rx_512_1023_byte_packets; /* dword 24*/
624 u32 rx_1024_1518_byte_packets; /* dword 25*/
625 u32 rx_1519_2047_byte_packets; /* dword 26*/
626 u32 rx_2048_4095_byte_packets; /* dword 27*/
627 u32 rx_4096_8191_byte_packets; /* dword 28*/
628 u32 rx_8192_9216_byte_packets; /* dword 29*/
629 u32 rx_ip_checksum_errs; /* dword 30*/
630 u32 rx_tcp_checksum_errs; /* dword 31*/
631 u32 rx_udp_checksum_errs; /* dword 32*/
632 u32 rx_non_rss_packets; /* dword 33*/
633 u32 rx_ipv4_packets; /* dword 34*/
634 u32 rx_ipv6_packets; /* dword 35*/
635 u32 rx_ipv4_bytes_lsd; /* dword 36*/
636 u32 rx_ipv4_bytes_msd; /* dword 37*/
637 u32 rx_ipv6_bytes_lsd; /* dword 38*/
638 u32 rx_ipv6_bytes_msd; /* dword 39*/
639 u32 rx_chute1_packets; /* dword 40*/
640 u32 rx_chute2_packets; /* dword 41*/
641 u32 rx_chute3_packets; /* dword 42*/
642 u32 rx_management_packets; /* dword 43*/
643 u32 rx_switched_unicast_packets; /* dword 44*/
644 u32 rx_switched_multicast_packets; /* dword 45*/
645 u32 rx_switched_broadcast_packets; /* dword 46*/
646 u32 tx_bytes_lsd; /* dword 47*/
647 u32 tx_bytes_msd; /* dword 48*/
648 u32 tx_unicastframes; /* dword 49*/
649 u32 tx_multicastframes; /* dword 50*/
650 u32 tx_broadcastframes; /* dword 51*/
651 u32 tx_pauseframes; /* dword 52*/
652 u32 tx_controlframes; /* dword 53*/
653 u32 tx_64_byte_packets; /* dword 54*/
654 u32 tx_65_127_byte_packets; /* dword 55*/
655 u32 tx_128_256_byte_packets; /* dword 56*/
656 u32 tx_256_511_byte_packets; /* dword 57*/
657 u32 tx_512_1023_byte_packets; /* dword 58*/
658 u32 tx_1024_1518_byte_packets; /* dword 59*/
659 u32 tx_1519_2047_byte_packets; /* dword 60*/
660 u32 tx_2048_4095_byte_packets; /* dword 61*/
661 u32 tx_4096_8191_byte_packets; /* dword 62*/
662 u32 tx_8192_9216_byte_packets; /* dword 63*/
663 u32 rx_fifo_overflow; /* dword 64*/
664 u32 rx_input_fifo_overflow; /* dword 65*/
665};
666
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000667struct be_rxf_stats_v0 {
668 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700669 u32 rx_drops_no_pbuf; /* dword 132*/
670 u32 rx_drops_no_txpb; /* dword 133*/
671 u32 rx_drops_no_erx_descr; /* dword 134*/
672 u32 rx_drops_no_tpre_descr; /* dword 135*/
673 u32 management_rx_port_packets; /* dword 136*/
674 u32 management_rx_port_bytes; /* dword 137*/
675 u32 management_rx_port_pause_frames; /* dword 138*/
676 u32 management_rx_port_errors; /* dword 139*/
677 u32 management_tx_port_packets; /* dword 140*/
678 u32 management_tx_port_bytes; /* dword 141*/
679 u32 management_tx_port_pause; /* dword 142*/
680 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
681 u32 rx_drops_too_many_frags; /* dword 144*/
682 u32 rx_drops_invalid_ring; /* dword 145*/
683 u32 forwarded_packets; /* dword 146*/
684 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000685 u32 rsvd0[7];
686 u32 port0_jabber_events;
687 u32 port1_jabber_events;
688 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689};
690
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000691struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700692 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000693 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700694};
695
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000696struct be_pmem_stats {
697 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000698 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000699};
700
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000701struct be_hw_stats_v0 {
702 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000704 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000705 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706};
707
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000708struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000710 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711};
712
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000713struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000715 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700716};
717
Sathya Perlaac124ff2011-07-25 19:10:14 +0000718struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000719 u32 tx_packets_lo;
720 u32 tx_packets_hi;
721 u32 tx_unicast_packets_lo;
722 u32 tx_unicast_packets_hi;
723 u32 tx_multicast_packets_lo;
724 u32 tx_multicast_packets_hi;
725 u32 tx_broadcast_packets_lo;
726 u32 tx_broadcast_packets_hi;
727 u32 tx_bytes_lo;
728 u32 tx_bytes_hi;
729 u32 tx_unicast_bytes_lo;
730 u32 tx_unicast_bytes_hi;
731 u32 tx_multicast_bytes_lo;
732 u32 tx_multicast_bytes_hi;
733 u32 tx_broadcast_bytes_lo;
734 u32 tx_broadcast_bytes_hi;
735 u32 tx_discards_lo;
736 u32 tx_discards_hi;
737 u32 tx_errors_lo;
738 u32 tx_errors_hi;
739 u32 tx_pause_frames_lo;
740 u32 tx_pause_frames_hi;
741 u32 tx_pause_on_frames_lo;
742 u32 tx_pause_on_frames_hi;
743 u32 tx_pause_off_frames_lo;
744 u32 tx_pause_off_frames_hi;
745 u32 tx_internal_mac_errors_lo;
746 u32 tx_internal_mac_errors_hi;
747 u32 tx_control_frames_lo;
748 u32 tx_control_frames_hi;
749 u32 tx_packets_64_bytes_lo;
750 u32 tx_packets_64_bytes_hi;
751 u32 tx_packets_65_to_127_bytes_lo;
752 u32 tx_packets_65_to_127_bytes_hi;
753 u32 tx_packets_128_to_255_bytes_lo;
754 u32 tx_packets_128_to_255_bytes_hi;
755 u32 tx_packets_256_to_511_bytes_lo;
756 u32 tx_packets_256_to_511_bytes_hi;
757 u32 tx_packets_512_to_1023_bytes_lo;
758 u32 tx_packets_512_to_1023_bytes_hi;
759 u32 tx_packets_1024_to_1518_bytes_lo;
760 u32 tx_packets_1024_to_1518_bytes_hi;
761 u32 tx_packets_1519_to_2047_bytes_lo;
762 u32 tx_packets_1519_to_2047_bytes_hi;
763 u32 tx_packets_2048_to_4095_bytes_lo;
764 u32 tx_packets_2048_to_4095_bytes_hi;
765 u32 tx_packets_4096_to_8191_bytes_lo;
766 u32 tx_packets_4096_to_8191_bytes_hi;
767 u32 tx_packets_8192_to_9216_bytes_lo;
768 u32 tx_packets_8192_to_9216_bytes_hi;
769 u32 tx_lso_packets_lo;
770 u32 tx_lso_packets_hi;
771 u32 rx_packets_lo;
772 u32 rx_packets_hi;
773 u32 rx_unicast_packets_lo;
774 u32 rx_unicast_packets_hi;
775 u32 rx_multicast_packets_lo;
776 u32 rx_multicast_packets_hi;
777 u32 rx_broadcast_packets_lo;
778 u32 rx_broadcast_packets_hi;
779 u32 rx_bytes_lo;
780 u32 rx_bytes_hi;
781 u32 rx_unicast_bytes_lo;
782 u32 rx_unicast_bytes_hi;
783 u32 rx_multicast_bytes_lo;
784 u32 rx_multicast_bytes_hi;
785 u32 rx_broadcast_bytes_lo;
786 u32 rx_broadcast_bytes_hi;
787 u32 rx_unknown_protos;
788 u32 rsvd_69; /* Word 69 is reserved */
789 u32 rx_discards_lo;
790 u32 rx_discards_hi;
791 u32 rx_errors_lo;
792 u32 rx_errors_hi;
793 u32 rx_crc_errors_lo;
794 u32 rx_crc_errors_hi;
795 u32 rx_alignment_errors_lo;
796 u32 rx_alignment_errors_hi;
797 u32 rx_symbol_errors_lo;
798 u32 rx_symbol_errors_hi;
799 u32 rx_pause_frames_lo;
800 u32 rx_pause_frames_hi;
801 u32 rx_pause_on_frames_lo;
802 u32 rx_pause_on_frames_hi;
803 u32 rx_pause_off_frames_lo;
804 u32 rx_pause_off_frames_hi;
805 u32 rx_frames_too_long_lo;
806 u32 rx_frames_too_long_hi;
807 u32 rx_internal_mac_errors_lo;
808 u32 rx_internal_mac_errors_hi;
809 u32 rx_undersize_packets;
810 u32 rx_oversize_packets;
811 u32 rx_fragment_packets;
812 u32 rx_jabbers;
813 u32 rx_control_frames_lo;
814 u32 rx_control_frames_hi;
815 u32 rx_control_frames_unknown_opcode_lo;
816 u32 rx_control_frames_unknown_opcode_hi;
817 u32 rx_in_range_errors;
818 u32 rx_out_of_range_errors;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000819 u32 rx_address_mismatch_drops;
820 u32 rx_vlan_mismatch_drops;
Selvin Xavier005d5692011-05-16 07:36:35 +0000821 u32 rx_dropped_too_small;
822 u32 rx_dropped_too_short;
823 u32 rx_dropped_header_too_small;
824 u32 rx_dropped_invalid_tcp_length;
825 u32 rx_dropped_runt;
826 u32 rx_ip_checksum_errors;
827 u32 rx_tcp_checksum_errors;
828 u32 rx_udp_checksum_errors;
829 u32 rx_non_rss_packets;
830 u32 rsvd_111;
831 u32 rx_ipv4_packets_lo;
832 u32 rx_ipv4_packets_hi;
833 u32 rx_ipv6_packets_lo;
834 u32 rx_ipv6_packets_hi;
835 u32 rx_ipv4_bytes_lo;
836 u32 rx_ipv4_bytes_hi;
837 u32 rx_ipv6_bytes_lo;
838 u32 rx_ipv6_bytes_hi;
839 u32 rx_nic_packets_lo;
840 u32 rx_nic_packets_hi;
841 u32 rx_tcp_packets_lo;
842 u32 rx_tcp_packets_hi;
843 u32 rx_iscsi_packets_lo;
844 u32 rx_iscsi_packets_hi;
845 u32 rx_management_packets_lo;
846 u32 rx_management_packets_hi;
847 u32 rx_switched_unicast_packets_lo;
848 u32 rx_switched_unicast_packets_hi;
849 u32 rx_switched_multicast_packets_lo;
850 u32 rx_switched_multicast_packets_hi;
851 u32 rx_switched_broadcast_packets_lo;
852 u32 rx_switched_broadcast_packets_hi;
853 u32 num_forwards_lo;
854 u32 num_forwards_hi;
855 u32 rx_fifo_overflow;
856 u32 rx_input_fifo_overflow;
857 u32 rx_drops_too_many_frags_lo;
858 u32 rx_drops_too_many_frags_hi;
859 u32 rx_drops_invalid_queue;
860 u32 rsvd_141;
861 u32 rx_drops_mtu_lo;
862 u32 rx_drops_mtu_hi;
863 u32 rx_packets_64_bytes_lo;
864 u32 rx_packets_64_bytes_hi;
865 u32 rx_packets_65_to_127_bytes_lo;
866 u32 rx_packets_65_to_127_bytes_hi;
867 u32 rx_packets_128_to_255_bytes_lo;
868 u32 rx_packets_128_to_255_bytes_hi;
869 u32 rx_packets_256_to_511_bytes_lo;
870 u32 rx_packets_256_to_511_bytes_hi;
871 u32 rx_packets_512_to_1023_bytes_lo;
872 u32 rx_packets_512_to_1023_bytes_hi;
873 u32 rx_packets_1024_to_1518_bytes_lo;
874 u32 rx_packets_1024_to_1518_bytes_hi;
875 u32 rx_packets_1519_to_2047_bytes_lo;
876 u32 rx_packets_1519_to_2047_bytes_hi;
877 u32 rx_packets_2048_to_4095_bytes_lo;
878 u32 rx_packets_2048_to_4095_bytes_hi;
879 u32 rx_packets_4096_to_8191_bytes_lo;
880 u32 rx_packets_4096_to_8191_bytes_hi;
881 u32 rx_packets_8192_to_9216_bytes_lo;
882 u32 rx_packets_8192_to_9216_bytes_hi;
883};
884
885struct pport_stats_params {
886 u16 pport_num;
887 u8 rsvd;
888 u8 reset_stats;
889};
890
891struct lancer_cmd_req_pport_stats {
892 struct be_cmd_req_hdr hdr;
893 union {
894 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000895 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000896 } cmd_params;
897};
898
899struct lancer_cmd_resp_pport_stats {
900 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000901 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000902};
903
Sathya Perlaac124ff2011-07-25 19:10:14 +0000904static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000905 pport_stats_from_cmd(struct be_adapter *adapter)
906{
907 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
908 return &cmd->pport_stats;
909}
910
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000911struct be_cmd_req_get_cntl_addnl_attribs {
912 struct be_cmd_req_hdr hdr;
913 u8 rsvd[8];
914};
915
916struct be_cmd_resp_get_cntl_addnl_attribs {
917 struct be_cmd_resp_hdr hdr;
918 u16 ipl_file_number;
919 u8 ipl_file_version;
920 u8 rsvd0;
921 u8 on_die_temperature; /* in degrees centigrade*/
922 u8 rsvd1[3];
923};
924
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700925struct be_cmd_req_vlan_config {
926 struct be_cmd_req_hdr hdr;
927 u8 interface_id;
928 u8 promiscuous;
929 u8 untagged;
930 u8 num_vlan;
931 u16 normal_vlan[64];
932} __packed;
933
Sathya Perla5b8821b2011-08-02 19:57:44 +0000934/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000935#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700936struct macaddr {
937 u8 byte[ETH_ALEN];
938};
939
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000940struct be_cmd_req_rx_filter {
941 struct be_cmd_req_hdr hdr;
942 u32 global_flags_mask;
943 u32 global_flags;
944 u32 if_flags_mask;
945 u32 if_flags;
946 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000947 u32 mcast_num;
948 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000949};
950
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951/******************** Link Status Query *******************/
952struct be_cmd_req_link_status {
953 struct be_cmd_req_hdr hdr;
954 u32 rsvd;
955};
956
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700957enum {
958 PHY_LINK_DUPLEX_NONE = 0x0,
959 PHY_LINK_DUPLEX_HALF = 0x1,
960 PHY_LINK_DUPLEX_FULL = 0x2
961};
962
963enum {
964 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
965 PHY_LINK_SPEED_10MBPS = 0x1,
966 PHY_LINK_SPEED_100MBPS = 0x2,
967 PHY_LINK_SPEED_1GBPS = 0x3,
968 PHY_LINK_SPEED_10GBPS = 0x4
969};
970
971struct be_cmd_resp_link_status {
972 struct be_cmd_resp_hdr hdr;
973 u8 physical_port;
974 u8 mac_duplex;
975 u8 mac_speed;
976 u8 mac_fault;
977 u8 mgmt_mac_duplex;
978 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700979 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000980 u8 logical_link_status;
981 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982} __packed;
983
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700984/******************** Port Identification ***************************/
985/* Identifies the type of port attached to NIC */
986struct be_cmd_req_port_type {
987 struct be_cmd_req_hdr hdr;
988 u32 page_num;
989 u32 port;
990};
991
992enum {
993 TR_PAGE_A0 = 0xa0,
994 TR_PAGE_A2 = 0xa2
995};
996
997struct be_cmd_resp_port_type {
998 struct be_cmd_resp_hdr hdr;
999 u32 page_num;
1000 u32 port;
1001 struct data {
1002 u8 identifier;
1003 u8 identifier_ext;
1004 u8 connector;
1005 u8 transceiver[8];
1006 u8 rsvd0[3];
1007 u8 length_km;
1008 u8 length_hm;
1009 u8 length_om1;
1010 u8 length_om2;
1011 u8 length_cu;
1012 u8 length_cu_m;
1013 u8 vendor_name[16];
1014 u8 rsvd;
1015 u8 vendor_oui[3];
1016 u8 vendor_pn[16];
1017 u8 vendor_rev[4];
1018 } data;
1019};
1020
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022struct be_cmd_req_get_fw_version {
1023 struct be_cmd_req_hdr hdr;
1024 u8 rsvd0[FW_VER_LEN];
1025 u8 rsvd1[FW_VER_LEN];
1026} __packed;
1027
1028struct be_cmd_resp_get_fw_version {
1029 struct be_cmd_resp_hdr hdr;
1030 u8 firmware_version_string[FW_VER_LEN];
1031 u8 fw_on_flash_version_string[FW_VER_LEN];
1032} __packed;
1033
1034/******************** Set Flow Contrl *******************/
1035struct be_cmd_req_set_flow_control {
1036 struct be_cmd_req_hdr hdr;
1037 u16 tx_flow_control;
1038 u16 rx_flow_control;
1039} __packed;
1040
1041/******************** Get Flow Contrl *******************/
1042struct be_cmd_req_get_flow_control {
1043 struct be_cmd_req_hdr hdr;
1044 u32 rsvd;
1045};
1046
1047struct be_cmd_resp_get_flow_control {
1048 struct be_cmd_resp_hdr hdr;
1049 u16 tx_flow_control;
1050 u16 rx_flow_control;
1051} __packed;
1052
1053/******************** Modify EQ Delay *******************/
1054struct be_cmd_req_modify_eq_delay {
1055 struct be_cmd_req_hdr hdr;
1056 u32 num_eq;
1057 struct {
1058 u32 eq_id;
1059 u32 phase;
1060 u32 delay_multiplier;
1061 } delay[8];
1062} __packed;
1063
1064struct be_cmd_resp_modify_eq_delay {
1065 struct be_cmd_resp_hdr hdr;
1066 u32 rsvd0;
1067} __packed;
1068
1069/******************** Get FW Config *******************/
Sathya Perla3abcded2010-10-03 22:12:27 -07001070#define BE_FUNCTION_CAPS_RSS 0x2
Sathya Perla752961a2011-10-24 02:45:03 +00001071/* The HW can come up in either of the following multi-channel modes
1072 * based on the skew/IPL.
1073 */
Parav Pandit045508a2012-03-26 14:27:13 +00001074#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001075#define FLEX10_MODE 0x400
1076#define VNIC_MODE 0x20000
1077#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001078struct be_cmd_req_query_fw_cfg {
1079 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001080 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001081};
1082
1083struct be_cmd_resp_query_fw_cfg {
1084 struct be_cmd_resp_hdr hdr;
1085 u32 be_config_number;
1086 u32 asic_revision;
1087 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001088 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001089 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001090 u32 function_caps;
1091};
1092
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001093/******************** RSS Config ****************************************/
1094/* RSS type Input parameters used to compute RX hash
1095 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1096 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1097 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1098 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1099 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1100 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1101 *
1102 * When multiple RSS types are enabled, HW picks the best hash policy
1103 * based on the type of the received packet.
1104 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001105#define RSS_ENABLE_NONE 0x0
1106#define RSS_ENABLE_IPV4 0x1
1107#define RSS_ENABLE_TCP_IPV4 0x2
1108#define RSS_ENABLE_IPV6 0x4
1109#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001110#define RSS_ENABLE_UDP_IPV4 0x10
1111#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001112
1113struct be_cmd_req_rss_config {
1114 struct be_cmd_req_hdr hdr;
1115 u32 if_id;
1116 u16 enable_rss;
1117 u16 cpu_table_size_log2;
1118 u32 hash[10];
1119 u8 cpu_table[128];
1120 u8 flush;
1121 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001122};
1123
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001124/******************** Port Beacon ***************************/
1125
1126#define BEACON_STATE_ENABLED 0x1
1127#define BEACON_STATE_DISABLED 0x0
1128
1129struct be_cmd_req_enable_disable_beacon {
1130 struct be_cmd_req_hdr hdr;
1131 u8 port_num;
1132 u8 beacon_state;
1133 u8 beacon_duration;
1134 u8 status_duration;
1135} __packed;
1136
1137struct be_cmd_resp_enable_disable_beacon {
1138 struct be_cmd_resp_hdr resp_hdr;
1139 u32 rsvd0;
1140} __packed;
1141
1142struct be_cmd_req_get_beacon_state {
1143 struct be_cmd_req_hdr hdr;
1144 u8 port_num;
1145 u8 rsvd0;
1146 u16 rsvd1;
1147} __packed;
1148
1149struct be_cmd_resp_get_beacon_state {
1150 struct be_cmd_resp_hdr resp_hdr;
1151 u8 beacon_state;
1152 u8 rsvd0[3];
1153} __packed;
1154
Ajit Khaparde84517482009-09-04 03:12:16 +00001155/****************** Firmware Flash ******************/
1156struct flashrom_params {
1157 u32 op_code;
1158 u32 op_type;
1159 u32 data_buf_size;
1160 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001161};
1162
1163struct be_cmd_write_flashrom {
1164 struct be_cmd_req_hdr hdr;
1165 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001166 u8 data_buf[32768];
1167 u8 rsvd[4];
1168} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001169
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001170/* cmd to read flash crc */
1171struct be_cmd_read_flash_crc {
1172 struct be_cmd_req_hdr hdr;
1173 struct flashrom_params params;
1174 u8 crc[4];
1175 u8 rsvd[4];
1176};
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001177/**************** Lancer Firmware Flash ************/
1178struct amap_lancer_write_obj_context {
1179 u8 write_length[24];
1180 u8 reserved1[7];
1181 u8 eof;
1182} __packed;
1183
1184struct lancer_cmd_req_write_object {
1185 struct be_cmd_req_hdr hdr;
1186 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1187 u32 write_offset;
1188 u8 object_name[104];
1189 u32 descriptor_count;
1190 u32 buf_len;
1191 u32 addr_low;
1192 u32 addr_high;
1193};
1194
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001195#define LANCER_NO_RESET_NEEDED 0x00
1196#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001197struct lancer_cmd_resp_write_object {
1198 u8 opcode;
1199 u8 subsystem;
1200 u8 rsvd1[2];
1201 u8 status;
1202 u8 additional_status;
1203 u8 rsvd2[2];
1204 u32 resp_len;
1205 u32 actual_resp_len;
1206 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001207 u8 change_status;
1208 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001209};
1210
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001211/************************ Lancer Read FW info **************/
1212#define LANCER_READ_FILE_CHUNK (32*1024)
1213#define LANCER_READ_FILE_EOF_MASK 0x80000000
1214
1215#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001216#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1217#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001218
1219struct lancer_cmd_req_read_object {
1220 struct be_cmd_req_hdr hdr;
1221 u32 desired_read_len;
1222 u32 read_offset;
1223 u8 object_name[104];
1224 u32 descriptor_count;
1225 u32 buf_len;
1226 u32 addr_low;
1227 u32 addr_high;
1228};
1229
1230struct lancer_cmd_resp_read_object {
1231 u8 opcode;
1232 u8 subsystem;
1233 u8 rsvd1[2];
1234 u8 status;
1235 u8 additional_status;
1236 u8 rsvd2[2];
1237 u32 resp_len;
1238 u32 actual_resp_len;
1239 u32 actual_read_len;
1240 u32 eof;
1241};
1242
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001243/************************ WOL *******************************/
1244struct be_cmd_req_acpi_wol_magic_config{
1245 struct be_cmd_req_hdr hdr;
1246 u32 rsvd0[145];
1247 u8 magic_mac[6];
1248 u8 rsvd2[2];
1249} __packed;
1250
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001251struct be_cmd_req_acpi_wol_magic_config_v1 {
1252 struct be_cmd_req_hdr hdr;
1253 u8 rsvd0[2];
1254 u8 query_options;
1255 u8 rsvd1[5];
1256 u32 rsvd2[288];
1257 u8 magic_mac[6];
1258 u8 rsvd3[22];
1259} __packed;
1260
1261struct be_cmd_resp_acpi_wol_magic_config_v1 {
1262 struct be_cmd_resp_hdr hdr;
1263 u8 rsvd0[2];
1264 u8 wol_settings;
1265 u8 rsvd1[5];
1266 u32 rsvd2[295];
1267} __packed;
1268
1269#define BE_GET_WOL_CAP 2
1270
1271#define BE_WOL_CAP 0x1
1272#define BE_PME_D0_CAP 0x8
1273#define BE_PME_D1_CAP 0x10
1274#define BE_PME_D2_CAP 0x20
1275#define BE_PME_D3HOT_CAP 0x40
1276#define BE_PME_D3COLD_CAP 0x80
1277
Suresh Rff33a6e2009-12-03 16:15:52 -08001278/********************** LoopBack test *********************/
1279struct be_cmd_req_loopback_test {
1280 struct be_cmd_req_hdr hdr;
1281 u32 loopback_type;
1282 u32 num_pkts;
1283 u64 pattern;
1284 u32 src_port;
1285 u32 dest_port;
1286 u32 pkt_size;
1287};
1288
1289struct be_cmd_resp_loopback_test {
1290 struct be_cmd_resp_hdr resp_hdr;
1291 u32 status;
1292 u32 num_txfer;
1293 u32 num_rx;
1294 u32 miscomp_off;
1295 u32 ticks_compl;
1296};
1297
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001298struct be_cmd_req_set_lmode {
1299 struct be_cmd_req_hdr hdr;
1300 u8 src_port;
1301 u8 dest_port;
1302 u8 loopback_type;
1303 u8 loopback_state;
1304};
1305
1306struct be_cmd_resp_set_lmode {
1307 struct be_cmd_resp_hdr resp_hdr;
1308 u8 rsvd0[4];
1309};
1310
Suresh Rff33a6e2009-12-03 16:15:52 -08001311/********************** DDR DMA test *********************/
1312struct be_cmd_req_ddrdma_test {
1313 struct be_cmd_req_hdr hdr;
1314 u64 pattern;
1315 u32 byte_count;
1316 u32 rsvd0;
1317 u8 snd_buff[4096];
1318 u8 rsvd1[4096];
1319};
1320
1321struct be_cmd_resp_ddrdma_test {
1322 struct be_cmd_resp_hdr hdr;
1323 u64 pattern;
1324 u32 byte_cnt;
1325 u32 snd_err;
1326 u8 rsvd0[4096];
1327 u8 rcv_buff[4096];
1328};
1329
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001330/*********************** SEEPROM Read ***********************/
1331
1332#define BE_READ_SEEPROM_LEN 1024
1333struct be_cmd_req_seeprom_read {
1334 struct be_cmd_req_hdr hdr;
1335 u8 rsvd0[BE_READ_SEEPROM_LEN];
1336};
1337
1338struct be_cmd_resp_seeprom_read {
1339 struct be_cmd_req_hdr hdr;
1340 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1341};
1342
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001343enum {
1344 PHY_TYPE_CX4_10GB = 0,
1345 PHY_TYPE_XFP_10GB,
1346 PHY_TYPE_SFP_1GB,
1347 PHY_TYPE_SFP_PLUS_10GB,
1348 PHY_TYPE_KR_10GB,
1349 PHY_TYPE_KX4_10GB,
1350 PHY_TYPE_BASET_10GB,
1351 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001352 PHY_TYPE_BASEX_1GB,
1353 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001354 PHY_TYPE_DISABLED = 255
1355};
1356
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001357#define BE_SUPPORTED_SPEED_NONE 0
1358#define BE_SUPPORTED_SPEED_10MBPS 1
1359#define BE_SUPPORTED_SPEED_100MBPS 2
1360#define BE_SUPPORTED_SPEED_1GBPS 4
1361#define BE_SUPPORTED_SPEED_10GBPS 8
1362
1363#define BE_AN_EN 0x2
1364#define BE_PAUSE_SYM_EN 0x80
1365
1366/* MAC speed valid values */
1367#define SPEED_DEFAULT 0x0
1368#define SPEED_FORCED_10GB 0x1
1369#define SPEED_FORCED_1GB 0x2
1370#define SPEED_AUTONEG_10GB 0x3
1371#define SPEED_AUTONEG_1GB 0x4
1372#define SPEED_AUTONEG_100MB 0x5
1373#define SPEED_AUTONEG_10GB_1GB 0x6
1374#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1375#define SPEED_AUTONEG_1GB_100MB 0x8
1376#define SPEED_AUTONEG_10MB 0x9
1377#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1378#define SPEED_AUTONEG_100MB_10MB 0xb
1379#define SPEED_FORCED_100MB 0xc
1380#define SPEED_FORCED_10MB 0xd
1381
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001382struct be_cmd_req_get_phy_info {
1383 struct be_cmd_req_hdr hdr;
1384 u8 rsvd0[24];
1385};
Sathya Perla306f1342011-08-02 19:57:45 +00001386
1387struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001388 u16 phy_type;
1389 u16 interface_type;
1390 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001391 u16 ext_phy_details;
1392 u16 rsvd;
1393 u16 auto_speeds_supported;
1394 u16 fixed_speeds_supported;
1395 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001396};
1397
Sathya Perla306f1342011-08-02 19:57:45 +00001398struct be_cmd_resp_get_phy_info {
1399 struct be_cmd_req_hdr hdr;
1400 struct be_phy_info phy_info;
1401};
1402
Ajit Khapardee1d18732010-07-23 01:52:13 +00001403/*********************** Set QOS ***********************/
1404
1405#define BE_QOS_BITS_NIC 1
1406
1407struct be_cmd_req_set_qos {
1408 struct be_cmd_req_hdr hdr;
1409 u32 valid_bits;
1410 u32 max_bps_nic;
1411 u32 rsvd[7];
1412};
1413
1414struct be_cmd_resp_set_qos {
1415 struct be_cmd_resp_hdr hdr;
1416 u32 rsvd;
1417};
1418
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001419/*********************** Controller Attributes ***********************/
1420struct be_cmd_req_cntl_attribs {
1421 struct be_cmd_req_hdr hdr;
1422};
1423
1424struct be_cmd_resp_cntl_attribs {
1425 struct be_cmd_resp_hdr hdr;
1426 struct mgmt_controller_attrib attribs;
1427};
1428
Sathya Perla2e588f82011-03-11 02:49:26 +00001429/*********************** Set driver function ***********************/
1430#define CAPABILITY_SW_TIMESTAMPS 2
1431#define CAPABILITY_BE3_NATIVE_ERX_API 4
1432
1433struct be_cmd_req_set_func_cap {
1434 struct be_cmd_req_hdr hdr;
1435 u32 valid_cap_flags;
1436 u32 cap_flags;
1437 u8 rsvd[212];
1438};
1439
1440struct be_cmd_resp_set_func_cap {
1441 struct be_cmd_resp_hdr hdr;
1442 u32 valid_cap_flags;
1443 u32 cap_flags;
1444 u8 rsvd[212];
1445};
1446
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001447/*********************** Function Privileges ***********************/
1448enum {
1449 BE_PRIV_DEFAULT = 0x1,
1450 BE_PRIV_LNKQUERY = 0x2,
1451 BE_PRIV_LNKSTATS = 0x4,
1452 BE_PRIV_LNKMGMT = 0x8,
1453 BE_PRIV_LNKDIAG = 0x10,
1454 BE_PRIV_UTILQUERY = 0x20,
1455 BE_PRIV_FILTMGMT = 0x40,
1456 BE_PRIV_IFACEMGMT = 0x80,
1457 BE_PRIV_VHADM = 0x100,
1458 BE_PRIV_DEVCFG = 0x200,
1459 BE_PRIV_DEVSEC = 0x400
1460};
1461#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1462 BE_PRIV_DEVSEC)
1463#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1464
1465struct be_cmd_priv_map {
1466 u8 opcode;
1467 u8 subsystem;
1468 u32 priv_mask;
1469};
1470
1471struct be_cmd_req_get_fn_privileges {
1472 struct be_cmd_req_hdr hdr;
1473 u32 rsvd;
1474};
1475
1476struct be_cmd_resp_get_fn_privileges {
1477 struct be_cmd_resp_hdr hdr;
1478 u32 privilege_mask;
1479};
1480
1481
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001482/******************** GET/SET_MACLIST **************************/
1483#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001484struct be_cmd_req_get_mac_list {
1485 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001486 u8 mac_type;
1487 u8 perm_override;
1488 u16 iface_id;
1489 u32 mac_id;
1490 u32 rsvd[3];
1491} __packed;
1492
1493struct get_list_macaddr {
1494 u16 mac_addr_size;
1495 union {
1496 u8 macaddr[6];
1497 struct {
1498 u8 rsvd[2];
1499 u32 mac_id;
1500 } __packed s_mac_id;
1501 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001502} __packed;
1503
1504struct be_cmd_resp_get_mac_list {
1505 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001506 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1507 struct get_list_macaddr macid_macaddr; /* soft mac */
1508 u8 true_mac_count;
1509 u8 pseudo_mac_count;
1510 u8 mac_list_size;
1511 u8 rsvd;
1512 /* perm override mac */
1513 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001514} __packed;
1515
1516struct be_cmd_req_set_mac_list {
1517 struct be_cmd_req_hdr hdr;
1518 u8 mac_count;
1519 u8 rsvd1;
1520 u16 rsvd2;
1521 struct macaddr mac[BE_MAX_MAC];
1522} __packed;
1523
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001524/*********************** HSW Config ***********************/
1525struct amap_set_hsw_context {
1526 u8 interface_id[16];
1527 u8 rsvd0[14];
1528 u8 pvid_valid;
1529 u8 rsvd1;
1530 u8 rsvd2[16];
1531 u8 pvid[16];
1532 u8 rsvd3[32];
1533 u8 rsvd4[32];
1534 u8 rsvd5[32];
1535} __packed;
1536
1537struct be_cmd_req_set_hsw_config {
1538 struct be_cmd_req_hdr hdr;
1539 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1540} __packed;
1541
1542struct be_cmd_resp_set_hsw_config {
1543 struct be_cmd_resp_hdr hdr;
1544 u32 rsvd;
1545};
1546
1547struct amap_get_hsw_req_context {
1548 u8 interface_id[16];
1549 u8 rsvd0[14];
1550 u8 pvid_valid;
1551 u8 pport;
1552} __packed;
1553
1554struct amap_get_hsw_resp_context {
1555 u8 rsvd1[16];
1556 u8 pvid[16];
1557 u8 rsvd2[32];
1558 u8 rsvd3[32];
1559 u8 rsvd4[32];
1560} __packed;
1561
1562struct be_cmd_req_get_hsw_config {
1563 struct be_cmd_req_hdr hdr;
1564 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1565} __packed;
1566
1567struct be_cmd_resp_get_hsw_config {
1568 struct be_cmd_resp_hdr hdr;
1569 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1570 u32 rsvd;
1571};
1572
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001573/******************* get port names ***************/
1574struct be_cmd_req_get_port_name {
1575 struct be_cmd_req_hdr hdr;
1576 u32 rsvd0;
1577};
1578
1579struct be_cmd_resp_get_port_name {
1580 struct be_cmd_req_hdr hdr;
1581 u8 port_name[4];
1582};
1583
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001584/*************** HW Stats Get v1 **********************************/
1585#define BE_TXP_SW_SZ 48
1586struct be_port_rxf_stats_v1 {
1587 u32 rsvd0[12];
1588 u32 rx_crc_errors;
1589 u32 rx_alignment_symbol_errors;
1590 u32 rx_pause_frames;
1591 u32 rx_priority_pause_frames;
1592 u32 rx_control_frames;
1593 u32 rx_in_range_errors;
1594 u32 rx_out_range_errors;
1595 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +00001596 u32 rx_address_mismatch_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001597 u32 rx_dropped_too_small;
1598 u32 rx_dropped_too_short;
1599 u32 rx_dropped_header_too_small;
1600 u32 rx_dropped_tcp_length;
1601 u32 rx_dropped_runt;
1602 u32 rsvd1[10];
1603 u32 rx_ip_checksum_errs;
1604 u32 rx_tcp_checksum_errs;
1605 u32 rx_udp_checksum_errs;
1606 u32 rsvd2[7];
1607 u32 rx_switched_unicast_packets;
1608 u32 rx_switched_multicast_packets;
1609 u32 rx_switched_broadcast_packets;
1610 u32 rsvd3[3];
1611 u32 tx_pauseframes;
1612 u32 tx_priority_pauseframes;
1613 u32 tx_controlframes;
1614 u32 rsvd4[10];
1615 u32 rxpp_fifo_overflow_drop;
1616 u32 rx_input_fifo_overflow_drop;
1617 u32 pmem_fifo_overflow_drop;
1618 u32 jabber_events;
1619 u32 rsvd5[3];
1620};
1621
1622
1623struct be_rxf_stats_v1 {
1624 struct be_port_rxf_stats_v1 port[4];
1625 u32 rsvd0[2];
1626 u32 rx_drops_no_pbuf;
1627 u32 rx_drops_no_txpb;
1628 u32 rx_drops_no_erx_descr;
1629 u32 rx_drops_no_tpre_descr;
1630 u32 rsvd1[6];
1631 u32 rx_drops_too_many_frags;
1632 u32 rx_drops_invalid_ring;
1633 u32 forwarded_packets;
1634 u32 rx_drops_mtu;
1635 u32 rsvd2[14];
1636};
1637
1638struct be_erx_stats_v1 {
1639 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1640 u32 rsvd[4];
1641};
1642
1643struct be_hw_stats_v1 {
1644 struct be_rxf_stats_v1 rxf;
1645 u32 rsvd0[BE_TXP_SW_SZ];
1646 struct be_erx_stats_v1 erx;
1647 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001648 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001649};
1650
1651struct be_cmd_req_get_stats_v1 {
1652 struct be_cmd_req_hdr hdr;
1653 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1654};
1655
1656struct be_cmd_resp_get_stats_v1 {
1657 struct be_cmd_resp_hdr hdr;
1658 struct be_hw_stats_v1 hw_stats;
1659};
1660
Somnath Kotur941a77d2012-05-17 22:59:03 +00001661/************** get fat capabilites *******************/
1662#define MAX_MODULES 27
1663#define MAX_MODES 4
1664#define MODE_UART 0
1665#define FW_LOG_LEVEL_DEFAULT 48
1666#define FW_LOG_LEVEL_FATAL 64
1667
1668struct ext_fat_mode {
1669 u8 mode;
1670 u8 rsvd0;
1671 u16 port_mask;
1672 u32 dbg_lvl;
1673 u64 fun_mask;
1674} __packed;
1675
1676struct ext_fat_modules {
1677 u8 modules_str[32];
1678 u32 modules_id;
1679 u32 num_modes;
1680 struct ext_fat_mode trace_lvl[MAX_MODES];
1681} __packed;
1682
1683struct be_fat_conf_params {
1684 u32 max_log_entries;
1685 u32 log_entry_size;
1686 u8 log_type;
1687 u8 max_log_funs;
1688 u8 max_log_ports;
1689 u8 rsvd0;
1690 u32 supp_modes;
1691 u32 num_modules;
1692 struct ext_fat_modules module[MAX_MODULES];
1693} __packed;
1694
1695struct be_cmd_req_get_ext_fat_caps {
1696 struct be_cmd_req_hdr hdr;
1697 u32 parameter_type;
1698};
1699
1700struct be_cmd_resp_get_ext_fat_caps {
1701 struct be_cmd_resp_hdr hdr;
1702 struct be_fat_conf_params get_params;
1703};
1704
1705struct be_cmd_req_set_ext_fat_caps {
1706 struct be_cmd_req_hdr hdr;
1707 struct be_fat_conf_params set_params;
1708};
1709
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001710#define RESOURCE_DESC_SIZE 72
1711#define NIC_RESOURCE_DESC_TYPE_ID 0x41
1712#define MAX_RESOURCE_DESC 4
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001713
1714/* QOS unit number */
1715#define QUN 4
1716/* Immediate */
1717#define IMM 6
1718/* No save */
1719#define NOSV 7
1720
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001721struct be_nic_resource_desc {
1722 u8 desc_type;
1723 u8 desc_len;
1724 u8 rsvd1;
1725 u8 flags;
1726 u8 vf_num;
1727 u8 rsvd2;
1728 u8 pf_num;
1729 u8 rsvd3;
1730 u16 unicast_mac_count;
1731 u8 rsvd4[6];
1732 u16 mcc_count;
1733 u16 vlan_count;
1734 u16 mcast_mac_count;
1735 u16 txq_count;
1736 u16 rq_count;
1737 u16 rssq_count;
1738 u16 lro_count;
1739 u16 cq_count;
1740 u16 toe_conn_count;
1741 u16 eq_count;
1742 u32 rsvd5;
1743 u32 cap_flags;
1744 u8 link_param;
1745 u8 rsvd6[3];
1746 u32 bw_min;
1747 u32 bw_max;
1748 u8 acpi_params;
1749 u8 wol_param;
1750 u16 rsvd7;
1751 u32 rsvd8[3];
1752};
1753
1754struct be_cmd_req_get_func_config {
1755 struct be_cmd_req_hdr hdr;
1756};
1757
1758struct be_cmd_resp_get_func_config {
1759 struct be_cmd_req_hdr hdr;
1760 u32 desc_count;
1761 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1762};
1763
1764#define ACTIVE_PROFILE_TYPE 0x2
1765struct be_cmd_req_get_profile_config {
1766 struct be_cmd_req_hdr hdr;
1767 u8 rsvd;
1768 u8 type;
1769 u16 rsvd1;
1770};
1771
1772struct be_cmd_resp_get_profile_config {
1773 struct be_cmd_req_hdr hdr;
1774 u32 desc_count;
1775 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1776};
1777
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001778struct be_cmd_req_set_profile_config {
1779 struct be_cmd_req_hdr hdr;
1780 u32 rsvd;
1781 u32 desc_count;
1782 struct be_nic_resource_desc nic_desc;
1783};
1784
1785struct be_cmd_resp_set_profile_config {
1786 struct be_cmd_req_hdr hdr;
1787};
1788
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001789struct be_cmd_enable_disable_vf {
1790 struct be_cmd_req_hdr hdr;
1791 u8 enable;
1792 u8 rsvd[3];
1793};
1794
Somnath Kotur68c45a22013-03-14 02:42:07 +00001795struct be_cmd_req_intr_set {
1796 struct be_cmd_req_hdr hdr;
1797 u8 intr_enabled;
1798 u8 rsvd[3];
1799};
1800
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001801static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1802{
1803 return flags & adapter->cmd_privileges ? true : false;
1804}
1805
Sathya Perla4c876612013-02-03 20:30:11 +00001806/************** Get IFACE LIST *******************/
1807struct be_if_desc {
1808 u32 if_id;
1809 u32 cap_flags;
1810 u32 en_flags;
1811};
1812
1813struct be_cmd_req_get_iface_list {
1814 struct be_cmd_req_hdr hdr;
1815};
1816
1817struct be_cmd_resp_get_iface_list {
1818 struct be_cmd_req_hdr hdr;
1819 u32 if_cnt;
1820 struct be_if_desc if_desc;
1821};
1822
Sathya Perla8788fdc2009-07-27 22:52:03 +00001823extern int be_pci_fnum_get(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001824extern int be_fw_wait_ready(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001825extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +00001826 bool permanent, u32 if_handle, u32 pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001827extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001828 u32 if_id, u32 *pmac_id, u32 domain);
1829extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
Sathya Perla30128032011-11-10 19:17:57 +00001830 int pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001831extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001832 u32 en_flags, u32 *if_handle, u32 domain);
Sathya Perla30128032011-11-10 19:17:57 +00001833extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
Ajit Khaparde658681f2011-02-11 13:34:46 +00001834 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001835extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001836 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001837extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001838 struct be_queue_info *cq, struct be_queue_info *eq,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001839 bool no_delay, int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001840extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001841 struct be_queue_info *mccq,
1842 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001843extern int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001844 struct be_queue_info *txq,
1845 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001846extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001847 struct be_queue_info *rxq, u16 cq_id,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001848 u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001849extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001850 int type);
Sathya Perla482c9e72011-06-29 23:33:17 +00001851extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
1852 struct be_queue_info *q);
Sathya Perla323ff712012-09-28 04:39:43 +00001853extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1854 u8 *link_status, u32 dom);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001855extern int be_cmd_reset(struct be_adapter *adapter);
1856extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001857 struct be_dma_mem *nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001858extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1859 struct be_dma_mem *nonemb_cmd);
Sathya Perla04b71172011-09-27 13:30:27 -04001860extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1861 char *fw_on_flash);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001862
Sathya Perla8788fdc2009-07-27 22:52:03 +00001863extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1864extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001865 u16 *vtag_array, u32 num, bool untagged,
1866 bool promiscuous);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001867extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001868extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001869 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001870extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871 u32 *tx_fc, u32 *rx_fc);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001872extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
Sathya Perla3abcded2010-10-03 22:12:27 -07001873 u32 *port_num, u32 *function_mode, u32 *function_caps);
sarveshwarb14074ea2009-08-05 13:05:24 -07001874extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001875extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1876 u16 table_size);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001877extern int be_process_mcc(struct be_adapter *adapter);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001878extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1879 u8 port_num, u8 beacon, u8 status, u8 state);
1880extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1881 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001882extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1883 struct be_dma_mem *cmd, u32 flash_oper,
1884 u32 flash_opcode, u32 buf_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001885extern int lancer_cmd_write_object(struct be_adapter *adapter,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001886 struct be_dma_mem *cmd,
1887 u32 data_size, u32 data_offset,
1888 const char *obj_name,
1889 u32 *data_written, u8 *change_status,
1890 u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001891int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1892 u32 data_size, u32 data_offset, const char *obj_name,
1893 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001894int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1895 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001896extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1897 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001898extern int be_cmd_fw_init(struct be_adapter *adapter);
1899extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001900extern void be_async_mcc_enable(struct be_adapter *adapter);
1901extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001902extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1903 u32 loopback_type, u32 pkt_size,
1904 u32 num_pkts, u64 pattern);
1905extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1906 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001907extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1908 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001909extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1910 u8 loopback_type, u8 enable);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001911extern int be_cmd_get_phy_info(struct be_adapter *adapter);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001912extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001913extern void be_detect_error(struct be_adapter *adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001914extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001915extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
Sathya Perla2dc1deb2011-07-19 19:52:33 +00001916extern int be_cmd_req_native_mode(struct be_adapter *adapter);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001917extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
1918extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001919extern int be_cmd_get_fn_privileges(struct be_adapter *adapter,
1920 u32 *privilege, u32 domain);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001921extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
1922 bool *pmac_id_active, u32 *pmac_id,
1923 u8 domain);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001924extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
1925 u8 mac_count, u32 domain);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001926extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
1927 u32 domain, u16 intf_id);
1928extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
1929 u32 domain, u16 intf_id);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001930extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +00001931extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
1932 struct be_dma_mem *cmd);
1933extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
1934 struct be_dma_mem *cmd,
1935 struct be_fat_conf_params *cfgs);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001936extern int lancer_wait_ready(struct be_adapter *adapter);
1937extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001938extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001939extern int be_cmd_get_func_config(struct be_adapter *adapter);
1940extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
1941 u8 domain);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001942
1943extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
1944 u8 domain);
Sathya Perla4c876612013-02-03 20:30:11 +00001945extern int be_cmd_get_if_id(struct be_adapter *adapter,
1946 struct be_vf_cfg *vf_cfg, int vf_num);
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001947extern int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
Somnath Kotur68c45a22013-03-14 02:42:07 +00001948extern int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);