blob: 6dfc48b63b718b4c4e6f5c62794db5ce279b18a4 [file] [log] [blame]
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
Zhi Wang12d14cc2016-08-30 11:06:17 +080022 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 *
27 * Contributors:
28 * Niu Bing <bing.niu@intel.com>
29 * Zhi Wang <zhi.a.wang@intel.com>
30 *
Zhi Wang0ad35fe2016-06-16 08:07:00 -040031 */
32
33#ifndef _GVT_H_
34#define _GVT_H_
35
36#include "debug.h"
37#include "hypercall.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080038#include "mmio.h"
Zhi Wang82d375d2016-07-05 12:40:49 -040039#include "reg.h"
Zhi Wangc8fe6a682015-09-17 09:22:08 +080040#include "interrupt.h"
Zhi Wang2707e442016-03-28 23:23:16 +080041#include "gtt.h"
Zhi Wang04d348a2016-04-25 18:28:56 -040042#include "display.h"
43#include "edid.h"
Zhi Wang8453d672016-05-01 02:48:25 -040044#include "execlist.h"
Zhi Wang28c4c6c2016-05-01 05:22:47 -040045#include "scheduler.h"
Zhi Wang4b639602016-05-01 17:09:58 -040046#include "sched_policy.h"
Zhi Wang17865712016-05-01 19:02:37 -040047#include "render.h"
Zhi Wangbe1da702016-05-03 18:26:57 -040048#include "cmd_parser.h"
Zhi Wang0ad35fe2016-06-16 08:07:00 -040049
50#define GVT_MAX_VGPU 8
51
52enum {
53 INTEL_GVT_HYPERVISOR_XEN = 0,
54 INTEL_GVT_HYPERVISOR_KVM,
55};
56
57struct intel_gvt_host {
58 bool initialized;
59 int hypervisor_type;
60 struct intel_gvt_mpt *mpt;
61};
62
63extern struct intel_gvt_host intel_gvt_host;
64
65/* Describe per-platform limitations. */
66struct intel_gvt_device_info {
67 u32 max_support_vgpus;
Zhi Wang579cea52016-06-30 12:45:34 -040068 u32 cfg_space_size;
Zhi Wangc8fe6a682015-09-17 09:22:08 +080069 u32 mmio_size;
Zhi Wang579cea52016-06-30 12:45:34 -040070 u32 mmio_bar;
Zhi Wangc8fe6a682015-09-17 09:22:08 +080071 unsigned long msi_cap_offset;
Zhi Wang2707e442016-03-28 23:23:16 +080072 u32 gtt_start_offset;
73 u32 gtt_entry_size;
74 u32 gtt_entry_size_shift;
Zhi Wangbe1da702016-05-03 18:26:57 -040075 int gmadr_bytes_in_cmd;
76 u32 max_surface_size;
Zhi Wang0ad35fe2016-06-16 08:07:00 -040077};
78
Zhi Wang28a60de2016-09-02 12:41:29 +080079/* GM resources owned by a vGPU */
80struct intel_vgpu_gm {
81 u64 aperture_sz;
82 u64 hidden_sz;
83 struct drm_mm_node low_gm_node;
84 struct drm_mm_node high_gm_node;
85};
86
87#define INTEL_GVT_MAX_NUM_FENCES 32
88
89/* Fences owned by a vGPU */
90struct intel_vgpu_fence {
91 struct drm_i915_fence_reg *regs[INTEL_GVT_MAX_NUM_FENCES];
92 u32 base;
93 u32 size;
94};
95
Zhi Wang82d375d2016-07-05 12:40:49 -040096struct intel_vgpu_mmio {
97 void *vreg;
98 void *sreg;
Zhi Wange39c5ad2016-09-02 13:33:29 +080099 bool disable_warn_untrack;
Zhi Wang82d375d2016-07-05 12:40:49 -0400100};
101
102#define INTEL_GVT_MAX_CFG_SPACE_SZ 256
103#define INTEL_GVT_MAX_BAR_NUM 4
104
105struct intel_vgpu_pci_bar {
106 u64 size;
107 bool tracked;
108};
109
110struct intel_vgpu_cfg_space {
111 unsigned char virtual_cfg_space[INTEL_GVT_MAX_CFG_SPACE_SZ];
112 struct intel_vgpu_pci_bar bar[INTEL_GVT_MAX_BAR_NUM];
113};
114
115#define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
116
Zhi Wang04d348a2016-04-25 18:28:56 -0400117#define INTEL_GVT_MAX_PIPE 4
118
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800119struct intel_vgpu_irq {
120 bool irq_warn_once[INTEL_GVT_EVENT_MAX];
Zhi Wang04d348a2016-04-25 18:28:56 -0400121 DECLARE_BITMAP(flip_done_event[INTEL_GVT_MAX_PIPE],
122 INTEL_GVT_EVENT_MAX);
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800123};
124
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400125struct intel_vgpu_opregion {
126 void *va;
127 u32 gfn[INTEL_GVT_OPREGION_PAGES];
128 struct page *pages[INTEL_GVT_OPREGION_PAGES];
129};
130
131#define vgpu_opregion(vgpu) (&(vgpu->opregion))
132
Zhi Wang04d348a2016-04-25 18:28:56 -0400133#define INTEL_GVT_MAX_PORT 5
134
135struct intel_vgpu_display {
136 struct intel_vgpu_i2c_edid i2c_edid;
137 struct intel_vgpu_port ports[INTEL_GVT_MAX_PORT];
138 struct intel_vgpu_sbi sbi;
139};
140
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400141struct intel_vgpu {
142 struct intel_gvt *gvt;
143 int id;
144 unsigned long handle; /* vGPU handle used by hypervisor MPT modules */
Zhi Wang82d375d2016-07-05 12:40:49 -0400145 bool active;
Min Hefd64be62017-02-17 15:02:36 +0800146 bool pv_notified;
147 bool failsafe;
Zhi Wang82d375d2016-07-05 12:40:49 -0400148 bool resetting;
Zhi Wang4b639602016-05-01 17:09:58 -0400149 void *sched_data;
Zhi Wang28a60de2016-09-02 12:41:29 +0800150
151 struct intel_vgpu_fence fence;
152 struct intel_vgpu_gm gm;
Zhi Wang82d375d2016-07-05 12:40:49 -0400153 struct intel_vgpu_cfg_space cfg_space;
154 struct intel_vgpu_mmio mmio;
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800155 struct intel_vgpu_irq irq;
Zhi Wang2707e442016-03-28 23:23:16 +0800156 struct intel_vgpu_gtt gtt;
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400157 struct intel_vgpu_opregion opregion;
Zhi Wang04d348a2016-04-25 18:28:56 -0400158 struct intel_vgpu_display display;
Zhi Wang8453d672016-05-01 02:48:25 -0400159 struct intel_vgpu_execlist execlist[I915_NUM_ENGINES];
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400160 struct list_head workload_q_head[I915_NUM_ENGINES];
161 struct kmem_cache *workloads;
Zhi Wange4734052016-05-01 07:42:16 -0400162 atomic_t running_workload_num;
Zhi Wang17865712016-05-01 19:02:37 -0400163 DECLARE_BITMAP(tlb_handle_pending, I915_NUM_ENGINES);
Zhi Wange4734052016-05-01 07:42:16 -0400164 struct i915_gem_context *shadow_ctx;
Jike Songf30437c2016-11-09 20:30:59 +0800165
166#if IS_ENABLED(CONFIG_DRM_I915_GVT_KVMGT)
167 struct {
Jike Song659643f2016-12-08 11:00:36 +0800168 struct mdev_device *mdev;
Jike Songf30437c2016-11-09 20:30:59 +0800169 struct vfio_region *region;
170 int num_regions;
171 struct eventfd_ctx *intx_trigger;
172 struct eventfd_ctx *msi_trigger;
173 struct rb_root cache;
174 struct mutex cache_lock;
Jike Songf30437c2016-11-09 20:30:59 +0800175 struct notifier_block iommu_notifier;
Jike Song659643f2016-12-08 11:00:36 +0800176 struct notifier_block group_notifier;
177 struct kvm *kvm;
178 struct work_struct release_work;
Jike Song364fb6b2016-12-16 10:51:06 +0800179 atomic_t released;
Jike Songf30437c2016-11-09 20:30:59 +0800180 } vdev;
181#endif
Zhi Wang28a60de2016-09-02 12:41:29 +0800182};
183
184struct intel_gvt_gm {
185 unsigned long vgpu_allocated_low_gm_size;
186 unsigned long vgpu_allocated_high_gm_size;
187};
188
189struct intel_gvt_fence {
190 unsigned long vgpu_allocated_fence_num;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400191};
192
Zhi Wang12d14cc2016-08-30 11:06:17 +0800193#define INTEL_GVT_MMIO_HASH_BITS 9
194
195struct intel_gvt_mmio {
196 u32 *mmio_attribute;
197 DECLARE_HASHTABLE(mmio_info_table, INTEL_GVT_MMIO_HASH_BITS);
198};
199
Zhi Wang579cea52016-06-30 12:45:34 -0400200struct intel_gvt_firmware {
201 void *cfg_space;
202 void *mmio;
203 bool firmware_loaded;
204};
205
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400206struct intel_gvt_opregion {
Zhenyu Wangf655e672017-02-16 14:10:01 +0800207 void *opregion_va;
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400208 u32 opregion_pa;
209};
210
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800211#define NR_MAX_INTEL_VGPU_TYPES 20
212struct intel_vgpu_type {
213 char name[16];
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800214 unsigned int avail_instance;
215 unsigned int low_gm_size;
216 unsigned int high_gm_size;
217 unsigned int fence;
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800218 enum intel_vgpu_edid resolution;
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800219};
220
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400221struct intel_gvt {
222 struct mutex lock;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400223 struct drm_i915_private *dev_priv;
224 struct idr vgpu_idr; /* vGPU IDR pool */
225
226 struct intel_gvt_device_info device_info;
Zhi Wang28a60de2016-09-02 12:41:29 +0800227 struct intel_gvt_gm gm;
228 struct intel_gvt_fence fence;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800229 struct intel_gvt_mmio mmio;
Zhi Wang579cea52016-06-30 12:45:34 -0400230 struct intel_gvt_firmware firmware;
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800231 struct intel_gvt_irq irq;
Zhi Wang2707e442016-03-28 23:23:16 +0800232 struct intel_gvt_gtt gtt;
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400233 struct intel_gvt_opregion opregion;
Zhi Wang28c4c6c2016-05-01 05:22:47 -0400234 struct intel_gvt_workload_scheduler scheduler;
Changbin Du590379a2017-03-21 14:47:20 +0000235 struct notifier_block shadow_ctx_notifier_block[I915_NUM_ENGINES];
Zhi Wangbe1da702016-05-03 18:26:57 -0400236 DECLARE_HASHTABLE(cmd_table, GVT_CMD_HASH_BITS);
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800237 struct intel_vgpu_type *types;
238 unsigned int num_types;
Zhi Wang04d348a2016-04-25 18:28:56 -0400239
240 struct task_struct *service_thread;
241 wait_queue_head_t service_thread_wq;
242 unsigned long service_request;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400243};
244
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +0800245static inline struct intel_gvt *to_gvt(struct drm_i915_private *i915)
246{
247 return i915->gvt;
248}
249
Zhi Wang04d348a2016-04-25 18:28:56 -0400250enum {
251 INTEL_GVT_REQUEST_EMULATE_VBLANK = 0,
252};
253
254static inline void intel_gvt_request_service(struct intel_gvt *gvt,
255 int service)
256{
257 set_bit(service, (void *)&gvt->service_request);
258 wake_up(&gvt->service_thread_wq);
259}
260
Zhi Wang579cea52016-06-30 12:45:34 -0400261void intel_gvt_free_firmware(struct intel_gvt *gvt);
262int intel_gvt_load_firmware(struct intel_gvt *gvt);
263
Zhi Wang28a60de2016-09-02 12:41:29 +0800264/* Aperture/GM space definitions for GVT device */
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800265#define MB_TO_BYTES(mb) ((mb) << 20ULL)
266#define BYTES_TO_MB(b) ((b) >> 20ULL)
267
268#define HOST_LOW_GM_SIZE MB_TO_BYTES(128)
269#define HOST_HIGH_GM_SIZE MB_TO_BYTES(384)
270#define HOST_FENCE 4
271
272/* Aperture/GM space definitions for GVT device */
Zhi Wang28a60de2016-09-02 12:41:29 +0800273#define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end)
274#define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.mappable_base)
275
276#define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.base.total)
Zhi Wange39c5ad2016-09-02 13:33:29 +0800277#define gvt_ggtt_sz(gvt) \
278 ((gvt->dev_priv->ggtt.base.total >> PAGE_SHIFT) << 3)
Zhi Wang28a60de2016-09-02 12:41:29 +0800279#define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
280
281#define gvt_aperture_gmadr_base(gvt) (0)
282#define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
283 + gvt_aperture_sz(gvt) - 1)
284
285#define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
286 + gvt_aperture_sz(gvt))
287#define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
288 + gvt_hidden_sz(gvt) - 1)
289
290#define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs)
291
292/* Aperture/GM space definitions for vGPU */
293#define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
294#define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
295#define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
296#define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
297
298#define vgpu_aperture_pa_base(vgpu) \
299 (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
300
301#define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
302
303#define vgpu_aperture_pa_end(vgpu) \
304 (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
305
306#define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
307#define vgpu_aperture_gmadr_end(vgpu) \
308 (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
309
310#define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
311#define vgpu_hidden_gmadr_end(vgpu) \
312 (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
313
314#define vgpu_fence_base(vgpu) (vgpu->fence.base)
315#define vgpu_fence_sz(vgpu) (vgpu->fence.size)
316
317struct intel_vgpu_creation_params {
318 __u64 handle;
319 __u64 low_gm_sz; /* in MB */
320 __u64 high_gm_sz; /* in MB */
321 __u64 fence_sz;
Zhenyu Wangd1a513b2017-02-24 10:58:21 +0800322 __u64 resolution;
Zhi Wang28a60de2016-09-02 12:41:29 +0800323 __s32 primary;
324 __u64 vgpu_id;
325};
326
327int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu,
328 struct intel_vgpu_creation_params *param);
Changbin Dud22a48b2017-01-13 11:15:56 +0800329void intel_vgpu_reset_resource(struct intel_vgpu *vgpu);
Zhi Wang28a60de2016-09-02 12:41:29 +0800330void intel_vgpu_free_resource(struct intel_vgpu *vgpu);
331void intel_vgpu_write_fence(struct intel_vgpu *vgpu,
332 u32 fence, u64 value);
333
Zhi Wang82d375d2016-07-05 12:40:49 -0400334/* Macros for easily accessing vGPU virtual/shadow register */
335#define vgpu_vreg(vgpu, reg) \
336 (*(u32 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
337#define vgpu_vreg8(vgpu, reg) \
338 (*(u8 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
339#define vgpu_vreg16(vgpu, reg) \
340 (*(u16 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
341#define vgpu_vreg64(vgpu, reg) \
342 (*(u64 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
343#define vgpu_sreg(vgpu, reg) \
344 (*(u32 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
345#define vgpu_sreg8(vgpu, reg) \
346 (*(u8 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
347#define vgpu_sreg16(vgpu, reg) \
348 (*(u16 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
349#define vgpu_sreg64(vgpu, reg) \
350 (*(u64 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
351
352#define for_each_active_vgpu(gvt, vgpu, id) \
353 idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
354 for_each_if(vgpu->active)
355
356static inline void intel_vgpu_write_pci_bar(struct intel_vgpu *vgpu,
357 u32 offset, u32 val, bool low)
358{
359 u32 *pval;
360
361 /* BAR offset should be 32 bits algiend */
362 offset = rounddown(offset, 4);
363 pval = (u32 *)(vgpu_cfg_space(vgpu) + offset);
364
365 if (low) {
366 /*
367 * only update bit 31 - bit 4,
368 * leave the bit 3 - bit 0 unchanged.
369 */
370 *pval = (val & GENMASK(31, 4)) | (*pval & GENMASK(3, 0));
Xiaoguang Chen550dd772016-11-24 13:13:00 +0800371 } else {
372 *pval = val;
Zhi Wang82d375d2016-07-05 12:40:49 -0400373 }
374}
375
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800376int intel_gvt_init_vgpu_types(struct intel_gvt *gvt);
377void intel_gvt_clean_vgpu_types(struct intel_gvt *gvt);
Zhi Wang82d375d2016-07-05 12:40:49 -0400378
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800379struct intel_vgpu *intel_gvt_create_vgpu(struct intel_gvt *gvt,
380 struct intel_vgpu_type *type);
Zhi Wang82d375d2016-07-05 12:40:49 -0400381void intel_gvt_destroy_vgpu(struct intel_vgpu *vgpu);
Changbin Ducfe65f42017-01-13 11:16:02 +0800382void intel_gvt_reset_vgpu_locked(struct intel_vgpu *vgpu, bool dmlr,
383 unsigned int engine_mask);
Jike Song9ec1e662016-11-03 18:38:35 +0800384void intel_gvt_reset_vgpu(struct intel_vgpu *vgpu);
Zhi Wang82d375d2016-07-05 12:40:49 -0400385
Zhenyu Wang1f31c822016-11-03 18:38:31 +0800386
Zhi Wang2707e442016-03-28 23:23:16 +0800387/* validating GM functions */
388#define vgpu_gmadr_is_aperture(vgpu, gmadr) \
389 ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
390 (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
391
392#define vgpu_gmadr_is_hidden(vgpu, gmadr) \
393 ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
394 (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
395
396#define vgpu_gmadr_is_valid(vgpu, gmadr) \
397 ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
398 (vgpu_gmadr_is_hidden(vgpu, gmadr))))
399
400#define gvt_gmadr_is_aperture(gvt, gmadr) \
401 ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
402 (gmadr <= gvt_aperture_gmadr_end(gvt)))
403
404#define gvt_gmadr_is_hidden(gvt, gmadr) \
405 ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
406 (gmadr <= gvt_hidden_gmadr_end(gvt)))
407
408#define gvt_gmadr_is_valid(gvt, gmadr) \
409 (gvt_gmadr_is_aperture(gvt, gmadr) || \
410 gvt_gmadr_is_hidden(gvt, gmadr))
411
412bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size);
413int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr);
414int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr);
415int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
416 unsigned long *h_index);
417int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
418 unsigned long *g_index);
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400419
Changbin Du536fc232017-01-13 11:15:58 +0800420void intel_vgpu_init_cfg_space(struct intel_vgpu *vgpu,
421 bool primary);
Changbin Duc64ff6c2017-01-13 11:15:59 +0800422void intel_vgpu_reset_cfg_space(struct intel_vgpu *vgpu);
423
Jike Song9ec1e662016-11-03 18:38:35 +0800424int intel_vgpu_emulate_cfg_read(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400425 void *p_data, unsigned int bytes);
426
Jike Song9ec1e662016-11-03 18:38:35 +0800427int intel_vgpu_emulate_cfg_write(struct intel_vgpu *vgpu, unsigned int offset,
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400428 void *p_data, unsigned int bytes);
429
430void intel_gvt_clean_opregion(struct intel_gvt *gvt);
431int intel_gvt_init_opregion(struct intel_gvt *gvt);
432
433void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu);
434int intel_vgpu_init_opregion(struct intel_vgpu *vgpu, u32 gpa);
435
436int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci);
Ping Gao23736d12016-10-26 09:38:52 +0800437void populate_pvinfo_page(struct intel_vgpu *vgpu);
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400438
Jike Song9ec1e662016-11-03 18:38:35 +0800439struct intel_gvt_ops {
440 int (*emulate_cfg_read)(struct intel_vgpu *, unsigned int, void *,
441 unsigned int);
442 int (*emulate_cfg_write)(struct intel_vgpu *, unsigned int, void *,
443 unsigned int);
444 int (*emulate_mmio_read)(struct intel_vgpu *, u64, void *,
445 unsigned int);
446 int (*emulate_mmio_write)(struct intel_vgpu *, u64, void *,
447 unsigned int);
448 struct intel_vgpu *(*vgpu_create)(struct intel_gvt *,
449 struct intel_vgpu_type *);
450 void (*vgpu_destroy)(struct intel_vgpu *);
451 void (*vgpu_reset)(struct intel_vgpu *);
452};
453
454
Min Hefd64be62017-02-17 15:02:36 +0800455enum {
456 GVT_FAILSAFE_UNSUPPORTED_GUEST,
Min Hea33fc7a2017-02-17 16:42:38 +0800457 GVT_FAILSAFE_INSUFFICIENT_RESOURCE,
Min Hefd64be62017-02-17 15:02:36 +0800458};
459
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400460#include "mpt.h"
461
462#endif