blob: b68a70dc720e4269cc94930629eb0e09876e914b [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
Dhananjay Phadkef7185c72009-04-28 15:29:11 +000045#include <linux/firmware.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040046
47#include <linux/ethtool.h>
48#include <linux/mii.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049#include <linux/timer.h>
50
David S. Miller42555892008-07-22 18:29:10 -070051#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040052
Amit S. Kale3d396eb2006-10-21 15:33:03 -040053#include <asm/io.h>
54#include <asm/byteorder.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040055
56#include "netxen_nic_hw.h"
57
Dhananjay Phadke58735562008-07-21 19:44:10 -070058#define _NETXEN_NIC_LINUX_MAJOR 4
59#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadkeff4fbd42009-03-13 14:52:06 +000060#define _NETXEN_NIC_LINUX_SUBVERSION 30
61#define NETXEN_NIC_LINUX_VERSIONID "4.0.30"
Dhananjay Phadke58735562008-07-21 19:44:10 -070062
Dhananjay Phadke98e31bb2009-07-01 11:41:42 +000063#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
64#define _major(v) (((v) >> 24) & 0xff)
65#define _minor(v) (((v) >> 16) & 0xff)
66#define _build(v) ((v) & 0xffff)
67
68/* version in image has weird encoding:
69 * 7:0 - major
70 * 15:8 - minor
71 * 31:16 - build (little endian)
72 */
73#define NETXEN_DECODE_VERSION(v) \
74 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080075
Mithlesh Thukral0d047612007-06-07 04:36:36 -070076#define NETXEN_NUM_FLASH_SECTORS (64)
77#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
78#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
79 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040080
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080081#define PHAN_VENDOR_ID 0x4040
82
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000083#define RCV_DESC_RINGSIZE(rds_ring) \
84 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
85#define RCV_BUFF_RINGSIZE(rds_ring) \
Dhananjay Phadke438627c2009-03-13 14:52:03 +000086 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000087#define STATUS_DESC_RINGSIZE(sds_ring) \
88 (sizeof(struct status_desc) * (sds_ring)->num_desc)
Dhananjay Phadked877f1e2009-04-07 22:50:40 +000089#define TX_BUFF_RINGSIZE(tx_ring) \
90 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
91#define TX_DESC_RINGSIZE(tx_ring) \
92 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000093
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070094#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040095
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080096#define NETXEN_RCV_PRODUCER_OFFSET 0
97#define NETXEN_RCV_PEG_DB_ID 2
98#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -080099#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400100
101#define ADDR_IN_WINDOW1(off) \
102 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
103
Jeff Garzik47906542007-11-23 21:23:36 -0500104/*
105 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400106 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
107 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800108#define NETXEN_CRB_NORMAL(reg) \
109 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800110
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400111#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800112 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
113
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800114#define DB_NORMALIZE(adapter, off) \
115 (adapter->ahw.db_base + (off))
116
117#define NX_P2_C0 0x24
118#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700119#define NX_P3_A0 0x30
120#define NX_P3_A2 0x30
121#define NX_P3_B0 0x40
122#define NX_P3_B1 0x41
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000123#define NX_P3_B2 0x42
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700124
125#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
126#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800127
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800128#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800129#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800130
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700131#define SECOND_PAGE_GROUP_START 0x6000000
132#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800133
134#define THIRD_PAGE_GROUP_START 0x70E4000
135#define THIRD_PAGE_GROUP_END 0x8000000
136
137#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
138#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
139#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400140
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700141#define P2_MAX_MTU (8000)
142#define P3_MAX_MTU (9600)
143#define NX_ETHERMTU 1500
144#define NX_MAX_ETHERHDR 32 /* This contains some padding */
145
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000146#define NX_P2_RX_BUF_MAX_LEN 1760
147#define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700148#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
149#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700150#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700151
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000152#define NX_RX_LRO_BUFFER_LENGTH (8060)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400153
154/*
155 * Maximum number of ring contexts
156 */
157#define MAX_RING_CTX 1
158
159/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700160#define TX_ETHER_PKT 0x01
161#define TX_TCP_PKT 0x02
162#define TX_UDP_PKT 0x03
163#define TX_IP_PKT 0x04
164#define TX_TCP_LSO 0x05
165#define TX_TCP_LSO6 0x06
166#define TX_IPSEC 0x07
167#define TX_IPSEC_CMD 0x0a
168#define TX_TCPV6_PKT 0x0b
169#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400170
171/* The following opcodes are for internal consumption. */
172#define NETXEN_CONTROL_OP 0x10
173#define PEGNET_REQUEST 0x11
174
175#define MAX_NUM_CARDS 4
176
177#define MAX_BUFFERS_PER_CMD 32
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000178#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400179
180/*
181 * Following are the states of the Phantom. Phantom will set them and
182 * Host will read to check if the fields are correct.
183 */
184#define PHAN_INITIALIZE_START 0xff00
185#define PHAN_INITIALIZE_FAILED 0xffff
186#define PHAN_INITIALIZE_COMPLETE 0xff01
187
188/* Host writes the following to notify that it has done the init-handshake */
189#define PHAN_INITIALIZE_ACK 0xf00f
190
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000191#define NUM_RCV_DESC_RINGS 3
192#define NUM_STS_DESC_RINGS 4
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400193
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000194#define RCV_RING_NORMAL 0
195#define RCV_RING_JUMBO 1
196#define RCV_RING_LRO 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400197
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700198#define MIN_CMD_DESCRIPTORS 64
199#define MIN_RCV_DESCRIPTORS 64
200#define MIN_JUMBO_DESCRIPTORS 32
201
202#define MAX_CMD_DESCRIPTORS 1024
203#define MAX_RCV_DESCRIPTORS_1G 4096
204#define MAX_RCV_DESCRIPTORS_10G 8192
205#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
206#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800207#define MAX_LRO_RCV_DESCRIPTORS 8
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700208
209#define DEFAULT_RCV_DESCRIPTORS_1G 2048
210#define DEFAULT_RCV_DESCRIPTORS_10G 4096
211
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800212#define NETXEN_CTX_SIGNATURE 0xdee0
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000213#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
214#define NETXEN_CTX_RESET 0xbad0
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000215#define NETXEN_CTX_D3_RESET 0xacc0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800216#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400217
218#define PHAN_PEG_RCV_INITIALIZED 0xff01
219#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
220
221#define get_next_index(index, length) \
222 (((index) + 1) & ((length) - 1))
223
224#define get_index_range(index,length,count) \
225 (((index) + (count)) & ((length) - 1))
226
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800227#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700228#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800229
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700230#include "netxen_nic_phan_reg.h"
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800231
232/*
233 * NetXen host-peg signal message structure
234 *
235 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
236 * Bit 2 : priv_id => must be 1
237 * Bit 3-17 : count => for doorbell
238 * Bit 18-27 : ctx_id => Context id
239 * Bit 28-31 : opcode
240 */
241
242typedef u32 netxen_ctx_msg;
243
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800244#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000245 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800246#define netxen_set_msg_privid(config_word) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000247 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800248#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000249 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800250#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000251 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800252#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800253 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800254
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000255struct netxen_rcv_ring {
256 __le64 addr;
257 __le32 size;
Al Viroa608ab9c2007-01-02 10:39:10 +0000258 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800259};
260
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000261struct netxen_sts_ring {
262 __le64 addr;
263 __le32 size;
264 __le16 msi_index;
265 __le16 rsvd;
266} ;
267
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800268struct netxen_ring_ctx {
269
270 /* one command ring */
Al Viroa608ab9c2007-01-02 10:39:10 +0000271 __le64 cmd_consumer_offset;
272 __le64 cmd_ring_addr;
273 __le32 cmd_ring_size;
274 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800275
276 /* three receive rings */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000277 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800278
Al Viroa608ab9c2007-01-02 10:39:10 +0000279 __le64 sts_ring_addr;
280 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800281
Al Viroa608ab9c2007-01-02 10:39:10 +0000282 __le32 ctx_id;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000283
284 __le64 rsrvd_2[3];
285 __le32 sts_ring_count;
286 __le32 rsrvd_3;
287 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
288
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800289} __attribute__ ((aligned(64)));
290
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400291/*
292 * Following data structures describe the descriptors that will be used.
293 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
294 * we are doing LSO (above the 1500 size packet) only.
295 */
296
297/*
298 * The size of reference handle been changed to 16 bits to pass the MSS fields
299 * for the LSO packet
300 */
301
302#define FLAGS_CHECKSUM_ENABLED 0x01
303#define FLAGS_LSO_ENABLED 0x02
304#define FLAGS_IPSEC_SA_ADD 0x04
305#define FLAGS_IPSEC_SA_DELETE 0x08
306#define FLAGS_VLAN_TAGGED 0x10
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000307#define FLAGS_VLAN_OOB 0x40
308
309#define netxen_set_tx_vlan_tci(cmd_desc, v) \
310 (cmd_desc)->vlan_TCI = cpu_to_le16(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400311
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800312#define netxen_set_cmd_desc_port(cmd_desc, var) \
313 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700314#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700315 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400316
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800317#define netxen_set_tx_port(_desc, _port) \
318 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800319
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800320#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
321 (_desc)->flags_opcode = \
322 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800323
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800324#define netxen_set_tx_frags_len(_desc, _frags, _len) \
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000325 (_desc)->nfrags__length = \
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800326 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400327
328struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800329 u8 tcp_hdr_offset; /* For LSO only */
330 u8 ip_hdr_offset; /* For LSO only */
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000331 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
332 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400333
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000334 __le64 addr_buffer2;
335
336 __le16 reference_handle;
337 __le16 mss;
338 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400339 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab9c2007-01-02 10:39:10 +0000340 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400341
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000342 __le64 addr_buffer3;
343 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400344
Dhananjay Phadked32cc3d2009-03-09 08:50:53 +0000345 __le16 buffer_length[4];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400346
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000347 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400348
Dhananjay Phadke028afe72009-07-26 20:07:45 +0000349 __le16 vlan_TCI;
350 __le16 reserved;
351 __le32 reserved2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800352
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400353} __attribute__ ((aligned(64)));
354
355/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
356struct rcv_desc {
Al Viroa608ab9c2007-01-02 10:39:10 +0000357 __le16 reference_handle;
358 __le16 reserved;
359 __le32 buffer_length; /* allocated buffer length (usually 2K) */
360 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400361};
362
363/* opcode field in status_desc */
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000364#define NETXEN_NIC_SYN_OFFLOAD 0x03
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700365#define NETXEN_NIC_RXPKT_DESC 0x04
366#define NETXEN_OLD_RXPKT_DESC 0x3f
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000367#define NETXEN_NIC_RESPONSE_DESC 0x05
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400368
369/* for status field in status_desc */
370#define STATUS_NEED_CKSUM (1)
371#define STATUS_CKSUM_OK (2)
372
373/* owner bits of status_desc */
Dhananjay Phadke0ddc1102009-03-09 08:50:52 +0000374#define STATUS_OWNER_HOST (0x1ULL << 56)
375#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400376
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000377/* Status descriptor:
378 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
379 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
380 53-55 desc_cnt, 56-57 owner, 58-63 opcode
381 */
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800382#define netxen_get_sts_port(sts_data) \
383 ((sts_data) & 0x0F)
384#define netxen_get_sts_status(sts_data) \
385 (((sts_data) >> 4) & 0x0F)
386#define netxen_get_sts_type(sts_data) \
387 (((sts_data) >> 8) & 0x0F)
388#define netxen_get_sts_totallength(sts_data) \
389 (((sts_data) >> 12) & 0xFFFF)
390#define netxen_get_sts_refhandle(sts_data) \
391 (((sts_data) >> 28) & 0xFFFF)
392#define netxen_get_sts_prot(sts_data) \
393 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700394#define netxen_get_sts_pkt_offset(sts_data) \
395 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000396#define netxen_get_sts_desc_cnt(sts_data) \
397 (((sts_data) >> 53) & 0x7)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800398#define netxen_get_sts_opcode(sts_data) \
399 (((sts_data) >> 58) & 0x03F)
400
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400401struct status_desc {
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000402 __le64 status_desc_data[2];
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700403} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400404
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400405/* The version of the main data structure */
406#define NETXEN_BDINFO_VERSION 1
407
408/* Magic number to let user know flash is programmed */
409#define NETXEN_BDINFO_MAGIC 0x12345678
410
411/* Max number of Gig ports on a Phantom board */
412#define NETXEN_MAX_PORTS 4
413
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000414#define NETXEN_BRDTYPE_P1_BD 0x0000
415#define NETXEN_BRDTYPE_P1_SB 0x0001
416#define NETXEN_BRDTYPE_P1_SMAX 0x0002
417#define NETXEN_BRDTYPE_P1_SOCK 0x0003
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400418
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000419#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
420#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
421#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
422#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
423#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400424
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000425#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
426#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
427#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700428
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000429#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
430#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
431#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
432#define NETXEN_BRDTYPE_P3_4_GB 0x0024
433#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
434#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
435#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
436#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
437#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
438#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
439#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
440#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
441#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
442#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400443
444struct netxen_board_info {
445 u32 header_version;
446
447 u32 board_mfg;
448 u32 board_type;
449 u32 board_num;
450 u32 chip_id;
451 u32 chip_minor;
452 u32 chip_major;
453 u32 chip_pkg;
454 u32 chip_lot;
455
456 u32 port_mask; /* available niu ports */
457 u32 peg_mask; /* available pegs */
458 u32 icache_ok; /* can we run with icache? */
459 u32 dcache_ok; /* can we run with dcache? */
460 u32 casper_ok;
461
462 u32 mac_addr_lo_0;
463 u32 mac_addr_lo_1;
464 u32 mac_addr_lo_2;
465 u32 mac_addr_lo_3;
466
467 /* MN-related config */
468 u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
469 u32 mn_sync_shift_cclk;
470 u32 mn_sync_shift_mclk;
471 u32 mn_wb_en;
472 u32 mn_crystal_freq; /* in MHz */
473 u32 mn_speed; /* in MHz */
474 u32 mn_org;
475 u32 mn_depth;
476 u32 mn_ranks_0; /* ranks per slot */
477 u32 mn_ranks_1; /* ranks per slot */
478 u32 mn_rd_latency_0;
479 u32 mn_rd_latency_1;
480 u32 mn_rd_latency_2;
481 u32 mn_rd_latency_3;
482 u32 mn_rd_latency_4;
483 u32 mn_rd_latency_5;
484 u32 mn_rd_latency_6;
485 u32 mn_rd_latency_7;
486 u32 mn_rd_latency_8;
487 u32 mn_dll_val[18];
488 u32 mn_mode_reg; /* MIU DDR Mode Register */
489 u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
490 u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
491 u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
492 u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
493
494 /* SN-related config */
495 u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
496 u32 sn_pt_mode; /* pass through mode */
497 u32 sn_ecc_en;
498 u32 sn_wb_en;
499 u32 sn_crystal_freq;
500 u32 sn_speed;
501 u32 sn_org;
502 u32 sn_depth;
503 u32 sn_dll_tap;
504 u32 sn_rd_latency;
505
506 u32 mac_addr_hi_0;
507 u32 mac_addr_hi_1;
508 u32 mac_addr_hi_2;
509 u32 mac_addr_hi_3;
510
511 u32 magic; /* indicates flash has been initialized */
512
513 u32 mn_rdimm;
514 u32 mn_dll_override;
515
516};
517
518#define FLASH_NUM_PORTS (4)
519
520struct netxen_flash_mac_addr {
521 u32 flash_addr[32];
522};
523
524struct netxen_user_old_info {
525 u8 flash_md5[16];
526 u8 crbinit_md5[16];
527 u8 brdcfg_md5[16];
528 /* bootloader */
529 u32 bootld_version;
530 u32 bootld_size;
531 u8 bootld_md5[16];
532 /* image */
533 u32 image_version;
534 u32 image_size;
535 u8 image_md5[16];
536 /* primary image status */
537 u32 primary_status;
538 u32 secondary_present;
539
540 /* MAC address , 4 ports */
541 struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
542};
543#define FLASH_NUM_MAC_PER_PORT 32
544struct netxen_user_info {
545 u8 flash_md5[16 * 64];
546 /* bootloader */
547 u32 bootld_version;
548 u32 bootld_size;
549 /* image */
550 u32 image_version;
551 u32 image_size;
552 /* primary image status */
553 u32 primary_status;
554 u32 secondary_present;
555
556 /* MAC address , 4 ports, 32 address per port */
557 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
558 u32 sub_sys_id;
559 u8 serial_num[32];
560
561 /* Any user defined data */
562};
563
564/*
565 * Flash Layout - new format.
566 */
567struct netxen_new_user_info {
568 u8 flash_md5[16 * 64];
569 /* bootloader */
570 u32 bootld_version;
571 u32 bootld_size;
572 /* image */
573 u32 image_version;
574 u32 image_size;
575 /* primary image status */
576 u32 primary_status;
577 u32 secondary_present;
578
579 /* MAC address , 4 ports, 32 address per port */
580 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
581 u32 sub_sys_id;
582 u8 serial_num[32];
583
584 /* Any user defined data */
585};
586
587#define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
588#define SECONDARY_IMAGE_ABSENT 0xffffffff
589#define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
590#define PRIMARY_IMAGE_BAD 0xffffffff
591
592/* Flash memory map */
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000593#define NETXEN_CRBINIT_START 0 /* crbinit section */
594#define NETXEN_BRDCFG_START 0x4000 /* board config */
595#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
596#define NETXEN_BOOTLD_START 0x10000 /* bootld */
597#define NETXEN_IMAGE_START 0x43000 /* compressed image */
598#define NETXEN_SECONDARY_START 0x200000 /* backup images */
599#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
600#define NETXEN_USER_START 0x3E8000 /* Firmare info */
601#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400602
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800603#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
604#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
605#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
606#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
607#define NX_FW_MIN_SIZE (0x3fffff)
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -0700608#define NX_P2_MN_ROMIMAGE 0
609#define NX_P3_CT_ROMIMAGE 1
610#define NX_P3_MN_ROMIMAGE 2
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +0000611#define NX_FLASH_ROMIMAGE 3
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800612
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700613#define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400614
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700615#define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
616#define NETXEN_INIT_SECTOR (0)
617#define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
618#define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
619#define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
620#define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
621#define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
622#define NETXEN_NUM_PRIMARY_SECTORS (0x20)
623#define NETXEN_NUM_CONFIG_SECTORS (1)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800624extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400625
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400626/* Number of status descriptors to handle per interrupt */
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000627#define MAX_STATUS_HANDLE (64)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400628
629/*
630 * netxen_skb_frag{} is to contain mapping info for each SG list. This
631 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
632 */
633struct netxen_skb_frag {
634 u64 dma;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000635 u64 length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400636};
637
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700638#define _netxen_set_bits(config_word, start, bits, val) {\
639 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
640 unsigned long long __tvalue = (val); \
641 (config_word) &= ~__tmask; \
642 (config_word) |= (((__tvalue) << (start)) & __tmask); \
643}
Jeff Garzik47906542007-11-23 21:23:36 -0500644
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700645#define _netxen_clear_bits(config_word, start, bits) {\
646 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
647 (config_word) &= ~__tmask; \
Jeff Garzik47906542007-11-23 21:23:36 -0500648}
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700649
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400650/* Following defines are for the state of the buffers */
651#define NETXEN_BUFFER_FREE 0
652#define NETXEN_BUFFER_BUSY 1
653
654/*
655 * There will be one netxen_buffer per skb packet. These will be
656 * used to save the dma info for pci_unmap_page()
657 */
658struct netxen_cmd_buffer {
659 struct sk_buff *skb;
660 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800661 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400662};
663
664/* In rx_buffer, we do not need multiple fragments as is a single buffer */
665struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700666 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400667 struct sk_buff *skb;
668 u64 dma;
669 u16 ref_handle;
670 u16 state;
671};
672
673/* Board types */
674#define NETXEN_NIC_GBE 0x01
675#define NETXEN_NIC_XGBE 0x02
676
677/*
678 * One hardware_context{} per adapter
679 * contains interrupt info as well shared hardware info.
680 */
681struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800682 void __iomem *pci_base0;
683 void __iomem *pci_base1;
684 void __iomem *pci_base2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800685 void __iomem *db_base;
686 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700687 unsigned long pci_len0;
688
689 int qdr_sn_window;
690 int ddr_mn_window;
691 unsigned long mn_win_crb;
692 unsigned long ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800693
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000694 u8 cut_through;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400695 u8 revision_id;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000696 u8 pci_func;
697 u8 linkup;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000698 u16 port_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000699 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400700};
701
702#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
703#define ETHERNET_FCS_SIZE 4
704
705struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700706 u64 xmitcalled;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700707 u64 xmitfinished;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700708 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700709 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700710 u64 csummed;
711 u64 no_rcv;
712 u64 rxbytes;
713 u64 txbytes;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400714};
715
716/*
717 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
718 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
719 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700720struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400721 u32 producer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000722 u32 crb_rcv_producer;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000723 u32 num_desc;
724 u32 dma_size;
725 u32 skb_size;
726 u32 flags;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000727 struct rcv_desc *desc_head;
728 struct netxen_rx_buffer *rx_buf_arr;
729 struct list_head free_list;
730 spinlock_t lock;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000731 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400732};
733
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000734struct nx_host_sds_ring {
735 u32 consumer;
736 u32 crb_sts_consumer;
737 u32 crb_intr_mask;
738 u32 num_desc;
739
740 struct status_desc *desc_head;
741 struct netxen_adapter *adapter;
742 struct napi_struct napi;
743 struct list_head free_list[NUM_RCV_DESC_RINGS];
744
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000745 int irq;
746
747 dma_addr_t phys_addr;
748 char name[IFNAMSIZ+4];
749};
750
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000751struct nx_host_tx_ring {
752 u32 producer;
753 __le32 *hw_consumer;
754 u32 sw_consumer;
755 u32 crb_cmd_producer;
756 u32 crb_cmd_consumer;
757 u32 num_desc;
758
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000759 struct netdev_queue *txq;
760
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000761 struct netxen_cmd_buffer *cmd_buf_arr;
762 struct cmd_desc_type0 *desc_head;
763 dma_addr_t phys_addr;
764};
765
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400766/*
767 * Receive context. There is one such structure per instance of the
768 * receive processing. Any state information that is relevant to
769 * the receive, and is must be in this structure. The global data may be
770 * present elsewhere.
771 */
772struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700773 u32 state;
774 u16 context_id;
775 u16 virt_port;
776
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000777 struct nx_host_rds_ring *rds_rings;
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +0000778 struct nx_host_sds_ring *sds_rings;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000779
780 struct netxen_ring_ctx *hwctx;
781 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400782};
783
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700784/* New HW context creation */
785
786#define NX_OS_CRB_RETRY_COUNT 4000
787#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
788 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
789
790#define NX_CDRP_CLEAR 0x00000000
791#define NX_CDRP_CMD_BIT 0x80000000
792
793/*
794 * All responses must have the NX_CDRP_CMD_BIT cleared
795 * in the crb NX_CDRP_CRB_OFFSET.
796 */
797#define NX_CDRP_FORM_RSP(rsp) (rsp)
798#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
799
800#define NX_CDRP_RSP_OK 0x00000001
801#define NX_CDRP_RSP_FAIL 0x00000002
802#define NX_CDRP_RSP_TIMEOUT 0x00000003
803
804/*
805 * All commands must have the NX_CDRP_CMD_BIT set in
806 * the crb NX_CDRP_CRB_OFFSET.
807 */
808#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
809#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
810
811#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
812#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
813#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
814#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
815#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
816#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
817#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
818#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
819#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
820#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
821#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
822#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
823#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
824#define NX_CDRP_CMD_SET_MTU 0x00000012
825#define NX_CDRP_CMD_MAX 0x00000013
826
827#define NX_RCODE_SUCCESS 0
828#define NX_RCODE_NO_HOST_MEM 1
829#define NX_RCODE_NO_HOST_RESOURCE 2
830#define NX_RCODE_NO_CARD_CRB 3
831#define NX_RCODE_NO_CARD_MEM 4
832#define NX_RCODE_NO_CARD_RESOURCE 5
833#define NX_RCODE_INVALID_ARGS 6
834#define NX_RCODE_INVALID_ACTION 7
835#define NX_RCODE_INVALID_STATE 8
836#define NX_RCODE_NOT_SUPPORTED 9
837#define NX_RCODE_NOT_PERMITTED 10
838#define NX_RCODE_NOT_READY 11
839#define NX_RCODE_DOES_NOT_EXIST 12
840#define NX_RCODE_ALREADY_EXISTS 13
841#define NX_RCODE_BAD_SIGNATURE 14
842#define NX_RCODE_CMD_NOT_IMPL 15
843#define NX_RCODE_CMD_INVALID 16
844#define NX_RCODE_TIMEOUT 17
845#define NX_RCODE_CMD_FAILED 18
846#define NX_RCODE_MAX_EXCEEDED 19
847#define NX_RCODE_MAX 20
848
849#define NX_DESTROY_CTX_RESET 0
850#define NX_DESTROY_CTX_D3_RESET 1
851#define NX_DESTROY_CTX_MAX 2
852
853/*
854 * Capabilities
855 */
856#define NX_CAP_BIT(class, bit) (1 << bit)
857#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
858#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
859#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
860#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
861#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
862#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
863#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
864#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
865#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
866
867/*
868 * Context state
869 */
870#define NX_HOST_CTX_STATE_FREED 0
871#define NX_HOST_CTX_STATE_ALLOCATED 1
872#define NX_HOST_CTX_STATE_ACTIVE 2
873#define NX_HOST_CTX_STATE_DISABLED 3
874#define NX_HOST_CTX_STATE_QUIESCED 4
875#define NX_HOST_CTX_STATE_MAX 5
876
877/*
878 * Rx context
879 */
880
881typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800882 __le64 host_phys_addr; /* Ring base addr */
883 __le32 ring_size; /* Ring entries */
884 __le16 msi_index;
885 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700886} nx_hostrq_sds_ring_t;
887
888typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800889 __le64 host_phys_addr; /* Ring base addr */
890 __le64 buff_size; /* Packet buffer size */
891 __le32 ring_size; /* Ring entries */
892 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700893} nx_hostrq_rds_ring_t;
894
895typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800896 __le64 host_rsp_dma_addr; /* Response dma'd here */
897 __le32 capabilities[4]; /* Flag bit vector */
898 __le32 host_int_crb_mode; /* Interrupt crb usage */
899 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700900 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800901 __le32 rds_ring_offset; /* Offset to RDS config */
902 __le32 sds_ring_offset; /* Offset to SDS config */
903 __le16 num_rds_rings; /* Count of RDS rings */
904 __le16 num_sds_rings; /* Count of SDS rings */
905 __le16 rsvd1; /* Padding */
906 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700907 u8 reserved[128]; /* reserve space for future expansion*/
908 /* MUST BE 64-bit aligned.
909 The following is packed:
910 - N hostrq_rds_rings
911 - N hostrq_sds_rings */
912 char data[0];
913} nx_hostrq_rx_ctx_t;
914
915typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800916 __le32 host_producer_crb; /* Crb to use */
917 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700918} nx_cardrsp_rds_ring_t;
919
920typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800921 __le32 host_consumer_crb; /* Crb to use */
922 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700923} nx_cardrsp_sds_ring_t;
924
925typedef struct {
926 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800927 __le32 rds_ring_offset; /* Offset to RDS config */
928 __le32 sds_ring_offset; /* Offset to SDS config */
929 __le32 host_ctx_state; /* Starting State */
930 __le32 num_fn_per_port; /* How many PCI fn share the port */
931 __le16 num_rds_rings; /* Count of RDS rings */
932 __le16 num_sds_rings; /* Count of SDS rings */
933 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700934 u8 phys_port; /* Physical id of port */
935 u8 virt_port; /* Virtual/Logical id of port */
936 u8 reserved[128]; /* save space for future expansion */
937 /* MUST BE 64-bit aligned.
938 The following is packed:
939 - N cardrsp_rds_rings
940 - N cardrs_sds_rings */
941 char data[0];
942} nx_cardrsp_rx_ctx_t;
943
944#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
945 (sizeof(HOSTRQ_RX) + \
946 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
947 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
948
949#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
950 (sizeof(CARDRSP_RX) + \
951 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
952 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
953
954/*
955 * Tx context
956 */
957
958typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800959 __le64 host_phys_addr; /* Ring base addr */
960 __le32 ring_size; /* Ring entries */
961 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700962} nx_hostrq_cds_ring_t;
963
964typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800965 __le64 host_rsp_dma_addr; /* Response dma'd here */
966 __le64 cmd_cons_dma_addr; /* */
967 __le64 dummy_dma_addr; /* */
968 __le32 capabilities[4]; /* Flag bit vector */
969 __le32 host_int_crb_mode; /* Interrupt crb usage */
970 __le32 rsvd1; /* Padding */
971 __le16 rsvd2; /* Padding */
972 __le16 interrupt_ctl;
973 __le16 msi_index;
974 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700975 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
976 u8 reserved[128]; /* future expansion */
977} nx_hostrq_tx_ctx_t;
978
979typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800980 __le32 host_producer_crb; /* Crb to use */
981 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700982} nx_cardrsp_cds_ring_t;
983
984typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800985 __le32 host_ctx_state; /* Starting state */
986 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700987 u8 phys_port; /* Physical id of port */
988 u8 virt_port; /* Virtual/Logical id of port */
989 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
990 u8 reserved[128]; /* future expansion */
991} nx_cardrsp_tx_ctx_t;
992
993#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
994#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
995
996/* CRB */
997
998#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
999#define NX_HOST_RDS_CRB_MODE_SHARED 1
1000#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
1001#define NX_HOST_RDS_CRB_MODE_MAX 3
1002
1003#define NX_HOST_INT_CRB_MODE_UNIQUE 0
1004#define NX_HOST_INT_CRB_MODE_SHARED 1
1005#define NX_HOST_INT_CRB_MODE_NORX 2
1006#define NX_HOST_INT_CRB_MODE_NOTX 3
1007#define NX_HOST_INT_CRB_MODE_NORXTX 4
1008
1009
1010/* MAC */
1011
1012#define MC_COUNT_P2 16
1013#define MC_COUNT_P3 38
1014
1015#define NETXEN_MAC_NOOP 0
1016#define NETXEN_MAC_ADD 1
1017#define NETXEN_MAC_DEL 2
1018
1019typedef struct nx_mac_list_s {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001020 struct list_head list;
1021 uint8_t mac_addr[ETH_ALEN+2];
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001022} nx_mac_list_t;
1023
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001024/*
1025 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
1026 * adjusted based on configured MTU.
1027 */
1028#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
1029#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
1030#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
1031#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
1032
1033#define NETXEN_NIC_INTR_DEFAULT 0x04
1034
1035typedef union {
1036 struct {
1037 uint16_t rx_packets;
1038 uint16_t rx_time_us;
1039 uint16_t tx_packets;
1040 uint16_t tx_time_us;
1041 } data;
1042 uint64_t word;
1043} nx_nic_intr_coalesce_data_t;
1044
1045typedef struct {
1046 uint16_t stats_time_us;
1047 uint16_t rate_sample_time;
1048 uint16_t flags;
1049 uint16_t rsvd_1;
1050 uint32_t low_threshold;
1051 uint32_t high_threshold;
1052 nx_nic_intr_coalesce_data_t normal;
1053 nx_nic_intr_coalesce_data_t low;
1054 nx_nic_intr_coalesce_data_t high;
1055 nx_nic_intr_coalesce_data_t irq;
1056} nx_nic_intr_coalesce_t;
1057
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001058#define NX_HOST_REQUEST 0x13
1059#define NX_NIC_REQUEST 0x14
1060
1061#define NX_MAC_EVENT 0x1
1062
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001063#define NX_IP_UP 2
1064#define NX_IP_DOWN 3
1065
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001066/*
1067 * Driver --> Firmware
1068 */
1069#define NX_NIC_H2C_OPCODE_START 0
1070#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
1071#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
1072#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
1073#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
1074#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
1075#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
1076#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
1077#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
1078#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
1079#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
1080#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
1081#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
1082#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
1083#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
1084#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
1085#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
1086#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
1087#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
1088#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
1089#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
1090#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
1091#define NX_NIC_C2C_OPCODE 22
1092#define NX_NIC_H2C_OPCODE_LAST 23
1093
1094/*
1095 * Firmware --> Driver
1096 */
1097
1098#define NX_NIC_C2H_OPCODE_START 128
1099#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
1100#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
1101#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
1102#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
1103#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
1104#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
1105#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
1106#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
1107#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
1108#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
1109#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
1110#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
1111#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
1112#define NX_NIC_C2H_OPCODE_LAST 142
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001113
1114#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
1115#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
1116#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
1117
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001118#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
1119#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
Dhananjay Phadke028afe72009-07-26 20:07:45 +00001120#define NX_FW_CAPABILITY_PEXQ (1 << 7)
1121#define NX_FW_CAPABILITY_BDG (1 << 8)
1122#define NX_FW_CAPABILITY_FVLANTX (1 << 9)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001123
1124/* module types */
1125#define LINKEVENT_MODULE_NOT_PRESENT 1
1126#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
1127#define LINKEVENT_MODULE_OPTICAL_SRLR 3
1128#define LINKEVENT_MODULE_OPTICAL_LRM 4
1129#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1130#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1131#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1132#define LINKEVENT_MODULE_TWINAX 8
1133
1134#define LINKSPEED_10GBPS 10000
1135#define LINKSPEED_1GBPS 1000
1136#define LINKSPEED_100MBPS 100
1137#define LINKSPEED_10MBPS 10
1138
1139#define LINKSPEED_ENCODED_10MBPS 0
1140#define LINKSPEED_ENCODED_100MBPS 1
1141#define LINKSPEED_ENCODED_1GBPS 2
1142
1143#define LINKEVENT_AUTONEG_DISABLED 0
1144#define LINKEVENT_AUTONEG_ENABLED 1
1145
1146#define LINKEVENT_HALF_DUPLEX 0
1147#define LINKEVENT_FULL_DUPLEX 1
1148
1149#define LINKEVENT_LINKSPEED_MBPS 0
1150#define LINKEVENT_LINKSPEED_ENCODED 1
1151
1152/* firmware response header:
1153 * 63:58 - message type
1154 * 57:56 - owner
1155 * 55:53 - desc count
1156 * 52:48 - reserved
1157 * 47:40 - completion id
1158 * 39:32 - opcode
1159 * 31:16 - error code
1160 * 15:00 - reserved
1161 */
1162#define netxen_get_nic_msgtype(msg_hdr) \
1163 ((msg_hdr >> 58) & 0x3F)
1164#define netxen_get_nic_msg_compid(msg_hdr) \
1165 ((msg_hdr >> 40) & 0xFF)
1166#define netxen_get_nic_msg_opcode(msg_hdr) \
1167 ((msg_hdr >> 32) & 0xFF)
1168#define netxen_get_nic_msg_errcode(msg_hdr) \
1169 ((msg_hdr >> 16) & 0xFFFF)
1170
1171typedef struct {
1172 union {
1173 struct {
1174 u64 hdr;
1175 u64 body[7];
1176 };
1177 u64 words[8];
1178 };
1179} nx_fw_msg_t;
1180
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001181typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001182 __le64 qhdr;
1183 __le64 req_hdr;
1184 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001185} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001186
1187typedef struct {
1188 u8 op;
1189 u8 tag;
1190 u8 mac_addr[6];
1191} nx_mac_req_t;
1192
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001193#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001194
Dhananjay Phadke29566402008-07-21 19:44:04 -07001195#define NETXEN_NIC_MSI_ENABLED 0x02
1196#define NETXEN_NIC_MSIX_ENABLED 0x04
1197#define NETXEN_IS_MSI_FAMILY(adapter) \
1198 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1199
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001200#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
Dhananjay Phadke29566402008-07-21 19:44:04 -07001201#define NETXEN_MSIX_TBL_SPACE 8192
1202#define NETXEN_PCI_REG_MSIX_TBL 0x44
1203
1204#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001205
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001206#define NETXEN_NETDEV_WEIGHT 128
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001207#define NETXEN_ADAPTER_UP_MAGIC 777
1208#define NETXEN_NIC_PEG_TUNE 0
1209
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001210struct netxen_dummy_dma {
1211 void *addr;
1212 dma_addr_t phys_addr;
1213};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001214
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001215struct netxen_adapter {
1216 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001217
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001218 struct net_device *netdev;
1219 struct pci_dev *pdev;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001220 struct list_head mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001221
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001222 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001223 u32 crb_win;
1224 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001225
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001226 spinlock_t tx_clean_lock;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001227
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +00001228 u16 num_txd;
1229 u16 num_rxd;
1230 u16 num_jumbo_rxd;
1231 u16 num_lro_rxd;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001232
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001233 u8 max_rds_rings;
1234 u8 max_sds_rings;
1235 u8 driver_mismatch;
1236 u8 msix_supported;
1237 u8 rx_csum;
1238 u8 pci_using_dac;
1239 u8 portnum;
1240 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001241
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001242 u8 mc_enabled;
1243 u8 max_mc_count;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +00001244 u8 rss_supported;
1245 u8 resv2;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001246 u32 resv3;
1247
1248 u8 has_link_events;
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001249 u8 fw_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001250 u16 tx_context_id;
1251 u16 mtu;
1252 u16 is_up;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001253
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001254 u16 link_speed;
1255 u16 link_duplex;
1256 u16 link_autoneg;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001257 u16 module_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001258
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001259 u32 capabilities;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001260 u32 flags;
1261 u32 irq;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001262 u32 temp;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001263
Dhananjay Phadke7a2469c2009-05-08 22:02:27 +00001264 u32 msi_tgt_status;
1265 u32 resv4;
1266
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001267 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001268
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +00001269 struct netxen_recv_context recv_ctx;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +00001270 struct nx_host_tx_ring *tx_ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001271
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001272 int (*enable_phy_interrupts) (struct netxen_adapter *);
1273 int (*disable_phy_interrupts) (struct netxen_adapter *);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001274 int (*macaddr_set) (struct netxen_adapter *, u8 *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001275 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001276 int (*set_promisc) (struct netxen_adapter *, u32);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001277 void (*set_multi) (struct net_device *);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001278 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1279 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001280 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001281 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001282
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001283 u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
1284 int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001285 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1286 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1287 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1288 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001289 unsigned long (*pci_set_window)(struct netxen_adapter *,
1290 unsigned long long);
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001291
1292 struct netxen_legacy_intr_set legacy_intr;
1293
1294 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1295
1296 struct netxen_dummy_dma dummy_dma;
1297
1298 struct work_struct watchdog_task;
1299 struct timer_list watchdog_timer;
1300 struct work_struct tx_timeout_task;
1301
1302 struct net_device_stats net_stats;
1303
1304 nx_nic_intr_coalesce_t coal;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001305
Dhananjay Phadke4f96b982009-07-26 20:07:42 +00001306 u32 resv5;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001307 u32 fw_version;
1308 const struct firmware *fw;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001309};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001310
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001311int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1312int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1313int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1314int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001315int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
Al Viroa608ab9c2007-01-02 10:39:10 +00001316 __u32 * readval);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001317int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
Al Viroa608ab9c2007-01-02 10:39:10 +00001318 long reg, __u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001319
1320/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001321int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1322int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001323
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001324int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1325int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1326
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001327#define NXRD32(adapter, off) \
1328 (adapter->hw_read_wx(adapter, off))
1329#define NXWR32(adapter, off, val) \
1330 (adapter->hw_write_wx(adapter, off, val))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001331
1332int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001333void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001334int netxen_nic_wol_supported(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001335
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001336u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001337int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001338 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001339int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1340 u64 off, void *data, int size);
1341int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1342 u64 off, void *data, int size);
1343int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1344 u64 off, u32 data);
1345u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1346void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1347 u64 off, u32 data);
1348u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1349unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1350 unsigned long long addr);
1351void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1352 u32 wndw);
1353
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001354u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001355int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001356 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001357int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1358 u64 off, void *data, int size);
1359int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1360 u64 off, void *data, int size);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001361int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1362 u64 off, u32 data);
1363u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1364void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1365 u64 off, u32 data);
1366u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1367unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1368 unsigned long long addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001369
1370/* Functions from netxen_nic_init.c */
Dhananjay Phadke83ac51f2009-07-26 20:07:39 +00001371int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1372void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1373
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301374int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1375int netxen_load_firmware(struct netxen_adapter *adapter);
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001376int netxen_need_fw_reset(struct netxen_adapter *adapter);
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001377void netxen_request_firmware(struct netxen_adapter *adapter);
1378void netxen_release_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001379int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001380
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001381int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001382int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001383 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001384int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001385 u8 *bytes, size_t size);
1386int netxen_flash_unlock(struct netxen_adapter *adapter);
1387int netxen_backup_crbinit(struct netxen_adapter *adapter);
1388int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1389int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001390void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001391
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001392int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001393
Dhananjay Phadke29566402008-07-21 19:44:04 -07001394int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1395void netxen_free_sw_resources(struct netxen_adapter *adapter);
1396
1397int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1398void netxen_free_hw_resources(struct netxen_adapter *adapter);
1399
1400void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1401void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1402
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001403void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1404int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001405void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001406void netxen_watchdog_task(struct work_struct *work);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001407void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1408 struct nx_host_rds_ring *rds_ring);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001409int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001410int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001411void netxen_p2_nic_set_multi(struct net_device *netdev);
1412void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001413void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001414int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001415int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001416int netxen_config_rss(struct netxen_adapter *adapter, int enable);
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001417int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001418int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1419void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001420
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001421int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001422int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001423
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001424int netxen_nic_set_mac(struct net_device *netdev, void *p);
1425struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1426
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001427void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001428 struct nx_host_tx_ring *tx_ring);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001429
Amit Kumar Salecha7042cd82009-07-27 11:15:54 -07001430/* Functions from netxen_nic_main.c */
1431int netxen_nic_reset_context(struct netxen_adapter *);
1432
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001433/*
1434 * NetXen Board information
1435 */
1436
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001437#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001438struct netxen_brdinfo {
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001439 int brdtype; /* type of board */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001440 long ports; /* max no of physical ports */
1441 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001442};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001443
Amit S. Kale71bd7872006-12-01 05:36:22 -08001444static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001445 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1446 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1447 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1448 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1449 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1450 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001451 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1452 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1453 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1454 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1455 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1456 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1457 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1458 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001459 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1460 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1461 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001462 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1463 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001464};
1465
Denis Chengff8ac602007-09-02 18:30:18 +08001466#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001467
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001468static inline void get_brd_name_by_type(u32 type, char *name)
1469{
1470 int i, found = 0;
1471 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1472 if (netxen_boards[i].brdtype == type) {
1473 strcpy(name, netxen_boards[i].short_name);
1474 found = 1;
1475 break;
1476 }
1477
1478 }
1479 if (!found)
1480 name = "Unknown";
1481}
1482
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001483static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1484{
1485 smp_mb();
1486 return find_diff_among(tx_ring->producer,
1487 tx_ring->sw_consumer, tx_ring->num_desc);
1488
1489}
1490
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001491int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1492int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001493extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1494extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1495 int *valp);
1496
1497extern struct ethtool_ops netxen_nic_ethtool_ops;
1498
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001499#endif /* __NETXEN_NIC_H_ */