blob: fac806a15a61bd5b7520f5817ce18963bb6e8694 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
Parav Pandit045508a2012-03-26 14:27:13 +000035#include "be_roce.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036
Sathya Perlac346e6e2014-07-17 16:20:32 +053037#define DRV_VER "10.4u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070038#define DRV_NAME "be2net"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000039#define BE_NAME "Emulex BladeEngine2"
40#define BE3_NAME "Emulex BladeEngine3"
41#define OC_NAME "Emulex OneConnect"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000042#define OC_NAME_BE OC_NAME "(be3)"
43#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000044#define OC_NAME_SH OC_NAME "(Skyhawk)"
Suresh Reddyf3effb452014-01-15 13:23:37 +053045#define DRV_DESC "Emulex OneConnect NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070046
Ajit Khapardec4ca2372009-05-18 15:38:55 -070047#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000048#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070049#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070050#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000051#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
52#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
53#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000054#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000055#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000056#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000057#define OC_SUBSYS_DEVICE_ID1 0xE602
58#define OC_SUBSYS_DEVICE_ID2 0xE642
59#define OC_SUBSYS_DEVICE_ID3 0xE612
60#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070061
Sathya Perla6b7c5b92009-03-11 23:32:03 -070062/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000063#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000064/* allocate extra space to allow tunneling decapsulation without head reallocation */
65#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067#define BE_MAX_JUMBO_FRAME_SIZE 9018
68#define BE_MIN_MTU 256
Kalesh AP0d3f5cc2014-09-02 09:56:53 +053069#define BE_MAX_MTU (BE_MAX_JUMBO_FRAME_SIZE - \
70 (ETH_HLEN + ETH_FCS_LEN))
Sathya Perla6b7c5b92009-03-11 23:32:03 -070071
72#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla2632baf2013-10-01 16:00:00 +053073#define BE_MAX_EQD 128u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070074#define BE_MAX_TX_FRAG_COUNT 30
75
76#define EVNT_Q_LEN 1024
77#define TX_Q_LEN 2048
78#define TX_CQ_LEN 1024
79#define RX_Q_LEN 1024 /* Does not support any other value */
80#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000081#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070082#define MCC_CQ_LEN 256
83
Sathya Perla10ef9ab2012-02-09 18:05:27 +000084#define BE2_MAX_RSS_QS 4
Sathya Perla68d7bdc2013-08-27 16:57:35 +053085#define BE3_MAX_RSS_QS 16
86#define BE3_MAX_TX_QS 16
87#define BE3_MAX_EVT_QS 16
Suresh Reddye3dc8672014-01-06 13:02:25 +053088#define BE3_SRIOV_MAX_EVT_QS 8
Sathya Perla10ef9ab2012-02-09 18:05:27 +000089
Sathya Perla68d7bdc2013-08-27 16:57:35 +053090#define MAX_RX_QS 32
91#define MAX_EVT_QS 32
92#define MAX_TX_QS 32
93
Parav Pandit045508a2012-03-26 14:27:13 +000094#define MAX_ROCE_EQS 5
Sathya Perla68d7bdc2013-08-27 16:57:35 +053095#define MAX_MSIX_VECTORS 32
Sathya Perla92bf14a2013-08-27 16:57:32 +053096#define MIN_MSIX_VECTORS 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -070097#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +000098#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070099#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
100
Vasundhara Volam7c5a5242012-08-28 20:37:41 +0000101#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000102#define FW_VER_LEN 32
103
Venkata Duvvurue2557872014-04-21 15:38:00 +0530104#define RSS_INDIR_TABLE_LEN 128
105#define RSS_HASH_KEY_LEN 40
106
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700107struct be_dma_mem {
108 void *va;
109 dma_addr_t dma;
110 u32 size;
111};
112
113struct be_queue_info {
114 struct be_dma_mem dma_mem;
115 u16 len;
116 u16 entry_size; /* Size of an element in the queue */
117 u16 id;
118 u16 tail, head;
119 bool created;
120 atomic_t used; /* Number of valid elements in the queue */
121};
122
Sathya Perla5fb379e2009-06-18 00:02:59 +0000123static inline u32 MODULO(u16 val, u16 limit)
124{
125 BUG_ON(limit & (limit - 1));
126 return val & (limit - 1);
127}
128
129static inline void index_adv(u16 *index, u16 val, u16 limit)
130{
131 *index = MODULO((*index + val), limit);
132}
133
134static inline void index_inc(u16 *index, u16 limit)
135{
136 *index = MODULO((*index + 1), limit);
137}
138
139static inline void *queue_head_node(struct be_queue_info *q)
140{
141 return q->dma_mem.va + q->head * q->entry_size;
142}
143
144static inline void *queue_tail_node(struct be_queue_info *q)
145{
146 return q->dma_mem.va + q->tail * q->entry_size;
147}
148
Somnath Kotur3de09452011-09-30 07:25:05 +0000149static inline void *queue_index_node(struct be_queue_info *q, u16 index)
150{
151 return q->dma_mem.va + index * q->entry_size;
152}
153
Sathya Perla5fb379e2009-06-18 00:02:59 +0000154static inline void queue_head_inc(struct be_queue_info *q)
155{
156 index_inc(&q->head, q->len);
157}
158
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000159static inline void index_dec(u16 *index, u16 limit)
160{
161 *index = MODULO((*index - 1), limit);
162}
163
Sathya Perla5fb379e2009-06-18 00:02:59 +0000164static inline void queue_tail_inc(struct be_queue_info *q)
165{
166 index_inc(&q->tail, q->len);
167}
168
Sathya Perla5fb379e2009-06-18 00:02:59 +0000169struct be_eq_obj {
170 struct be_queue_info q;
171 char desc[32];
172
173 /* Adaptive interrupt coalescing (AIC) info */
174 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000175 u32 min_eqd; /* in usecs */
176 u32 max_eqd; /* in usecs */
177 u32 eqd; /* configured val when aic is off */
178 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000179
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000180 u8 idx; /* array index */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530181 u8 msix_idx;
Sathya Perlad0b9cec2013-01-11 22:47:02 +0000182 u16 spurious_intr;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000183 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000184 struct be_adapter *adapter;
Sathya Perla6384a4d2013-10-25 10:40:16 +0530185
186#ifdef CONFIG_NET_RX_BUSY_POLL
187#define BE_EQ_IDLE 0
188#define BE_EQ_NAPI 1 /* napi owns this EQ */
189#define BE_EQ_POLL 2 /* poll owns this EQ */
190#define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
191#define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
192#define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
193#define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
194#define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
195 unsigned int state;
196 spinlock_t lock; /* lock to serialize napi and busy-poll */
197#endif /* CONFIG_NET_RX_BUSY_POLL */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000198} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000199
Sathya Perla2632baf2013-10-01 16:00:00 +0530200struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
201 bool enable;
202 u32 min_eqd; /* in usecs */
203 u32 max_eqd; /* in usecs */
204 u32 prev_eqd; /* in usecs */
205 u32 et_eqd; /* configured val when aic is off */
206 ulong jiffies;
207 u64 rx_pkts_prev; /* Used to calculate RX pps */
208 u64 tx_reqs_prev; /* Used to calculate TX pps */
209};
210
Sathya Perla6384a4d2013-10-25 10:40:16 +0530211enum {
212 NAPI_POLLING,
213 BUSY_POLLING
214};
215
Sathya Perla5fb379e2009-06-18 00:02:59 +0000216struct be_mcc_obj {
217 struct be_queue_info q;
218 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000219 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000220};
221
Sathya Perla3abcded2010-10-03 22:12:27 -0700222struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000223 u64 tx_bytes;
224 u64 tx_pkts;
225 u64 tx_reqs;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000226 u64 tx_compl;
227 ulong tx_jiffies;
228 u32 tx_stops;
Sathya Perlabc617522013-10-01 16:00:01 +0530229 u32 tx_drv_drops; /* pkts dropped by driver */
Kalesh AP512bb8a2014-09-02 09:56:49 +0530230 /* the error counters are described in be_ethtool.c */
231 u32 tx_hdr_parse_err;
232 u32 tx_dma_err;
233 u32 tx_tso_err;
234 u32 tx_spoof_check_err;
235 u32 tx_qinq_err;
236 u32 tx_internal_parity_err;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000237 struct u64_stats_sync sync;
238 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700239};
240
Sriharsha Basavapatna152ffe52015-02-16 08:03:47 +0530241/* Structure to hold some data of interest obtained from a TX CQE */
242struct be_tx_compl_info {
243 u8 status; /* Completion status */
244 u16 end_index; /* Completed TXQ Index */
245};
246
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700247struct be_tx_obj {
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000248 u32 db_offset;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700249 struct be_queue_info q;
250 struct be_queue_info cq;
Sriharsha Basavapatna152ffe52015-02-16 08:03:47 +0530251 struct be_tx_compl_info txcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700252 /* Remember the skbs that were transmitted */
253 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000254 struct be_tx_stats stats;
Sathya Perla5f07b3c2015-01-05 05:48:34 -0500255 u16 pend_wrb_cnt; /* Number of WRBs yet to be given to HW */
256 u16 last_req_wrb_cnt; /* wrb cnt of the last req in the Q */
257 u16 last_req_hdr; /* index of the last req's hdr-wrb */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000258} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700259
260/* Struct to remember the pages posted for rx frags */
261struct be_rx_page_info {
262 struct page *page;
Sathya Perlae50287b2014-03-04 12:14:38 +0530263 /* set to page-addr for last frag of the page & frag-addr otherwise */
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000264 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700265 u16 page_offset;
Sathya Perlae50287b2014-03-04 12:14:38 +0530266 bool last_frag; /* last frag of the page */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700267};
268
Sathya Perla3abcded2010-10-03 22:12:27 -0700269struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700270 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700271 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000272 u32 rx_drops_no_skbs; /* skb allocation errors */
273 u32 rx_drops_no_frags; /* HW has no fetched frags */
274 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000275 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700276 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000277 u32 rx_compl_err; /* completions with err set */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000278 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700279};
280
Sathya Perla2e588f82011-03-11 02:49:26 +0000281struct be_rx_compl_info {
282 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000283 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000284 u16 pkt_size;
Sathya Perla12004ae2011-08-02 19:57:46 +0000285 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000286 u8 vlanf;
287 u8 num_rcvd;
288 u8 err;
289 u8 ipf;
290 u8 tcpf;
291 u8 udpf;
292 u8 ip_csum;
293 u8 l4_csum;
294 u8 ipv6;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530295 u8 qnq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000296 u8 pkt_type;
Somnath Koture38b1702013-05-29 22:55:56 +0000297 u8 ip_frag;
Sathya Perlac9c47142014-03-27 10:46:19 +0530298 u8 tunneled;
Sathya Perla2e588f82011-03-11 02:49:26 +0000299};
300
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700301struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700302 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700303 struct be_queue_info q;
304 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000305 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700306 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700307 struct be_rx_stats stats;
308 u8 rss_id;
309 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000310} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700311
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000312struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000313 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000314 u32 eth_red_drops;
Vasundhara Volamd3de1542014-09-02 09:56:50 +0530315 u32 dma_map_errors;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000316 u32 rx_drops_no_pbuf;
317 u32 rx_drops_no_txpb;
318 u32 rx_drops_no_erx_descr;
319 u32 rx_drops_no_tpre_descr;
320 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000321 u32 forwarded_packets;
322 u32 rx_drops_mtu;
323 u32 rx_crc_errors;
324 u32 rx_alignment_symbol_errors;
325 u32 rx_pause_frames;
326 u32 rx_priority_pause_frames;
327 u32 rx_control_frames;
328 u32 rx_in_range_errors;
329 u32 rx_out_range_errors;
330 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000331 u32 rx_address_filtered;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000332 u32 rx_dropped_too_small;
333 u32 rx_dropped_too_short;
334 u32 rx_dropped_header_too_small;
335 u32 rx_dropped_tcp_length;
336 u32 rx_dropped_runt;
337 u32 rx_ip_checksum_errs;
338 u32 rx_tcp_checksum_errs;
339 u32 rx_udp_checksum_errs;
340 u32 tx_pauseframes;
341 u32 tx_priority_pauseframes;
342 u32 tx_controlframes;
343 u32 rxpp_fifo_overflow_drop;
344 u32 rx_input_fifo_overflow_drop;
345 u32 pmem_fifo_overflow_drop;
346 u32 jabber_events;
Ajit Khaparde461ae372013-10-03 16:16:50 -0500347 u32 rx_roce_bytes_lsd;
348 u32 rx_roce_bytes_msd;
349 u32 rx_roce_frames;
350 u32 roce_drops_payload_len;
351 u32 roce_drops_crc;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000352};
353
Somnath Koturc5022242014-03-03 14:24:20 +0530354/* A vlan-id of 0xFFFF must be used to clear transparent vlan-tagging */
355#define BE_RESET_VLAN_TAG_ID 0xFFFF
356
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000357struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000358 unsigned char mac_addr[ETH_ALEN];
359 int if_handle;
360 int pmac_id;
361 u16 vlan_tag;
362 u32 tx_rate;
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530363 u32 plink_tracking;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000364};
365
Sathya Perla39f1d942012-05-08 19:41:24 +0000366enum vf_state {
367 ENABLED = 0,
368 ASSIGNED = 1
369};
370
Vasundhara Volam83b06112015-02-06 08:18:36 -0500371#define BE_FLAGS_LINK_STATUS_INIT BIT(1)
372#define BE_FLAGS_SRIOV_ENABLED BIT(2)
373#define BE_FLAGS_WORKER_SCHEDULED BIT(3)
Vasundhara Volam83b06112015-02-06 08:18:36 -0500374#define BE_FLAGS_NAPI_ENABLED BIT(6)
375#define BE_FLAGS_QNQ_ASYNC_EVT_RCVD BIT(7)
376#define BE_FLAGS_VXLAN_OFFLOADS BIT(8)
377#define BE_FLAGS_SETUP_DONE BIT(9)
Vasundhara Volam21252372015-02-06 08:18:42 -0500378#define BE_FLAGS_EVT_INCOMPATIBLE_SFP BIT(10)
Sathya Perlaeb7dd462015-02-23 04:20:11 -0500379#define BE_FLAGS_ERR_DETECTION_SCHEDULED BIT(11)
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000380
Sathya Perlac9c47142014-03-27 10:46:19 +0530381#define BE_UC_PMAC_COUNT 30
382#define BE_VF_UC_PMAC_COUNT 2
Kalesh APf0613382014-08-01 17:47:32 +0530383
Somnath Kotur5c510812013-05-30 02:52:23 +0000384/* Ethtool set_dump flags */
385#define LANCER_INITIATE_FW_DUMP 0x1
Kalesh APf0613382014-08-01 17:47:32 +0530386#define LANCER_DELETE_FW_DUMP 0x2
Somnath Kotur5c510812013-05-30 02:52:23 +0000387
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000388struct phy_info {
Vasundhara Volam21252372015-02-06 08:18:42 -0500389/* From SFF-8472 spec */
390#define SFP_VENDOR_NAME_LEN 17
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000391 u8 transceiver;
392 u8 autoneg;
393 u8 fc_autoneg;
394 u8 port_type;
395 u16 phy_type;
396 u16 interface_type;
397 u32 misc_params;
398 u16 auto_speeds_supported;
399 u16 fixed_speeds_supported;
400 int link_speed;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000401 u32 advertising;
402 u32 supported;
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +0530403 u8 cable_type;
Vasundhara Volam21252372015-02-06 08:18:42 -0500404 u8 vendor_name[SFP_VENDOR_NAME_LEN];
405 u8 vendor_pn[SFP_VENDOR_NAME_LEN];
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000406};
407
Sathya Perla92bf14a2013-08-27 16:57:32 +0530408struct be_resources {
409 u16 max_vfs; /* Total VFs "really" supported by FW/HW */
410 u16 max_mcast_mac;
411 u16 max_tx_qs;
412 u16 max_rss_qs;
413 u16 max_rx_qs;
414 u16 max_uc_mac; /* Max UC MACs programmable */
415 u16 max_vlans; /* Number of vlans supported */
416 u16 max_evt_qs;
417 u32 if_cap_flags;
Vasundhara Volam10cccf62014-06-30 13:01:31 +0530418 u32 vf_if_cap_flags; /* VF if capability flags */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530419};
420
Venkata Duvvurue2557872014-04-21 15:38:00 +0530421struct rss_info {
422 u64 rss_flags;
423 u8 rsstable[RSS_INDIR_TABLE_LEN];
424 u8 rss_queue[RSS_INDIR_TABLE_LEN];
425 u8 rss_hkey[RSS_HASH_KEY_LEN];
426};
427
Sriharsha Basavapatna804abcd2015-02-16 08:03:45 +0530428/* Macros to read/write the 'features' word of be_wrb_params structure.
429 */
430#define BE_WRB_F_BIT(name) BE_WRB_F_##name##_BIT
431#define BE_WRB_F_MASK(name) BIT_MASK(BE_WRB_F_##name##_BIT)
432
433#define BE_WRB_F_GET(word, name) \
434 (((word) & (BE_WRB_F_MASK(name))) >> BE_WRB_F_BIT(name))
435
436#define BE_WRB_F_SET(word, name, val) \
437 ((word) |= (((val) << BE_WRB_F_BIT(name)) & BE_WRB_F_MASK(name)))
438
439/* Feature/offload bits */
440enum {
441 BE_WRB_F_CRC_BIT, /* Ethernet CRC */
442 BE_WRB_F_IPCS_BIT, /* IP csum */
443 BE_WRB_F_TCPCS_BIT, /* TCP csum */
444 BE_WRB_F_UDPCS_BIT, /* UDP csum */
445 BE_WRB_F_LSO_BIT, /* LSO */
446 BE_WRB_F_LSO6_BIT, /* LSO6 */
447 BE_WRB_F_VLAN_BIT, /* VLAN */
448 BE_WRB_F_VLAN_SKIP_HW_BIT /* Skip VLAN tag (workaround) */
449};
450
451/* The structure below provides a HW-agnostic abstraction of WRB params
452 * retrieved from a TX skb. This is in turn passed to chip specific routines
453 * during transmit, to set the corresponding params in the WRB.
454 */
455struct be_wrb_params {
456 u32 features; /* Feature bits */
457 u16 vlan_tag; /* VLAN tag */
458 u16 lso_mss; /* MSS for LSO */
459};
460
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700461struct be_adapter {
462 struct pci_dev *pdev;
463 struct net_device *netdev;
464
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000465 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000466 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000467
Ivan Vecera29849612010-12-14 05:43:19 +0000468 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000469 struct be_dma_mem mbox_mem;
470 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
471 * is stored for freeing purpose */
472 struct be_dma_mem mbox_mem_alloced;
473
474 struct be_mcc_obj mcc_obj;
475 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
476 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477
Sathya Perla92bf14a2013-08-27 16:57:32 +0530478 u16 cfg_num_qs; /* configured via set-channels */
479 u16 num_evt_qs;
480 u16 num_msix_vec;
481 struct be_eq_obj eq_obj[MAX_EVT_QS];
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000482 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700483 bool isr_registered;
484
485 /* TX Rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530486 u16 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000487 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700488
489 /* Rx rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530490 u16 num_rx_qs;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000491 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700492 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000494 struct be_drv_stats drv_stats;
Sathya Perla2632baf2013-10-01 16:00:00 +0530495 struct be_aic_obj aic_obj[MAX_EVT_QS];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700496 u8 vlan_prio_bmap; /* Available Priority BitMap */
497 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000498 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700499
Sathya Perla3abcded2010-10-03 22:12:27 -0700500 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700501 /* Work queue used to perform periodic tasks like getting statistics */
502 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000503 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700504
Sathya Perlaeb7dd462015-02-23 04:20:11 -0500505 struct delayed_work be_err_detection_work;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000506 u32 flags;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000507 u32 cmd_privileges;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700508 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509 char fw_ver[FW_VER_LEN];
Somnath Kotureeb65ce2013-05-26 21:08:36 +0000510 char fw_on_flash[FW_VER_LEN];
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500511
512 /* IFACE filtering fields */
Sathya Perla30128032011-11-10 19:17:57 +0000513 int if_handle; /* Used to configure filtering */
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500514 u32 if_flags; /* Interface filtering flags */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000515 u32 *pmac_id; /* MAC addr handle used by BE card */
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500516 u32 uc_macs; /* Count of secondary UC MAC programmed */
517 unsigned long vids[BITS_TO_LONGS(VLAN_N_VID)];
518 u16 vlans_added;
519
stephen hemminger1a642462011-04-04 11:06:40 +0000520 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700521
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000522 bool eeh_error;
Sathya Perla6589ade2011-11-10 19:18:00 +0000523 bool fw_timeout;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000524 bool hw_error;
525
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700526 u32 port_num;
Vasundhara Volam21252372015-02-06 08:18:42 -0500527 char port_name;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530528 u8 mc_type;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000529 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700530 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000531 u32 rx_fc; /* Rx flow control */
532 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000533 bool stats_cmd_sent;
Parav Pandit045508a2012-03-26 14:27:13 +0000534 struct {
Parav Pandit045508a2012-03-26 14:27:13 +0000535 u32 size;
536 u32 total_size;
537 u64 io_addr;
538 } roce_db;
539 u32 num_msix_roce_vec;
540 struct ocrdma_dev *ocrdma_dev;
541 struct list_head entry;
542
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700543 u32 flash_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530544 struct completion et_cmd_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000545
Vasundhara Volambec84e62014-06-30 13:01:32 +0530546 struct be_resources pool_res; /* resources available for the port */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530547 struct be_resources res; /* resources available for the func */
548 u16 num_vfs; /* Number of VFs provisioned by PF */
Sathya Perla39f1d942012-05-08 19:41:24 +0000549 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000550 struct be_vf_cfg *vf_cfg;
551 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000552 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000553 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000554 u16 pvid;
Sathya Perlac9c47142014-03-27 10:46:19 +0530555 __be16 vxlan_port;
Sriharsha Basavapatna630f4b72014-12-11 03:24:47 -0500556 int vxlan_port_count;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000557 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000558 u8 wol_cap;
Suresh Reddy76a9e082014-01-15 13:23:40 +0530559 bool wol_en;
Vasundhara Volam0ad31572013-04-21 23:28:16 +0000560 u16 asic_rev;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000561 u16 qnq_vid;
Somnath Kotur941a77d2012-05-17 22:59:03 +0000562 u32 msg_enable;
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000563 int be_get_temp_freq;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000564 u8 pf_number;
Venkata Duvvurue2557872014-04-21 15:38:00 +0530565 struct rss_info rss_info;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700566};
567
Sathya Perla39f1d942012-05-08 19:41:24 +0000568#define be_physfn(adapter) (!adapter->virtfn)
Ajit Khaparde2c7a9dc2013-11-22 12:51:28 -0600569#define be_virtfn(adapter) (adapter->virtfn)
Vasundhara Volamf174c7e2014-07-17 16:20:31 +0530570#define sriov_enabled(adapter) (adapter->flags & \
571 BE_FLAGS_SRIOV_ENABLED)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530572
Sathya Perla11ac75e2011-12-13 00:58:50 +0000573#define for_all_vfs(adapter, vf_cfg, i) \
574 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
575 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000576
Sathya Perla5b8821b2011-08-02 19:57:44 +0000577#define ON 1
578#define OFF 0
Sathya Perlaca34fe32012-11-06 17:48:56 +0000579
Sathya Perla92bf14a2013-08-27 16:57:32 +0530580#define be_max_vlans(adapter) (adapter->res.max_vlans)
581#define be_max_uc(adapter) (adapter->res.max_uc_mac)
582#define be_max_mc(adapter) (adapter->res.max_mcast_mac)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530583#define be_max_vfs(adapter) (adapter->pool_res.max_vfs)
Sathya Perla92bf14a2013-08-27 16:57:32 +0530584#define be_max_rss(adapter) (adapter->res.max_rss_qs)
585#define be_max_txqs(adapter) (adapter->res.max_tx_qs)
586#define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
587#define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
588#define be_max_eqs(adapter) (adapter->res.max_evt_qs)
589#define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
590
591static inline u16 be_max_qs(struct be_adapter *adapter)
592{
593 /* If no RSS, need atleast the one def RXQ */
594 u16 num = max_t(u16, be_max_rss(adapter), 1);
595
596 num = min(num, be_max_eqs(adapter));
597 return min_t(u16, num, num_online_cpus());
598}
599
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530600/* Is BE in pvid_tagging mode */
601#define be_pvid_tagging_enabled(adapter) (adapter->pvid)
602
603/* Is BE in QNQ multi-channel mode */
Suresh Reddy66064db2014-06-23 16:41:29 +0530604#define be_is_qnq_mode(adapter) (adapter->function_mode & QNQ_MODE)
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530605
Sathya Perlaca34fe32012-11-06 17:48:56 +0000606#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
607 adapter->pdev->device == OC_DEVICE_ID4)
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000608
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +0000609#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
610 adapter->pdev->device == OC_DEVICE_ID6)
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000611
Sathya Perlaca34fe32012-11-06 17:48:56 +0000612#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
613 adapter->pdev->device == OC_DEVICE_ID2)
614
615#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
616 adapter->pdev->device == OC_DEVICE_ID1)
617
618#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000619
Sathya Perladbf0f2a2012-11-06 17:49:00 +0000620#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
621 (adapter->function_mode & RDMA_ENABLED))
Parav Pandit045508a2012-03-26 14:27:13 +0000622
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700623extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700624
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000625#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000626#define num_irqs(adapter) (msix_enabled(adapter) ? \
627 adapter->num_msix_vec : 1)
628#define tx_stats(txo) (&(txo)->stats)
629#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700630
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000631/* The default RXQ is the last RXQ */
632#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700633
Sathya Perla3abcded2010-10-03 22:12:27 -0700634#define for_all_rx_queues(adapter, rxo, i) \
635 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
636 i++, rxo++)
637
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000638/* Skip the default non-rss queue (last one)*/
Sathya Perla3abcded2010-10-03 22:12:27 -0700639#define for_all_rss_queues(adapter, rxo, i) \
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000640 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
Sathya Perla3abcded2010-10-03 22:12:27 -0700641 i++, rxo++)
642
Sathya Perla3c8def92011-06-12 20:01:58 +0000643#define for_all_tx_queues(adapter, txo, i) \
644 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
645 i++, txo++)
646
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000647#define for_all_evt_queues(adapter, eqo, i) \
648 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
649 i++, eqo++)
650
Sathya Perla6384a4d2013-10-25 10:40:16 +0530651#define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
652 for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
653 i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
654
Sathya Perlaa4906ea2014-09-02 09:56:56 +0530655#define for_all_tx_queues_on_eq(adapter, eqo, txo, i) \
656 for (i = eqo->idx, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs;\
657 i += adapter->num_evt_qs, txo += adapter->num_evt_qs)
658
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000659#define is_mcc_eqo(eqo) (eqo->idx == 0)
660#define mcc_eqo(adapter) (&adapter->eq_obj[0])
661
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700662#define PAGE_SHIFT_4K 12
663#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
664
665/* Returns number of pages spanned by the data starting at the given addr */
666#define PAGES_4K_SPANNED(_address, size) \
667 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
668 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
669
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700670/* Returns bit offset within a DWORD of a bitfield */
671#define AMAP_BIT_OFFSET(_struct, field) \
672 (((size_t)&(((_struct *)0)->field))%32)
673
674/* Returns the bit mask of the field that is NOT shifted into location. */
675static inline u32 amap_mask(u32 bitsize)
676{
677 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
678}
679
680static inline void
681amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
682{
683 u32 *dw = (u32 *) ptr + dw_offset;
684 *dw &= ~(mask << offset);
685 *dw |= (mask & value) << offset;
686}
687
688#define AMAP_SET_BITS(_struct, field, ptr, val) \
689 amap_set(ptr, \
690 offsetof(_struct, field)/32, \
691 amap_mask(sizeof(((_struct *)0)->field)), \
692 AMAP_BIT_OFFSET(_struct, field), \
693 val)
694
695static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
696{
697 u32 *dw = (u32 *) ptr;
698 return mask & (*(dw + dw_offset) >> offset);
699}
700
701#define AMAP_GET_BITS(_struct, field, ptr) \
702 amap_get(ptr, \
703 offsetof(_struct, field)/32, \
704 amap_mask(sizeof(((_struct *)0)->field)), \
705 AMAP_BIT_OFFSET(_struct, field))
706
Sathya Perlac3c18bc2014-09-02 09:56:47 +0530707#define GET_RX_COMPL_V0_BITS(field, ptr) \
708 AMAP_GET_BITS(struct amap_eth_rx_compl_v0, field, ptr)
709
710#define GET_RX_COMPL_V1_BITS(field, ptr) \
711 AMAP_GET_BITS(struct amap_eth_rx_compl_v1, field, ptr)
712
713#define GET_TX_COMPL_BITS(field, ptr) \
714 AMAP_GET_BITS(struct amap_eth_tx_compl, field, ptr)
715
716#define SET_TX_WRB_HDR_BITS(field, ptr, val) \
717 AMAP_SET_BITS(struct amap_eth_hdr_wrb, field, ptr, val)
718
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700719#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
720#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
721static inline void swap_dws(void *wrb, int len)
722{
723#ifdef __BIG_ENDIAN
724 u32 *dw = wrb;
725 BUG_ON(len % 4);
726 do {
727 *dw = cpu_to_le32(*dw);
728 dw++;
729 len -= 4;
730 } while (len);
731#endif /* __BIG_ENDIAN */
732}
733
Kalesh AP0532d4e2014-07-17 16:20:23 +0530734#define be_cmd_status(status) (status > 0 ? -EIO : status)
735
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700736static inline u8 is_tcp_pkt(struct sk_buff *skb)
737{
738 u8 val = 0;
739
740 if (ip_hdr(skb)->version == 4)
741 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
742 else if (ip_hdr(skb)->version == 6)
743 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
744
745 return val;
746}
747
748static inline u8 is_udp_pkt(struct sk_buff *skb)
749{
750 u8 val = 0;
751
752 if (ip_hdr(skb)->version == 4)
753 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
754 else if (ip_hdr(skb)->version == 6)
755 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
756
757 return val;
758}
759
Somnath Kotur93040ae2012-06-26 22:32:10 +0000760static inline bool is_ipv4_pkt(struct sk_buff *skb)
761{
Li RongQinge8efcec2012-07-04 16:05:42 +0000762 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
Somnath Kotur93040ae2012-06-26 22:32:10 +0000763}
764
Ajit Khaparde4b972912011-04-06 18:07:43 +0000765static inline bool be_multi_rxq(const struct be_adapter *adapter)
766{
767 return adapter->num_rx_qs > 1;
768}
769
Sathya Perla6589ade2011-11-10 19:18:00 +0000770static inline bool be_error(struct be_adapter *adapter)
771{
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000772 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
773}
774
Sathya Perlad23e9462012-12-17 19:38:51 +0000775static inline bool be_hw_error(struct be_adapter *adapter)
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000776{
777 return adapter->eeh_error || adapter->hw_error;
778}
779
780static inline void be_clear_all_error(struct be_adapter *adapter)
781{
782 adapter->eeh_error = false;
783 adapter->hw_error = false;
784 adapter->fw_timeout = false;
Sathya Perla6589ade2011-11-10 19:18:00 +0000785}
786
Joe Perches31886e82013-09-23 15:11:36 -0700787void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
788 u16 num_popped);
789void be_link_status_update(struct be_adapter *adapter, u8 link_status);
790void be_parse_stats(struct be_adapter *adapter);
791int be_load_fw(struct be_adapter *adapter, u8 *func);
792bool be_is_wol_supported(struct be_adapter *adapter);
793bool be_pause_supported(struct be_adapter *adapter);
794u32 be_get_fw_log_level(struct be_adapter *adapter);
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530795int be_update_queues(struct be_adapter *adapter);
796int be_poll(struct napi_struct *napi, int budget);
Somnath Kotur941a77d2012-05-17 22:59:03 +0000797
Parav Pandit045508a2012-03-26 14:27:13 +0000798/*
799 * internal function to initialize-cleanup roce device.
800 */
Joe Perches31886e82013-09-23 15:11:36 -0700801void be_roce_dev_add(struct be_adapter *);
802void be_roce_dev_remove(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000803
804/*
805 * internal function to open-close roce device during ifup-ifdown.
806 */
Joe Perches31886e82013-09-23 15:11:36 -0700807void be_roce_dev_open(struct be_adapter *);
808void be_roce_dev_close(struct be_adapter *);
Devesh Sharmad114f992014-06-10 19:32:15 +0530809void be_roce_dev_shutdown(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000810
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700811#endif /* BE_H */