blob: a9f239adc3e3a7db481026e31367281ce6d1e6f5 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070033
34#include "be_hw.h"
Parav Pandit045508a2012-03-26 14:27:13 +000035#include "be_roce.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036
Sathya Perlac346e6e2014-07-17 16:20:32 +053037#define DRV_VER "10.4u"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070038#define DRV_NAME "be2net"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000039#define BE_NAME "Emulex BladeEngine2"
40#define BE3_NAME "Emulex BladeEngine3"
41#define OC_NAME "Emulex OneConnect"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000042#define OC_NAME_BE OC_NAME "(be3)"
43#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000044#define OC_NAME_SH OC_NAME "(Skyhawk)"
Suresh Reddyf3effb452014-01-15 13:23:37 +053045#define DRV_DESC "Emulex OneConnect NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070046
Ajit Khapardec4ca2372009-05-18 15:38:55 -070047#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000048#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070049#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070050#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000051#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
52#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
53#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000054#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000055#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000056#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000057#define OC_SUBSYS_DEVICE_ID1 0xE602
58#define OC_SUBSYS_DEVICE_ID2 0xE642
59#define OC_SUBSYS_DEVICE_ID3 0xE612
60#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070061
62static inline char *nic_name(struct pci_dev *pdev)
63{
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070064 switch (pdev->device) {
65 case OC_DEVICE_ID1:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070066 return OC_NAME;
Ajit Khapardee254f6e2010-02-09 01:28:35 +000067 case OC_DEVICE_ID2:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000068 return OC_NAME_BE;
69 case OC_DEVICE_ID3:
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000070 case OC_DEVICE_ID4:
Sathya Perlafe6d2a32010-11-21 23:25:50 +000071 return OC_NAME_LANCER;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070072 case BE_DEVICE_ID2:
73 return BE3_NAME;
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000074 case OC_DEVICE_ID5:
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000075 case OC_DEVICE_ID6:
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000076 return OC_NAME_SH;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070077 default:
Ajit Khapardec4ca2372009-05-18 15:38:55 -070078 return BE_NAME;
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070079 }
Ajit Khapardec4ca2372009-05-18 15:38:55 -070080}
81
Sathya Perla6b7c5b92009-03-11 23:32:03 -070082/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000083#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000084/* allocate extra space to allow tunneling decapsulation without head reallocation */
85#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
86
Sathya Perla6b7c5b92009-03-11 23:32:03 -070087#define BE_MAX_JUMBO_FRAME_SIZE 9018
88#define BE_MIN_MTU 256
Kalesh AP0d3f5cc2014-09-02 09:56:53 +053089#define BE_MAX_MTU (BE_MAX_JUMBO_FRAME_SIZE - \
90 (ETH_HLEN + ETH_FCS_LEN))
Sathya Perla6b7c5b92009-03-11 23:32:03 -070091
92#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla2632baf2013-10-01 16:00:00 +053093#define BE_MAX_EQD 128u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070094#define BE_MAX_TX_FRAG_COUNT 30
95
96#define EVNT_Q_LEN 1024
97#define TX_Q_LEN 2048
98#define TX_CQ_LEN 1024
99#define RX_Q_LEN 1024 /* Does not support any other value */
100#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +0000101#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700102#define MCC_CQ_LEN 256
103
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000104#define BE2_MAX_RSS_QS 4
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530105#define BE3_MAX_RSS_QS 16
106#define BE3_MAX_TX_QS 16
107#define BE3_MAX_EVT_QS 16
Suresh Reddye3dc8672014-01-06 13:02:25 +0530108#define BE3_SRIOV_MAX_EVT_QS 8
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000109
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530110#define MAX_RX_QS 32
111#define MAX_EVT_QS 32
112#define MAX_TX_QS 32
113
Parav Pandit045508a2012-03-26 14:27:13 +0000114#define MAX_ROCE_EQS 5
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530115#define MAX_MSIX_VECTORS 32
Sathya Perla92bf14a2013-08-27 16:57:32 +0530116#define MIN_MSIX_VECTORS 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700117#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000118#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700119#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
120
Vasundhara Volam7c5a5242012-08-28 20:37:41 +0000121#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000122#define FW_VER_LEN 32
123
Venkata Duvvurue2557872014-04-21 15:38:00 +0530124#define RSS_INDIR_TABLE_LEN 128
125#define RSS_HASH_KEY_LEN 40
126
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700127struct be_dma_mem {
128 void *va;
129 dma_addr_t dma;
130 u32 size;
131};
132
133struct be_queue_info {
134 struct be_dma_mem dma_mem;
135 u16 len;
136 u16 entry_size; /* Size of an element in the queue */
137 u16 id;
138 u16 tail, head;
139 bool created;
140 atomic_t used; /* Number of valid elements in the queue */
141};
142
Sathya Perla5fb379e2009-06-18 00:02:59 +0000143static inline u32 MODULO(u16 val, u16 limit)
144{
145 BUG_ON(limit & (limit - 1));
146 return val & (limit - 1);
147}
148
149static inline void index_adv(u16 *index, u16 val, u16 limit)
150{
151 *index = MODULO((*index + val), limit);
152}
153
154static inline void index_inc(u16 *index, u16 limit)
155{
156 *index = MODULO((*index + 1), limit);
157}
158
159static inline void *queue_head_node(struct be_queue_info *q)
160{
161 return q->dma_mem.va + q->head * q->entry_size;
162}
163
164static inline void *queue_tail_node(struct be_queue_info *q)
165{
166 return q->dma_mem.va + q->tail * q->entry_size;
167}
168
Somnath Kotur3de09452011-09-30 07:25:05 +0000169static inline void *queue_index_node(struct be_queue_info *q, u16 index)
170{
171 return q->dma_mem.va + index * q->entry_size;
172}
173
Sathya Perla5fb379e2009-06-18 00:02:59 +0000174static inline void queue_head_inc(struct be_queue_info *q)
175{
176 index_inc(&q->head, q->len);
177}
178
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000179static inline void index_dec(u16 *index, u16 limit)
180{
181 *index = MODULO((*index - 1), limit);
182}
183
Sathya Perla5fb379e2009-06-18 00:02:59 +0000184static inline void queue_tail_inc(struct be_queue_info *q)
185{
186 index_inc(&q->tail, q->len);
187}
188
Sathya Perla5fb379e2009-06-18 00:02:59 +0000189struct be_eq_obj {
190 struct be_queue_info q;
191 char desc[32];
192
193 /* Adaptive interrupt coalescing (AIC) info */
194 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000195 u32 min_eqd; /* in usecs */
196 u32 max_eqd; /* in usecs */
197 u32 eqd; /* configured val when aic is off */
198 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000199
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000200 u8 idx; /* array index */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530201 u8 msix_idx;
Sathya Perlad0b9cec2013-01-11 22:47:02 +0000202 u16 spurious_intr;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000203 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000204 struct be_adapter *adapter;
Sathya Perla6384a4d2013-10-25 10:40:16 +0530205
206#ifdef CONFIG_NET_RX_BUSY_POLL
207#define BE_EQ_IDLE 0
208#define BE_EQ_NAPI 1 /* napi owns this EQ */
209#define BE_EQ_POLL 2 /* poll owns this EQ */
210#define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
211#define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
212#define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
213#define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
214#define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
215 unsigned int state;
216 spinlock_t lock; /* lock to serialize napi and busy-poll */
217#endif /* CONFIG_NET_RX_BUSY_POLL */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000218} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000219
Sathya Perla2632baf2013-10-01 16:00:00 +0530220struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
221 bool enable;
222 u32 min_eqd; /* in usecs */
223 u32 max_eqd; /* in usecs */
224 u32 prev_eqd; /* in usecs */
225 u32 et_eqd; /* configured val when aic is off */
226 ulong jiffies;
227 u64 rx_pkts_prev; /* Used to calculate RX pps */
228 u64 tx_reqs_prev; /* Used to calculate TX pps */
229};
230
Sathya Perla6384a4d2013-10-25 10:40:16 +0530231enum {
232 NAPI_POLLING,
233 BUSY_POLLING
234};
235
Sathya Perla5fb379e2009-06-18 00:02:59 +0000236struct be_mcc_obj {
237 struct be_queue_info q;
238 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000239 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000240};
241
Sathya Perla3abcded2010-10-03 22:12:27 -0700242struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000243 u64 tx_bytes;
244 u64 tx_pkts;
245 u64 tx_reqs;
246 u64 tx_wrbs;
247 u64 tx_compl;
248 ulong tx_jiffies;
249 u32 tx_stops;
Sathya Perlabc617522013-10-01 16:00:01 +0530250 u32 tx_drv_drops; /* pkts dropped by driver */
Kalesh AP512bb8a2014-09-02 09:56:49 +0530251 /* the error counters are described in be_ethtool.c */
252 u32 tx_hdr_parse_err;
253 u32 tx_dma_err;
254 u32 tx_tso_err;
255 u32 tx_spoof_check_err;
256 u32 tx_qinq_err;
257 u32 tx_internal_parity_err;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000258 struct u64_stats_sync sync;
259 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700260};
261
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700262struct be_tx_obj {
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000263 u32 db_offset;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700264 struct be_queue_info q;
265 struct be_queue_info cq;
266 /* Remember the skbs that were transmitted */
267 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000268 struct be_tx_stats stats;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000269} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700270
271/* Struct to remember the pages posted for rx frags */
272struct be_rx_page_info {
273 struct page *page;
Sathya Perlae50287b2014-03-04 12:14:38 +0530274 /* set to page-addr for last frag of the page & frag-addr otherwise */
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000275 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700276 u16 page_offset;
Sathya Perlae50287b2014-03-04 12:14:38 +0530277 bool last_frag; /* last frag of the page */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700278};
279
Sathya Perla3abcded2010-10-03 22:12:27 -0700280struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700281 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700282 u64 rx_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000283 u32 rx_drops_no_skbs; /* skb allocation errors */
284 u32 rx_drops_no_frags; /* HW has no fetched frags */
285 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000286 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700287 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000288 u32 rx_compl_err; /* completions with err set */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000289 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700290};
291
Sathya Perla2e588f82011-03-11 02:49:26 +0000292struct be_rx_compl_info {
293 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000294 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000295 u16 pkt_size;
Sathya Perla12004ae2011-08-02 19:57:46 +0000296 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000297 u8 vlanf;
298 u8 num_rcvd;
299 u8 err;
300 u8 ipf;
301 u8 tcpf;
302 u8 udpf;
303 u8 ip_csum;
304 u8 l4_csum;
305 u8 ipv6;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530306 u8 qnq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000307 u8 pkt_type;
Somnath Koture38b1702013-05-29 22:55:56 +0000308 u8 ip_frag;
Sathya Perlac9c47142014-03-27 10:46:19 +0530309 u8 tunneled;
Sathya Perla2e588f82011-03-11 02:49:26 +0000310};
311
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700312struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700313 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700314 struct be_queue_info q;
315 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000316 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700317 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700318 struct be_rx_stats stats;
319 u8 rss_id;
320 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000321} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700322
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000323struct be_drv_stats {
Somnath Kotur9ae081c2011-09-30 07:23:35 +0000324 u32 be_on_die_temperature;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000325 u32 eth_red_drops;
Vasundhara Volamd3de1542014-09-02 09:56:50 +0530326 u32 dma_map_errors;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000327 u32 rx_drops_no_pbuf;
328 u32 rx_drops_no_txpb;
329 u32 rx_drops_no_erx_descr;
330 u32 rx_drops_no_tpre_descr;
331 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000332 u32 forwarded_packets;
333 u32 rx_drops_mtu;
334 u32 rx_crc_errors;
335 u32 rx_alignment_symbol_errors;
336 u32 rx_pause_frames;
337 u32 rx_priority_pause_frames;
338 u32 rx_control_frames;
339 u32 rx_in_range_errors;
340 u32 rx_out_range_errors;
341 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000342 u32 rx_address_filtered;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000343 u32 rx_dropped_too_small;
344 u32 rx_dropped_too_short;
345 u32 rx_dropped_header_too_small;
346 u32 rx_dropped_tcp_length;
347 u32 rx_dropped_runt;
348 u32 rx_ip_checksum_errs;
349 u32 rx_tcp_checksum_errs;
350 u32 rx_udp_checksum_errs;
351 u32 tx_pauseframes;
352 u32 tx_priority_pauseframes;
353 u32 tx_controlframes;
354 u32 rxpp_fifo_overflow_drop;
355 u32 rx_input_fifo_overflow_drop;
356 u32 pmem_fifo_overflow_drop;
357 u32 jabber_events;
Ajit Khaparde461ae372013-10-03 16:16:50 -0500358 u32 rx_roce_bytes_lsd;
359 u32 rx_roce_bytes_msd;
360 u32 rx_roce_frames;
361 u32 roce_drops_payload_len;
362 u32 roce_drops_crc;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000363};
364
Somnath Koturc5022242014-03-03 14:24:20 +0530365/* A vlan-id of 0xFFFF must be used to clear transparent vlan-tagging */
366#define BE_RESET_VLAN_TAG_ID 0xFFFF
367
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000368struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000369 unsigned char mac_addr[ETH_ALEN];
370 int if_handle;
371 int pmac_id;
372 u16 vlan_tag;
373 u32 tx_rate;
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530374 u32 plink_tracking;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000375};
376
Sathya Perla39f1d942012-05-08 19:41:24 +0000377enum vf_state {
378 ENABLED = 0,
379 ASSIGNED = 1
380};
381
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000382#define BE_FLAGS_LINK_STATUS_INIT 1
Vasundhara Volamf174c7e2014-07-17 16:20:31 +0530383#define BE_FLAGS_SRIOV_ENABLED (1 << 2)
Sathya Perla191eb752012-02-23 18:50:13 +0000384#define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
Ajit Khaparded9d604f2013-09-27 15:17:58 -0500385#define BE_FLAGS_VLAN_PROMISC (1 << 4)
Kalesh APa0794882014-05-30 19:06:23 +0530386#define BE_FLAGS_MCAST_PROMISC (1 << 5)
Somnath Kotur04d3d622013-05-02 03:36:55 +0000387#define BE_FLAGS_NAPI_ENABLED (1 << 9)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000388#define BE_FLAGS_QNQ_ASYNC_EVT_RCVD (1 << 11)
Sathya Perlac9c47142014-03-27 10:46:19 +0530389#define BE_FLAGS_VXLAN_OFFLOADS (1 << 12)
Kalesh APe1ad8e32014-04-14 16:12:41 +0530390#define BE_FLAGS_SETUP_DONE (1 << 13)
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000391
Sathya Perlac9c47142014-03-27 10:46:19 +0530392#define BE_UC_PMAC_COUNT 30
393#define BE_VF_UC_PMAC_COUNT 2
Kalesh APf0613382014-08-01 17:47:32 +0530394
Somnath Kotur5c510812013-05-30 02:52:23 +0000395/* Ethtool set_dump flags */
396#define LANCER_INITIATE_FW_DUMP 0x1
Kalesh APf0613382014-08-01 17:47:32 +0530397#define LANCER_DELETE_FW_DUMP 0x2
Somnath Kotur5c510812013-05-30 02:52:23 +0000398
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000399struct phy_info {
400 u8 transceiver;
401 u8 autoneg;
402 u8 fc_autoneg;
403 u8 port_type;
404 u16 phy_type;
405 u16 interface_type;
406 u32 misc_params;
407 u16 auto_speeds_supported;
408 u16 fixed_speeds_supported;
409 int link_speed;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000410 u32 dac_cable_len;
411 u32 advertising;
412 u32 supported;
413};
414
Sathya Perla92bf14a2013-08-27 16:57:32 +0530415struct be_resources {
416 u16 max_vfs; /* Total VFs "really" supported by FW/HW */
417 u16 max_mcast_mac;
418 u16 max_tx_qs;
419 u16 max_rss_qs;
420 u16 max_rx_qs;
421 u16 max_uc_mac; /* Max UC MACs programmable */
422 u16 max_vlans; /* Number of vlans supported */
423 u16 max_evt_qs;
424 u32 if_cap_flags;
Vasundhara Volam10cccf62014-06-30 13:01:31 +0530425 u32 vf_if_cap_flags; /* VF if capability flags */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530426};
427
Venkata Duvvurue2557872014-04-21 15:38:00 +0530428struct rss_info {
429 u64 rss_flags;
430 u8 rsstable[RSS_INDIR_TABLE_LEN];
431 u8 rss_queue[RSS_INDIR_TABLE_LEN];
432 u8 rss_hkey[RSS_HASH_KEY_LEN];
433};
434
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700435struct be_adapter {
436 struct pci_dev *pdev;
437 struct net_device *netdev;
438
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000439 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000440 u8 __iomem *db; /* Door Bell */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000441
Ivan Vecera29849612010-12-14 05:43:19 +0000442 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000443 struct be_dma_mem mbox_mem;
444 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
445 * is stored for freeing purpose */
446 struct be_dma_mem mbox_mem_alloced;
447
448 struct be_mcc_obj mcc_obj;
449 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
450 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700451
Sathya Perla92bf14a2013-08-27 16:57:32 +0530452 u16 cfg_num_qs; /* configured via set-channels */
453 u16 num_evt_qs;
454 u16 num_msix_vec;
455 struct be_eq_obj eq_obj[MAX_EVT_QS];
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000456 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700457 bool isr_registered;
458
459 /* TX Rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530460 u16 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000461 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700462
463 /* Rx rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530464 u16 num_rx_qs;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000465 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700466 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700467
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000468 struct be_drv_stats drv_stats;
Sathya Perla2632baf2013-10-01 16:00:00 +0530469 struct be_aic_obj aic_obj[MAX_EVT_QS];
Ajit Khaparde82903e42010-02-09 01:34:57 +0000470 u16 vlans_added;
Ravikumar Nelavellif6cbd362014-05-09 13:29:16 +0530471 unsigned long vids[BITS_TO_LONGS(VLAN_N_VID)];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700472 u8 vlan_prio_bmap; /* Available Priority BitMap */
473 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000474 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700475
Sathya Perla3abcded2010-10-03 22:12:27 -0700476 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477 /* Work queue used to perform periodic tasks like getting statistics */
478 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000479 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700480
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000481 struct delayed_work func_recovery_work;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000482 u32 flags;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000483 u32 cmd_privileges;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700484 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700485 char fw_ver[FW_VER_LEN];
Somnath Kotureeb65ce2013-05-26 21:08:36 +0000486 char fw_on_flash[FW_VER_LEN];
Sathya Perla30128032011-11-10 19:17:57 +0000487 int if_handle; /* Used to configure filtering */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000488 u32 *pmac_id; /* MAC addr handle used by BE card */
stephen hemminger1a642462011-04-04 11:06:40 +0000489 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700490
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000491 bool eeh_error;
Sathya Perla6589ade2011-11-10 19:18:00 +0000492 bool fw_timeout;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000493 bool hw_error;
494
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700495 u32 port_num;
Sathya Perla24307ee2009-06-18 00:09:25 +0000496 bool promiscuous;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530497 u8 mc_type;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000498 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700499 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000500 u32 rx_fc; /* Rx flow control */
501 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000502 bool stats_cmd_sent;
Parav Pandit045508a2012-03-26 14:27:13 +0000503 struct {
Parav Pandit045508a2012-03-26 14:27:13 +0000504 u32 size;
505 u32 total_size;
506 u64 io_addr;
507 } roce_db;
508 u32 num_msix_roce_vec;
509 struct ocrdma_dev *ocrdma_dev;
510 struct list_head entry;
511
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700512 u32 flash_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530513 struct completion et_cmd_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000514
Vasundhara Volambec84e62014-06-30 13:01:32 +0530515 struct be_resources pool_res; /* resources available for the port */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530516 struct be_resources res; /* resources available for the func */
517 u16 num_vfs; /* Number of VFs provisioned by PF */
Sathya Perla39f1d942012-05-08 19:41:24 +0000518 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000519 struct be_vf_cfg *vf_cfg;
520 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000521 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000522 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000523 u16 pvid;
Sathya Perlac9c47142014-03-27 10:46:19 +0530524 __be16 vxlan_port;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000525 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000526 u8 wol_cap;
Suresh Reddy76a9e082014-01-15 13:23:40 +0530527 bool wol_en;
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000528 u32 uc_macs; /* Count of secondary UC MAC programmed */
Vasundhara Volam0ad31572013-04-21 23:28:16 +0000529 u16 asic_rev;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000530 u16 qnq_vid;
Somnath Kotur941a77d2012-05-17 22:59:03 +0000531 u32 msg_enable;
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000532 int be_get_temp_freq;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000533 u8 pf_number;
Venkata Duvvurue2557872014-04-21 15:38:00 +0530534 struct rss_info rss_info;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700535};
536
Sathya Perla39f1d942012-05-08 19:41:24 +0000537#define be_physfn(adapter) (!adapter->virtfn)
Ajit Khaparde2c7a9dc2013-11-22 12:51:28 -0600538#define be_virtfn(adapter) (adapter->virtfn)
Vasundhara Volamf174c7e2014-07-17 16:20:31 +0530539#define sriov_enabled(adapter) (adapter->flags & \
540 BE_FLAGS_SRIOV_ENABLED)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530541
Sathya Perla11ac75e2011-12-13 00:58:50 +0000542#define for_all_vfs(adapter, vf_cfg, i) \
543 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
544 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000545
Sathya Perla5b8821b2011-08-02 19:57:44 +0000546#define ON 1
547#define OFF 0
Sathya Perlaca34fe32012-11-06 17:48:56 +0000548
Sathya Perla92bf14a2013-08-27 16:57:32 +0530549#define be_max_vlans(adapter) (adapter->res.max_vlans)
550#define be_max_uc(adapter) (adapter->res.max_uc_mac)
551#define be_max_mc(adapter) (adapter->res.max_mcast_mac)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530552#define be_max_vfs(adapter) (adapter->pool_res.max_vfs)
Sathya Perla92bf14a2013-08-27 16:57:32 +0530553#define be_max_rss(adapter) (adapter->res.max_rss_qs)
554#define be_max_txqs(adapter) (adapter->res.max_tx_qs)
555#define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
556#define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
557#define be_max_eqs(adapter) (adapter->res.max_evt_qs)
558#define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
559
560static inline u16 be_max_qs(struct be_adapter *adapter)
561{
562 /* If no RSS, need atleast the one def RXQ */
563 u16 num = max_t(u16, be_max_rss(adapter), 1);
564
565 num = min(num, be_max_eqs(adapter));
566 return min_t(u16, num, num_online_cpus());
567}
568
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530569/* Is BE in pvid_tagging mode */
570#define be_pvid_tagging_enabled(adapter) (adapter->pvid)
571
572/* Is BE in QNQ multi-channel mode */
Suresh Reddy66064db2014-06-23 16:41:29 +0530573#define be_is_qnq_mode(adapter) (adapter->function_mode & QNQ_MODE)
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530574
Sathya Perlaca34fe32012-11-06 17:48:56 +0000575#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
576 adapter->pdev->device == OC_DEVICE_ID4)
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000577
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +0000578#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
579 adapter->pdev->device == OC_DEVICE_ID6)
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000580
Sathya Perlaca34fe32012-11-06 17:48:56 +0000581#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
582 adapter->pdev->device == OC_DEVICE_ID2)
583
584#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
585 adapter->pdev->device == OC_DEVICE_ID1)
586
587#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000588
Sathya Perladbf0f2a2012-11-06 17:49:00 +0000589#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
590 (adapter->function_mode & RDMA_ENABLED))
Parav Pandit045508a2012-03-26 14:27:13 +0000591
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700592extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700593
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000594#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000595#define num_irqs(adapter) (msix_enabled(adapter) ? \
596 adapter->num_msix_vec : 1)
597#define tx_stats(txo) (&(txo)->stats)
598#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700599
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000600/* The default RXQ is the last RXQ */
601#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700602
Sathya Perla3abcded2010-10-03 22:12:27 -0700603#define for_all_rx_queues(adapter, rxo, i) \
604 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
605 i++, rxo++)
606
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000607/* Skip the default non-rss queue (last one)*/
Sathya Perla3abcded2010-10-03 22:12:27 -0700608#define for_all_rss_queues(adapter, rxo, i) \
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000609 for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
Sathya Perla3abcded2010-10-03 22:12:27 -0700610 i++, rxo++)
611
Sathya Perla3c8def92011-06-12 20:01:58 +0000612#define for_all_tx_queues(adapter, txo, i) \
613 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
614 i++, txo++)
615
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000616#define for_all_evt_queues(adapter, eqo, i) \
617 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
618 i++, eqo++)
619
Sathya Perla6384a4d2013-10-25 10:40:16 +0530620#define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
621 for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
622 i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
623
Sathya Perlaa4906ea2014-09-02 09:56:56 +0530624#define for_all_tx_queues_on_eq(adapter, eqo, txo, i) \
625 for (i = eqo->idx, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs;\
626 i += adapter->num_evt_qs, txo += adapter->num_evt_qs)
627
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000628#define is_mcc_eqo(eqo) (eqo->idx == 0)
629#define mcc_eqo(adapter) (&adapter->eq_obj[0])
630
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700631#define PAGE_SHIFT_4K 12
632#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
633
634/* Returns number of pages spanned by the data starting at the given addr */
635#define PAGES_4K_SPANNED(_address, size) \
636 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
637 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
638
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700639/* Returns bit offset within a DWORD of a bitfield */
640#define AMAP_BIT_OFFSET(_struct, field) \
641 (((size_t)&(((_struct *)0)->field))%32)
642
643/* Returns the bit mask of the field that is NOT shifted into location. */
644static inline u32 amap_mask(u32 bitsize)
645{
646 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
647}
648
649static inline void
650amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
651{
652 u32 *dw = (u32 *) ptr + dw_offset;
653 *dw &= ~(mask << offset);
654 *dw |= (mask & value) << offset;
655}
656
657#define AMAP_SET_BITS(_struct, field, ptr, val) \
658 amap_set(ptr, \
659 offsetof(_struct, field)/32, \
660 amap_mask(sizeof(((_struct *)0)->field)), \
661 AMAP_BIT_OFFSET(_struct, field), \
662 val)
663
664static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
665{
666 u32 *dw = (u32 *) ptr;
667 return mask & (*(dw + dw_offset) >> offset);
668}
669
670#define AMAP_GET_BITS(_struct, field, ptr) \
671 amap_get(ptr, \
672 offsetof(_struct, field)/32, \
673 amap_mask(sizeof(((_struct *)0)->field)), \
674 AMAP_BIT_OFFSET(_struct, field))
675
Sathya Perlac3c18bc2014-09-02 09:56:47 +0530676#define GET_RX_COMPL_V0_BITS(field, ptr) \
677 AMAP_GET_BITS(struct amap_eth_rx_compl_v0, field, ptr)
678
679#define GET_RX_COMPL_V1_BITS(field, ptr) \
680 AMAP_GET_BITS(struct amap_eth_rx_compl_v1, field, ptr)
681
682#define GET_TX_COMPL_BITS(field, ptr) \
683 AMAP_GET_BITS(struct amap_eth_tx_compl, field, ptr)
684
685#define SET_TX_WRB_HDR_BITS(field, ptr, val) \
686 AMAP_SET_BITS(struct amap_eth_hdr_wrb, field, ptr, val)
687
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
689#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
690static inline void swap_dws(void *wrb, int len)
691{
692#ifdef __BIG_ENDIAN
693 u32 *dw = wrb;
694 BUG_ON(len % 4);
695 do {
696 *dw = cpu_to_le32(*dw);
697 dw++;
698 len -= 4;
699 } while (len);
700#endif /* __BIG_ENDIAN */
701}
702
Kalesh AP0532d4e2014-07-17 16:20:23 +0530703#define be_cmd_status(status) (status > 0 ? -EIO : status)
704
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705static inline u8 is_tcp_pkt(struct sk_buff *skb)
706{
707 u8 val = 0;
708
709 if (ip_hdr(skb)->version == 4)
710 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
711 else if (ip_hdr(skb)->version == 6)
712 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
713
714 return val;
715}
716
717static inline u8 is_udp_pkt(struct sk_buff *skb)
718{
719 u8 val = 0;
720
721 if (ip_hdr(skb)->version == 4)
722 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
723 else if (ip_hdr(skb)->version == 6)
724 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
725
726 return val;
727}
728
Somnath Kotur93040ae2012-06-26 22:32:10 +0000729static inline bool is_ipv4_pkt(struct sk_buff *skb)
730{
Li RongQinge8efcec2012-07-04 16:05:42 +0000731 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
Somnath Kotur93040ae2012-06-26 22:32:10 +0000732}
733
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000734static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
735{
736 u32 addr;
737
738 addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
739
740 mac[5] = (u8)(addr & 0xFF);
741 mac[4] = (u8)((addr >> 8) & 0xFF);
742 mac[3] = (u8)((addr >> 16) & 0xFF);
Ajit Khaparde7a2414a2011-02-11 13:36:18 +0000743 /* Use the OUI from the current MAC address */
744 memcpy(mac, adapter->netdev->dev_addr, 3);
Ajit Khaparde6d87f5c2010-08-25 00:32:33 +0000745}
746
Ajit Khaparde4b972912011-04-06 18:07:43 +0000747static inline bool be_multi_rxq(const struct be_adapter *adapter)
748{
749 return adapter->num_rx_qs > 1;
750}
751
Sathya Perla6589ade2011-11-10 19:18:00 +0000752static inline bool be_error(struct be_adapter *adapter)
753{
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000754 return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
755}
756
Sathya Perlad23e9462012-12-17 19:38:51 +0000757static inline bool be_hw_error(struct be_adapter *adapter)
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000758{
759 return adapter->eeh_error || adapter->hw_error;
760}
761
762static inline void be_clear_all_error(struct be_adapter *adapter)
763{
764 adapter->eeh_error = false;
765 adapter->hw_error = false;
766 adapter->fw_timeout = false;
Sathya Perla6589ade2011-11-10 19:18:00 +0000767}
768
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000769static inline bool be_is_wol_excluded(struct be_adapter *adapter)
770{
771 struct pci_dev *pdev = adapter->pdev;
772
773 if (!be_physfn(adapter))
774 return true;
775
776 switch (pdev->subsystem_device) {
777 case OC_SUBSYS_DEVICE_ID1:
778 case OC_SUBSYS_DEVICE_ID2:
779 case OC_SUBSYS_DEVICE_ID3:
780 case OC_SUBSYS_DEVICE_ID4:
781 return true;
782 default:
783 return false;
784 }
785}
786
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000787static inline int qnq_async_evt_rcvd(struct be_adapter *adapter)
788{
789 return adapter->flags & BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
790}
791
Sathya Perla6384a4d2013-10-25 10:40:16 +0530792#ifdef CONFIG_NET_RX_BUSY_POLL
793static inline bool be_lock_napi(struct be_eq_obj *eqo)
794{
795 bool status = true;
796
797 spin_lock(&eqo->lock); /* BH is already disabled */
798 if (eqo->state & BE_EQ_LOCKED) {
799 WARN_ON(eqo->state & BE_EQ_NAPI);
800 eqo->state |= BE_EQ_NAPI_YIELD;
801 status = false;
802 } else {
803 eqo->state = BE_EQ_NAPI;
804 }
805 spin_unlock(&eqo->lock);
806 return status;
807}
808
809static inline void be_unlock_napi(struct be_eq_obj *eqo)
810{
811 spin_lock(&eqo->lock); /* BH is already disabled */
812
813 WARN_ON(eqo->state & (BE_EQ_POLL | BE_EQ_NAPI_YIELD));
814 eqo->state = BE_EQ_IDLE;
815
816 spin_unlock(&eqo->lock);
817}
818
819static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
820{
821 bool status = true;
822
823 spin_lock_bh(&eqo->lock);
824 if (eqo->state & BE_EQ_LOCKED) {
825 eqo->state |= BE_EQ_POLL_YIELD;
826 status = false;
827 } else {
828 eqo->state |= BE_EQ_POLL;
829 }
830 spin_unlock_bh(&eqo->lock);
831 return status;
832}
833
834static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
835{
836 spin_lock_bh(&eqo->lock);
837
838 WARN_ON(eqo->state & (BE_EQ_NAPI));
839 eqo->state = BE_EQ_IDLE;
840
841 spin_unlock_bh(&eqo->lock);
842}
843
844static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
845{
846 spin_lock_init(&eqo->lock);
847 eqo->state = BE_EQ_IDLE;
848}
849
850static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
851{
852 local_bh_disable();
853
854 /* It's enough to just acquire napi lock on the eqo to stop
855 * be_busy_poll() from processing any queueus.
856 */
857 while (!be_lock_napi(eqo))
858 mdelay(1);
859
860 local_bh_enable();
861}
862
863#else /* CONFIG_NET_RX_BUSY_POLL */
864
865static inline bool be_lock_napi(struct be_eq_obj *eqo)
866{
867 return true;
868}
869
870static inline void be_unlock_napi(struct be_eq_obj *eqo)
871{
872}
873
874static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
875{
876 return false;
877}
878
879static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
880{
881}
882
883static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
884{
885}
886
887static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
888{
889}
890#endif /* CONFIG_NET_RX_BUSY_POLL */
891
Joe Perches31886e82013-09-23 15:11:36 -0700892void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
893 u16 num_popped);
894void be_link_status_update(struct be_adapter *adapter, u8 link_status);
895void be_parse_stats(struct be_adapter *adapter);
896int be_load_fw(struct be_adapter *adapter, u8 *func);
897bool be_is_wol_supported(struct be_adapter *adapter);
898bool be_pause_supported(struct be_adapter *adapter);
899u32 be_get_fw_log_level(struct be_adapter *adapter);
David S. Miller394efd12013-11-04 13:48:30 -0500900
Somnath Koture9e2a902013-10-24 14:37:53 +0530901static inline int fw_major_num(const char *fw_ver)
902{
903 int fw_major = 0;
904
905 sscanf(fw_ver, "%d.", &fw_major);
906
907 return fw_major;
908}
909
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530910int be_update_queues(struct be_adapter *adapter);
911int be_poll(struct napi_struct *napi, int budget);
Somnath Kotur941a77d2012-05-17 22:59:03 +0000912
Parav Pandit045508a2012-03-26 14:27:13 +0000913/*
914 * internal function to initialize-cleanup roce device.
915 */
Joe Perches31886e82013-09-23 15:11:36 -0700916void be_roce_dev_add(struct be_adapter *);
917void be_roce_dev_remove(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000918
919/*
920 * internal function to open-close roce device during ifup-ifdown.
921 */
Joe Perches31886e82013-09-23 15:11:36 -0700922void be_roce_dev_open(struct be_adapter *);
923void be_roce_dev_close(struct be_adapter *);
Devesh Sharmad114f992014-06-10 19:32:15 +0530924void be_roce_dev_shutdown(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000925
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700926#endif /* BE_H */