blob: c8e34163211ae3b81af11dfdf19c58e3e324da0c [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053099};
100
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300101#define DISPC_MAX_NR_FIFOS 5
102
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200103static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000104 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200105 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300106
archit tanejaaffe3602011-02-23 08:41:03 +0000107 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300108 irq_handler_t user_handler;
109 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200110
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200111 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300112 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200113
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300114 u32 fifo_size[DISPC_MAX_NR_FIFOS];
115 /* maps which plane is using a fifo. fifo-id -> plane-id */
116 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200117
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300118 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200119 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200120
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530121 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300122
123 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000124
125 struct regmap *syscon_pol;
126 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200127
128 /* DISPC_CONTROL & DISPC_CONFIG lock*/
129 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200130} dispc;
131
Amber Jain0d66cbb2011-05-19 19:47:54 +0530132enum omap_color_component {
133 /* used for all color formats for OMAP3 and earlier
134 * and for RGB and Y color component on OMAP4
135 */
136 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
137 /* used for UV component for
138 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
139 * color formats on OMAP4
140 */
141 DISPC_COLOR_COMPONENT_UV = 1 << 1,
142};
143
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530144enum mgr_reg_fields {
145 DISPC_MGR_FLD_ENABLE,
146 DISPC_MGR_FLD_STNTFT,
147 DISPC_MGR_FLD_GO,
148 DISPC_MGR_FLD_TFTDATALINES,
149 DISPC_MGR_FLD_STALLMODE,
150 DISPC_MGR_FLD_TCKENABLE,
151 DISPC_MGR_FLD_TCKSELECTION,
152 DISPC_MGR_FLD_CPR,
153 DISPC_MGR_FLD_FIFOHANDCHECK,
154 /* used to maintain a count of the above fields */
155 DISPC_MGR_FLD_NUM,
156};
157
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300158struct dispc_reg_field {
159 u16 reg;
160 u8 high;
161 u8 low;
162};
163
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530164static const struct {
165 const char *name;
166 u32 vsync_irq;
167 u32 framedone_irq;
168 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300169 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530170} mgr_desc[] = {
171 [OMAP_DSS_CHANNEL_LCD] = {
172 .name = "LCD",
173 .vsync_irq = DISPC_IRQ_VSYNC,
174 .framedone_irq = DISPC_IRQ_FRAMEDONE,
175 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
176 .reg_desc = {
177 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
178 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
179 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
180 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
181 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
182 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
183 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
184 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
185 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
186 },
187 },
188 [OMAP_DSS_CHANNEL_DIGIT] = {
189 .name = "DIGIT",
190 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200191 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530192 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
193 .reg_desc = {
194 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
195 [DISPC_MGR_FLD_STNTFT] = { },
196 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
197 [DISPC_MGR_FLD_TFTDATALINES] = { },
198 [DISPC_MGR_FLD_STALLMODE] = { },
199 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
200 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
201 [DISPC_MGR_FLD_CPR] = { },
202 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
203 },
204 },
205 [OMAP_DSS_CHANNEL_LCD2] = {
206 .name = "LCD2",
207 .vsync_irq = DISPC_IRQ_VSYNC2,
208 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
209 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
210 .reg_desc = {
211 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
212 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
213 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
214 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
215 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
216 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
217 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
218 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
219 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
220 },
221 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530222 [OMAP_DSS_CHANNEL_LCD3] = {
223 .name = "LCD3",
224 .vsync_irq = DISPC_IRQ_VSYNC3,
225 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
226 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
227 .reg_desc = {
228 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
229 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
230 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
231 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
232 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
233 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
234 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
235 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
236 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
237 },
238 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530239};
240
Archit Taneja6e5264b2012-09-11 12:04:47 +0530241struct color_conv_coef {
242 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
243 int full_range;
244};
245
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530246static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
247static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200248
Archit Taneja55978cc2011-05-06 11:45:51 +0530249static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200250{
Archit Taneja55978cc2011-05-06 11:45:51 +0530251 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200252}
253
Archit Taneja55978cc2011-05-06 11:45:51 +0530254static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255{
Archit Taneja55978cc2011-05-06 11:45:51 +0530256 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200257}
258
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530259static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
260{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300261 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530262 return REG_GET(rfld.reg, rfld.high, rfld.low);
263}
264
265static void mgr_fld_write(enum omap_channel channel,
266 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300267 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200268 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
269 unsigned long flags;
270
271 if (need_lock)
272 spin_lock_irqsave(&dispc.control_lock, flags);
273
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530274 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200275
276 if (need_lock)
277 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530278}
279
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200280#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530281 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200282#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530283 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200284
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300285static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200286{
Archit Tanejac6104b82011-08-05 19:06:02 +0530287 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300289 DSSDBG("dispc_save_context\n");
290
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291 SR(IRQENABLE);
292 SR(CONTROL);
293 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530295 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
296 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300297 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000298 if (dss_has_feature(FEAT_MGR_LCD2)) {
299 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000300 SR(CONFIG2);
301 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530302 if (dss_has_feature(FEAT_MGR_LCD3)) {
303 SR(CONTROL3);
304 SR(CONFIG3);
305 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200306
Archit Tanejac6104b82011-08-05 19:06:02 +0530307 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
308 SR(DEFAULT_COLOR(i));
309 SR(TRANS_COLOR(i));
310 SR(SIZE_MGR(i));
311 if (i == OMAP_DSS_CHANNEL_DIGIT)
312 continue;
313 SR(TIMING_H(i));
314 SR(TIMING_V(i));
315 SR(POL_FREQ(i));
316 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200317
Archit Tanejac6104b82011-08-05 19:06:02 +0530318 SR(DATA_CYCLE1(i));
319 SR(DATA_CYCLE2(i));
320 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200321
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300322 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530323 SR(CPR_COEF_R(i));
324 SR(CPR_COEF_G(i));
325 SR(CPR_COEF_B(i));
326 }
327 }
328
329 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
330 SR(OVL_BA0(i));
331 SR(OVL_BA1(i));
332 SR(OVL_POSITION(i));
333 SR(OVL_SIZE(i));
334 SR(OVL_ATTRIBUTES(i));
335 SR(OVL_FIFO_THRESHOLD(i));
336 SR(OVL_ROW_INC(i));
337 SR(OVL_PIXEL_INC(i));
338 if (dss_has_feature(FEAT_PRELOAD))
339 SR(OVL_PRELOAD(i));
340 if (i == OMAP_DSS_GFX) {
341 SR(OVL_WINDOW_SKIP(i));
342 SR(OVL_TABLE_BA(i));
343 continue;
344 }
345 SR(OVL_FIR(i));
346 SR(OVL_PICTURE_SIZE(i));
347 SR(OVL_ACCU0(i));
348 SR(OVL_ACCU1(i));
349
350 for (j = 0; j < 8; j++)
351 SR(OVL_FIR_COEF_H(i, j));
352
353 for (j = 0; j < 8; j++)
354 SR(OVL_FIR_COEF_HV(i, j));
355
356 for (j = 0; j < 5; j++)
357 SR(OVL_CONV_COEF(i, j));
358
359 if (dss_has_feature(FEAT_FIR_COEF_V)) {
360 for (j = 0; j < 8; j++)
361 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300362 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000363
Archit Tanejac6104b82011-08-05 19:06:02 +0530364 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
365 SR(OVL_BA0_UV(i));
366 SR(OVL_BA1_UV(i));
367 SR(OVL_FIR2(i));
368 SR(OVL_ACCU2_0(i));
369 SR(OVL_ACCU2_1(i));
370
371 for (j = 0; j < 8; j++)
372 SR(OVL_FIR_COEF_H2(i, j));
373
374 for (j = 0; j < 8; j++)
375 SR(OVL_FIR_COEF_HV2(i, j));
376
377 for (j = 0; j < 8; j++)
378 SR(OVL_FIR_COEF_V2(i, j));
379 }
380 if (dss_has_feature(FEAT_ATTR2))
381 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000382 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200383
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600384 if (dss_has_feature(FEAT_CORE_CLK_DIV))
385 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300386
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300387 dispc.ctx_valid = true;
388
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200389 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200390}
391
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300392static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200393{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200394 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300395
396 DSSDBG("dispc_restore_context\n");
397
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300398 if (!dispc.ctx_valid)
399 return;
400
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200401 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200402 /*RR(CONTROL);*/
403 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200404 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530405 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
406 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300407 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530408 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000409 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530410 if (dss_has_feature(FEAT_MGR_LCD3))
411 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412
Archit Tanejac6104b82011-08-05 19:06:02 +0530413 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
414 RR(DEFAULT_COLOR(i));
415 RR(TRANS_COLOR(i));
416 RR(SIZE_MGR(i));
417 if (i == OMAP_DSS_CHANNEL_DIGIT)
418 continue;
419 RR(TIMING_H(i));
420 RR(TIMING_V(i));
421 RR(POL_FREQ(i));
422 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530423
Archit Tanejac6104b82011-08-05 19:06:02 +0530424 RR(DATA_CYCLE1(i));
425 RR(DATA_CYCLE2(i));
426 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000427
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300428 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 RR(CPR_COEF_R(i));
430 RR(CPR_COEF_G(i));
431 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300432 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000433 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200434
Archit Tanejac6104b82011-08-05 19:06:02 +0530435 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
436 RR(OVL_BA0(i));
437 RR(OVL_BA1(i));
438 RR(OVL_POSITION(i));
439 RR(OVL_SIZE(i));
440 RR(OVL_ATTRIBUTES(i));
441 RR(OVL_FIFO_THRESHOLD(i));
442 RR(OVL_ROW_INC(i));
443 RR(OVL_PIXEL_INC(i));
444 if (dss_has_feature(FEAT_PRELOAD))
445 RR(OVL_PRELOAD(i));
446 if (i == OMAP_DSS_GFX) {
447 RR(OVL_WINDOW_SKIP(i));
448 RR(OVL_TABLE_BA(i));
449 continue;
450 }
451 RR(OVL_FIR(i));
452 RR(OVL_PICTURE_SIZE(i));
453 RR(OVL_ACCU0(i));
454 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 for (j = 0; j < 8; j++)
457 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458
Archit Tanejac6104b82011-08-05 19:06:02 +0530459 for (j = 0; j < 8; j++)
460 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200461
Archit Tanejac6104b82011-08-05 19:06:02 +0530462 for (j = 0; j < 5; j++)
463 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200464
Archit Tanejac6104b82011-08-05 19:06:02 +0530465 if (dss_has_feature(FEAT_FIR_COEF_V)) {
466 for (j = 0; j < 8; j++)
467 RR(OVL_FIR_COEF_V(i, j));
468 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
471 RR(OVL_BA0_UV(i));
472 RR(OVL_BA1_UV(i));
473 RR(OVL_FIR2(i));
474 RR(OVL_ACCU2_0(i));
475 RR(OVL_ACCU2_1(i));
476
477 for (j = 0; j < 8; j++)
478 RR(OVL_FIR_COEF_H2(i, j));
479
480 for (j = 0; j < 8; j++)
481 RR(OVL_FIR_COEF_HV2(i, j));
482
483 for (j = 0; j < 8; j++)
484 RR(OVL_FIR_COEF_V2(i, j));
485 }
486 if (dss_has_feature(FEAT_ATTR2))
487 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300488 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200489
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600490 if (dss_has_feature(FEAT_CORE_CLK_DIV))
491 RR(DIVISOR);
492
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200493 /* enable last, because LCD & DIGIT enable are here */
494 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000495 if (dss_has_feature(FEAT_MGR_LCD2))
496 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530497 if (dss_has_feature(FEAT_MGR_LCD3))
498 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200499 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300500 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200501
502 /*
503 * enable last so IRQs won't trigger before
504 * the context is fully restored
505 */
506 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300507
508 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200509}
510
511#undef SR
512#undef RR
513
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300514int dispc_runtime_get(void)
515{
516 int r;
517
518 DSSDBG("dispc_runtime_get\n");
519
520 r = pm_runtime_get_sync(&dispc.pdev->dev);
521 WARN_ON(r < 0);
522 return r < 0 ? r : 0;
523}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200524EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300525
526void dispc_runtime_put(void)
527{
528 int r;
529
530 DSSDBG("dispc_runtime_put\n");
531
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200532 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300533 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300534}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200535EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300536
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200537u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
538{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530539 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200540}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200541EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200542
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200543u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
544{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200545 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
546 return 0;
547
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530548 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200549}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200550EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551
Tomi Valkeinencb699202012-10-17 10:38:52 +0300552u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
553{
554 return mgr_desc[channel].sync_lost_irq;
555}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200556EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300557
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530558u32 dispc_wb_get_framedone_irq(void)
559{
560 return DISPC_IRQ_FRAMEDONEWB;
561}
562
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300563bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200564{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530565 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200566}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200567EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200568
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300569void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200570{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300571 WARN_ON(dispc_mgr_is_enabled(channel) == false);
572 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200573
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530574 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200575
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530576 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200578EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530580bool dispc_wb_go_busy(void)
581{
582 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
583}
584
585void dispc_wb_go(void)
586{
587 enum omap_plane plane = OMAP_DSS_WB;
588 bool enable, go;
589
590 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
591
592 if (!enable)
593 return;
594
595 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
596 if (go) {
597 DSSERR("GO bit not down for WB\n");
598 return;
599 }
600
601 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
602}
603
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300604static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200605{
Archit Taneja9b372c22011-05-06 11:45:49 +0530606 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200607}
608
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300609static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200610{
Archit Taneja9b372c22011-05-06 11:45:49 +0530611 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612}
613
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300614static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615{
Archit Taneja9b372c22011-05-06 11:45:49 +0530616 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200617}
618
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300619static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530620{
621 BUG_ON(plane == OMAP_DSS_GFX);
622
623 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
624}
625
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
627 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530635{
636 BUG_ON(plane == OMAP_DSS_GFX);
637
638 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
639}
640
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530641static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
642 int fir_vinc, int five_taps,
643 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530645 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200646 int i;
647
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530648 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
649 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650
651 for (i = 0; i < 8; i++) {
652 u32 h, hv;
653
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530654 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
655 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
656 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
657 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
658 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
659 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
660 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
661 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200662
Amber Jain0d66cbb2011-05-19 19:47:54 +0530663 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300664 dispc_ovl_write_firh_reg(plane, i, h);
665 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530666 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300667 dispc_ovl_write_firh2_reg(plane, i, h);
668 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530669 }
670
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671 }
672
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200673 if (five_taps) {
674 for (i = 0; i < 8; i++) {
675 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530676 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
677 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530678 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300679 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530680 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300681 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200682 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683 }
684}
685
Archit Taneja6e5264b2012-09-11 12:04:47 +0530686
687static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
688 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
691
Archit Taneja6e5264b2012-09-11 12:04:47 +0530692 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
693 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
694 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
695 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
696 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697
Archit Taneja6e5264b2012-09-11 12:04:47 +0530698 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200699
700#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701}
702
Archit Taneja6e5264b2012-09-11 12:04:47 +0530703static void dispc_setup_color_conv_coef(void)
704{
705 int i;
706 int num_ovl = dss_feat_get_num_ovls();
707 int num_wb = dss_feat_get_num_wbs();
708 const struct color_conv_coef ctbl_bt601_5_ovl = {
709 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
710 };
711 const struct color_conv_coef ctbl_bt601_5_wb = {
712 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
713 };
714
715 for (i = 1; i < num_ovl; i++)
716 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
717
718 for (; i < num_wb; i++)
719 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
720}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200721
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300722static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723{
Archit Taneja9b372c22011-05-06 11:45:49 +0530724 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200725}
726
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300727static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728{
Archit Taneja9b372c22011-05-06 11:45:49 +0530729 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730}
731
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300732static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530733{
734 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
735}
736
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300737static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530738{
739 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
740}
741
Archit Tanejad79db852012-09-22 12:30:17 +0530742static void dispc_ovl_set_pos(enum omap_plane plane,
743 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744{
Archit Tanejad79db852012-09-22 12:30:17 +0530745 u32 val;
746
747 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
748 return;
749
750 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530751
752 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753}
754
Archit Taneja78b687f2012-09-21 14:51:49 +0530755static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
756 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200757{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200758 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530759
Archit Taneja36d87d92012-07-28 22:59:03 +0530760 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530761 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
762 else
763 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764}
765
Archit Taneja78b687f2012-09-21 14:51:49 +0530766static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
767 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200768{
769 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770
771 BUG_ON(plane == OMAP_DSS_GFX);
772
773 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530774
Archit Taneja36d87d92012-07-28 22:59:03 +0530775 if (plane == OMAP_DSS_WB)
776 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
777 else
778 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779}
780
Archit Taneja5b54ed32012-09-26 16:55:27 +0530781static void dispc_ovl_set_zorder(enum omap_plane plane,
782 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530783{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530784 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530785 return;
786
787 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
788}
789
790static void dispc_ovl_enable_zorder_planes(void)
791{
792 int i;
793
794 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
795 return;
796
797 for (i = 0; i < dss_feat_get_num_ovls(); i++)
798 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
799}
800
Archit Taneja5b54ed32012-09-26 16:55:27 +0530801static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
802 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100803{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530804 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100805 return;
806
Archit Taneja9b372c22011-05-06 11:45:49 +0530807 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100808}
809
Archit Taneja5b54ed32012-09-26 16:55:27 +0530810static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
811 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200812{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530813 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300814 int shift;
815
Archit Taneja5b54ed32012-09-26 16:55:27 +0530816 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100817 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530818
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300819 shift = shifts[plane];
820 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200821}
822
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300823static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200824{
Archit Taneja9b372c22011-05-06 11:45:49 +0530825 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200826}
827
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300828static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200829{
Archit Taneja9b372c22011-05-06 11:45:49 +0530830 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831}
832
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300833static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200834 enum omap_color_mode color_mode)
835{
836 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530837 if (plane != OMAP_DSS_GFX) {
838 switch (color_mode) {
839 case OMAP_DSS_COLOR_NV12:
840 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530841 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530842 m = 0x1; break;
843 case OMAP_DSS_COLOR_RGBA16:
844 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530845 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530846 m = 0x4; break;
847 case OMAP_DSS_COLOR_ARGB16:
848 m = 0x5; break;
849 case OMAP_DSS_COLOR_RGB16:
850 m = 0x6; break;
851 case OMAP_DSS_COLOR_ARGB16_1555:
852 m = 0x7; break;
853 case OMAP_DSS_COLOR_RGB24U:
854 m = 0x8; break;
855 case OMAP_DSS_COLOR_RGB24P:
856 m = 0x9; break;
857 case OMAP_DSS_COLOR_YUV2:
858 m = 0xa; break;
859 case OMAP_DSS_COLOR_UYVY:
860 m = 0xb; break;
861 case OMAP_DSS_COLOR_ARGB32:
862 m = 0xc; break;
863 case OMAP_DSS_COLOR_RGBA32:
864 m = 0xd; break;
865 case OMAP_DSS_COLOR_RGBX32:
866 m = 0xe; break;
867 case OMAP_DSS_COLOR_XRGB16_1555:
868 m = 0xf; break;
869 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300870 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530871 }
872 } else {
873 switch (color_mode) {
874 case OMAP_DSS_COLOR_CLUT1:
875 m = 0x0; break;
876 case OMAP_DSS_COLOR_CLUT2:
877 m = 0x1; break;
878 case OMAP_DSS_COLOR_CLUT4:
879 m = 0x2; break;
880 case OMAP_DSS_COLOR_CLUT8:
881 m = 0x3; break;
882 case OMAP_DSS_COLOR_RGB12U:
883 m = 0x4; break;
884 case OMAP_DSS_COLOR_ARGB16:
885 m = 0x5; break;
886 case OMAP_DSS_COLOR_RGB16:
887 m = 0x6; break;
888 case OMAP_DSS_COLOR_ARGB16_1555:
889 m = 0x7; break;
890 case OMAP_DSS_COLOR_RGB24U:
891 m = 0x8; break;
892 case OMAP_DSS_COLOR_RGB24P:
893 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530894 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530895 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530896 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530897 m = 0xb; break;
898 case OMAP_DSS_COLOR_ARGB32:
899 m = 0xc; break;
900 case OMAP_DSS_COLOR_RGBA32:
901 m = 0xd; break;
902 case OMAP_DSS_COLOR_RGBX32:
903 m = 0xe; break;
904 case OMAP_DSS_COLOR_XRGB16_1555:
905 m = 0xf; break;
906 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300907 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530908 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200909 }
910
Archit Taneja9b372c22011-05-06 11:45:49 +0530911 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200912}
913
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530914static void dispc_ovl_configure_burst_type(enum omap_plane plane,
915 enum omap_dss_rotation_type rotation_type)
916{
917 if (dss_has_feature(FEAT_BURST_2D) == 0)
918 return;
919
920 if (rotation_type == OMAP_DSS_ROT_TILER)
921 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
922 else
923 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
924}
925
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300926void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200927{
928 int shift;
929 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000930 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200931
932 switch (plane) {
933 case OMAP_DSS_GFX:
934 shift = 8;
935 break;
936 case OMAP_DSS_VIDEO1:
937 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530938 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200939 shift = 16;
940 break;
941 default:
942 BUG();
943 return;
944 }
945
Archit Taneja9b372c22011-05-06 11:45:49 +0530946 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000947 if (dss_has_feature(FEAT_MGR_LCD2)) {
948 switch (channel) {
949 case OMAP_DSS_CHANNEL_LCD:
950 chan = 0;
951 chan2 = 0;
952 break;
953 case OMAP_DSS_CHANNEL_DIGIT:
954 chan = 1;
955 chan2 = 0;
956 break;
957 case OMAP_DSS_CHANNEL_LCD2:
958 chan = 0;
959 chan2 = 1;
960 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530961 case OMAP_DSS_CHANNEL_LCD3:
962 if (dss_has_feature(FEAT_MGR_LCD3)) {
963 chan = 0;
964 chan2 = 2;
965 } else {
966 BUG();
967 return;
968 }
969 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000970 default:
971 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300972 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000973 }
974
975 val = FLD_MOD(val, chan, shift, shift);
976 val = FLD_MOD(val, chan2, 31, 30);
977 } else {
978 val = FLD_MOD(val, channel, shift, shift);
979 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530980 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200981}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200982EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200983
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200984static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
985{
986 int shift;
987 u32 val;
988 enum omap_channel channel;
989
990 switch (plane) {
991 case OMAP_DSS_GFX:
992 shift = 8;
993 break;
994 case OMAP_DSS_VIDEO1:
995 case OMAP_DSS_VIDEO2:
996 case OMAP_DSS_VIDEO3:
997 shift = 16;
998 break;
999 default:
1000 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001001 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001002 }
1003
1004 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1005
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301006 if (dss_has_feature(FEAT_MGR_LCD3)) {
1007 if (FLD_GET(val, 31, 30) == 0)
1008 channel = FLD_GET(val, shift, shift);
1009 else if (FLD_GET(val, 31, 30) == 1)
1010 channel = OMAP_DSS_CHANNEL_LCD2;
1011 else
1012 channel = OMAP_DSS_CHANNEL_LCD3;
1013 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001014 if (FLD_GET(val, 31, 30) == 0)
1015 channel = FLD_GET(val, shift, shift);
1016 else
1017 channel = OMAP_DSS_CHANNEL_LCD2;
1018 } else {
1019 channel = FLD_GET(val, shift, shift);
1020 }
1021
1022 return channel;
1023}
1024
Archit Tanejad9ac7732012-09-22 12:38:19 +05301025void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1026{
1027 enum omap_plane plane = OMAP_DSS_WB;
1028
1029 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1030}
1031
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001032static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001033 enum omap_burst_size burst_size)
1034{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301035 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001036 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001037
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001038 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001039 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040}
1041
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001042static void dispc_configure_burst_sizes(void)
1043{
1044 int i;
1045 const int burst_size = BURST_SIZE_X8;
1046
1047 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001048 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001049 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001050}
1051
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001052static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001053{
1054 unsigned unit = dss_feat_get_burst_size_unit();
1055 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1056 return unit * 8;
1057}
1058
Mythri P Kd3862612011-03-11 18:02:49 +05301059void dispc_enable_gamma_table(bool enable)
1060{
1061 /*
1062 * This is partially implemented to support only disabling of
1063 * the gamma table.
1064 */
1065 if (enable) {
1066 DSSWARN("Gamma table enabling for TV not yet supported");
1067 return;
1068 }
1069
1070 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1071}
1072
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001073static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001074{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301075 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001076 return;
1077
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301078 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001079}
1080
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001081static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001082 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001083{
1084 u32 coef_r, coef_g, coef_b;
1085
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301086 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001087 return;
1088
1089 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1090 FLD_VAL(coefs->rb, 9, 0);
1091 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1092 FLD_VAL(coefs->gb, 9, 0);
1093 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1094 FLD_VAL(coefs->bb, 9, 0);
1095
1096 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1097 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1098 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1099}
1100
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001101static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001102{
1103 u32 val;
1104
1105 BUG_ON(plane == OMAP_DSS_GFX);
1106
Archit Taneja9b372c22011-05-06 11:45:49 +05301107 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001108 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301109 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001110}
1111
Archit Tanejad79db852012-09-22 12:30:17 +05301112static void dispc_ovl_enable_replication(enum omap_plane plane,
1113 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301115 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001116 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117
Archit Tanejad79db852012-09-22 12:30:17 +05301118 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1119 return;
1120
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001121 shift = shifts[plane];
1122 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123}
1124
Archit Taneja8f366162012-04-16 12:53:44 +05301125static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301126 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127{
1128 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301129
Archit Taneja33b89922012-11-14 13:50:15 +05301130 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1131 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1132
Archit Taneja702d1442011-05-06 11:45:50 +05301133 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001134}
1135
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001136static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001138 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001139 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301140 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001141 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001142 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001143
1144 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145
Archit Tanejaa0acb552010-09-15 19:20:00 +05301146 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001147
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001148 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1149 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001150 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001151 dispc.fifo_size[fifo] = size;
1152
1153 /*
1154 * By default fifos are mapped directly to overlays, fifo 0 to
1155 * ovl 0, fifo 1 to ovl 1, etc.
1156 */
1157 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001158 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001159
1160 /*
1161 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1162 * causes problems with certain use cases, like using the tiler in 2D
1163 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1164 * giving GFX plane a larger fifo. WB but should work fine with a
1165 * smaller fifo.
1166 */
1167 if (dispc.feat->gfx_fifo_workaround) {
1168 u32 v;
1169
1170 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1171
1172 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1173 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1174 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1175 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1176
1177 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1178
1179 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1180 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1181 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001182
1183 /*
1184 * Setup default fifo thresholds.
1185 */
1186 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1187 u32 low, high;
1188 const bool use_fifomerge = false;
1189 const bool manual_update = false;
1190
1191 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1192 use_fifomerge, manual_update);
1193
1194 dispc_ovl_set_fifo_threshold(i, low, high);
1195 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001196}
1197
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001198static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001199{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001200 int fifo;
1201 u32 size = 0;
1202
1203 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1204 if (dispc.fifo_assignment[fifo] == plane)
1205 size += dispc.fifo_size[fifo];
1206 }
1207
1208 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001209}
1210
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001211void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001212{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301213 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001214 u32 unit;
1215
1216 unit = dss_feat_get_buffer_size_unit();
1217
1218 WARN_ON(low % unit != 0);
1219 WARN_ON(high % unit != 0);
1220
1221 low /= unit;
1222 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301223
Archit Taneja9b372c22011-05-06 11:45:49 +05301224 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1225 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1226
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001227 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001228 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301229 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001230 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301231 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001232 hi_start, hi_end) * unit,
1233 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001234
Archit Taneja9b372c22011-05-06 11:45:49 +05301235 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301236 FLD_VAL(high, hi_start, hi_end) |
1237 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301238
1239 /*
1240 * configure the preload to the pipeline's high threhold, if HT it's too
1241 * large for the preload field, set the threshold to the maximum value
1242 * that can be held by the preload register
1243 */
1244 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1245 plane != OMAP_DSS_WB)
1246 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001247}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001248EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001249
1250void dispc_enable_fifomerge(bool enable)
1251{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001252 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1253 WARN_ON(enable);
1254 return;
1255 }
1256
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001257 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1258 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001259}
1260
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001261void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001262 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1263 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001264{
1265 /*
1266 * All sizes are in bytes. Both the buffer and burst are made of
1267 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1268 */
1269
1270 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001271 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1272 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001273
1274 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001275 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001276
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001277 if (use_fifomerge) {
1278 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001279 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001280 total_fifo_size += dispc_ovl_get_fifo_size(i);
1281 } else {
1282 total_fifo_size = ovl_fifo_size;
1283 }
1284
1285 /*
1286 * We use the same low threshold for both fifomerge and non-fifomerge
1287 * cases, but for fifomerge we calculate the high threshold using the
1288 * combined fifo size
1289 */
1290
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001291 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001292 *fifo_low = ovl_fifo_size - burst_size * 2;
1293 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301294 } else if (plane == OMAP_DSS_WB) {
1295 /*
1296 * Most optimal configuration for writeback is to push out data
1297 * to the interconnect the moment writeback pushes enough pixels
1298 * in the FIFO to form a burst
1299 */
1300 *fifo_low = 0;
1301 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001302 } else {
1303 *fifo_low = ovl_fifo_size - burst_size;
1304 *fifo_high = total_fifo_size - buf_unit;
1305 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001306}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001307EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001308
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001309static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1310{
1311 int bit;
1312
1313 if (plane == OMAP_DSS_GFX)
1314 bit = 14;
1315 else
1316 bit = 23;
1317
1318 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1319}
1320
1321static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1322 int low, int high)
1323{
1324 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1325 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1326}
1327
1328static void dispc_init_mflag(void)
1329{
1330 int i;
1331
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001332 /*
1333 * HACK: NV12 color format and MFLAG seem to have problems working
1334 * together: using two displays, and having an NV12 overlay on one of
1335 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1336 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1337 * remove the errors, but there doesn't seem to be a clear logic on
1338 * which values work and which not.
1339 *
1340 * As a work-around, set force MFLAG to always on.
1341 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001342 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001343 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001344 (0 << 2)); /* MFLAG_START = disable */
1345
1346 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1347 u32 size = dispc_ovl_get_fifo_size(i);
1348 u32 unit = dss_feat_get_buffer_size_unit();
1349 u32 low, high;
1350
1351 dispc_ovl_set_mflag(i, true);
1352
1353 /*
1354 * Simulation team suggests below thesholds:
1355 * HT = fifosize * 5 / 8;
1356 * LT = fifosize * 4 / 8;
1357 */
1358
1359 low = size * 4 / 8 / unit;
1360 high = size * 5 / 8 / unit;
1361
1362 dispc_ovl_set_mflag_threshold(i, low, high);
1363 }
1364}
1365
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001366static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301367 int hinc, int vinc,
1368 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001369{
1370 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001371
Amber Jain0d66cbb2011-05-19 19:47:54 +05301372 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1373 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301374
Amber Jain0d66cbb2011-05-19 19:47:54 +05301375 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1376 &hinc_start, &hinc_end);
1377 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1378 &vinc_start, &vinc_end);
1379 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1380 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301381
Amber Jain0d66cbb2011-05-19 19:47:54 +05301382 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1383 } else {
1384 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1385 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1386 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001387}
1388
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001389static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001390{
1391 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301392 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001393
Archit Taneja87a74842011-03-02 11:19:50 +05301394 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1395 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1396
1397 val = FLD_VAL(vaccu, vert_start, vert_end) |
1398 FLD_VAL(haccu, hor_start, hor_end);
1399
Archit Taneja9b372c22011-05-06 11:45:49 +05301400 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001401}
1402
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001403static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001404{
1405 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301406 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001407
Archit Taneja87a74842011-03-02 11:19:50 +05301408 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1409 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1410
1411 val = FLD_VAL(vaccu, vert_start, vert_end) |
1412 FLD_VAL(haccu, hor_start, hor_end);
1413
Archit Taneja9b372c22011-05-06 11:45:49 +05301414 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001415}
1416
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001417static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1418 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301419{
1420 u32 val;
1421
1422 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1423 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1424}
1425
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001426static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1427 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301428{
1429 u32 val;
1430
1431 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1432 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1433}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001434
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001435static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001436 u16 orig_width, u16 orig_height,
1437 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301438 bool five_taps, u8 rotation,
1439 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001440{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301441 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001442
Amber Jained14a3c2011-05-19 19:47:51 +05301443 fir_hinc = 1024 * orig_width / out_width;
1444 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001445
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301446 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1447 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001448 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301449}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001450
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301451static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1452 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1453 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1454{
1455 int h_accu2_0, h_accu2_1;
1456 int v_accu2_0, v_accu2_1;
1457 int chroma_hinc, chroma_vinc;
1458 int idx;
1459
1460 struct accu {
1461 s8 h0_m, h0_n;
1462 s8 h1_m, h1_n;
1463 s8 v0_m, v0_n;
1464 s8 v1_m, v1_n;
1465 };
1466
1467 const struct accu *accu_table;
1468 const struct accu *accu_val;
1469
1470 static const struct accu accu_nv12[4] = {
1471 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1472 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1473 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1474 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1475 };
1476
1477 static const struct accu accu_nv12_ilace[4] = {
1478 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1479 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1480 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1481 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1482 };
1483
1484 static const struct accu accu_yuv[4] = {
1485 { 0, 1, 0, 1, 0, 1, 0, 1 },
1486 { 0, 1, 0, 1, 0, 1, 0, 1 },
1487 { -1, 1, 0, 1, 0, 1, 0, 1 },
1488 { 0, 1, 0, 1, -1, 1, 0, 1 },
1489 };
1490
1491 switch (rotation) {
1492 case OMAP_DSS_ROT_0:
1493 idx = 0;
1494 break;
1495 case OMAP_DSS_ROT_90:
1496 idx = 1;
1497 break;
1498 case OMAP_DSS_ROT_180:
1499 idx = 2;
1500 break;
1501 case OMAP_DSS_ROT_270:
1502 idx = 3;
1503 break;
1504 default:
1505 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001506 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301507 }
1508
1509 switch (color_mode) {
1510 case OMAP_DSS_COLOR_NV12:
1511 if (ilace)
1512 accu_table = accu_nv12_ilace;
1513 else
1514 accu_table = accu_nv12;
1515 break;
1516 case OMAP_DSS_COLOR_YUV2:
1517 case OMAP_DSS_COLOR_UYVY:
1518 accu_table = accu_yuv;
1519 break;
1520 default:
1521 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001522 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301523 }
1524
1525 accu_val = &accu_table[idx];
1526
1527 chroma_hinc = 1024 * orig_width / out_width;
1528 chroma_vinc = 1024 * orig_height / out_height;
1529
1530 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1531 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1532 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1533 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1534
1535 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1536 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1537}
1538
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001539static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301540 u16 orig_width, u16 orig_height,
1541 u16 out_width, u16 out_height,
1542 bool ilace, bool five_taps,
1543 bool fieldmode, enum omap_color_mode color_mode,
1544 u8 rotation)
1545{
1546 int accu0 = 0;
1547 int accu1 = 0;
1548 u32 l;
1549
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001550 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301551 out_width, out_height, five_taps,
1552 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301553 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001554
Archit Taneja87a74842011-03-02 11:19:50 +05301555 /* RESIZEENABLE and VERTICALTAPS */
1556 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301557 l |= (orig_width != out_width) ? (1 << 5) : 0;
1558 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001559 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301560
1561 /* VRESIZECONF and HRESIZECONF */
1562 if (dss_has_feature(FEAT_RESIZECONF)) {
1563 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301564 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1565 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301566 }
1567
1568 /* LINEBUFFERSPLIT */
1569 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1570 l &= ~(0x1 << 22);
1571 l |= five_taps ? (1 << 22) : 0;
1572 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001573
Archit Taneja9b372c22011-05-06 11:45:49 +05301574 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001575
1576 /*
1577 * field 0 = even field = bottom field
1578 * field 1 = odd field = top field
1579 */
1580 if (ilace && !fieldmode) {
1581 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301582 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001583 if (accu0 >= 1024/2) {
1584 accu1 = 1024/2;
1585 accu0 -= accu1;
1586 }
1587 }
1588
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001589 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1590 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001591}
1592
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001593static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301594 u16 orig_width, u16 orig_height,
1595 u16 out_width, u16 out_height,
1596 bool ilace, bool five_taps,
1597 bool fieldmode, enum omap_color_mode color_mode,
1598 u8 rotation)
1599{
1600 int scale_x = out_width != orig_width;
1601 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301602 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301603
1604 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1605 return;
1606 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1607 color_mode != OMAP_DSS_COLOR_UYVY &&
1608 color_mode != OMAP_DSS_COLOR_NV12)) {
1609 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301610 if (plane != OMAP_DSS_WB)
1611 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301612 return;
1613 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001614
1615 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1616 out_height, ilace, color_mode, rotation);
1617
Amber Jain0d66cbb2011-05-19 19:47:54 +05301618 switch (color_mode) {
1619 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301620 if (chroma_upscale) {
1621 /* UV is subsampled by 2 horizontally and vertically */
1622 orig_height >>= 1;
1623 orig_width >>= 1;
1624 } else {
1625 /* UV is downsampled by 2 horizontally and vertically */
1626 orig_height <<= 1;
1627 orig_width <<= 1;
1628 }
1629
Amber Jain0d66cbb2011-05-19 19:47:54 +05301630 break;
1631 case OMAP_DSS_COLOR_YUV2:
1632 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301633 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301634 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301635 rotation == OMAP_DSS_ROT_180) {
1636 if (chroma_upscale)
1637 /* UV is subsampled by 2 horizontally */
1638 orig_width >>= 1;
1639 else
1640 /* UV is downsampled by 2 horizontally */
1641 orig_width <<= 1;
1642 }
1643
Amber Jain0d66cbb2011-05-19 19:47:54 +05301644 /* must use FIR for YUV422 if rotated */
1645 if (rotation != OMAP_DSS_ROT_0)
1646 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301647
Amber Jain0d66cbb2011-05-19 19:47:54 +05301648 break;
1649 default:
1650 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001651 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301652 }
1653
1654 if (out_width != orig_width)
1655 scale_x = true;
1656 if (out_height != orig_height)
1657 scale_y = true;
1658
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001659 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301660 out_width, out_height, five_taps,
1661 rotation, DISPC_COLOR_COMPONENT_UV);
1662
Archit Taneja2a5561b2012-07-16 16:37:45 +05301663 if (plane != OMAP_DSS_WB)
1664 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1665 (scale_x || scale_y) ? 1 : 0, 8, 8);
1666
Amber Jain0d66cbb2011-05-19 19:47:54 +05301667 /* set H scaling */
1668 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1669 /* set V scaling */
1670 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301671}
1672
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001673static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301674 u16 orig_width, u16 orig_height,
1675 u16 out_width, u16 out_height,
1676 bool ilace, bool five_taps,
1677 bool fieldmode, enum omap_color_mode color_mode,
1678 u8 rotation)
1679{
1680 BUG_ON(plane == OMAP_DSS_GFX);
1681
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001682 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301683 orig_width, orig_height,
1684 out_width, out_height,
1685 ilace, five_taps,
1686 fieldmode, color_mode,
1687 rotation);
1688
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001689 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301690 orig_width, orig_height,
1691 out_width, out_height,
1692 ilace, five_taps,
1693 fieldmode, color_mode,
1694 rotation);
1695}
1696
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001697static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301698 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001699 bool mirroring, enum omap_color_mode color_mode)
1700{
Archit Taneja87a74842011-03-02 11:19:50 +05301701 bool row_repeat = false;
1702 int vidrot = 0;
1703
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001704 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1705 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001706
1707 if (mirroring) {
1708 switch (rotation) {
1709 case OMAP_DSS_ROT_0:
1710 vidrot = 2;
1711 break;
1712 case OMAP_DSS_ROT_90:
1713 vidrot = 1;
1714 break;
1715 case OMAP_DSS_ROT_180:
1716 vidrot = 0;
1717 break;
1718 case OMAP_DSS_ROT_270:
1719 vidrot = 3;
1720 break;
1721 }
1722 } else {
1723 switch (rotation) {
1724 case OMAP_DSS_ROT_0:
1725 vidrot = 0;
1726 break;
1727 case OMAP_DSS_ROT_90:
1728 vidrot = 1;
1729 break;
1730 case OMAP_DSS_ROT_180:
1731 vidrot = 2;
1732 break;
1733 case OMAP_DSS_ROT_270:
1734 vidrot = 3;
1735 break;
1736 }
1737 }
1738
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001739 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301740 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001741 else
Archit Taneja87a74842011-03-02 11:19:50 +05301742 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001743 }
Archit Taneja87a74842011-03-02 11:19:50 +05301744
Archit Taneja9b372c22011-05-06 11:45:49 +05301745 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301746 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301747 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1748 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301749
1750 if (color_mode == OMAP_DSS_COLOR_NV12) {
1751 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1752 (rotation == OMAP_DSS_ROT_0 ||
1753 rotation == OMAP_DSS_ROT_180);
1754 /* DOUBLESTRIDE */
1755 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1756 }
1757
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001758}
1759
1760static int color_mode_to_bpp(enum omap_color_mode color_mode)
1761{
1762 switch (color_mode) {
1763 case OMAP_DSS_COLOR_CLUT1:
1764 return 1;
1765 case OMAP_DSS_COLOR_CLUT2:
1766 return 2;
1767 case OMAP_DSS_COLOR_CLUT4:
1768 return 4;
1769 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301770 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001771 return 8;
1772 case OMAP_DSS_COLOR_RGB12U:
1773 case OMAP_DSS_COLOR_RGB16:
1774 case OMAP_DSS_COLOR_ARGB16:
1775 case OMAP_DSS_COLOR_YUV2:
1776 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301777 case OMAP_DSS_COLOR_RGBA16:
1778 case OMAP_DSS_COLOR_RGBX16:
1779 case OMAP_DSS_COLOR_ARGB16_1555:
1780 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001781 return 16;
1782 case OMAP_DSS_COLOR_RGB24P:
1783 return 24;
1784 case OMAP_DSS_COLOR_RGB24U:
1785 case OMAP_DSS_COLOR_ARGB32:
1786 case OMAP_DSS_COLOR_RGBA32:
1787 case OMAP_DSS_COLOR_RGBX32:
1788 return 32;
1789 default:
1790 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001791 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001792 }
1793}
1794
1795static s32 pixinc(int pixels, u8 ps)
1796{
1797 if (pixels == 1)
1798 return 1;
1799 else if (pixels > 1)
1800 return 1 + (pixels - 1) * ps;
1801 else if (pixels < 0)
1802 return 1 - (-pixels + 1) * ps;
1803 else
1804 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001805 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001806}
1807
1808static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1809 u16 screen_width,
1810 u16 width, u16 height,
1811 enum omap_color_mode color_mode, bool fieldmode,
1812 unsigned int field_offset,
1813 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301814 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001815{
1816 u8 ps;
1817
1818 /* FIXME CLUT formats */
1819 switch (color_mode) {
1820 case OMAP_DSS_COLOR_CLUT1:
1821 case OMAP_DSS_COLOR_CLUT2:
1822 case OMAP_DSS_COLOR_CLUT4:
1823 case OMAP_DSS_COLOR_CLUT8:
1824 BUG();
1825 return;
1826 case OMAP_DSS_COLOR_YUV2:
1827 case OMAP_DSS_COLOR_UYVY:
1828 ps = 4;
1829 break;
1830 default:
1831 ps = color_mode_to_bpp(color_mode) / 8;
1832 break;
1833 }
1834
1835 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1836 width, height);
1837
1838 /*
1839 * field 0 = even field = bottom field
1840 * field 1 = odd field = top field
1841 */
1842 switch (rotation + mirror * 4) {
1843 case OMAP_DSS_ROT_0:
1844 case OMAP_DSS_ROT_180:
1845 /*
1846 * If the pixel format is YUV or UYVY divide the width
1847 * of the image by 2 for 0 and 180 degree rotation.
1848 */
1849 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1850 color_mode == OMAP_DSS_COLOR_UYVY)
1851 width = width >> 1;
1852 case OMAP_DSS_ROT_90:
1853 case OMAP_DSS_ROT_270:
1854 *offset1 = 0;
1855 if (field_offset)
1856 *offset0 = field_offset * screen_width * ps;
1857 else
1858 *offset0 = 0;
1859
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301860 *row_inc = pixinc(1 +
1861 (y_predecim * screen_width - x_predecim * width) +
1862 (fieldmode ? screen_width : 0), ps);
1863 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001864 break;
1865
1866 case OMAP_DSS_ROT_0 + 4:
1867 case OMAP_DSS_ROT_180 + 4:
1868 /* If the pixel format is YUV or UYVY divide the width
1869 * of the image by 2 for 0 degree and 180 degree
1870 */
1871 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1872 color_mode == OMAP_DSS_COLOR_UYVY)
1873 width = width >> 1;
1874 case OMAP_DSS_ROT_90 + 4:
1875 case OMAP_DSS_ROT_270 + 4:
1876 *offset1 = 0;
1877 if (field_offset)
1878 *offset0 = field_offset * screen_width * ps;
1879 else
1880 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301881 *row_inc = pixinc(1 -
1882 (y_predecim * screen_width + x_predecim * width) -
1883 (fieldmode ? screen_width : 0), ps);
1884 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885 break;
1886
1887 default:
1888 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001889 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001890 }
1891}
1892
1893static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1894 u16 screen_width,
1895 u16 width, u16 height,
1896 enum omap_color_mode color_mode, bool fieldmode,
1897 unsigned int field_offset,
1898 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301899 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001900{
1901 u8 ps;
1902 u16 fbw, fbh;
1903
1904 /* FIXME CLUT formats */
1905 switch (color_mode) {
1906 case OMAP_DSS_COLOR_CLUT1:
1907 case OMAP_DSS_COLOR_CLUT2:
1908 case OMAP_DSS_COLOR_CLUT4:
1909 case OMAP_DSS_COLOR_CLUT8:
1910 BUG();
1911 return;
1912 default:
1913 ps = color_mode_to_bpp(color_mode) / 8;
1914 break;
1915 }
1916
1917 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1918 width, height);
1919
1920 /* width & height are overlay sizes, convert to fb sizes */
1921
1922 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1923 fbw = width;
1924 fbh = height;
1925 } else {
1926 fbw = height;
1927 fbh = width;
1928 }
1929
1930 /*
1931 * field 0 = even field = bottom field
1932 * field 1 = odd field = top field
1933 */
1934 switch (rotation + mirror * 4) {
1935 case OMAP_DSS_ROT_0:
1936 *offset1 = 0;
1937 if (field_offset)
1938 *offset0 = *offset1 + field_offset * screen_width * ps;
1939 else
1940 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301941 *row_inc = pixinc(1 +
1942 (y_predecim * screen_width - fbw * x_predecim) +
1943 (fieldmode ? screen_width : 0), ps);
1944 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1945 color_mode == OMAP_DSS_COLOR_UYVY)
1946 *pix_inc = pixinc(x_predecim, 2 * ps);
1947 else
1948 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001949 break;
1950 case OMAP_DSS_ROT_90:
1951 *offset1 = screen_width * (fbh - 1) * ps;
1952 if (field_offset)
1953 *offset0 = *offset1 + field_offset * ps;
1954 else
1955 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301956 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1957 y_predecim + (fieldmode ? 1 : 0), ps);
1958 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001959 break;
1960 case OMAP_DSS_ROT_180:
1961 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1962 if (field_offset)
1963 *offset0 = *offset1 - field_offset * screen_width * ps;
1964 else
1965 *offset0 = *offset1;
1966 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301967 (y_predecim * screen_width - fbw * x_predecim) -
1968 (fieldmode ? screen_width : 0), ps);
1969 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1970 color_mode == OMAP_DSS_COLOR_UYVY)
1971 *pix_inc = pixinc(-x_predecim, 2 * ps);
1972 else
1973 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001974 break;
1975 case OMAP_DSS_ROT_270:
1976 *offset1 = (fbw - 1) * ps;
1977 if (field_offset)
1978 *offset0 = *offset1 - field_offset * ps;
1979 else
1980 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301981 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1982 y_predecim - (fieldmode ? 1 : 0), ps);
1983 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001984 break;
1985
1986 /* mirroring */
1987 case OMAP_DSS_ROT_0 + 4:
1988 *offset1 = (fbw - 1) * ps;
1989 if (field_offset)
1990 *offset0 = *offset1 + field_offset * screen_width * ps;
1991 else
1992 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301993 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001994 (fieldmode ? screen_width : 0),
1995 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301996 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1997 color_mode == OMAP_DSS_COLOR_UYVY)
1998 *pix_inc = pixinc(-x_predecim, 2 * ps);
1999 else
2000 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002001 break;
2002
2003 case OMAP_DSS_ROT_90 + 4:
2004 *offset1 = 0;
2005 if (field_offset)
2006 *offset0 = *offset1 + field_offset * ps;
2007 else
2008 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302009 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2010 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002011 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302012 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002013 break;
2014
2015 case OMAP_DSS_ROT_180 + 4:
2016 *offset1 = screen_width * (fbh - 1) * ps;
2017 if (field_offset)
2018 *offset0 = *offset1 - field_offset * screen_width * ps;
2019 else
2020 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302021 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002022 (fieldmode ? screen_width : 0),
2023 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302024 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2025 color_mode == OMAP_DSS_COLOR_UYVY)
2026 *pix_inc = pixinc(x_predecim, 2 * ps);
2027 else
2028 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002029 break;
2030
2031 case OMAP_DSS_ROT_270 + 4:
2032 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2033 if (field_offset)
2034 *offset0 = *offset1 - field_offset * ps;
2035 else
2036 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302037 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2038 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002039 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302040 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002041 break;
2042
2043 default:
2044 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002045 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046 }
2047}
2048
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302049static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2050 enum omap_color_mode color_mode, bool fieldmode,
2051 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2052 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2053{
2054 u8 ps;
2055
2056 switch (color_mode) {
2057 case OMAP_DSS_COLOR_CLUT1:
2058 case OMAP_DSS_COLOR_CLUT2:
2059 case OMAP_DSS_COLOR_CLUT4:
2060 case OMAP_DSS_COLOR_CLUT8:
2061 BUG();
2062 return;
2063 default:
2064 ps = color_mode_to_bpp(color_mode) / 8;
2065 break;
2066 }
2067
2068 DSSDBG("scrw %d, width %d\n", screen_width, width);
2069
2070 /*
2071 * field 0 = even field = bottom field
2072 * field 1 = odd field = top field
2073 */
2074 *offset1 = 0;
2075 if (field_offset)
2076 *offset0 = *offset1 + field_offset * screen_width * ps;
2077 else
2078 *offset0 = *offset1;
2079 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2080 (fieldmode ? screen_width : 0), ps);
2081 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2082 color_mode == OMAP_DSS_COLOR_UYVY)
2083 *pix_inc = pixinc(x_predecim, 2 * ps);
2084 else
2085 *pix_inc = pixinc(x_predecim, ps);
2086}
2087
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302088/*
2089 * This function is used to avoid synclosts in OMAP3, because of some
2090 * undocumented horizontal position and timing related limitations.
2091 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002092static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302093 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002094 u16 width, u16 height, u16 out_width, u16 out_height,
2095 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302096{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002097 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302098 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302099 static const u8 limits[3] = { 8, 10, 20 };
2100 u64 val, blank;
2101 int i;
2102
Archit Taneja81ab95b2012-05-08 15:53:20 +05302103 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302104
2105 i = 0;
2106 if (out_height < height)
2107 i++;
2108 if (out_width < width)
2109 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302110 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302111 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2112 if (blank <= limits[i])
2113 return -EINVAL;
2114
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002115 /* FIXME add checks for 3-tap filter once the limitations are known */
2116 if (!five_taps)
2117 return 0;
2118
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302119 /*
2120 * Pixel data should be prepared before visible display point starts.
2121 * So, atleast DS-2 lines must have already been fetched by DISPC
2122 * during nonactive - pos_x period.
2123 */
2124 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2125 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002126 val, max(0, ds - 2) * width);
2127 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302128 return -EINVAL;
2129
2130 /*
2131 * All lines need to be refilled during the nonactive period of which
2132 * only one line can be loaded during the active period. So, atleast
2133 * DS - 1 lines should be loaded during nonactive period.
2134 */
2135 val = div_u64((u64)nonactive * lclk, pclk);
2136 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002137 val, max(0, ds - 1) * width);
2138 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302139 return -EINVAL;
2140
2141 return 0;
2142}
2143
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002144static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302145 const struct omap_video_timings *mgr_timings, u16 width,
2146 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00002147 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002148{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302149 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302150 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002151
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302152 if (height <= out_height && width <= out_width)
2153 return (unsigned long) pclk;
2154
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002155 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302156 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002157
2158 tmp = pclk * height * out_width;
2159 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302160 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002161
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002162 if (height > 2 * out_height) {
2163 if (ppl == out_width)
2164 return 0;
2165
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002166 tmp = pclk * (height - 2 * out_height) * out_width;
2167 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302168 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002169 }
2170 }
2171
2172 if (width > out_width) {
2173 tmp = pclk * width;
2174 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302175 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002176
2177 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302178 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002179 }
2180
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302181 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002182}
2183
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002184static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302185 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302186{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302187 if (height > out_height && width > out_width)
2188 return pclk * 4;
2189 else
2190 return pclk * 2;
2191}
2192
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002193static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302194 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195{
2196 unsigned int hf, vf;
2197
2198 /*
2199 * FIXME how to determine the 'A' factor
2200 * for the no downscaling case ?
2201 */
2202
2203 if (width > 3 * out_width)
2204 hf = 4;
2205 else if (width > 2 * out_width)
2206 hf = 3;
2207 else if (width > out_width)
2208 hf = 2;
2209 else
2210 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002211 if (height > out_height)
2212 vf = 2;
2213 else
2214 vf = 1;
2215
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302216 return pclk * vf * hf;
2217}
2218
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002219static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302220 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302221{
Archit Taneja8ba85302012-09-26 17:00:37 +05302222 /*
2223 * If the overlay/writeback is in mem to mem mode, there are no
2224 * downscaling limitations with respect to pixel clock, return 1 as
2225 * required core clock to represent that we have sufficient enough
2226 * core clock to do maximum downscaling
2227 */
2228 if (mem_to_mem)
2229 return 1;
2230
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302231 if (width > out_width)
2232 return DIV_ROUND_UP(pclk, out_width) * width;
2233 else
2234 return pclk;
2235}
2236
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002237static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302238 const struct omap_video_timings *mgr_timings,
2239 u16 width, u16 height, u16 out_width, u16 out_height,
2240 enum omap_color_mode color_mode, bool *five_taps,
2241 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302242 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302243{
2244 int error;
2245 u16 in_width, in_height;
2246 int min_factor = min(*decim_x, *decim_y);
2247 const int maxsinglelinewidth =
2248 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302249
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250 *five_taps = false;
2251
2252 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002253 in_height = height / *decim_y;
2254 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002255 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302256 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302257 error = (in_width > maxsinglelinewidth || !*core_clk ||
2258 *core_clk > dispc_core_clk_rate());
2259 if (error) {
2260 if (*decim_x == *decim_y) {
2261 *decim_x = min_factor;
2262 ++*decim_y;
2263 } else {
2264 swap(*decim_x, *decim_y);
2265 if (*decim_x < *decim_y)
2266 ++*decim_x;
2267 }
2268 }
2269 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2270
2271 if (in_width > maxsinglelinewidth) {
2272 DSSERR("Cannot scale max input width exceeded");
2273 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302274 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302275 return 0;
2276}
2277
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002278static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302279 const struct omap_video_timings *mgr_timings,
2280 u16 width, u16 height, u16 out_width, u16 out_height,
2281 enum omap_color_mode color_mode, bool *five_taps,
2282 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302283 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302284{
2285 int error;
2286 u16 in_width, in_height;
2287 int min_factor = min(*decim_x, *decim_y);
2288 const int maxsinglelinewidth =
2289 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2290
2291 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002292 in_height = height / *decim_y;
2293 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002294 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302295
2296 if (in_width > maxsinglelinewidth)
2297 if (in_height > out_height &&
2298 in_height < out_height * 2)
2299 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002300again:
2301 if (*five_taps)
2302 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2303 in_width, in_height, out_width,
2304 out_height, color_mode);
2305 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002306 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302307 in_height, out_width, out_height,
2308 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302309
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002310 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2311 pos_x, in_width, in_height, out_width,
2312 out_height, *five_taps);
2313 if (error && *five_taps) {
2314 *five_taps = false;
2315 goto again;
2316 }
2317
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302318 error = (error || in_width > maxsinglelinewidth * 2 ||
2319 (in_width > maxsinglelinewidth && *five_taps) ||
2320 !*core_clk || *core_clk > dispc_core_clk_rate());
2321 if (error) {
2322 if (*decim_x == *decim_y) {
2323 *decim_x = min_factor;
2324 ++*decim_y;
2325 } else {
2326 swap(*decim_x, *decim_y);
2327 if (*decim_x < *decim_y)
2328 ++*decim_x;
2329 }
2330 }
2331 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2332
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002333 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002334 height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302335 DSSERR("horizontal timing too tight\n");
2336 return -EINVAL;
2337 }
2338
2339 if (in_width > (maxsinglelinewidth * 2)) {
2340 DSSERR("Cannot setup scaling");
2341 DSSERR("width exceeds maximum width possible");
2342 return -EINVAL;
2343 }
2344
2345 if (in_width > maxsinglelinewidth && *five_taps) {
2346 DSSERR("cannot setup scaling with five taps");
2347 return -EINVAL;
2348 }
2349 return 0;
2350}
2351
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002352static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302353 const struct omap_video_timings *mgr_timings,
2354 u16 width, u16 height, u16 out_width, u16 out_height,
2355 enum omap_color_mode color_mode, bool *five_taps,
2356 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302357 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302358{
2359 u16 in_width, in_width_max;
2360 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002361 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302362 const int maxsinglelinewidth =
2363 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302364 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302365
Archit Taneja5d501082012-11-07 11:45:02 +05302366 if (mem_to_mem) {
2367 in_width_max = out_width * maxdownscale;
2368 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302369 in_width_max = dispc_core_clk_rate() /
2370 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302371 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302372
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302373 *decim_x = DIV_ROUND_UP(width, in_width_max);
2374
2375 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2376 if (*decim_x > *x_predecim)
2377 return -EINVAL;
2378
2379 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002380 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302381 } while (*decim_x <= *x_predecim &&
2382 in_width > maxsinglelinewidth && ++*decim_x);
2383
2384 if (in_width > maxsinglelinewidth) {
2385 DSSERR("Cannot scale width exceeds max line width");
2386 return -EINVAL;
2387 }
2388
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002389 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302390 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302391 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002392}
2393
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002394static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302395 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302396 const struct omap_video_timings *mgr_timings,
2397 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302398 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302399 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302400 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302401{
Archit Taneja0373cac2011-09-08 13:25:17 +05302402 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302403 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302404 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302405 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302406
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002407 if (width == out_width && height == out_height)
2408 return 0;
2409
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002410 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2411 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2412 return -EINVAL;
2413 }
2414
Archit Taneja5b54ed32012-09-26 16:55:27 +05302415 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002416 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302417
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002418 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302419 *x_predecim = *y_predecim = 1;
2420 } else {
2421 *x_predecim = max_decim_limit;
2422 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2423 dss_has_feature(FEAT_BURST_2D)) ?
2424 2 : max_decim_limit;
2425 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302426
2427 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2428 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2429 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2430 color_mode == OMAP_DSS_COLOR_CLUT8) {
2431 *x_predecim = 1;
2432 *y_predecim = 1;
2433 *five_taps = false;
2434 return 0;
2435 }
2436
2437 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2438 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2439
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302440 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302441 return -EINVAL;
2442
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302443 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302444 return -EINVAL;
2445
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002446 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302447 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302448 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2449 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302450 if (ret)
2451 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302452
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302453 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2454 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302455
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302456 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302457 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302458 "required core clk rate = %lu Hz, "
2459 "current core clk rate = %lu Hz\n",
2460 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302461 return -EINVAL;
2462 }
2463
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302464 *x_predecim = decim_x;
2465 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302466 return 0;
2467}
2468
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002469int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2470 const struct omap_overlay_info *oi,
2471 const struct omap_video_timings *timings,
2472 int *x_predecim, int *y_predecim)
2473{
2474 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2475 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002476 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002477 u16 in_height = oi->height;
2478 u16 in_width = oi->width;
2479 bool ilace = timings->interlace;
2480 u16 out_width, out_height;
2481 int pos_x = oi->pos_x;
2482 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2483 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2484
2485 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2486 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2487
2488 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002489 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002490
2491 if (ilace) {
2492 if (fieldmode)
2493 in_height /= 2;
2494 out_height /= 2;
2495
2496 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2497 in_height, out_height);
2498 }
2499
2500 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2501 return -EINVAL;
2502
2503 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2504 in_height, out_width, out_height, oi->color_mode,
2505 &five_taps, x_predecim, y_predecim, pos_x,
2506 oi->rotation_type, false);
2507}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002508EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002509
Archit Taneja84a880f2012-09-26 16:57:37 +05302510static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302511 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2512 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2513 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2514 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2515 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302516 bool replication, const struct omap_video_timings *mgr_timings,
2517 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002518{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302519 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002520 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302521 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002522 unsigned offset0, offset1;
2523 s32 row_inc;
2524 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302525 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302527 u16 in_height = height;
2528 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302529 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302530 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002531 unsigned long pclk = dispc_plane_pclk_rate(plane);
2532 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002533
Tomi Valkeinene5666582014-11-28 14:34:15 +02002534 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002535 return -EINVAL;
2536
Archit Taneja84a880f2012-09-26 16:57:37 +05302537 out_width = out_width == 0 ? width : out_width;
2538 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002539
Archit Taneja84a880f2012-09-26 16:57:37 +05302540 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002541 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002542
2543 if (ilace) {
2544 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302545 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302546 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302547 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002548
2549 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302550 "out_height %d\n", in_height, pos_y,
2551 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002552 }
2553
Archit Taneja84a880f2012-09-26 16:57:37 +05302554 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302555 return -EINVAL;
2556
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002557 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302558 in_height, out_width, out_height, color_mode,
2559 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302560 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302561 if (r)
2562 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002563
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002564 in_width = in_width / x_predecim;
2565 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302566
Archit Taneja84a880f2012-09-26 16:57:37 +05302567 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2568 color_mode == OMAP_DSS_COLOR_UYVY ||
2569 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302570 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002571
2572 if (ilace && !fieldmode) {
2573 /*
2574 * when downscaling the bottom field may have to start several
2575 * source lines below the top field. Unfortunately ACCUI
2576 * registers will only hold the fractional part of the offset
2577 * so the integer part must be added to the base address of the
2578 * bottom field.
2579 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302580 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002581 field_offset = 0;
2582 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302583 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002584 }
2585
2586 /* Fields are independent but interleaved in memory. */
2587 if (fieldmode)
2588 field_offset = 1;
2589
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002590 offset0 = 0;
2591 offset1 = 0;
2592 row_inc = 0;
2593 pix_inc = 0;
2594
Archit Taneja6be0d732012-11-07 11:45:04 +05302595 if (plane == OMAP_DSS_WB) {
2596 frame_width = out_width;
2597 frame_height = out_height;
2598 } else {
2599 frame_width = in_width;
2600 frame_height = height;
2601 }
2602
Archit Taneja84a880f2012-09-26 16:57:37 +05302603 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302604 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302605 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302606 &offset0, &offset1, &row_inc, &pix_inc,
2607 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302608 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302609 calc_dma_rotation_offset(rotation, mirror, screen_width,
2610 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302611 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302612 &offset0, &offset1, &row_inc, &pix_inc,
2613 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002614 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302615 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302616 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302617 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302618 &offset0, &offset1, &row_inc, &pix_inc,
2619 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002620
2621 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2622 offset0, offset1, row_inc, pix_inc);
2623
Archit Taneja84a880f2012-09-26 16:57:37 +05302624 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625
Archit Taneja84a880f2012-09-26 16:57:37 +05302626 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302627
Archit Taneja84a880f2012-09-26 16:57:37 +05302628 dispc_ovl_set_ba0(plane, paddr + offset0);
2629 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002630
Archit Taneja84a880f2012-09-26 16:57:37 +05302631 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2632 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2633 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302634 }
2635
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002636 dispc_ovl_set_row_inc(plane, row_inc);
2637 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002638
Archit Taneja84a880f2012-09-26 16:57:37 +05302639 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302640 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002641
Archit Taneja84a880f2012-09-26 16:57:37 +05302642 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002643
Archit Taneja78b687f2012-09-21 14:51:49 +05302644 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645
Archit Taneja5b54ed32012-09-26 16:55:27 +05302646 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302647 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2648 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302649 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302650 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002651 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652 }
2653
Archit Tanejac35eeb22013-03-26 19:15:24 +05302654 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2655 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656
Archit Taneja84a880f2012-09-26 16:57:37 +05302657 dispc_ovl_set_zorder(plane, caps, zorder);
2658 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2659 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660
Archit Tanejad79db852012-09-22 12:30:17 +05302661 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302662
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002663 return 0;
2664}
2665
Archit Taneja84a880f2012-09-26 16:57:37 +05302666int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302667 bool replication, const struct omap_video_timings *mgr_timings,
2668 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302669{
2670 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002671 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302672 enum omap_channel channel;
2673
2674 channel = dispc_ovl_get_channel_out(plane);
2675
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002676 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2677 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2678 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302679 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2680 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2681
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002682 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302683 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2684 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2685 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302686 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302687
2688 return r;
2689}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002690EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302691
Archit Taneja749feff2012-08-31 12:32:52 +05302692int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302693 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302694{
2695 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302696 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302697 enum omap_plane plane = OMAP_DSS_WB;
2698 const int pos_x = 0, pos_y = 0;
2699 const u8 zorder = 0, global_alpha = 0;
2700 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302701 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302702 int in_width = mgr_timings->x_res;
2703 int in_height = mgr_timings->y_res;
2704 enum omap_overlay_caps caps =
2705 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2706
2707 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2708 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2709 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2710 wi->mirror);
2711
2712 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2713 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2714 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2715 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302716 replication, mgr_timings, mem_to_mem);
2717
2718 switch (wi->color_mode) {
2719 case OMAP_DSS_COLOR_RGB16:
2720 case OMAP_DSS_COLOR_RGB24P:
2721 case OMAP_DSS_COLOR_ARGB16:
2722 case OMAP_DSS_COLOR_RGBA16:
2723 case OMAP_DSS_COLOR_RGB12U:
2724 case OMAP_DSS_COLOR_ARGB16_1555:
2725 case OMAP_DSS_COLOR_XRGB16_1555:
2726 case OMAP_DSS_COLOR_RGBX16:
2727 truncation = true;
2728 break;
2729 default:
2730 truncation = false;
2731 break;
2732 }
2733
2734 /* setup extra DISPC_WB_ATTRIBUTES */
2735 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2736 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2737 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2738 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302739
2740 return r;
2741}
2742
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002743int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002745 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2746
Archit Taneja9b372c22011-05-06 11:45:49 +05302747 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002748
2749 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002751EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002752
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002753bool dispc_ovl_enabled(enum omap_plane plane)
2754{
2755 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2756}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002757EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002758
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002759void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002760{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302761 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2762 /* flush posted write */
2763 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002765EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002766
Tomi Valkeinen65398512012-10-10 11:44:17 +03002767bool dispc_mgr_is_enabled(enum omap_channel channel)
2768{
2769 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2770}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002771EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002772
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302773void dispc_wb_enable(bool enable)
2774{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002775 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302776}
2777
2778bool dispc_wb_is_enabled(void)
2779{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002780 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302781}
2782
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002783static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002785 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2786 return;
2787
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002789}
2790
2791void dispc_lcd_enable_signal(bool enable)
2792{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002793 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2794 return;
2795
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002796 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002797}
2798
2799void dispc_pck_free_enable(bool enable)
2800{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002801 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2802 return;
2803
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002805}
2806
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002807static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002808{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302809 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002810}
2811
2812
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002813static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002814{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302815 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002816}
2817
2818void dispc_set_loadmode(enum omap_dss_load_mode mode)
2819{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002820 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002821}
2822
2823
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002824static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002825{
Sumit Semwal8613b002010-12-02 11:27:09 +00002826 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002827}
2828
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002829static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002830 enum omap_dss_trans_key_type type,
2831 u32 trans_key)
2832{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302833 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834
Sumit Semwal8613b002010-12-02 11:27:09 +00002835 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002836}
2837
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002838static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302840 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002841}
Archit Taneja11354dd2011-09-26 11:47:29 +05302842
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002843static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2844 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002845{
Archit Taneja11354dd2011-09-26 11:47:29 +05302846 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002847 return;
2848
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002849 if (ch == OMAP_DSS_CHANNEL_LCD)
2850 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002851 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002853}
Archit Taneja11354dd2011-09-26 11:47:29 +05302854
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002855void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002856 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002857{
2858 dispc_mgr_set_default_color(channel, info->default_color);
2859 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2860 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2861 dispc_mgr_enable_alpha_fixed_zorder(channel,
2862 info->partial_alpha_enabled);
2863 if (dss_has_feature(FEAT_CPR)) {
2864 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2865 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2866 }
2867}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002868EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002869
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002870static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871{
2872 int code;
2873
2874 switch (data_lines) {
2875 case 12:
2876 code = 0;
2877 break;
2878 case 16:
2879 code = 1;
2880 break;
2881 case 18:
2882 code = 2;
2883 break;
2884 case 24:
2885 code = 3;
2886 break;
2887 default:
2888 BUG();
2889 return;
2890 }
2891
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302892 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893}
2894
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002895static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896{
2897 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302898 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002899
2900 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302901 case DSS_IO_PAD_MODE_RESET:
2902 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002903 gpout1 = 0;
2904 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302905 case DSS_IO_PAD_MODE_RFBI:
2906 gpout0 = 1;
2907 gpout1 = 0;
2908 break;
2909 case DSS_IO_PAD_MODE_BYPASS:
2910 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911 gpout1 = 1;
2912 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913 default:
2914 BUG();
2915 return;
2916 }
2917
Archit Taneja569969d2011-08-22 17:41:57 +05302918 l = dispc_read_reg(DISPC_CONTROL);
2919 l = FLD_MOD(l, gpout0, 15, 15);
2920 l = FLD_MOD(l, gpout1, 16, 16);
2921 dispc_write_reg(DISPC_CONTROL, l);
2922}
2923
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002924static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302925{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302926 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002927}
2928
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002929void dispc_mgr_set_lcd_config(enum omap_channel channel,
2930 const struct dss_lcd_mgr_config *config)
2931{
2932 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2933
2934 dispc_mgr_enable_stallmode(channel, config->stallmode);
2935 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2936
2937 dispc_mgr_set_clock_div(channel, &config->clock_info);
2938
2939 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2940
2941 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2942
2943 dispc_mgr_set_lcd_type_tft(channel);
2944}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002945EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002946
Archit Taneja8f366162012-04-16 12:53:44 +05302947static bool _dispc_mgr_size_ok(u16 width, u16 height)
2948{
Archit Taneja33b89922012-11-14 13:50:15 +05302949 return width <= dispc.feat->mgr_width_max &&
2950 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302951}
2952
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2954 int vsw, int vfp, int vbp)
2955{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302956 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2957 hfp < 1 || hfp > dispc.feat->hp_max ||
2958 hbp < 1 || hbp > dispc.feat->hp_max ||
2959 vsw < 1 || vsw > dispc.feat->sw_max ||
2960 vfp < 0 || vfp > dispc.feat->vp_max ||
2961 vbp < 0 || vbp > dispc.feat->vp_max)
2962 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963 return true;
2964}
2965
Archit Tanejaca5ca692013-03-26 19:15:22 +05302966static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2967 unsigned long pclk)
2968{
2969 if (dss_mgr_is_lcd(channel))
2970 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
2971 else
2972 return pclk <= dispc.feat->max_tv_pclk ? true : false;
2973}
2974
Archit Taneja8f366162012-04-16 12:53:44 +05302975bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302976 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002978 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
2979 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05302980
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002981 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
2982 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302983
2984 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002985 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002986 if (timings->interlace)
2987 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002988
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002989 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05302990 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002991 timings->vbp))
2992 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302993 }
Archit Taneja8f366162012-04-16 12:53:44 +05302994
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002995 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996}
2997
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002998static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302999 int hfp, int hbp, int vsw, int vfp, int vbp,
3000 enum omap_dss_signal_level vsync_level,
3001 enum omap_dss_signal_level hsync_level,
3002 enum omap_dss_signal_edge data_pclk_edge,
3003 enum omap_dss_signal_level de_level,
3004 enum omap_dss_signal_edge sync_pclk_edge)
3005
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003006{
Archit Taneja655e2942012-06-21 10:37:43 +05303007 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003008 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003009
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303010 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3011 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3012 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3013 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3014 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3015 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003016
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003017 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3018 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303019
Tomi Valkeinened351882014-10-02 17:58:49 +00003020 switch (vsync_level) {
3021 case OMAPDSS_SIG_ACTIVE_LOW:
3022 vs = true;
3023 break;
3024 case OMAPDSS_SIG_ACTIVE_HIGH:
3025 vs = false;
3026 break;
3027 default:
3028 BUG();
3029 }
3030
3031 switch (hsync_level) {
3032 case OMAPDSS_SIG_ACTIVE_LOW:
3033 hs = true;
3034 break;
3035 case OMAPDSS_SIG_ACTIVE_HIGH:
3036 hs = false;
3037 break;
3038 default:
3039 BUG();
3040 }
3041
3042 switch (de_level) {
3043 case OMAPDSS_SIG_ACTIVE_LOW:
3044 de = true;
3045 break;
3046 case OMAPDSS_SIG_ACTIVE_HIGH:
3047 de = false;
3048 break;
3049 default:
3050 BUG();
3051 }
3052
Archit Taneja655e2942012-06-21 10:37:43 +05303053 switch (data_pclk_edge) {
3054 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3055 ipc = false;
3056 break;
3057 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3058 ipc = true;
3059 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303060 default:
3061 BUG();
3062 }
3063
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003064 /* always use the 'rf' setting */
3065 onoff = true;
3066
Archit Taneja655e2942012-06-21 10:37:43 +05303067 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303068 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303069 rf = false;
3070 break;
3071 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303072 rf = true;
3073 break;
3074 default:
3075 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003076 }
Archit Taneja655e2942012-06-21 10:37:43 +05303077
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003078 l = FLD_VAL(onoff, 17, 17) |
3079 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003080 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003081 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003082 FLD_VAL(hs, 13, 13) |
3083 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003084
Archit Taneja655e2942012-06-21 10:37:43 +05303085 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003086
3087 if (dispc.syscon_pol) {
3088 const int shifts[] = {
3089 [OMAP_DSS_CHANNEL_LCD] = 0,
3090 [OMAP_DSS_CHANNEL_LCD2] = 1,
3091 [OMAP_DSS_CHANNEL_LCD3] = 2,
3092 };
3093
3094 u32 mask, val;
3095
3096 mask = (1 << 0) | (1 << 3) | (1 << 6);
3097 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3098
3099 mask <<= 16 + shifts[channel];
3100 val <<= 16 + shifts[channel];
3101
3102 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3103 mask, val);
3104 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003105}
3106
3107/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303108void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003109 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003110{
3111 unsigned xtot, ytot;
3112 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303113 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003114
Archit Taneja2aefad42012-05-18 14:36:54 +05303115 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303116
Archit Taneja2aefad42012-05-18 14:36:54 +05303117 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303118 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003119 return;
3120 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303121
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303122 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303123 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303124 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3125 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303126
Archit Taneja2aefad42012-05-18 14:36:54 +05303127 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3128 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303129
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003130 ht = timings->pixelclock / xtot;
3131 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303132
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003133 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303134 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303135 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303136 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3137 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3138 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003139
Archit Tanejac51d9212012-04-16 12:53:43 +05303140 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303141 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303142 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303143 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303144 }
Archit Taneja8f366162012-04-16 12:53:44 +05303145
Archit Taneja2aefad42012-05-18 14:36:54 +05303146 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003147}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003148EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003149
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003150static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003151 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003152{
3153 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003154 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003155
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003156 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003157 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003158
3159 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3160 channel == OMAP_DSS_CHANNEL_LCD)
3161 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003162}
3163
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003164static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003165 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003166{
3167 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003168 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003169 *lck_div = FLD_GET(l, 23, 16);
3170 *pck_div = FLD_GET(l, 7, 0);
3171}
3172
3173unsigned long dispc_fclk_rate(void)
3174{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003175 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003176 unsigned long r = 0;
3177
Taneja, Archit66534e82011-03-08 05:50:34 -06003178 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303179 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003180 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003181 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303182 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003183 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003184 if (!pll)
3185 pll = dss_pll_find("video0");
3186
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003187 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003188 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303189 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003190 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003191 if (!pll)
3192 pll = dss_pll_find("video1");
3193
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003194 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303195 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003196 default:
3197 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003198 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003199 }
3200
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003201 return r;
3202}
3203
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003204unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003205{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003206 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003207 int lcd;
3208 unsigned long r;
3209 u32 l;
3210
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003211 if (dss_mgr_is_lcd(channel)) {
3212 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003213
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003214 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003215
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003216 switch (dss_get_lcd_clk_source(channel)) {
3217 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003218 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003219 break;
3220 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003221 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003222 if (!pll)
3223 pll = dss_pll_find("video0");
3224
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003225 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003226 break;
3227 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003228 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003229 if (!pll)
3230 pll = dss_pll_find("video1");
3231
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003232 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003233 break;
3234 default:
3235 BUG();
3236 return 0;
3237 }
3238
3239 return r / lcd;
3240 } else {
3241 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003242 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003243}
3244
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003245unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003246{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003247 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003248
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303249 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303250 int pcd;
3251 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003252
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303253 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303255 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003256
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303257 r = dispc_mgr_lclk_rate(channel);
3258
3259 return r / pcd;
3260 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003261 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303262 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003263}
3264
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003265void dispc_set_tv_pclk(unsigned long pclk)
3266{
3267 dispc.tv_pclk_rate = pclk;
3268}
3269
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303270unsigned long dispc_core_clk_rate(void)
3271{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003272 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303273}
3274
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303275static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3276{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003277 enum omap_channel channel;
3278
3279 if (plane == OMAP_DSS_WB)
3280 return 0;
3281
3282 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303283
3284 return dispc_mgr_pclk_rate(channel);
3285}
3286
3287static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3288{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003289 enum omap_channel channel;
3290
3291 if (plane == OMAP_DSS_WB)
3292 return 0;
3293
3294 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303295
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003296 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303297}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003298
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303299static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003300{
3301 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303302 enum omap_dss_clk_source lcd_clk_src;
3303
3304 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3305
3306 lcd_clk_src = dss_get_lcd_clk_source(channel);
3307
3308 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3309 dss_get_generic_clk_source_name(lcd_clk_src),
3310 dss_feat_get_clk_source_name(lcd_clk_src));
3311
3312 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3313
3314 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3315 dispc_mgr_lclk_rate(channel), lcd);
3316 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3317 dispc_mgr_pclk_rate(channel), pcd);
3318}
3319
3320void dispc_dump_clocks(struct seq_file *s)
3321{
3322 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003323 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303324 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003325
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003326 if (dispc_runtime_get())
3327 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329 seq_printf(s, "- DISPC -\n");
3330
Archit Taneja067a57e2011-03-02 11:57:25 +05303331 seq_printf(s, "dispc fclk source = %s (%s)\n",
3332 dss_get_generic_clk_source_name(dispc_clk_src),
3333 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003334
3335 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003336
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003337 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3338 seq_printf(s, "- DISPC-CORE-CLK -\n");
3339 l = dispc_read_reg(DISPC_DIVISOR);
3340 lcd = FLD_GET(l, 23, 16);
3341
3342 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3343 (dispc_fclk_rate()/lcd), lcd);
3344 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003345
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303346 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003347
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303348 if (dss_has_feature(FEAT_MGR_LCD2))
3349 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3350 if (dss_has_feature(FEAT_MGR_LCD3))
3351 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003352
3353 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003354}
3355
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003356static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003357{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303358 int i, j;
3359 const char *mgr_names[] = {
3360 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3361 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3362 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303363 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303364 };
3365 const char *ovl_names[] = {
3366 [OMAP_DSS_GFX] = "GFX",
3367 [OMAP_DSS_VIDEO1] = "VID1",
3368 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303369 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303370 };
3371 const char **p_names;
3372
Archit Taneja9b372c22011-05-06 11:45:49 +05303373#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003374
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003375 if (dispc_runtime_get())
3376 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003377
Archit Taneja5010be82011-08-05 19:06:00 +05303378 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003379 DUMPREG(DISPC_REVISION);
3380 DUMPREG(DISPC_SYSCONFIG);
3381 DUMPREG(DISPC_SYSSTATUS);
3382 DUMPREG(DISPC_IRQSTATUS);
3383 DUMPREG(DISPC_IRQENABLE);
3384 DUMPREG(DISPC_CONTROL);
3385 DUMPREG(DISPC_CONFIG);
3386 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003387 DUMPREG(DISPC_LINE_STATUS);
3388 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303389 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3390 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003391 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003392 if (dss_has_feature(FEAT_MGR_LCD2)) {
3393 DUMPREG(DISPC_CONTROL2);
3394 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003395 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303396 if (dss_has_feature(FEAT_MGR_LCD3)) {
3397 DUMPREG(DISPC_CONTROL3);
3398 DUMPREG(DISPC_CONFIG3);
3399 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003400 if (dss_has_feature(FEAT_MFLAG))
3401 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003402
Archit Taneja5010be82011-08-05 19:06:00 +05303403#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003404
Archit Taneja5010be82011-08-05 19:06:00 +05303405#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303406#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003407 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303408 dispc_read_reg(DISPC_REG(i, r)))
3409
Archit Taneja4dd2da12011-08-05 19:06:01 +05303410 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303411
Archit Taneja4dd2da12011-08-05 19:06:01 +05303412 /* DISPC channel specific registers */
3413 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3414 DUMPREG(i, DISPC_DEFAULT_COLOR);
3415 DUMPREG(i, DISPC_TRANS_COLOR);
3416 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003417
Archit Taneja4dd2da12011-08-05 19:06:01 +05303418 if (i == OMAP_DSS_CHANNEL_DIGIT)
3419 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303420
Archit Taneja4dd2da12011-08-05 19:06:01 +05303421 DUMPREG(i, DISPC_TIMING_H);
3422 DUMPREG(i, DISPC_TIMING_V);
3423 DUMPREG(i, DISPC_POL_FREQ);
3424 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303425
Archit Taneja4dd2da12011-08-05 19:06:01 +05303426 DUMPREG(i, DISPC_DATA_CYCLE1);
3427 DUMPREG(i, DISPC_DATA_CYCLE2);
3428 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003429
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003430 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303431 DUMPREG(i, DISPC_CPR_COEF_R);
3432 DUMPREG(i, DISPC_CPR_COEF_G);
3433 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003434 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003435 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003436
Archit Taneja4dd2da12011-08-05 19:06:01 +05303437 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003438
Archit Taneja4dd2da12011-08-05 19:06:01 +05303439 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3440 DUMPREG(i, DISPC_OVL_BA0);
3441 DUMPREG(i, DISPC_OVL_BA1);
3442 DUMPREG(i, DISPC_OVL_POSITION);
3443 DUMPREG(i, DISPC_OVL_SIZE);
3444 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3445 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3446 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3447 DUMPREG(i, DISPC_OVL_ROW_INC);
3448 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003449
Archit Taneja4dd2da12011-08-05 19:06:01 +05303450 if (dss_has_feature(FEAT_PRELOAD))
3451 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003452 if (dss_has_feature(FEAT_MFLAG))
3453 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003454
Archit Taneja4dd2da12011-08-05 19:06:01 +05303455 if (i == OMAP_DSS_GFX) {
3456 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3457 DUMPREG(i, DISPC_OVL_TABLE_BA);
3458 continue;
3459 }
3460
3461 DUMPREG(i, DISPC_OVL_FIR);
3462 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3463 DUMPREG(i, DISPC_OVL_ACCU0);
3464 DUMPREG(i, DISPC_OVL_ACCU1);
3465 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3466 DUMPREG(i, DISPC_OVL_BA0_UV);
3467 DUMPREG(i, DISPC_OVL_BA1_UV);
3468 DUMPREG(i, DISPC_OVL_FIR2);
3469 DUMPREG(i, DISPC_OVL_ACCU2_0);
3470 DUMPREG(i, DISPC_OVL_ACCU2_1);
3471 }
3472 if (dss_has_feature(FEAT_ATTR2))
3473 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303474 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003475
Archit Taneja5010be82011-08-05 19:06:00 +05303476#undef DISPC_REG
3477#undef DUMPREG
3478
3479#define DISPC_REG(plane, name, i) name(plane, i)
3480#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303481 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003482 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303483 dispc_read_reg(DISPC_REG(plane, name, i)))
3484
Archit Taneja4dd2da12011-08-05 19:06:01 +05303485 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303486
Archit Taneja4dd2da12011-08-05 19:06:01 +05303487 /* start from OMAP_DSS_VIDEO1 */
3488 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3489 for (j = 0; j < 8; j++)
3490 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303491
Archit Taneja4dd2da12011-08-05 19:06:01 +05303492 for (j = 0; j < 8; j++)
3493 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303494
Archit Taneja4dd2da12011-08-05 19:06:01 +05303495 for (j = 0; j < 5; j++)
3496 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003497
Archit Taneja4dd2da12011-08-05 19:06:01 +05303498 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3499 for (j = 0; j < 8; j++)
3500 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3501 }
Amber Jainab5ca072011-05-19 19:47:53 +05303502
Archit Taneja4dd2da12011-08-05 19:06:01 +05303503 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3504 for (j = 0; j < 8; j++)
3505 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303506
Archit Taneja4dd2da12011-08-05 19:06:01 +05303507 for (j = 0; j < 8; j++)
3508 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303509
Archit Taneja4dd2da12011-08-05 19:06:01 +05303510 for (j = 0; j < 8; j++)
3511 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3512 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003513 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003514
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003515 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303516
3517#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003518#undef DUMPREG
3519}
3520
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003521/* calculate clock rates using dividers in cinfo */
3522int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3523 struct dispc_clock_info *cinfo)
3524{
3525 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3526 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003527 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003528 return -EINVAL;
3529
3530 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3531 cinfo->pck = cinfo->lck / cinfo->pck_div;
3532
3533 return 0;
3534}
3535
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003536bool dispc_div_calc(unsigned long dispc,
3537 unsigned long pck_min, unsigned long pck_max,
3538 dispc_div_calc_func func, void *data)
3539{
3540 int lckd, lckd_start, lckd_stop;
3541 int pckd, pckd_start, pckd_stop;
3542 unsigned long pck, lck;
3543 unsigned long lck_max;
3544 unsigned long pckd_hw_min, pckd_hw_max;
3545 unsigned min_fck_per_pck;
3546 unsigned long fck;
3547
3548#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3549 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3550#else
3551 min_fck_per_pck = 0;
3552#endif
3553
3554 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3555 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3556
3557 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3558
3559 pck_min = pck_min ? pck_min : 1;
3560 pck_max = pck_max ? pck_max : ULONG_MAX;
3561
3562 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3563 lckd_stop = min(dispc / pck_min, 255ul);
3564
3565 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3566 lck = dispc / lckd;
3567
3568 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3569 pckd_stop = min(lck / pck_min, pckd_hw_max);
3570
3571 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3572 pck = lck / pckd;
3573
3574 /*
3575 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3576 * clock, which means we're configuring DISPC fclk here
3577 * also. Thus we need to use the calculated lck. For
3578 * OMAP4+ the DISPC fclk is a separate clock.
3579 */
3580 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3581 fck = dispc_core_clk_rate();
3582 else
3583 fck = lck;
3584
3585 if (fck < pck * min_fck_per_pck)
3586 continue;
3587
3588 if (func(lckd, pckd, lck, pck, data))
3589 return true;
3590 }
3591 }
3592
3593 return false;
3594}
3595
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303596void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003597 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003598{
3599 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3600 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3601
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003602 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003603}
3604
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003605int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003606 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003607{
3608 unsigned long fck;
3609
3610 fck = dispc_fclk_rate();
3611
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003612 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3613 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003614
3615 cinfo->lck = fck / cinfo->lck_div;
3616 cinfo->pck = cinfo->lck / cinfo->pck_div;
3617
3618 return 0;
3619}
3620
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003621u32 dispc_read_irqstatus(void)
3622{
3623 return dispc_read_reg(DISPC_IRQSTATUS);
3624}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003625EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003626
3627void dispc_clear_irqstatus(u32 mask)
3628{
3629 dispc_write_reg(DISPC_IRQSTATUS, mask);
3630}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003631EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003632
3633u32 dispc_read_irqenable(void)
3634{
3635 return dispc_read_reg(DISPC_IRQENABLE);
3636}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003637EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003638
3639void dispc_write_irqenable(u32 mask)
3640{
3641 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3642
3643 /* clear the irqstatus for newly enabled irqs */
3644 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3645
3646 dispc_write_reg(DISPC_IRQENABLE, mask);
3647}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003648EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003649
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003650void dispc_enable_sidle(void)
3651{
3652 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3653}
3654
3655void dispc_disable_sidle(void)
3656{
3657 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3658}
3659
3660static void _omap_dispc_initial_config(void)
3661{
3662 u32 l;
3663
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003664 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3665 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3666 l = dispc_read_reg(DISPC_DIVISOR);
3667 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3668 l = FLD_MOD(l, 1, 0, 0);
3669 l = FLD_MOD(l, 1, 23, 16);
3670 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003671
3672 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003673 }
3674
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003675 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003676 if (dss_has_feature(FEAT_FUNCGATED))
3677 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003678
Archit Taneja6e5264b2012-09-11 12:04:47 +05303679 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003680
3681 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3682
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003683 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003684
3685 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303686
3687 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303688
3689 if (dispc.feat->mstandby_workaround)
3690 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003691
3692 if (dss_has_feature(FEAT_MFLAG))
3693 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003694}
3695
Tomi Valkeinenede92692015-06-04 14:12:16 +03003696static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303697 .sw_start = 5,
3698 .fp_start = 15,
3699 .bp_start = 27,
3700 .sw_max = 64,
3701 .vp_max = 255,
3702 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303703 .mgr_width_start = 10,
3704 .mgr_height_start = 26,
3705 .mgr_width_max = 2048,
3706 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303707 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303708 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3709 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003710 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003711 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303712 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303713};
3714
Tomi Valkeinenede92692015-06-04 14:12:16 +03003715static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303716 .sw_start = 5,
3717 .fp_start = 15,
3718 .bp_start = 27,
3719 .sw_max = 64,
3720 .vp_max = 255,
3721 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303722 .mgr_width_start = 10,
3723 .mgr_height_start = 26,
3724 .mgr_width_max = 2048,
3725 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303726 .max_lcd_pclk = 173000000,
3727 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303728 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3729 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003730 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003731 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303732 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303733};
3734
Tomi Valkeinenede92692015-06-04 14:12:16 +03003735static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303736 .sw_start = 7,
3737 .fp_start = 19,
3738 .bp_start = 31,
3739 .sw_max = 256,
3740 .vp_max = 4095,
3741 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303742 .mgr_width_start = 10,
3743 .mgr_height_start = 26,
3744 .mgr_width_max = 2048,
3745 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303746 .max_lcd_pclk = 173000000,
3747 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303748 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3749 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003750 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003751 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303752 .set_max_preload = false,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303753};
3754
Tomi Valkeinenede92692015-06-04 14:12:16 +03003755static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303756 .sw_start = 7,
3757 .fp_start = 19,
3758 .bp_start = 31,
3759 .sw_max = 256,
3760 .vp_max = 4095,
3761 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303762 .mgr_width_start = 10,
3763 .mgr_height_start = 26,
3764 .mgr_width_max = 2048,
3765 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303766 .max_lcd_pclk = 170000000,
3767 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303768 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3769 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003770 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003771 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303772 .set_max_preload = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303773};
3774
Tomi Valkeinenede92692015-06-04 14:12:16 +03003775static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303776 .sw_start = 7,
3777 .fp_start = 19,
3778 .bp_start = 31,
3779 .sw_max = 256,
3780 .vp_max = 4095,
3781 .hp_max = 4096,
3782 .mgr_width_start = 11,
3783 .mgr_height_start = 27,
3784 .mgr_width_max = 4096,
3785 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303786 .max_lcd_pclk = 170000000,
3787 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303788 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3789 .calc_core_clk = calc_core_clk_44xx,
3790 .num_fifos = 5,
3791 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303792 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303793 .set_max_preload = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303794};
3795
Tomi Valkeinenede92692015-06-04 14:12:16 +03003796static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303797{
3798 const struct dispc_features *src;
3799 struct dispc_features *dst;
3800
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003801 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303802 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003803 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303804 return -ENOMEM;
3805 }
3806
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003807 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003808 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303809 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003810 break;
3811
3812 case OMAPDSS_VER_OMAP34xx_ES1:
3813 src = &omap34xx_rev1_0_dispc_feats;
3814 break;
3815
3816 case OMAPDSS_VER_OMAP34xx_ES3:
3817 case OMAPDSS_VER_OMAP3630:
3818 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303819 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003820 src = &omap34xx_rev3_0_dispc_feats;
3821 break;
3822
3823 case OMAPDSS_VER_OMAP4430_ES1:
3824 case OMAPDSS_VER_OMAP4430_ES2:
3825 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303826 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003827 break;
3828
3829 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003830 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303831 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003832 break;
3833
3834 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303835 return -ENODEV;
3836 }
3837
3838 memcpy(dst, src, sizeof(*dst));
3839 dispc.feat = dst;
3840
3841 return 0;
3842}
3843
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003844static irqreturn_t dispc_irq_handler(int irq, void *arg)
3845{
3846 if (!dispc.is_enabled)
3847 return IRQ_NONE;
3848
3849 return dispc.user_handler(irq, dispc.user_data);
3850}
3851
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003852int dispc_request_irq(irq_handler_t handler, void *dev_id)
3853{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003854 int r;
3855
3856 if (dispc.user_handler != NULL)
3857 return -EBUSY;
3858
3859 dispc.user_handler = handler;
3860 dispc.user_data = dev_id;
3861
3862 /* ensure the dispc_irq_handler sees the values above */
3863 smp_wmb();
3864
3865 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3866 IRQF_SHARED, "OMAP DISPC", &dispc);
3867 if (r) {
3868 dispc.user_handler = NULL;
3869 dispc.user_data = NULL;
3870 }
3871
3872 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003873}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003874EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003875
3876void dispc_free_irq(void *dev_id)
3877{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003878 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3879
3880 dispc.user_handler = NULL;
3881 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003882}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003883EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003884
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003885/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03003886static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003887{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03003888 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003889 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003890 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003891 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003892 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003893
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003894 dispc.pdev = pdev;
3895
Tomi Valkeinend49cd152014-11-10 12:23:00 +02003896 spin_lock_init(&dispc.control_lock);
3897
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003898 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303899 if (r)
3900 return r;
3901
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003902 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3903 if (!dispc_mem) {
3904 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003905 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003906 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003907
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003908 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3909 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003910 if (!dispc.base) {
3911 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003912 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003913 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003914
archit tanejaaffe3602011-02-23 08:41:03 +00003915 dispc.irq = platform_get_irq(dispc.pdev, 0);
3916 if (dispc.irq < 0) {
3917 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003918 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003919 }
3920
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003921 if (np && of_property_read_bool(np, "syscon-pol")) {
3922 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
3923 if (IS_ERR(dispc.syscon_pol)) {
3924 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
3925 return PTR_ERR(dispc.syscon_pol);
3926 }
3927
3928 if (of_property_read_u32_index(np, "syscon-pol", 1,
3929 &dispc.syscon_pol_offset)) {
3930 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
3931 return -EINVAL;
3932 }
3933 }
3934
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003935 pm_runtime_enable(&pdev->dev);
3936
3937 r = dispc_runtime_get();
3938 if (r)
3939 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003940
3941 _omap_dispc_initial_config();
3942
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003943 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003944 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003945 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3946
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003947 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003948
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003949 dss_init_overlay_managers();
3950
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003951 dss_debugfs_create_file("dispc", dispc_dump_regs);
3952
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003953 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003954
3955err_runtime_get:
3956 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00003957 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003958}
3959
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03003960static void dispc_unbind(struct device *dev, struct device *master,
3961 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003962{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03003963 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003964
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003965 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03003966}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03003967
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03003968static const struct component_ops dispc_component_ops = {
3969 .bind = dispc_bind,
3970 .unbind = dispc_unbind,
3971};
3972
3973static int dispc_probe(struct platform_device *pdev)
3974{
3975 return component_add(&pdev->dev, &dispc_component_ops);
3976}
3977
3978static int dispc_remove(struct platform_device *pdev)
3979{
3980 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003981 return 0;
3982}
3983
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003984static int dispc_runtime_suspend(struct device *dev)
3985{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003986 dispc.is_enabled = false;
3987 /* ensure the dispc_irq_handler sees the is_enabled value */
3988 smp_wmb();
3989 /* wait for current handler to finish before turning the DISPC off */
3990 synchronize_irq(dispc.irq);
3991
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003992 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003993
3994 return 0;
3995}
3996
3997static int dispc_runtime_resume(struct device *dev)
3998{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02003999 /*
4000 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4001 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4002 * _omap_dispc_initial_config(). We can thus use it to detect if
4003 * we have lost register context.
4004 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004005 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4006 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004007
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004008 dispc_restore_context();
4009 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004010
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004011 dispc.is_enabled = true;
4012 /* ensure the dispc_irq_handler sees the is_enabled value */
4013 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004014
4015 return 0;
4016}
4017
4018static const struct dev_pm_ops dispc_pm_ops = {
4019 .runtime_suspend = dispc_runtime_suspend,
4020 .runtime_resume = dispc_runtime_resume,
4021};
4022
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004023static const struct of_device_id dispc_of_match[] = {
4024 { .compatible = "ti,omap2-dispc", },
4025 { .compatible = "ti,omap3-dispc", },
4026 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004027 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004028 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004029 {},
4030};
4031
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004032static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004033 .probe = dispc_probe,
4034 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004035 .driver = {
4036 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004037 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004038 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004039 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004040 },
4041};
4042
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004043int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004044{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004045 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004046}
4047
Tomi Valkeinenede92692015-06-04 14:12:16 +03004048void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004049{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004050 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004051}