blob: 46d7b4374908f1a19c959006a883da1343e5e6e9 [file] [log] [blame]
Saeed Bishara651c74c2008-06-22 22:45:06 +02001/*
2 * arch/arm/mach-kirkwood/common.c
3 *
4 * Core functions for Marvell Kirkwood SoCs
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/platform_device.h>
14#include <linux/serial_8250.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020015#include <linux/ata_platform.h>
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -040016#include <linux/mtd/nand.h>
Andrew Lunnee962722011-05-15 13:32:48 +020017#include <linux/dma-mapping.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010018#include <linux/clk-provider.h>
19#include <linux/spinlock.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020020#include <net/dsa.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020021#include <asm/page.h>
22#include <asm/timex.h>
Eric Cooper9c153642011-02-02 17:16:11 -050023#include <asm/kexec.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020024#include <asm/mach/map.h>
25#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/kirkwood.h>
Nicolas Pitrefdd8b072009-04-22 20:08:17 +010027#include <mach/bridge-regs.h>
apatard@mandriva.com49106c72010-05-31 13:49:12 +020028#include <plat/audio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020029#include <plat/cache-feroceon-l2.h>
Nicolas Pitre8235ee02009-02-14 03:15:55 -050030#include <plat/mvsdio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020031#include <plat/orion_nand.h>
Andrew Lunn72053352012-02-08 15:52:47 +010032#include <plat/ehci-orion.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020033#include <plat/common.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020034#include <plat/time.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010035#include <plat/addr-map.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010036#include <plat/mv_xor.h>
Saeed Bishara651c74c2008-06-22 22:45:06 +020037#include "common.h"
38
39/*****************************************************************************
40 * I/O Address Mapping
41 ****************************************************************************/
42static struct map_desc kirkwood_io_desc[] __initdata = {
43 {
44 .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
45 .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
46 .length = KIRKWOOD_PCIE_IO_SIZE,
47 .type = MT_DEVICE,
48 }, {
Saeed Bisharaffd58bd2010-06-08 14:21:34 +030049 .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
50 .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
51 .length = KIRKWOOD_PCIE1_IO_SIZE,
52 .type = MT_DEVICE,
53 }, {
Saeed Bishara651c74c2008-06-22 22:45:06 +020054 .virtual = KIRKWOOD_REGS_VIRT_BASE,
55 .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
56 .length = KIRKWOOD_REGS_SIZE,
57 .type = MT_DEVICE,
58 },
59};
60
61void __init kirkwood_map_io(void)
62{
63 iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
64}
65
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +020066/*
67 * Default clock control bits. Any bit _not_ set in this variable
68 * will be cleared from the hardware after platform devices have been
69 * registered. Some reserved bits must be set to 1.
70 */
71unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
Andrew Lunn7e3819d2011-05-15 13:32:44 +020072
Saeed Bishara651c74c2008-06-22 22:45:06 +020073
74/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010075 * CLK tree
76 ****************************************************************************/
77static DEFINE_SPINLOCK(gating_lock);
78static struct clk *tclk;
79
80static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
81{
82 return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED,
83 (void __iomem *)CLOCK_GATING_CTRL,
84 bit_idx, 0, &gating_lock);
85}
86
87void __init kirkwood_clk_init(void)
88{
Andrew Lunn452503e2011-12-24 01:24:24 +010089 struct clk *runit, *ge0, *ge1;
Andrew Lunn4574b882012-04-06 17:17:26 +020090
Andrew Lunn2f129bf2011-12-15 08:15:07 +010091 tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
92 CLK_IS_ROOT, kirkwood_tclk);
93
Andrew Lunn4574b882012-04-06 17:17:26 +020094 runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
Andrew Lunn452503e2011-12-24 01:24:24 +010095 ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
96 ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
Andrew Lunn2f129bf2011-12-15 08:15:07 +010097 kirkwood_register_gate("sata0", CGC_BIT_SATA0);
98 kirkwood_register_gate("sata1", CGC_BIT_SATA1);
99 kirkwood_register_gate("usb0", CGC_BIT_USB0);
100 kirkwood_register_gate("sdio", CGC_BIT_SDIO);
101 kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
102 kirkwood_register_gate("xor0", CGC_BIT_XOR0);
103 kirkwood_register_gate("xor1", CGC_BIT_XOR1);
104 kirkwood_register_gate("pex0", CGC_BIT_PEX0);
105 kirkwood_register_gate("pex1", CGC_BIT_PEX1);
106 kirkwood_register_gate("audio", CGC_BIT_AUDIO);
107 kirkwood_register_gate("tdm", CGC_BIT_TDM);
108 kirkwood_register_gate("tsu", CGC_BIT_TSU);
Andrew Lunn4574b882012-04-06 17:17:26 +0200109
110 /* clkdev entries, mapping clks to devices */
111 orion_clkdev_add(NULL, "orion_spi.0", runit);
112 orion_clkdev_add(NULL, "orion_spi.1", runit);
Andrew Lunn452503e2011-12-24 01:24:24 +0100113 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
114 orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
Andrew Lunn4f04be62012-03-04 16:57:31 +0100115 orion_clkdev_add(NULL, "orion_wdt", tclk);
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100116}
117
118/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200119 * EHCI0
120 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200121void __init kirkwood_ehci_init(void)
122{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200123 kirkwood_clk_ctrl |= CGC_USB0;
Andrew Lunn72053352012-02-08 15:52:47 +0100124 orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200125}
126
127
128/*****************************************************************************
129 * GE00
130 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200131void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
132{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200133 kirkwood_clk_ctrl |= CGC_GE0;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200134
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100135 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200136 GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100137 IRQ_KIRKWOOD_GE00_ERR);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200138}
139
140
141/*****************************************************************************
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200142 * GE01
143 ****************************************************************************/
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200144void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
145{
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200146
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200147 kirkwood_clk_ctrl |= CGC_GE1;
148
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100149 orion_ge01_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200150 GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
Andrew Lunn452503e2011-12-24 01:24:24 +0100151 IRQ_KIRKWOOD_GE01_ERR);
Ronen Shitritd15fb9e2008-10-19 23:10:14 +0200152}
153
154
155/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200156 * Ethernet switch
157 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200158void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
159{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200160 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200161}
162
163
164/*****************************************************************************
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400165 * NAND flash
166 ****************************************************************************/
167static struct resource kirkwood_nand_resource = {
168 .flags = IORESOURCE_MEM,
169 .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
170 .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
171 KIRKWOOD_NAND_MEM_SIZE - 1,
172};
173
174static struct orion_nand_data kirkwood_nand_data = {
175 .cle = 0,
176 .ale = 1,
177 .width = 8,
178};
179
180static struct platform_device kirkwood_nand_flash = {
181 .name = "orion_nand",
182 .id = -1,
183 .dev = {
184 .platform_data = &kirkwood_nand_data,
185 },
186 .resource = &kirkwood_nand_resource,
187 .num_resources = 1,
188};
189
190void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
191 int chip_delay)
192{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200193 kirkwood_clk_ctrl |= CGC_RUNIT;
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400194 kirkwood_nand_data.parts = parts;
195 kirkwood_nand_data.nr_parts = nr_parts;
196 kirkwood_nand_data.chip_delay = chip_delay;
197 platform_device_register(&kirkwood_nand_flash);
198}
199
Ben Dooks010937e2010-04-20 10:26:19 +0100200void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
201 int (*dev_ready)(struct mtd_info *))
202{
203 kirkwood_clk_ctrl |= CGC_RUNIT;
204 kirkwood_nand_data.parts = parts;
205 kirkwood_nand_data.nr_parts = nr_parts;
206 kirkwood_nand_data.dev_ready = dev_ready;
207 platform_device_register(&kirkwood_nand_flash);
208}
Nicolas Pitrefb7b2d32009-06-01 15:36:36 -0400209
210/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200211 * SoC RTC
212 ****************************************************************************/
Jason Coopere871b872012-03-06 23:55:04 +0000213static void __init kirkwood_rtc_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200214{
Andrew Lunn47480582011-05-15 13:32:43 +0200215 orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200216}
217
218
219/*****************************************************************************
220 * SATA
221 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200222void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
223{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200224 kirkwood_clk_ctrl |= CGC_SATA0;
225 if (sata_data->n_ports > 1)
226 kirkwood_clk_ctrl |= CGC_SATA1;
Andrew Lunn9e613f82011-05-15 13:32:50 +0200227
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100228 orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200229}
230
231
232/*****************************************************************************
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500233 * SD/SDIO/MMC
234 ****************************************************************************/
235static struct resource mvsdio_resources[] = {
236 [0] = {
237 .start = SDIO_PHYS_BASE,
238 .end = SDIO_PHYS_BASE + SZ_1K - 1,
239 .flags = IORESOURCE_MEM,
240 },
241 [1] = {
242 .start = IRQ_KIRKWOOD_SDIO,
243 .end = IRQ_KIRKWOOD_SDIO,
244 .flags = IORESOURCE_IRQ,
245 },
246};
247
Andrew Lunn5c602552011-05-15 13:32:40 +0200248static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500249
250static struct platform_device kirkwood_sdio = {
251 .name = "mvsdio",
252 .id = -1,
253 .dev = {
254 .dma_mask = &mvsdio_dmamask,
Andrew Lunn5c602552011-05-15 13:32:40 +0200255 .coherent_dma_mask = DMA_BIT_MASK(32),
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500256 },
257 .num_resources = ARRAY_SIZE(mvsdio_resources),
258 .resource = mvsdio_resources,
259};
260
261void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
262{
263 u32 dev, rev;
264
265 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300266 if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500267 mvsdio_data->clock = 100000000;
268 else
269 mvsdio_data->clock = 200000000;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200270 kirkwood_clk_ctrl |= CGC_SDIO;
Nicolas Pitre8235ee02009-02-14 03:15:55 -0500271 kirkwood_sdio.dev.platform_data = mvsdio_data;
272 platform_device_register(&kirkwood_sdio);
273}
274
275
276/*****************************************************************************
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200277 * SPI
278 ****************************************************************************/
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200279void __init kirkwood_spi_init()
280{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200281 kirkwood_clk_ctrl |= CGC_RUNIT;
Andrew Lunn4574b882012-04-06 17:17:26 +0200282 orion_spi_init(SPI_PHYS_BASE);
Lennert Buytenhek18365d12008-08-09 15:38:18 +0200283}
284
285
286/*****************************************************************************
Martin Michlmayr6574e002009-03-23 19:13:21 +0100287 * I2C
288 ****************************************************************************/
Martin Michlmayr6574e002009-03-23 19:13:21 +0100289void __init kirkwood_i2c_init(void)
290{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200291 orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
Martin Michlmayr6574e002009-03-23 19:13:21 +0100292}
293
294
295/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200296 * UART0
297 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200298
299void __init kirkwood_uart0_init(void)
300{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200301 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100302 IRQ_KIRKWOOD_UART_0, tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200303}
304
305
306/*****************************************************************************
307 * UART1
308 ****************************************************************************/
Saeed Bishara651c74c2008-06-22 22:45:06 +0200309void __init kirkwood_uart1_init(void)
310{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200311 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
Andrew Lunn74c33572011-12-24 03:06:34 +0100312 IRQ_KIRKWOOD_UART_1, tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200313}
314
Saeed Bishara651c74c2008-06-22 22:45:06 +0200315/*****************************************************************************
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400316 * Cryptographic Engines and Security Accelerator (CESA)
317 ****************************************************************************/
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400318void __init kirkwood_crypto_init(void)
319{
320 kirkwood_clk_ctrl |= CGC_CRYPTO;
Andrew Lunn44350062011-05-15 13:32:51 +0200321 orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
322 KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400323}
324
325
326/*****************************************************************************
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100327 * XOR0
328 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000329void __init kirkwood_xor0_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100330{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200331 kirkwood_clk_ctrl |= CGC_XOR0;
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100332
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100333 orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200334 IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100335}
336
337
338/*****************************************************************************
339 * XOR1
340 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000341void __init kirkwood_xor1_init(void)
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100342{
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200343 kirkwood_clk_ctrl |= CGC_XOR1;
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100344
Andrew Lunnee962722011-05-15 13:32:48 +0200345 orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
346 IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
Saeed Bishara09c0ed22008-06-23 04:26:07 -1100347}
348
349
350/*****************************************************************************
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200351 * Watchdog
352 ****************************************************************************/
Jason Cooper2b45e052012-02-29 17:39:08 +0000353void __init kirkwood_wdt_init(void)
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200354{
Andrew Lunn4f04be62012-03-04 16:57:31 +0100355 orion_wdt_init();
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200356}
357
358
359/*****************************************************************************
Saeed Bishara651c74c2008-06-22 22:45:06 +0200360 * Time handling
361 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200362void __init kirkwood_init_early(void)
363{
364 orion_time_set_base(TIMER_VIRT_BASE);
365}
366
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200367int kirkwood_tclk;
368
Nicolas Pitre9b8ebfe2011-03-03 15:08:53 -0500369static int __init kirkwood_find_tclk(void)
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200370{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300371 u32 dev, rev;
372
373 kirkwood_pcie_id(&dev, &rev);
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300374
Simon Guinot2fa0f932010-10-21 11:42:28 +0200375 if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
376 if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
377 return 200000000;
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300378
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200379 return 166666667;
380}
381
Li Jie6de95c12009-11-05 07:29:54 -0800382static void __init kirkwood_timer_init(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200383{
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200384 kirkwood_tclk = kirkwood_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200385
386 orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
387 IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200388}
389
390struct sys_timer kirkwood_timer = {
391 .init = kirkwood_timer_init,
392};
393
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200394/*****************************************************************************
395 * Audio
396 ****************************************************************************/
397static struct resource kirkwood_i2s_resources[] = {
398 [0] = {
399 .start = AUDIO_PHYS_BASE,
400 .end = AUDIO_PHYS_BASE + SZ_16K - 1,
401 .flags = IORESOURCE_MEM,
402 },
403 [1] = {
404 .start = IRQ_KIRKWOOD_I2S,
405 .end = IRQ_KIRKWOOD_I2S,
406 .flags = IORESOURCE_IRQ,
407 },
408};
409
410static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200411 .burst = 128,
412};
413
414static struct platform_device kirkwood_i2s_device = {
415 .name = "kirkwood-i2s",
416 .id = -1,
417 .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
418 .resource = kirkwood_i2s_resources,
419 .dev = {
420 .platform_data = &kirkwood_i2s_data,
421 },
422};
423
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000424static struct platform_device kirkwood_pcm_device = {
Arnaud Patard (Rtp)c88e7b92010-08-30 16:00:05 +0200425 .name = "kirkwood-pcm-audio",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000426 .id = -1,
427};
428
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200429void __init kirkwood_audio_init(void)
430{
431 kirkwood_clk_ctrl |= CGC_AUDIO;
432 platform_device_register(&kirkwood_i2s_device);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000433 platform_device_register(&kirkwood_pcm_device);
apatard@mandriva.com49106c72010-05-31 13:49:12 +0200434}
Saeed Bishara651c74c2008-06-22 22:45:06 +0200435
436/*****************************************************************************
437 * General
438 ****************************************************************************/
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300439/*
440 * Identify device ID and revision.
441 */
Jason Cooper2b45e052012-02-29 17:39:08 +0000442char * __init kirkwood_id(void)
Saeed Bishara651c74c2008-06-22 22:45:06 +0200443{
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300444 u32 dev, rev;
Saeed Bishara651c74c2008-06-22 22:45:06 +0200445
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300446 kirkwood_pcie_id(&dev, &rev);
447
448 if (dev == MV88F6281_DEV_ID) {
449 if (rev == MV88F6281_REV_Z0)
450 return "MV88F6281-Z0";
451 else if (rev == MV88F6281_REV_A0)
452 return "MV88F6281-A0";
Siddarth Goreaec1bad2009-06-09 14:41:02 +0530453 else if (rev == MV88F6281_REV_A1)
454 return "MV88F6281-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300455 else
456 return "MV88F6281-Rev-Unsupported";
457 } else if (dev == MV88F6192_DEV_ID) {
458 if (rev == MV88F6192_REV_Z0)
459 return "MV88F6192-Z0";
460 else if (rev == MV88F6192_REV_A0)
461 return "MV88F6192-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300462 else if (rev == MV88F6192_REV_A1)
463 return "MV88F6192-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300464 else
465 return "MV88F6192-Rev-Unsupported";
466 } else if (dev == MV88F6180_DEV_ID) {
467 if (rev == MV88F6180_REV_A0)
468 return "MV88F6180-Rev-A0";
Saeed Bishara1c2003a2010-06-01 18:09:26 +0300469 else if (rev == MV88F6180_REV_A1)
470 return "MV88F6180-Rev-A1";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300471 else
472 return "MV88F6180-Rev-Unsupported";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300473 } else if (dev == MV88F6282_DEV_ID) {
474 if (rev == MV88F6282_REV_A0)
475 return "MV88F6282-Rev-A0";
Martin Michlmayra87d89e2011-11-03 12:57:43 +0000476 else if (rev == MV88F6282_REV_A1)
477 return "MV88F6282-Rev-A1";
Saeed Bishara1e4d2d32010-06-01 18:09:27 +0300478 else
479 return "MV88F6282-Rev-Unsupported";
Ronen Shitritb2b3dc22008-09-15 10:40:35 +0300480 } else {
481 return "Device-Unknown";
482 }
Saeed Bishara651c74c2008-06-22 22:45:06 +0200483}
484
Jason Cooper2b45e052012-02-29 17:39:08 +0000485void __init kirkwood_l2_init(void)
Saeed Bishara13387602008-06-23 01:05:08 -1100486{
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300487#ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
488 writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
489 feroceon_l2_init(1);
490#else
491 writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
492 feroceon_l2_init(0);
493#endif
Saeed Bishara13387602008-06-23 01:05:08 -1100494}
495
Saeed Bishara651c74c2008-06-22 22:45:06 +0200496void __init kirkwood_init(void)
497{
498 printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
Ronen Shitrit79d4dd72008-09-15 00:56:38 +0200499 kirkwood_id(), kirkwood_tclk);
Saeed Bishara651c74c2008-06-22 22:45:06 +0200500
Lennert Buytenhek2bf30102009-11-12 20:31:14 +0100501 /*
502 * Disable propagation of mbus errors to the CPU local bus,
503 * as this causes mbus errors (which can occur for example
504 * for PCI aborts) to throw CPU aborts, which we're not set
505 * up to deal with.
506 */
507 writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
508
Saeed Bishara651c74c2008-06-22 22:45:06 +0200509 kirkwood_setup_cpu_mbus();
510
511#ifdef CONFIG_CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300512 kirkwood_l2_init();
Saeed Bishara651c74c2008-06-22 22:45:06 +0200513#endif
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500514
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100515 /* Setup root of clk tree */
516 kirkwood_clk_init();
517
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500518 /* internal devices that every board has */
519 kirkwood_rtc_init();
Thomas Reitmayr054bd3f02009-06-01 13:38:34 +0200520 kirkwood_wdt_init();
Nicolas Pitre5b99d532009-02-26 22:55:59 -0500521 kirkwood_xor0_init();
522 kirkwood_xor1_init();
Nicolas Pitreae5c8c82009-06-03 15:24:36 -0400523 kirkwood_crypto_init();
Eric Cooper9c153642011-02-02 17:16:11 -0500524
525#ifdef CONFIG_KEXEC
526 kexec_reinit = kirkwood_enable_pcie;
527#endif
Saeed Bishara651c74c2008-06-22 22:45:06 +0200528}
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200529
530static int __init kirkwood_clock_gate(void)
531{
532 unsigned int curr = readl(CLOCK_GATING_CTRL);
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300533 u32 dev, rev;
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200534
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300535 kirkwood_pcie_id(&dev, &rev);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200536 printk(KERN_DEBUG "Gating clock of unused units\n");
537 printk(KERN_DEBUG "before: 0x%08x\n", curr);
538
539 /* Make sure those units are accessible */
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300540 writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200541
542 /* For SATA: first shutdown the phy */
543 if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
544 /* Disable PLL and IVREF */
545 writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
546 /* Disable PHY */
547 writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
548 }
549 if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
550 /* Disable PLL and IVREF */
551 writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
552 /* Disable PHY */
553 writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
554 }
555
556 /* For PCIe: first shutdown the phy */
557 if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
558 writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
559 while (1)
560 if (readl(PCIE_STATUS) & 0x1)
561 break;
562 writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
563 }
564
Saeed Bisharaffd58bd2010-06-08 14:21:34 +0300565 /* For PCIe 1: first shutdown the phy */
566 if (dev == MV88F6282_DEV_ID) {
567 if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
568 writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
569 while (1)
570 if (readl(PCIE1_STATUS) & 0x1)
571 break;
572 writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
573 }
574 } else /* keep this bit set for devices that don't have PCIe1 */
575 kirkwood_clk_ctrl |= CGC_PEX1;
576
Rabeeh Khourye8b2b7b2009-03-22 17:30:32 +0200577 /* Now gate clock the required units */
578 writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
579 printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
580
581 return 0;
582}
583late_initcall(kirkwood_clock_gate);
Russell Kingcb15dff2011-11-05 10:03:47 +0000584
585void kirkwood_restart(char mode, const char *cmd)
586{
587 /*
588 * Enable soft reset to assert RSTOUTn.
589 */
590 writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
591
592 /*
593 * Assert soft reset.
594 */
595 writel(SOFT_RESET, SYSTEM_SOFT_RESET);
596
597 while (1)
598 ;
599}