blob: 58d7a534f877662c7d31078535778680e66c53d7 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Scott Wood22d168c2011-03-24 16:43:54 -05009 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020031#include <linux/syscore_ops.h>
Christian Dietrich76462232011-06-04 05:36:54 +000032#include <linux/ratelimit.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033
34#include <asm/ptrace.h>
35#include <asm/signal.h>
36#include <asm/io.h>
37#include <asm/pgtable.h>
38#include <asm/irq.h>
39#include <asm/machdep.h>
40#include <asm/mpic.h>
41#include <asm/smp.h>
42
Michael Ellermana7de7c72007-05-08 12:58:36 +100043#include "mpic.h"
44
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef DEBUG
46#define DBG(fmt...) printk(fmt)
47#else
48#define DBG(fmt...)
49#endif
50
51static struct mpic *mpics;
52static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000053static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100055#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000056#ifdef CONFIG_IRQ_ALL_CPUS
57#define distribute_irqs (1)
58#else
59#define distribute_irqs (0)
60#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100061#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100062
Zang Roy-r6191172335932006-08-25 14:16:30 +100063#ifdef CONFIG_MPIC_WEIRD
64static u32 mpic_infos[][MPIC_IDX_END] = {
65 [0] = { /* Original OpenPIC compatible MPIC */
66 MPIC_GREG_BASE,
67 MPIC_GREG_FEATURE_0,
68 MPIC_GREG_GLOBAL_CONF_0,
69 MPIC_GREG_VENDOR_ID,
70 MPIC_GREG_IPI_VECTOR_PRI_0,
71 MPIC_GREG_IPI_STRIDE,
72 MPIC_GREG_SPURIOUS,
73 MPIC_GREG_TIMER_FREQ,
74
75 MPIC_TIMER_BASE,
76 MPIC_TIMER_STRIDE,
77 MPIC_TIMER_CURRENT_CNT,
78 MPIC_TIMER_BASE_CNT,
79 MPIC_TIMER_VECTOR_PRI,
80 MPIC_TIMER_DESTINATION,
81
82 MPIC_CPU_BASE,
83 MPIC_CPU_STRIDE,
84 MPIC_CPU_IPI_DISPATCH_0,
85 MPIC_CPU_IPI_DISPATCH_STRIDE,
86 MPIC_CPU_CURRENT_TASK_PRI,
87 MPIC_CPU_WHOAMI,
88 MPIC_CPU_INTACK,
89 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060090 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100091
92 MPIC_IRQ_BASE,
93 MPIC_IRQ_STRIDE,
94 MPIC_IRQ_VECTOR_PRI,
95 MPIC_VECPRI_VECTOR_MASK,
96 MPIC_VECPRI_POLARITY_POSITIVE,
97 MPIC_VECPRI_POLARITY_NEGATIVE,
98 MPIC_VECPRI_SENSE_LEVEL,
99 MPIC_VECPRI_SENSE_EDGE,
100 MPIC_VECPRI_POLARITY_MASK,
101 MPIC_VECPRI_SENSE_MASK,
102 MPIC_IRQ_DESTINATION
103 },
104 [1] = { /* Tsi108/109 PIC */
105 TSI108_GREG_BASE,
106 TSI108_GREG_FEATURE_0,
107 TSI108_GREG_GLOBAL_CONF_0,
108 TSI108_GREG_VENDOR_ID,
109 TSI108_GREG_IPI_VECTOR_PRI_0,
110 TSI108_GREG_IPI_STRIDE,
111 TSI108_GREG_SPURIOUS,
112 TSI108_GREG_TIMER_FREQ,
113
114 TSI108_TIMER_BASE,
115 TSI108_TIMER_STRIDE,
116 TSI108_TIMER_CURRENT_CNT,
117 TSI108_TIMER_BASE_CNT,
118 TSI108_TIMER_VECTOR_PRI,
119 TSI108_TIMER_DESTINATION,
120
121 TSI108_CPU_BASE,
122 TSI108_CPU_STRIDE,
123 TSI108_CPU_IPI_DISPATCH_0,
124 TSI108_CPU_IPI_DISPATCH_STRIDE,
125 TSI108_CPU_CURRENT_TASK_PRI,
126 TSI108_CPU_WHOAMI,
127 TSI108_CPU_INTACK,
128 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600129 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000130
131 TSI108_IRQ_BASE,
132 TSI108_IRQ_STRIDE,
133 TSI108_IRQ_VECTOR_PRI,
134 TSI108_VECPRI_VECTOR_MASK,
135 TSI108_VECPRI_POLARITY_POSITIVE,
136 TSI108_VECPRI_POLARITY_NEGATIVE,
137 TSI108_VECPRI_SENSE_LEVEL,
138 TSI108_VECPRI_SENSE_EDGE,
139 TSI108_VECPRI_POLARITY_MASK,
140 TSI108_VECPRI_SENSE_MASK,
141 TSI108_IRQ_DESTINATION
142 },
143};
144
145#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
146
147#else /* CONFIG_MPIC_WEIRD */
148
149#define MPIC_INFO(name) MPIC_##name
150
151#endif /* CONFIG_MPIC_WEIRD */
152
Meador Inged6a26392011-03-14 10:01:07 +0000153static inline unsigned int mpic_processor_id(struct mpic *mpic)
154{
155 unsigned int cpu = 0;
156
157 if (mpic->flags & MPIC_PRIMARY)
158 cpu = hard_smp_processor_id();
159
160 return cpu;
161}
162
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163/*
164 * Register accessor functions
165 */
166
167
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100168static inline u32 _mpic_read(enum mpic_reg_type type,
169 struct mpic_reg_bank *rb,
170 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100172 switch(type) {
173#ifdef CONFIG_PPC_DCR
174 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000175 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100176#endif
177 case mpic_access_mmio_be:
178 return in_be32(rb->base + (reg >> 2));
179 case mpic_access_mmio_le:
180 default:
181 return in_le32(rb->base + (reg >> 2));
182 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000183}
184
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100185static inline void _mpic_write(enum mpic_reg_type type,
186 struct mpic_reg_bank *rb,
187 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100189 switch(type) {
190#ifdef CONFIG_PPC_DCR
191 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100192 dcr_write(rb->dhost, reg, value);
193 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100194#endif
195 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100196 out_be32(rb->base + (reg >> 2), value);
197 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100198 case mpic_access_mmio_le:
199 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100200 out_le32(rb->base + (reg >> 2), value);
201 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100202 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203}
204
205static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
206{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000208 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
209 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100211 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
212 type = mpic_access_mmio_be;
213 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214}
215
216static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
217{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000218 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
219 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100221 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222}
223
Scott Woodea941872011-03-24 16:43:55 -0500224static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
225{
226 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
227 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
228
229 if (tm >= 4)
230 offset += 0x1000 / 4;
231
232 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
233}
234
235static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
236{
237 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
238 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
239
240 if (tm >= 4)
241 offset += 0x1000 / 4;
242
243 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
244}
245
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
247{
Meador Inged6a26392011-03-14 10:01:07 +0000248 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000249
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100250 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252
253static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
254{
Meador Inged6a26392011-03-14 10:01:07 +0000255 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100257 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258}
259
260static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
261{
262 unsigned int isu = src_no >> mpic->isu_shift;
263 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000264 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265
Michael Ellerman11a6b292009-07-05 16:08:52 +0000266 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
267 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000268#ifdef CONFIG_MPIC_BROKEN_REGREAD
269 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000270 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
271 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000272#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000273 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274}
275
276static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
277 unsigned int reg, u32 value)
278{
279 unsigned int isu = src_no >> mpic->isu_shift;
280 unsigned int idx = src_no & mpic->isu_mask;
281
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100282 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000283 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000284
285#ifdef CONFIG_MPIC_BROKEN_REGREAD
286 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000287 mpic->isu_reg0_shadow[src_no] =
288 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000289#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290}
291
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100292#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
293#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
295#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea941872011-03-24 16:43:55 -0500296#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
297#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
299#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
300#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
301#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
302
303
304/*
305 * Low level utility functions
306 */
307
308
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600309static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100310 struct mpic_reg_bank *rb, unsigned int offset,
311 unsigned int size)
312{
313 rb->base = ioremap(phys_addr + offset, size);
314 BUG_ON(rb->base == NULL);
315}
316
317#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000318static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
319 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100320 unsigned int offset, unsigned int size)
321{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000322 const u32 *dbasep;
323
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000324 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000325
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000326 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100327 BUG_ON(!DCR_MAP_OK(rb->dhost));
328}
329
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000330static inline void mpic_map(struct mpic *mpic, struct device_node *node,
331 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
332 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100333{
334 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000335 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100336 else
337 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
338}
339#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000340#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100341#endif /* !CONFIG_PPC_DCR */
342
343
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344
345/* Check if we have one of those nice broken MPICs with a flipped endian on
346 * reads from IPI registers
347 */
348static void __init mpic_test_broken_ipi(struct mpic *mpic)
349{
350 u32 r;
351
Zang Roy-r6191172335932006-08-25 14:16:30 +1000352 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
353 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000354
355 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
356 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
357 mpic->flags |= MPIC_BROKEN_IPI;
358 }
359}
360
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000361#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000362
363/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
364 * to force the edge setting on the MPIC and do the ack workaround.
365 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100366static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000367{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100368 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100370 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371}
372
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100373
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100374static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000375{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100376 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000377
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100378 if (fixup->applebase) {
379 unsigned int soff = (fixup->index >> 3) & ~3;
380 unsigned int mask = 1U << (fixup->index & 0x1f);
381 writel(mask, fixup->applebase + soff);
382 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000383 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100384 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
385 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000386 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100387 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000388}
389
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100390static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100391 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100392{
393 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
394 unsigned long flags;
395 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000396
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100397 if (fixup->base == NULL)
398 return;
399
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100400 DBG("startup_ht_interrupt(0x%x) index: %d\n",
401 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000402 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100403 /* Enable and configure */
404 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
405 tmp = readl(fixup->base + 4);
406 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100407 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100408 tmp |= 0x22;
409 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000410 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000411
412#ifdef CONFIG_PM
413 /* use the lowest bit inverted to the actual HW,
414 * set if this fixup was enabled, clear otherwise */
415 mpic->save_data[source].fixup_data = tmp | 1;
416#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100417}
418
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100419static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100420{
421 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
422 unsigned long flags;
423 u32 tmp;
424
425 if (fixup->base == NULL)
426 return;
427
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100428 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100429
430 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000431 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100432 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
433 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100434 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100435 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000436 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000437
438#ifdef CONFIG_PM
439 /* use the lowest bit inverted to the actual HW,
440 * set if this fixup was enabled, clear otherwise */
441 mpic->save_data[source].fixup_data = tmp & ~1;
442#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100443}
444
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000445#ifdef CONFIG_PCI_MSI
446static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
447 unsigned int devfn)
448{
449 u8 __iomem *base;
450 u8 pos, flags;
451 u64 addr = 0;
452
453 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
454 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
455 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
456 if (id == PCI_CAP_ID_HT) {
457 id = readb(devbase + pos + 3);
458 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
459 break;
460 }
461 }
462
463 if (pos == 0)
464 return;
465
466 base = devbase + pos;
467
468 flags = readb(base + HT_MSI_FLAGS);
469 if (!(flags & HT_MSI_FLAGS_FIXED)) {
470 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
471 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
472 }
473
Ingo Molnarfe333322009-01-06 14:26:03 +0000474 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000475 PCI_SLOT(devfn), PCI_FUNC(devfn),
476 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
477
478 if (!(flags & HT_MSI_FLAGS_ENABLE))
479 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
480}
481#else
482static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
483 unsigned int devfn)
484{
485 return;
486}
487#endif
488
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100489static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
490 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000491{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100492 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100493 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100495 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000496
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100497 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
498 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
499 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400500 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100501 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100502 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100503 break;
504 }
505 }
506 if (pos == 0)
507 return;
508
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100509 base = devbase + pos;
510 writeb(0x01, base + 2);
511 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100512
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100513 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
514 " has %d irqs\n",
515 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100516
517 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100518 writeb(0x10 + 2 * i, base + 2);
519 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000520 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100521 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
522 /* mask it , will be unmasked later */
523 tmp |= 0x1;
524 writel(tmp, base + 4);
525 mpic->fixups[irq].index = i;
526 mpic->fixups[irq].base = base;
527 /* Apple HT PIC has a non-standard way of doing EOIs */
528 if ((vdid & 0xffff) == 0x106b)
529 mpic->fixups[irq].applebase = devbase + 0x60;
530 else
531 mpic->fixups[irq].applebase = NULL;
532 writeb(0x11 + 2 * i, base + 2);
533 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000534 }
535}
536
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000537
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100538static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000539{
540 unsigned int devfn;
541 u8 __iomem *cfgspace;
542
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100543 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000544
545 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000546 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000547 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000548
549 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000550 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000551
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100552 /* Map U3 config space. We assume all IO-APICs are on the primary bus
553 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100555 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000556 BUG_ON(cfgspace == NULL);
557
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100558 /* Now we scan all slots. We do a very quick scan, we read the header
559 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000560 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100561 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000562 u8 __iomem *devbase = cfgspace + (devfn << 8);
563 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
564 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100565 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000566
567 DBG("devfn %x, l: %x\n", devfn, l);
568
569 /* If no device, skip */
570 if (l == 0xffffffff || l == 0x00000000 ||
571 l == 0x0000ffff || l == 0xffff0000)
572 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100573 /* Check if is supports capability lists */
574 s = readw(devbase + PCI_STATUS);
575 if (!(s & PCI_STATUS_CAP_LIST))
576 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000577
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100578 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000579 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000580
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000581 next:
582 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100583 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000584 devfn += 7;
585 }
586}
587
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000588#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700589
590static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
591{
592 return 0;
593}
594
595static void __init mpic_scan_ht_pics(struct mpic *mpic)
596{
597}
598
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000599#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000601#ifdef CONFIG_SMP
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000602static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000603{
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000604 int cpuid;
605
Yang Li38e13132009-12-16 20:18:11 +0000606 if (cpumask_equal(mask, cpu_all_mask)) {
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000607 static int irq_rover = 0;
Thomas Gleixner203041a2010-02-18 02:23:18 +0000608 static DEFINE_RAW_SPINLOCK(irq_rover_lock);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000609 unsigned long flags;
610
611 /* Round-robin distribution... */
612 do_round_robin:
Thomas Gleixner203041a2010-02-18 02:23:18 +0000613 raw_spin_lock_irqsave(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000614
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000615 irq_rover = cpumask_next(irq_rover, cpu_online_mask);
616 if (irq_rover >= nr_cpu_ids)
617 irq_rover = cpumask_first(cpu_online_mask);
618
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000619 cpuid = irq_rover;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000620
Thomas Gleixner203041a2010-02-18 02:23:18 +0000621 raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000622 } else {
Yang Li38e13132009-12-16 20:18:11 +0000623 cpuid = cpumask_first_and(mask, cpu_online_mask);
624 if (cpuid >= nr_cpu_ids)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000625 goto do_round_robin;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000626 }
627
Kumar Gala7a0d7942008-12-02 13:37:01 -0600628 return get_hard_smp_processor_id(cpuid);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000629}
630#else
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000631static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000632{
633 return hard_smp_processor_id();
634}
635#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000636
637/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000638static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000640 if (irq < NUM_ISA_INTERRUPTS)
641 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000642
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100643 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000644}
645
Tony Breedsd69a78d2009-04-07 18:26:54 +0000646/* Determine if the linux irq is an IPI */
647static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
648{
Grant Likely476eb492011-05-04 15:02:15 +1000649 unsigned int src = virq_to_hw(irq);
Tony Breedsd69a78d2009-04-07 18:26:54 +0000650
651 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
652}
653
Scott Woodea941872011-03-24 16:43:55 -0500654/* Determine if the linux irq is a timer */
655static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
656{
657 unsigned int src = virq_to_hw(irq);
658
659 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
660}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000661
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000662/* Convert a cpu mask from logical to physical cpu numbers. */
663static inline u32 mpic_physmask(u32 cpumask)
664{
665 int i;
666 u32 mask = 0;
667
Milton Millerebc04212011-05-10 19:28:59 +0000668 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000669 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
670 return mask;
671}
672
673#ifdef CONFIG_SMP
674/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000675static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000676{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000677 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000678}
679#endif
680
681/* Get the mpic structure from the irq number */
682static inline struct mpic * mpic_from_irq(unsigned int irq)
683{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100684 return irq_get_chip_data(irq);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000685}
686
687/* Get the mpic structure from the irq data */
688static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
689{
690 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000691}
692
693/* Send an EOI */
694static inline void mpic_eoi(struct mpic *mpic)
695{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000696 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
697 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698}
699
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000700/*
701 * Linux descriptor level callbacks
702 */
703
704
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000705void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000706{
707 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000708 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000709 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000710
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000711 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000712
Zang Roy-r6191172335932006-08-25 14:16:30 +1000713 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
714 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100715 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000716 /* make sure mask gets to controller before we return to user */
717 do {
718 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000719 printk(KERN_ERR "%s: timeout on hwirq %u\n",
720 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000721 break;
722 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000723 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100724}
725
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000726void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000727{
728 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000729 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000730 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000731
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000732 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000733
Zang Roy-r6191172335932006-08-25 14:16:30 +1000734 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
735 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100736 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000737
738 /* make sure mask gets to controller before we return to user */
739 do {
740 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000741 printk(KERN_ERR "%s: timeout on hwirq %u\n",
742 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000743 break;
744 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000745 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000746}
747
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000748void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000749{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000750 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000751
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100752#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000753 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100754#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000755 /* We always EOI on end_irq() even for edge interrupts since that
756 * should only lower the priority, the MPIC should have properly
757 * latched another edge interrupt coming in anyway
758 */
759
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000760 mpic_eoi(mpic);
761}
762
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000763#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000764
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000765static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000766{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000767 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000768 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000769
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000770 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000771
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100772 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000773 mpic_ht_end_irq(mpic, src);
774}
775
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000776static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000777{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000778 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000779 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000780
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000781 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100782 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000783
784 return 0;
785}
786
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000787static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000788{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000789 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000790 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000791
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100792 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000793 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000794}
795
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000796static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000797{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000798 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000799 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000800
801#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000802 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000803#endif
804 /* We always EOI on end_irq() even for edge interrupts since that
805 * should only lower the priority, the MPIC should have properly
806 * latched another edge interrupt coming in anyway
807 */
808
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100809 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000810 mpic_ht_end_irq(mpic, src);
811 mpic_eoi(mpic);
812}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000813#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000814
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000815#ifdef CONFIG_SMP
816
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000817static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000818{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000819 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000820 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000821
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000822 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000823 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
824}
825
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000826static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000827{
828 /* NEVER disable an IPI... that's just plain wrong! */
829}
830
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000831static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000832{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000833 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000834
835 /*
836 * IPIs are marked IRQ_PER_CPU. This has the side effect of
837 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
838 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700839 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000840 * irqs disabled.
841 */
842 mpic_eoi(mpic);
843}
844
845#endif /* CONFIG_SMP */
846
Scott Woodea941872011-03-24 16:43:55 -0500847static void mpic_unmask_tm(struct irq_data *d)
848{
849 struct mpic *mpic = mpic_from_irq_data(d);
850 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
851
852 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, irq, src);
853 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
854 mpic_tm_read(src);
855}
856
857static void mpic_mask_tm(struct irq_data *d)
858{
859 struct mpic *mpic = mpic_from_irq_data(d);
860 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
861
862 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
863 mpic_tm_read(src);
864}
865
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000866int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
867 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000868{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000869 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000870 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000871
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000872 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000873 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000874
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000875 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
876 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000877 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000878
Milton Miller2a116f32011-05-10 19:29:02 +0000879 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000880
881 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000882 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000883 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700884
885 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000886}
887
Zang Roy-r6191172335932006-08-25 14:16:30 +1000888static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000889{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000890 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700891 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000892 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000893 return MPIC_INFO(VECPRI_SENSE_EDGE) |
894 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000895 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700896 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000897 return MPIC_INFO(VECPRI_SENSE_EDGE) |
898 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000899 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000900 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
901 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000902 case IRQ_TYPE_LEVEL_LOW:
903 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000904 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
905 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000906 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700907}
908
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000909int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700910{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000911 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000912 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700913 unsigned int vecpri, vold, vnew;
914
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700915 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000916 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700917
918 if (src >= mpic->irq_count)
919 return -EINVAL;
920
921 if (flow_type == IRQ_TYPE_NONE)
922 if (mpic->senses && src < mpic->senses_count)
923 flow_type = mpic->senses[src];
924 if (flow_type == IRQ_TYPE_NONE)
925 flow_type = IRQ_TYPE_LEVEL_LOW;
926
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100927 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700928
929 if (mpic_is_ht_interrupt(mpic, src))
930 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
931 MPIC_VECPRI_SENSE_EDGE;
932 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000933 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700934
Zang Roy-r6191172335932006-08-25 14:16:30 +1000935 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
936 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
937 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700938 vnew |= vecpri;
939 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000940 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700941
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100942 return IRQ_SET_MASK_OK_NOCOPY;;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000943}
944
Olof Johansson38958dd2007-12-12 17:44:46 +1100945void mpic_set_vector(unsigned int virq, unsigned int vector)
946{
947 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000948 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100949 unsigned int vecpri;
950
951 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
952 mpic, virq, src, vector);
953
954 if (src >= mpic->irq_count)
955 return;
956
957 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
958 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
959 vecpri |= vector;
960 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
961}
962
Meador Ingedfec2202011-03-14 10:01:06 +0000963void mpic_set_destination(unsigned int virq, unsigned int cpuid)
964{
965 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000966 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000967
968 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
969 mpic, virq, src, cpuid);
970
971 if (src >= mpic->irq_count)
972 return;
973
974 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
975}
976
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000977static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000978 .irq_mask = mpic_mask_irq,
979 .irq_unmask = mpic_unmask_irq,
980 .irq_eoi = mpic_end_irq,
981 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000982};
983
984#ifdef CONFIG_SMP
985static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000986 .irq_mask = mpic_mask_ipi,
987 .irq_unmask = mpic_unmask_ipi,
988 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000989};
990#endif /* CONFIG_SMP */
991
Scott Woodea941872011-03-24 16:43:55 -0500992static struct irq_chip mpic_tm_chip = {
993 .irq_mask = mpic_mask_tm,
994 .irq_unmask = mpic_unmask_tm,
995 .irq_eoi = mpic_end_irq,
996};
997
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000998#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000999static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001000 .irq_startup = mpic_startup_ht_irq,
1001 .irq_shutdown = mpic_shutdown_ht_irq,
1002 .irq_mask = mpic_mask_irq,
1003 .irq_unmask = mpic_unmask_ht_irq,
1004 .irq_eoi = mpic_end_ht_irq,
1005 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001006};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001007#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001008
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001009
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001010static int mpic_host_match(struct irq_host *h, struct device_node *node)
1011{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001012 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +10001013 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001014}
1015
1016static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001017 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001018{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001019 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001020 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001021
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001022 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001023
Olof Johansson7df24572007-01-28 23:33:18 -06001024 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001025 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001026 if (mpic->protected && test_bit(hw, mpic->protected))
1027 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001028
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001029#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -06001030 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001031 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
1032
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001033 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001034 irq_set_chip_data(virq, mpic);
1035 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001036 handle_percpu_irq);
1037 return 0;
1038 }
1039#endif /* CONFIG_SMP */
1040
Scott Woodea941872011-03-24 16:43:55 -05001041 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
1042 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
1043
1044 DBG("mpic: mapping as timer\n");
1045 irq_set_chip_data(virq, mpic);
1046 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1047 handle_fasteoi_irq);
1048 return 0;
1049 }
1050
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001051 if (hw >= mpic->irq_count)
1052 return -EINVAL;
1053
Michael Ellermana7de7c72007-05-08 12:58:36 +10001054 mpic_msi_reserve_hwirq(mpic, hw);
1055
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001056 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001057 chip = &mpic->hc_irq;
1058
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001059#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001060 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001061 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001062 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001063#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001064
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001065 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001066
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001067 irq_set_chip_data(virq, mpic);
1068 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001069
1070 /* Set default irq type */
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001071 irq_set_irq_type(virq, IRQ_TYPE_NONE);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001072
Meador Ingedfec2202011-03-14 10:01:06 +00001073 /* If the MPIC was reset, then all vectors have already been
1074 * initialized. Otherwise, a per source lazy initialization
1075 * is done here.
1076 */
1077 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001078 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001079 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001080 mpic_irq_set_priority(virq, 8);
1081 }
1082
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001083 return 0;
1084}
1085
1086static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001087 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001088 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1089
1090{
Scott Wood22d168c2011-03-24 16:43:54 -05001091 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001092 static unsigned char map_mpic_senses[4] = {
1093 IRQ_TYPE_EDGE_RISING,
1094 IRQ_TYPE_LEVEL_LOW,
1095 IRQ_TYPE_LEVEL_HIGH,
1096 IRQ_TYPE_EDGE_FALLING,
1097 };
1098
1099 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001100 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1101 /*
1102 * Freescale MPIC with extended intspec:
1103 * First two cells are as usual. Third specifies
1104 * an "interrupt type". Fourth is type-specific data.
1105 *
1106 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1107 */
1108 switch (intspec[2]) {
1109 case 0:
1110 case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
1111 break;
1112 case 2:
1113 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1114 return -EINVAL;
1115
1116 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1117 break;
1118 case 3:
1119 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1120 return -EINVAL;
1121
1122 *out_hwirq = mpic->timer_vecs[intspec[0]];
1123 break;
1124 default:
1125 pr_debug("%s: unknown irq type %u\n",
1126 __func__, intspec[2]);
1127 return -EINVAL;
1128 }
1129
1130 *out_flags = map_mpic_senses[intspec[1] & 3];
1131 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001132 u32 mask = 0x3;
1133
1134 /* Apple invented a new race of encoding on machines with
1135 * an HT APIC. They encode, among others, the index within
1136 * the HT APIC. We don't care about it here since thankfully,
1137 * it appears that they have the APIC already properly
1138 * configured, and thus our current fixup code that reads the
1139 * APIC config works fine. However, we still need to mask out
1140 * bits in the specifier to make sure we only get bit 0 which
1141 * is the level/edge bit (the only sense bit exposed by Apple),
1142 * as their bit 1 means something else.
1143 */
1144 if (machine_is(powermac))
1145 mask = 0x1;
1146 *out_flags = map_mpic_senses[intspec[1] & mask];
1147 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001148 *out_flags = IRQ_TYPE_NONE;
1149
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001150 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1151 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1152
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001153 return 0;
1154}
1155
1156static struct irq_host_ops mpic_host_ops = {
1157 .match = mpic_host_match,
1158 .map = mpic_host_map,
1159 .xlate = mpic_host_xlate,
1160};
1161
Meador Ingedfec2202011-03-14 10:01:06 +00001162static int mpic_reset_prohibited(struct device_node *node)
1163{
1164 return node && of_get_property(node, "pic-no-reset", NULL);
1165}
1166
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001167/*
1168 * Exported functions
1169 */
1170
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001171struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001172 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001173 unsigned int flags,
1174 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001175 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176 const char *name)
1177{
1178 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001179 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001180 const char *vers;
1181 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001182 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001183 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001184
Kumar Gala85355bb2009-06-18 22:01:20 +00001185 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001186 if (mpic == NULL)
1187 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001188
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001189 mpic->name = name;
1190
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001191 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001192 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001193 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001194 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001195#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001196 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001197 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001198 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001199 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001200#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001201
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001202#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001203 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001204 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001205#endif /* CONFIG_SMP */
1206
Scott Woodea941872011-03-24 16:43:55 -05001207 mpic->hc_tm = mpic_tm_chip;
1208 mpic->hc_tm.name = name;
1209
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001210 mpic->flags = flags;
1211 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001212 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001213 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001214
Olof Johansson7df24572007-01-28 23:33:18 -06001215 if (flags & MPIC_LARGE_VECTORS)
1216 intvec_top = 2047;
1217 else
1218 intvec_top = 255;
1219
Scott Woodea941872011-03-24 16:43:55 -05001220 mpic->timer_vecs[0] = intvec_top - 12;
1221 mpic->timer_vecs[1] = intvec_top - 11;
1222 mpic->timer_vecs[2] = intvec_top - 10;
1223 mpic->timer_vecs[3] = intvec_top - 9;
1224 mpic->timer_vecs[4] = intvec_top - 8;
1225 mpic->timer_vecs[5] = intvec_top - 7;
1226 mpic->timer_vecs[6] = intvec_top - 6;
1227 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df24572007-01-28 23:33:18 -06001228 mpic->ipi_vecs[0] = intvec_top - 4;
1229 mpic->ipi_vecs[1] = intvec_top - 3;
1230 mpic->ipi_vecs[2] = intvec_top - 2;
1231 mpic->ipi_vecs[3] = intvec_top - 1;
1232 mpic->spurious_vec = intvec_top;
1233
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001234 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001235 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001236 mpic->flags |= MPIC_BIG_ENDIAN;
Scott Wood22d168c2011-03-24 16:43:54 -05001237 if (node && of_device_is_compatible(node, "fsl,mpic"))
1238 mpic->flags |= MPIC_FSL;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001239
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001240 /* Look for protected sources */
1241 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001242 int psize;
1243 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001244 const u32 *psrc =
1245 of_get_property(node, "protected-sources", &psize);
1246 if (psrc) {
1247 psize /= 4;
1248 bits = intvec_top + 1;
1249 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
Anton Vorontsovea960252009-07-01 10:59:57 +00001250 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001251 BUG_ON(mpic->protected == NULL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001252 for (i = 0; i < psize; i++) {
1253 if (psrc[i] > intvec_top)
1254 continue;
1255 __set_bit(psrc[i], mpic->protected);
1256 }
1257 }
1258 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001259
Zang Roy-r6191172335932006-08-25 14:16:30 +10001260#ifdef CONFIG_MPIC_WEIRD
1261 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1262#endif
1263
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001264 /* default register type */
1265 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1266 mpic_access_mmio_be : mpic_access_mmio_le;
1267
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001268 /* If no physical address is passed in, a device-node is mandatory */
1269 BUG_ON(paddr == 0 && node == NULL);
1270
1271 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001272 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001273#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001274 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001275 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001276#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001277 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001278#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001279 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001280
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001281 /* If the MPIC is not DCR based, and no physical address was passed
1282 * in, try to obtain one
1283 */
1284 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001285 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001286 BUG_ON(reg == NULL);
1287 paddr = of_translate_address(node, reg);
1288 BUG_ON(paddr == OF_BAD_ADDR);
1289 }
1290
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001291 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001292 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1293 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001294
1295 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001296
1297 /* When using a device-node, reset requests are only honored if the MPIC
1298 * is allowed to reset.
1299 */
1300 if (mpic_reset_prohibited(node))
1301 mpic->flags |= MPIC_NO_RESET;
1302
1303 if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
1304 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001305 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1306 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001307 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001308 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001309 & MPIC_GREG_GCONF_RESET)
1310 mb();
1311 }
1312
Kumar Galad91e4ea2009-01-07 15:53:29 -06001313 /* CoreInt */
1314 if (flags & MPIC_ENABLE_COREINT)
1315 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1316 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1317 | MPIC_GREG_GCONF_COREINT);
1318
Olof Johanssonf3653552007-12-20 13:11:18 -06001319 if (flags & MPIC_ENABLE_MCK)
1320 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1321 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1322 | MPIC_GREG_GCONF_MCK);
1323
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001324 /* Read feature register, calculate num CPUs and, for non-ISU
1325 * MPICs, num sources as well. On ISU MPICs, sources are counted
1326 * as ISUs are added
1327 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001328 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1329 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001330 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001331 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001332 if (flags & MPIC_BROKEN_FRR_NIRQS)
1333 mpic->num_sources = mpic->irq_count;
1334 else
1335 mpic->num_sources =
1336 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1337 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001338 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001339
1340 /* Map the per-CPU registers */
1341 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001342 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001343 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1344 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001345 }
1346
1347 /* Initialize main ISU if none provided */
1348 if (mpic->isu_size == 0) {
1349 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001350 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001351 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001352 }
1353 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1354 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1355
Kumar Gala31207da2009-05-08 12:08:20 +00001356 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1357 isu_size ? isu_size : mpic->num_sources,
1358 &mpic_host_ops,
1359 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1360 if (mpic->irqhost == NULL)
1361 return NULL;
1362
1363 mpic->irqhost->host_data = mpic;
1364
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001365 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001366 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001367 case 1:
1368 vers = "1.0";
1369 break;
1370 case 2:
1371 vers = "1.2";
1372 break;
1373 case 3:
1374 vers = "1.3";
1375 break;
1376 default:
1377 vers = "<unknown>";
1378 break;
1379 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001380 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1381 " max %d CPUs\n",
1382 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1383 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1384 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385
1386 mpic->next = mpics;
1387 mpics = mpic;
1388
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001389 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001390 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001391 irq_set_default_host(mpic->irqhost);
1392 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001393
1394 return mpic;
1395}
1396
1397void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001398 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399{
1400 unsigned int isu_first = isu_num * mpic->isu_size;
1401
1402 BUG_ON(isu_num >= MPIC_MAX_ISU);
1403
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001404 mpic_map(mpic, mpic->irqhost->of_node,
1405 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001406 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001407
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001408 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1409 mpic->num_sources = isu_first + mpic->isu_size;
1410}
1411
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001412void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1413{
1414 mpic->senses = senses;
1415 mpic->senses_count = count;
1416}
1417
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001418void __init mpic_init(struct mpic *mpic)
1419{
1420 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001421 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001422
1423 BUG_ON(mpic->num_sources == 0);
1424
1425 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1426
1427 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001428 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429
Scott Woodea941872011-03-24 16:43:55 -05001430 /* Initialize timers to our reserved vectors and mask them for now */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001431 for (i = 0; i < 4; i++) {
1432 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001433 i * MPIC_INFO(TIMER_STRIDE) +
Scott Woodea941872011-03-24 16:43:55 -05001434 MPIC_INFO(TIMER_DESTINATION),
1435 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001436 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001437 i * MPIC_INFO(TIMER_STRIDE) +
1438 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001439 MPIC_VECPRI_MASK |
Scott Woodea941872011-03-24 16:43:55 -05001440 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001441 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001442 }
1443
1444 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1445 mpic_test_broken_ipi(mpic);
1446 for (i = 0; i < 4; i++) {
1447 mpic_ipi_write(i,
1448 MPIC_VECPRI_MASK |
1449 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001450 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001451 }
1452
1453 /* Initialize interrupt sources */
1454 if (mpic->irq_count == 0)
1455 mpic->irq_count = mpic->num_sources;
1456
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001457 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001458 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001459 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001460 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001461 mpic_u3msi_init(mpic);
1462 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001463
Olof Johansson38958dd2007-12-12 17:44:46 +11001464 mpic_pasemi_msi_init(mpic);
1465
Meador Inged6a26392011-03-14 10:01:07 +00001466 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001467
Meador Ingedfec2202011-03-14 10:01:06 +00001468 if (!(mpic->flags & MPIC_NO_RESET)) {
1469 for (i = 0; i < mpic->num_sources; i++) {
1470 /* start with vector = source number, and masked */
1471 u32 vecpri = MPIC_VECPRI_MASK | i |
1472 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001473
Meador Ingedfec2202011-03-14 10:01:06 +00001474 /* check if protected */
1475 if (mpic->protected && test_bit(i, mpic->protected))
1476 continue;
1477 /* init hw */
1478 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1479 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1480 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001481 }
1482
Olof Johansson7df24572007-01-28 23:33:18 -06001483 /* Init spurious vector */
1484 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001485
Zang Roy-r6191172335932006-08-25 14:16:30 +10001486 /* Disable 8259 passthrough, if supported */
1487 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1488 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1489 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1490 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001492 if (mpic->flags & MPIC_NO_BIAS)
1493 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1494 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1495 | MPIC_GREG_GCONF_NO_BIAS);
1496
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001497 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001498 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001499
1500#ifdef CONFIG_PM
1501 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001502 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1503 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001504 BUG_ON(mpic->save_data == NULL);
1505#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001506}
1507
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001508void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1509{
1510 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001511
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001512 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1513 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1514 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1515 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1516}
1517
1518void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1519{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001520 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001521 u32 v;
1522
Thomas Gleixner203041a2010-02-18 02:23:18 +00001523 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001524 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1525 if (enable)
1526 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1527 else
1528 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1529 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001530 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001531}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001532
1533void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1534{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001535 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001536 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001537 unsigned long flags;
1538 u32 reg;
1539
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001540 if (!mpic)
1541 return;
1542
Thomas Gleixner203041a2010-02-18 02:23:18 +00001543 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001544 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001545 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001546 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001547 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001548 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Scott Woodea941872011-03-24 16:43:55 -05001549 } else if (mpic_is_tm(mpic, irq)) {
1550 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1551 ~MPIC_VECPRI_PRIORITY_MASK;
1552 mpic_tm_write(src - mpic->timer_vecs[0],
1553 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001554 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001555 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001556 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001557 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001558 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1559 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001560 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001561}
1562
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001563void mpic_setup_this_cpu(void)
1564{
1565#ifdef CONFIG_SMP
1566 struct mpic *mpic = mpic_primary;
1567 unsigned long flags;
1568 u32 msk = 1 << hard_smp_processor_id();
1569 unsigned int i;
1570
1571 BUG_ON(mpic == NULL);
1572
1573 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1574
Thomas Gleixner203041a2010-02-18 02:23:18 +00001575 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001576
1577 /* let the mpic know we want intrs. default affinity is 0xffffffff
1578 * until changed via /proc. That's how it's done on x86. If we want
1579 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001580 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001581 */
1582 if (distribute_irqs) {
1583 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001584 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1585 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001586 }
1587
1588 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001589 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001590
Thomas Gleixner203041a2010-02-18 02:23:18 +00001591 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001592#endif /* CONFIG_SMP */
1593}
1594
1595int mpic_cpu_get_priority(void)
1596{
1597 struct mpic *mpic = mpic_primary;
1598
Zang Roy-r6191172335932006-08-25 14:16:30 +10001599 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001600}
1601
1602void mpic_cpu_set_priority(int prio)
1603{
1604 struct mpic *mpic = mpic_primary;
1605
1606 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001607 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001608}
1609
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001610void mpic_teardown_this_cpu(int secondary)
1611{
1612 struct mpic *mpic = mpic_primary;
1613 unsigned long flags;
1614 u32 msk = 1 << hard_smp_processor_id();
1615 unsigned int i;
1616
1617 BUG_ON(mpic == NULL);
1618
1619 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001620 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001621
1622 /* let the mpic know we don't want intrs. */
1623 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001624 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1625 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001626
1627 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001628 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001629 /* We need to EOI the IPI since not all platforms reset the MPIC
1630 * on boot and new interrupts wouldn't get delivered otherwise.
1631 */
1632 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001633
Thomas Gleixner203041a2010-02-18 02:23:18 +00001634 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001635}
1636
1637
Olof Johanssonf3653552007-12-20 13:11:18 -06001638static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001639{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001640 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001641
Olof Johanssonf3653552007-12-20 13:11:18 -06001642 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001643#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001644 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001645#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001646 if (unlikely(src == mpic->spurious_vec)) {
1647 if (mpic->flags & MPIC_SPV_EOI)
1648 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001649 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001650 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001651 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001652 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1653 mpic->name, (int)src);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001654 mpic_eoi(mpic);
1655 return NO_IRQ;
1656 }
1657
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001658 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001659}
1660
Olof Johanssonf3653552007-12-20 13:11:18 -06001661unsigned int mpic_get_one_irq(struct mpic *mpic)
1662{
1663 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1664}
1665
Olaf Hering35a84c22006-10-07 22:08:26 +10001666unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001667{
1668 struct mpic *mpic = mpic_primary;
1669
1670 BUG_ON(mpic == NULL);
1671
Olaf Hering35a84c22006-10-07 22:08:26 +10001672 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001673}
1674
Kumar Galad91e4ea2009-01-07 15:53:29 -06001675unsigned int mpic_get_coreint_irq(void)
1676{
1677#ifdef CONFIG_BOOKE
1678 struct mpic *mpic = mpic_primary;
1679 u32 src;
1680
1681 BUG_ON(mpic == NULL);
1682
1683 src = mfspr(SPRN_EPR);
1684
1685 if (unlikely(src == mpic->spurious_vec)) {
1686 if (mpic->flags & MPIC_SPV_EOI)
1687 mpic_eoi(mpic);
1688 return NO_IRQ;
1689 }
1690 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001691 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1692 mpic->name, (int)src);
Kumar Galad91e4ea2009-01-07 15:53:29 -06001693 return NO_IRQ;
1694 }
1695
1696 return irq_linear_revmap(mpic->irqhost, src);
1697#else
1698 return NO_IRQ;
1699#endif
1700}
1701
Olof Johanssonf3653552007-12-20 13:11:18 -06001702unsigned int mpic_get_mcirq(void)
1703{
1704 struct mpic *mpic = mpic_primary;
1705
1706 BUG_ON(mpic == NULL);
1707
1708 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1709}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001710
1711#ifdef CONFIG_SMP
1712void mpic_request_ipis(void)
1713{
1714 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001715 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001716 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001717
Frans Pop8354be92010-02-06 07:47:20 +00001718 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001719
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001720 for (i = 0; i < 4; i++) {
1721 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001722 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001723 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001724 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1725 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001726 }
Milton Miller78608dd2008-10-10 01:56:50 +00001727 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001728 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001729}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001730
Milton Miller3caba982011-05-10 19:29:17 +00001731void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001732{
1733 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001734 u32 physmask;
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001735
1736 BUG_ON(mpic == NULL);
1737
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001738 /* make sure we're sending something that translates to an IPI */
1739 if ((unsigned int)msg > 3) {
1740 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1741 smp_processor_id(), msg);
1742 return;
1743 }
Milton Miller3caba982011-05-10 19:29:17 +00001744
1745#ifdef DEBUG_IPI
1746 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1747#endif
1748
1749 physmask = 1 << get_hard_smp_processor_id(cpu);
1750
1751 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1752 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001753}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001754
1755int __init smp_mpic_probe(void)
1756{
1757 int nr_cpus;
1758
1759 DBG("smp_mpic_probe()...\n");
1760
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001761 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001762
1763 DBG("nr_cpus: %d\n", nr_cpus);
1764
1765 if (nr_cpus > 1)
1766 mpic_request_ipis();
1767
1768 return nr_cpus;
1769}
1770
1771void __devinit smp_mpic_setup_cpu(int cpu)
1772{
1773 mpic_setup_this_cpu();
1774}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001775
1776void mpic_reset_core(int cpu)
1777{
1778 struct mpic *mpic = mpic_primary;
1779 u32 pir;
1780 int cpuid = get_hard_smp_processor_id(cpu);
1781
1782 /* Set target bit for core reset */
1783 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1784 pir |= (1 << cpuid);
1785 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1786 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1787
1788 /* Restore target bit after reset complete */
1789 pir &= ~(1 << cpuid);
1790 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1791 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1792}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001793#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001794
1795#ifdef CONFIG_PM
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001796static void mpic_suspend_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001797{
Johannes Berg3669e932007-05-02 16:33:41 +10001798 int i;
1799
1800 for (i = 0; i < mpic->num_sources; i++) {
1801 mpic->save_data[i].vecprio =
1802 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1803 mpic->save_data[i].dest =
1804 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1805 }
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001806}
1807
1808static int mpic_suspend(void)
1809{
1810 struct mpic *mpic = mpics;
1811
1812 while (mpic) {
1813 mpic_suspend_one(mpic);
1814 mpic = mpic->next;
1815 }
Johannes Berg3669e932007-05-02 16:33:41 +10001816
1817 return 0;
1818}
1819
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001820static void mpic_resume_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001821{
Johannes Berg3669e932007-05-02 16:33:41 +10001822 int i;
1823
1824 for (i = 0; i < mpic->num_sources; i++) {
1825 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1826 mpic->save_data[i].vecprio);
1827 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1828 mpic->save_data[i].dest);
1829
1830#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001831 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001832 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1833
1834 if (fixup->base) {
1835 /* we use the lowest bit in an inverted meaning */
1836 if ((mpic->save_data[i].fixup_data & 1) == 0)
1837 continue;
1838
1839 /* Enable and configure */
1840 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1841
1842 writel(mpic->save_data[i].fixup_data & ~1,
1843 fixup->base + 4);
1844 }
1845 }
1846#endif
1847 } /* end for loop */
Johannes Berg3669e932007-05-02 16:33:41 +10001848}
Johannes Berg3669e932007-05-02 16:33:41 +10001849
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001850static void mpic_resume(void)
1851{
1852 struct mpic *mpic = mpics;
1853
1854 while (mpic) {
1855 mpic_resume_one(mpic);
1856 mpic = mpic->next;
1857 }
1858}
1859
1860static struct syscore_ops mpic_syscore_ops = {
Johannes Berg3669e932007-05-02 16:33:41 +10001861 .resume = mpic_resume,
1862 .suspend = mpic_suspend,
Johannes Berg3669e932007-05-02 16:33:41 +10001863};
1864
1865static int mpic_init_sys(void)
1866{
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001867 register_syscore_ops(&mpic_syscore_ops);
1868 return 0;
Johannes Berg3669e932007-05-02 16:33:41 +10001869}
1870
1871device_initcall(mpic_init_sys);
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001872#endif