Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | Intel(R) Gigabit Ethernet Linux driver |
Carolyn Wyborny | 4297f99 | 2011-06-29 01:16:10 +0000 | [diff] [blame] | 4 | Copyright(c) 2007-2011 Intel Corporation. |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms and conditions of the GNU General Public License, |
| 8 | version 2, as published by the Free Software Foundation. |
| 9 | |
| 10 | This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | more details. |
| 14 | |
| 15 | You should have received a copy of the GNU General Public License along with |
| 16 | this program; if not, write to the Free Software Foundation, Inc., |
| 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 18 | |
| 19 | The full GNU General Public License is included in this distribution in |
| 20 | the file called "COPYING". |
| 21 | |
| 22 | Contact Information: |
| 23 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 24 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 25 | |
| 26 | *******************************************************************************/ |
| 27 | |
| 28 | |
| 29 | /* Linux PRO/1000 Ethernet Driver main header file */ |
| 30 | |
| 31 | #ifndef _IGB_H_ |
| 32 | #define _IGB_H_ |
| 33 | |
| 34 | #include "e1000_mac.h" |
| 35 | #include "e1000_82575.h" |
| 36 | |
Patrick Ohly | 38c845c | 2009-02-12 05:03:41 +0000 | [diff] [blame] | 37 | #include <linux/clocksource.h> |
Patrick Ohly | 33af6bc | 2009-02-12 05:03:43 +0000 | [diff] [blame] | 38 | #include <linux/timecompare.h> |
| 39 | #include <linux/net_tstamp.h> |
Jiri Pirko | b2cb09b | 2011-07-21 03:27:27 +0000 | [diff] [blame] | 40 | #include <linux/bitops.h> |
| 41 | #include <linux/if_vlan.h> |
Patrick Ohly | 38c845c | 2009-02-12 05:03:41 +0000 | [diff] [blame] | 42 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 43 | struct igb_adapter; |
| 44 | |
Alexander Duyck | 0ba8299 | 2011-08-26 07:45:47 +0000 | [diff] [blame] | 45 | /* Interrupt defines */ |
| 46 | #define IGB_START_ITR 648 /* ~6000 ints/sec */ |
| 47 | #define IGB_4K_ITR 980 |
| 48 | #define IGB_20K_ITR 196 |
| 49 | #define IGB_70K_ITR 56 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 50 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 51 | /* TX/RX descriptor defines */ |
| 52 | #define IGB_DEFAULT_TXD 256 |
Alexander Duyck | 13fde97 | 2011-10-05 13:35:24 +0000 | [diff] [blame] | 53 | #define IGB_DEFAULT_TX_WORK 128 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 54 | #define IGB_MIN_TXD 80 |
| 55 | #define IGB_MAX_TXD 4096 |
| 56 | |
| 57 | #define IGB_DEFAULT_RXD 256 |
| 58 | #define IGB_MIN_RXD 80 |
| 59 | #define IGB_MAX_RXD 4096 |
| 60 | |
| 61 | #define IGB_DEFAULT_ITR 3 /* dynamic */ |
| 62 | #define IGB_MAX_ITR_USECS 10000 |
| 63 | #define IGB_MIN_ITR_USECS 10 |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 64 | #define NON_Q_VECTORS 1 |
| 65 | #define MAX_Q_VECTORS 8 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 66 | |
| 67 | /* Transmit and receive queues */ |
Alexander Duyck | a99955f | 2009-11-12 18:37:19 +0000 | [diff] [blame] | 68 | #define IGB_MAX_RX_QUEUES (adapter->vfs_allocated_count ? 2 : \ |
| 69 | (hw->mac.type > e1000_82575 ? 8 : 4)) |
Alexander Duyck | 1cc3bd8 | 2011-08-26 07:44:10 +0000 | [diff] [blame] | 70 | #define IGB_MAX_TX_QUEUES 16 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 71 | |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 72 | #define IGB_MAX_VF_MC_ENTRIES 30 |
| 73 | #define IGB_MAX_VF_FUNCTIONS 8 |
| 74 | #define IGB_MAX_VFTA_ENTRIES 128 |
Greg Rose | 0224d66 | 2011-10-14 02:57:14 +0000 | [diff] [blame] | 75 | #define IGB_82576_VF_DEV_ID 0x10CA |
| 76 | #define IGB_I350_VF_DEV_ID 0x1520 |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 77 | |
| 78 | struct vf_data_storage { |
| 79 | unsigned char vf_mac_addresses[ETH_ALEN]; |
| 80 | u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES]; |
| 81 | u16 num_vf_mc_hashes; |
Alexander Duyck | ae641bd | 2009-09-03 14:49:33 +0000 | [diff] [blame] | 82 | u16 vlans_enabled; |
Alexander Duyck | f2ca0db | 2009-10-27 23:46:57 +0000 | [diff] [blame] | 83 | u32 flags; |
| 84 | unsigned long last_nack; |
Williams, Mitch A | 8151d29 | 2010-02-10 01:44:24 +0000 | [diff] [blame] | 85 | u16 pf_vlan; /* When set, guest VLAN config not allowed. */ |
| 86 | u16 pf_qos; |
Lior Levy | 17dc566 | 2011-02-08 02:28:46 +0000 | [diff] [blame] | 87 | u16 tx_rate; |
Greg Rose | 0224d66 | 2011-10-14 02:57:14 +0000 | [diff] [blame] | 88 | struct pci_dev *vfdev; |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 89 | }; |
| 90 | |
Alexander Duyck | f2ca0db | 2009-10-27 23:46:57 +0000 | [diff] [blame] | 91 | #define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */ |
Alexander Duyck | 7d5753f | 2009-10-27 23:47:16 +0000 | [diff] [blame] | 92 | #define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */ |
| 93 | #define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */ |
Williams, Mitch A | 8151d29 | 2010-02-10 01:44:24 +0000 | [diff] [blame] | 94 | #define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */ |
Alexander Duyck | f2ca0db | 2009-10-27 23:46:57 +0000 | [diff] [blame] | 95 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 96 | /* RX descriptor control thresholds. |
| 97 | * PTHRESH - MAC will consider prefetch if it has fewer than this number of |
| 98 | * descriptors available in its onboard memory. |
| 99 | * Setting this to 0 disables RX descriptor prefetch. |
| 100 | * HTHRESH - MAC will only prefetch if there are at least this many descriptors |
| 101 | * available in host memory. |
| 102 | * If PTHRESH is 0, this should also be 0. |
| 103 | * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back |
| 104 | * descriptors until either it has this many to write back, or the |
| 105 | * ITR timer expires. |
| 106 | */ |
Nick Nunley | 58fd62f | 2010-02-17 01:05:56 +0000 | [diff] [blame] | 107 | #define IGB_RX_PTHRESH 8 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 108 | #define IGB_RX_HTHRESH 8 |
Alexander Duyck | 85b430b | 2009-10-27 15:50:29 +0000 | [diff] [blame] | 109 | #define IGB_TX_PTHRESH 8 |
| 110 | #define IGB_TX_HTHRESH 1 |
Alexander Duyck | a74420e | 2011-08-26 07:43:27 +0000 | [diff] [blame] | 111 | #define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \ |
| 112 | adapter->msix_entries) ? 1 : 4) |
Alexander Duyck | 85b430b | 2009-10-27 15:50:29 +0000 | [diff] [blame] | 113 | #define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \ |
Alexander Duyck | a74420e | 2011-08-26 07:43:27 +0000 | [diff] [blame] | 114 | adapter->msix_entries) ? 1 : 16) |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 115 | |
| 116 | /* this is the size past which hardware will drop packets when setting LPE=0 */ |
| 117 | #define MAXIMUM_ETHERNET_VLAN_SIZE 1522 |
| 118 | |
| 119 | /* Supported Rx Buffer Sizes */ |
Alexander Duyck | 44390ca | 2011-08-26 07:43:38 +0000 | [diff] [blame] | 120 | #define IGB_RXBUFFER_512 512 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 121 | #define IGB_RXBUFFER_16384 16384 |
Alexander Duyck | 44390ca | 2011-08-26 07:43:38 +0000 | [diff] [blame] | 122 | #define IGB_RX_HDR_LEN IGB_RXBUFFER_512 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 123 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 124 | /* How many Tx Descriptors do we need to call netif_wake_queue ? */ |
| 125 | #define IGB_TX_QUEUE_WAKE 16 |
| 126 | /* How many Rx Buffers do we bundle into one write to the hardware ? */ |
| 127 | #define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */ |
| 128 | |
| 129 | #define AUTO_ALL_MODES 0 |
| 130 | #define IGB_EEPROM_APME 0x0400 |
| 131 | |
| 132 | #ifndef IGB_MASTER_SLAVE |
| 133 | /* Switch to override PHY master/slave setting */ |
| 134 | #define IGB_MASTER_SLAVE e1000_ms_hw_default |
| 135 | #endif |
| 136 | |
| 137 | #define IGB_MNG_VLAN_NONE -1 |
| 138 | |
Alexander Duyck | 2bbfebe | 2011-08-26 07:44:59 +0000 | [diff] [blame] | 139 | #define IGB_TX_FLAGS_CSUM 0x00000001 |
| 140 | #define IGB_TX_FLAGS_VLAN 0x00000002 |
| 141 | #define IGB_TX_FLAGS_TSO 0x00000004 |
| 142 | #define IGB_TX_FLAGS_IPV4 0x00000008 |
| 143 | #define IGB_TX_FLAGS_TSTAMP 0x00000010 |
Alexander Duyck | 2bbfebe | 2011-08-26 07:44:59 +0000 | [diff] [blame] | 144 | #define IGB_TX_FLAGS_VLAN_MASK 0xffff0000 |
| 145 | #define IGB_TX_FLAGS_VLAN_SHIFT 16 |
| 146 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 147 | /* wrapper around a pointer to a socket buffer, |
| 148 | * so a DMA handle can be stored along with the buffer */ |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 149 | struct igb_tx_buffer { |
Alexander Duyck | 8542db0 | 2011-08-26 07:44:43 +0000 | [diff] [blame] | 150 | union e1000_adv_tx_desc *next_to_watch; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 151 | unsigned long time_stamp; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 152 | struct sk_buff *skb; |
| 153 | unsigned int bytecount; |
| 154 | u16 gso_segs; |
Alexander Duyck | 7af40ad9 | 2011-08-26 07:45:15 +0000 | [diff] [blame] | 155 | __be16 protocol; |
Alexander Duyck | ebe42d1 | 2011-08-26 07:45:09 +0000 | [diff] [blame] | 156 | dma_addr_t dma; |
| 157 | u32 length; |
| 158 | u32 tx_flags; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 159 | }; |
| 160 | |
| 161 | struct igb_rx_buffer { |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 162 | struct sk_buff *skb; |
| 163 | dma_addr_t dma; |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 164 | struct page *page; |
| 165 | dma_addr_t page_dma; |
| 166 | u32 page_offset; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 167 | }; |
| 168 | |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 169 | struct igb_tx_queue_stats { |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 170 | u64 packets; |
| 171 | u64 bytes; |
Alexander Duyck | 04a5fcaa | 2009-10-27 15:52:27 +0000 | [diff] [blame] | 172 | u64 restart_queue; |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 173 | u64 restart_queue2; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 174 | }; |
| 175 | |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 176 | struct igb_rx_queue_stats { |
| 177 | u64 packets; |
| 178 | u64 bytes; |
| 179 | u64 drops; |
Alexander Duyck | 04a5fcaa | 2009-10-27 15:52:27 +0000 | [diff] [blame] | 180 | u64 csum_err; |
| 181 | u64 alloc_failed; |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 182 | }; |
| 183 | |
Alexander Duyck | 0ba8299 | 2011-08-26 07:45:47 +0000 | [diff] [blame] | 184 | struct igb_ring_container { |
| 185 | struct igb_ring *ring; /* pointer to linked list of rings */ |
| 186 | unsigned int total_bytes; /* total bytes processed this int */ |
| 187 | unsigned int total_packets; /* total packets processed this int */ |
| 188 | u16 work_limit; /* total work allowed per interrupt */ |
| 189 | u8 count; /* total number of rings in vector */ |
| 190 | u8 itr; /* current ITR setting for ring */ |
| 191 | }; |
| 192 | |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 193 | struct igb_q_vector { |
Alexander Duyck | 0ba8299 | 2011-08-26 07:45:47 +0000 | [diff] [blame] | 194 | struct igb_adapter *adapter; /* backlink */ |
| 195 | int cpu; /* CPU for DCA */ |
| 196 | u32 eims_value; /* EIMS mask value */ |
| 197 | |
| 198 | struct igb_ring_container rx, tx; |
| 199 | |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 200 | struct napi_struct napi; |
Alexander Duyck | 81c2fc2 | 2011-08-26 07:45:20 +0000 | [diff] [blame] | 201 | int numa_node; |
| 202 | |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 203 | u16 itr_val; |
| 204 | u8 set_itr; |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 205 | void __iomem *itr_register; |
| 206 | |
| 207 | char name[IFNAMSIZ + 9]; |
| 208 | }; |
| 209 | |
| 210 | struct igb_ring { |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 211 | struct igb_q_vector *q_vector; /* backlink to q_vector */ |
| 212 | struct net_device *netdev; /* back pointer to net_device */ |
| 213 | struct device *dev; /* device pointer for dma mapping */ |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 214 | union { /* array of buffer info structs */ |
| 215 | struct igb_tx_buffer *tx_buffer_info; |
| 216 | struct igb_rx_buffer *rx_buffer_info; |
| 217 | }; |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 218 | void *desc; /* descriptor ring memory */ |
| 219 | unsigned long flags; /* ring specific flags */ |
| 220 | void __iomem *tail; /* pointer to ring tail register */ |
| 221 | |
| 222 | u16 count; /* number of desc. in the ring */ |
| 223 | u8 queue_index; /* logical index of the ring*/ |
| 224 | u8 reg_idx; /* physical index of the ring */ |
| 225 | u32 size; /* length of desc. ring in bytes */ |
| 226 | |
| 227 | /* everything past this point are written often */ |
| 228 | u16 next_to_clean ____cacheline_aligned_in_smp; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 229 | u16 next_to_use; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 230 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 231 | union { |
| 232 | /* TX */ |
| 233 | struct { |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 234 | struct igb_tx_queue_stats tx_stats; |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 235 | struct u64_stats_sync tx_syncp; |
| 236 | struct u64_stats_sync tx_syncp2; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 237 | }; |
| 238 | /* RX */ |
| 239 | struct { |
Jesper Dangaard Brouer | 8c0ab70 | 2009-05-26 13:50:31 +0000 | [diff] [blame] | 240 | struct igb_rx_queue_stats rx_stats; |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 241 | struct u64_stats_sync rx_syncp; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 242 | }; |
| 243 | }; |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 244 | /* Items past this point are only used during ring alloc / free */ |
| 245 | dma_addr_t dma; /* phys address of the ring */ |
Alexander Duyck | 81c2fc2 | 2011-08-26 07:45:20 +0000 | [diff] [blame] | 246 | int numa_node; /* node to alloc ring memory on */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 247 | }; |
| 248 | |
Alexander Duyck | 866cff0 | 2011-08-26 07:45:36 +0000 | [diff] [blame] | 249 | enum e1000_ring_flags_t { |
Alexander Duyck | 866cff0 | 2011-08-26 07:45:36 +0000 | [diff] [blame] | 250 | IGB_RING_FLAG_RX_SCTP_CSUM, |
Alexander Duyck | 8be10e9 | 2011-08-26 07:47:11 +0000 | [diff] [blame] | 251 | IGB_RING_FLAG_RX_LB_VLAN_BSWAP, |
Alexander Duyck | 866cff0 | 2011-08-26 07:45:36 +0000 | [diff] [blame] | 252 | IGB_RING_FLAG_TX_CTX_IDX, |
| 253 | IGB_RING_FLAG_TX_DETECT_HANG |
| 254 | }; |
Alexander Duyck | 85ad76b | 2009-10-27 15:52:46 +0000 | [diff] [blame] | 255 | |
Alexander Duyck | e032afc | 2011-08-26 07:44:48 +0000 | [diff] [blame] | 256 | #define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS) |
Alexander Duyck | 85ad76b | 2009-10-27 15:52:46 +0000 | [diff] [blame] | 257 | |
Alexander Duyck | 60136906 | 2011-08-26 07:44:05 +0000 | [diff] [blame] | 258 | #define IGB_RX_DESC(R, i) \ |
| 259 | (&(((union e1000_adv_rx_desc *)((R)->desc))[i])) |
| 260 | #define IGB_TX_DESC(R, i) \ |
| 261 | (&(((union e1000_adv_tx_desc *)((R)->desc))[i])) |
| 262 | #define IGB_TX_CTXTDESC(R, i) \ |
| 263 | (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i])) |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 264 | |
Alexander Duyck | 3ceb90f | 2011-08-26 07:46:03 +0000 | [diff] [blame] | 265 | /* igb_test_staterr - tests bits within Rx descriptor status and error fields */ |
| 266 | static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc, |
| 267 | const u32 stat_err_bits) |
| 268 | { |
| 269 | return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits); |
| 270 | } |
| 271 | |
Alexander Duyck | d7ee5b3 | 2009-10-27 15:54:23 +0000 | [diff] [blame] | 272 | /* igb_desc_unused - calculate if we have unused descriptors */ |
| 273 | static inline int igb_desc_unused(struct igb_ring *ring) |
| 274 | { |
| 275 | if (ring->next_to_clean > ring->next_to_use) |
| 276 | return ring->next_to_clean - ring->next_to_use - 1; |
| 277 | |
| 278 | return ring->count + ring->next_to_clean - ring->next_to_use - 1; |
| 279 | } |
| 280 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 281 | /* board specific private data structure */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 282 | struct igb_adapter { |
Jiri Pirko | b2cb09b | 2011-07-21 03:27:27 +0000 | [diff] [blame] | 283 | unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 284 | |
| 285 | struct net_device *netdev; |
| 286 | |
| 287 | unsigned long state; |
| 288 | unsigned int flags; |
| 289 | |
| 290 | unsigned int num_q_vectors; |
| 291 | struct msix_entry *msix_entries; |
Alexander Duyck | 2e5655e | 2009-10-27 23:50:38 +0000 | [diff] [blame] | 292 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 293 | /* Interrupt Throttle Rate */ |
Alexander Duyck | 4fc82ad | 2009-10-27 23:45:42 +0000 | [diff] [blame] | 294 | u32 rx_itr_setting; |
| 295 | u32 tx_itr_setting; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 296 | u16 tx_itr; |
| 297 | u16 rx_itr; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 298 | |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 299 | /* TX */ |
Alexander Duyck | 13fde97 | 2011-10-05 13:35:24 +0000 | [diff] [blame] | 300 | u16 tx_work_limit; |
Alexander Duyck | 238ac81 | 2011-08-26 07:43:48 +0000 | [diff] [blame] | 301 | u32 tx_timeout_count; |
| 302 | int num_tx_queues; |
| 303 | struct igb_ring *tx_ring[16]; |
| 304 | |
| 305 | /* RX */ |
| 306 | int num_rx_queues; |
| 307 | struct igb_ring *rx_ring[16]; |
| 308 | |
| 309 | u32 max_frame_size; |
| 310 | u32 min_frame_size; |
| 311 | |
| 312 | struct timer_list watchdog_timer; |
| 313 | struct timer_list phy_info_timer; |
| 314 | |
| 315 | u16 mng_vlan_id; |
| 316 | u32 bd_number; |
| 317 | u32 wol; |
| 318 | u32 en_mng_pt; |
| 319 | u16 link_speed; |
| 320 | u16 link_duplex; |
| 321 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 322 | struct work_struct reset_task; |
| 323 | struct work_struct watchdog_task; |
| 324 | bool fc_autoneg; |
| 325 | u8 tx_timeout_factor; |
| 326 | struct timer_list blink_timer; |
| 327 | unsigned long led_status; |
| 328 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 329 | /* OS defined structs */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 330 | struct pci_dev *pdev; |
Patrick Ohly | 38c845c | 2009-02-12 05:03:41 +0000 | [diff] [blame] | 331 | struct cyclecounter cycles; |
| 332 | struct timecounter clock; |
Patrick Ohly | 33af6bc | 2009-02-12 05:03:43 +0000 | [diff] [blame] | 333 | struct timecompare compare; |
| 334 | struct hwtstamp_config hwtstamp_config; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 335 | |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 336 | spinlock_t stats64_lock; |
| 337 | struct rtnl_link_stats64 stats64; |
| 338 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 339 | /* structs defined in e1000_hw.h */ |
| 340 | struct e1000_hw hw; |
| 341 | struct e1000_hw_stats stats; |
| 342 | struct e1000_phy_info phy_info; |
| 343 | struct e1000_phy_stats phy_stats; |
| 344 | |
| 345 | u32 test_icr; |
| 346 | struct igb_ring test_tx_ring; |
| 347 | struct igb_ring test_rx_ring; |
| 348 | |
| 349 | int msg_enable; |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 350 | |
Alexander Duyck | 047e003 | 2009-10-27 15:49:27 +0000 | [diff] [blame] | 351 | struct igb_q_vector *q_vector[MAX_Q_VECTORS]; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 352 | u32 eims_enable_mask; |
PJ Waskiewicz | 844290e | 2008-06-27 11:00:39 -0700 | [diff] [blame] | 353 | u32 eims_other; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 354 | |
| 355 | /* to not mess up cache alignment, always add to the bottom */ |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 356 | u32 eeprom_wol; |
Taku Izumi | 42bfd33a | 2008-06-20 12:10:30 +0900 | [diff] [blame] | 357 | |
Alexander Duyck | 2e5655e | 2009-10-27 23:50:38 +0000 | [diff] [blame] | 358 | u16 tx_ring_count; |
| 359 | u16 rx_ring_count; |
Alexander Duyck | 1bfaf07 | 2009-02-19 20:39:23 -0800 | [diff] [blame] | 360 | unsigned int vfs_allocated_count; |
Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 361 | struct vf_data_storage *vf_data; |
Lior Levy | 17dc566 | 2011-02-08 02:28:46 +0000 | [diff] [blame] | 362 | int vf_rate_link_speed; |
Alexander Duyck | a99955f | 2009-11-12 18:37:19 +0000 | [diff] [blame] | 363 | u32 rss_queues; |
Greg Rose | 1380046 | 2010-11-06 02:08:26 +0000 | [diff] [blame] | 364 | u32 wvbr; |
Alexander Duyck | 81c2fc2 | 2011-08-26 07:45:20 +0000 | [diff] [blame] | 365 | int node; |
Carolyn Wyborny | 1128c75 | 2011-10-14 00:13:49 +0000 | [diff] [blame] | 366 | u32 *shadow_vfta; |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 367 | }; |
| 368 | |
Alexander Duyck | 7dfc16f | 2008-07-08 15:10:46 -0700 | [diff] [blame] | 369 | #define IGB_FLAG_HAS_MSI (1 << 0) |
Alexander Duyck | cbd347a | 2009-02-15 23:59:44 -0800 | [diff] [blame] | 370 | #define IGB_FLAG_DCA_ENABLED (1 << 1) |
| 371 | #define IGB_FLAG_QUAD_PORT_A (1 << 2) |
Alexander Duyck | 4fc82ad | 2009-10-27 23:45:42 +0000 | [diff] [blame] | 372 | #define IGB_FLAG_QUEUE_PAIRS (1 << 3) |
Carolyn Wyborny | 831ec0b | 2011-03-11 20:43:54 -0800 | [diff] [blame] | 373 | #define IGB_FLAG_DMAC (1 << 4) |
| 374 | |
| 375 | /* DMA Coalescing defines */ |
| 376 | #define IGB_MIN_TXPBSIZE 20408 |
| 377 | #define IGB_TX_BUF_4096 4096 |
| 378 | #define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */ |
Alexander Duyck | 7dfc16f | 2008-07-08 15:10:46 -0700 | [diff] [blame] | 379 | |
Alexander Duyck | c5b9bd5 | 2009-10-27 23:46:01 +0000 | [diff] [blame] | 380 | #define IGB_82576_TSYNC_SHIFT 19 |
Alexander Duyck | 55cac24 | 2009-11-19 12:42:21 +0000 | [diff] [blame] | 381 | #define IGB_82580_TSYNC_SHIFT 24 |
Nick Nunley | 757b77e | 2010-03-26 11:36:47 +0000 | [diff] [blame] | 382 | #define IGB_TS_HDR_LEN 16 |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 383 | enum e1000_state_t { |
| 384 | __IGB_TESTING, |
| 385 | __IGB_RESETTING, |
| 386 | __IGB_DOWN |
| 387 | }; |
| 388 | |
| 389 | enum igb_boards { |
| 390 | board_82575, |
| 391 | }; |
| 392 | |
| 393 | extern char igb_driver_name[]; |
| 394 | extern char igb_driver_version[]; |
| 395 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 396 | extern int igb_up(struct igb_adapter *); |
| 397 | extern void igb_down(struct igb_adapter *); |
| 398 | extern void igb_reinit_locked(struct igb_adapter *); |
| 399 | extern void igb_reset(struct igb_adapter *); |
David Decotigny | 14ad251 | 2011-04-27 18:32:43 +0000 | [diff] [blame] | 400 | extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8); |
Alexander Duyck | 8078529 | 2009-10-27 15:51:47 +0000 | [diff] [blame] | 401 | extern int igb_setup_tx_resources(struct igb_ring *); |
| 402 | extern int igb_setup_rx_resources(struct igb_ring *); |
Alexander Duyck | 68fd991 | 2008-11-20 00:48:10 -0800 | [diff] [blame] | 403 | extern void igb_free_tx_resources(struct igb_ring *); |
| 404 | extern void igb_free_rx_resources(struct igb_ring *); |
Alexander Duyck | d7ee5b3 | 2009-10-27 15:54:23 +0000 | [diff] [blame] | 405 | extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *); |
| 406 | extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *); |
| 407 | extern void igb_setup_tctl(struct igb_adapter *); |
| 408 | extern void igb_setup_rctl(struct igb_adapter *); |
Alexander Duyck | cd392f5 | 2011-08-26 07:43:59 +0000 | [diff] [blame] | 409 | extern netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *); |
Alexander Duyck | b1a436c | 2009-10-27 15:54:43 +0000 | [diff] [blame] | 410 | extern void igb_unmap_and_free_tx_resource(struct igb_ring *, |
Alexander Duyck | 0603464 | 2011-08-26 07:44:22 +0000 | [diff] [blame] | 411 | struct igb_tx_buffer *); |
Alexander Duyck | cd392f5 | 2011-08-26 07:43:59 +0000 | [diff] [blame] | 412 | extern void igb_alloc_rx_buffers(struct igb_ring *, u16); |
Eric Dumazet | 12dcd86 | 2010-10-15 17:27:10 +0000 | [diff] [blame] | 413 | extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *); |
Nick Nunley | 3145535 | 2010-02-17 01:01:21 +0000 | [diff] [blame] | 414 | extern bool igb_has_link(struct igb_adapter *adapter); |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 415 | extern void igb_set_ethtool_ops(struct net_device *); |
Nick Nunley | 88a268c | 2010-02-17 01:01:59 +0000 | [diff] [blame] | 416 | extern void igb_power_up_link(struct igb_adapter *); |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 417 | |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 418 | static inline s32 igb_reset_phy(struct e1000_hw *hw) |
| 419 | { |
Alexander Duyck | a8d2a0c | 2009-02-06 23:17:26 +0000 | [diff] [blame] | 420 | if (hw->phy.ops.reset) |
| 421 | return hw->phy.ops.reset(hw); |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 422 | |
| 423 | return 0; |
| 424 | } |
| 425 | |
| 426 | static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data) |
| 427 | { |
Alexander Duyck | a8d2a0c | 2009-02-06 23:17:26 +0000 | [diff] [blame] | 428 | if (hw->phy.ops.read_reg) |
| 429 | return hw->phy.ops.read_reg(hw, offset, data); |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 430 | |
| 431 | return 0; |
| 432 | } |
| 433 | |
| 434 | static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data) |
| 435 | { |
Alexander Duyck | a8d2a0c | 2009-02-06 23:17:26 +0000 | [diff] [blame] | 436 | if (hw->phy.ops.write_reg) |
| 437 | return hw->phy.ops.write_reg(hw, offset, data); |
Alexander Duyck | f5f4cf0 | 2008-11-21 21:30:24 -0800 | [diff] [blame] | 438 | |
| 439 | return 0; |
| 440 | } |
| 441 | |
| 442 | static inline s32 igb_get_phy_info(struct e1000_hw *hw) |
| 443 | { |
| 444 | if (hw->phy.ops.get_phy_info) |
| 445 | return hw->phy.ops.get_phy_info(hw); |
| 446 | |
| 447 | return 0; |
| 448 | } |
| 449 | |
Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 450 | #endif /* _IGB_H_ */ |