blob: a77d4ada060c8d93a339e87fc823c479ee1f3630 [file] [log] [blame]
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07001#ifndef __LINUX_GPIO_DRIVER_H
2#define __LINUX_GPIO_DRIVER_H
3
Linus Walleijff2b1352015-10-20 11:10:38 +02004#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07005#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01006#include <linux/irq.h>
7#include <linux/irqchip/chained_irq.h>
8#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +03009#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010010#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030011#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070012
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090014struct of_phandle_args;
15struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110016struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020017struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040018struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070019
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090020#ifdef CONFIG_GPIOLIB
21
Thierry Redingc44eafd2017-11-07 19:15:45 +010022#ifdef CONFIG_GPIOLIB_IRQCHIP
23/**
24 * struct gpio_irq_chip - GPIO interrupt controller
25 */
26struct gpio_irq_chip {
27 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010028 * @chip:
29 *
30 * GPIO IRQ chip implementation, provided by GPIO driver.
31 */
32 struct irq_chip *chip;
33
34 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010035 * @domain:
36 *
37 * Interrupt translation domain; responsible for mapping between GPIO
38 * hwirq number and Linux IRQ number.
39 */
40 struct irq_domain *domain;
41
42 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010043 * @domain_ops:
44 *
45 * Table of interrupt domain operations for this IRQ chip.
46 */
47 const struct irq_domain_ops *domain_ops;
48
49 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010050 * @handler:
51 *
52 * The IRQ handler to use (often a predefined IRQ core function) for
53 * GPIO IRQs, provided by GPIO driver.
54 */
55 irq_flow_handler_t handler;
56
57 /**
Thierry Reding3634eeb2017-11-07 19:15:49 +010058 * @default_type:
59 *
60 * Default IRQ triggering type applied during GPIO driver
61 * initialization, provided by GPIO driver.
62 */
63 unsigned int default_type;
64
65 /**
Thierry Redingca9df052017-11-07 19:15:53 +010066 * @lock_key:
67 *
68 * Per GPIO IRQ chip lockdep class.
69 */
70 struct lock_class_key *lock_key;
71
72 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010073 * @parent_handler:
74 *
75 * The interrupt handler for the GPIO chip's parent interrupts, may be
76 * NULL if the parent interrupts are nested rather than cascaded.
77 */
78 irq_flow_handler_t parent_handler;
79
80 /**
81 * @parent_handler_data:
82 *
83 * Data associated, and passed to, the handler for the parent
84 * interrupt.
85 */
86 void *parent_handler_data;
Thierry Reding39e5f092017-11-07 19:15:50 +010087
88 /**
89 * @num_parents:
90 *
91 * The number of interrupt parents of a GPIO chip.
92 */
93 unsigned int num_parents;
94
95 /**
96 * @parents:
97 *
98 * A list of interrupt parents of a GPIO chip. This is owned by the
99 * driver, so the core will only reference this list, not modify it.
100 */
101 unsigned int *parents;
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100102
103 /**
Thierry Redinge0d89722017-11-07 19:15:54 +0100104 * @map:
105 *
106 * A list of interrupt parents for each line of a GPIO chip.
107 */
108 unsigned int *map;
109
110 /**
Thierry Reding60ed54c2017-11-07 19:15:57 +0100111 * @threaded:
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100112 *
Thierry Reding60ed54c2017-11-07 19:15:57 +0100113 * True if set the interrupt handling uses nested threads.
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100114 */
Thierry Reding60ed54c2017-11-07 19:15:57 +0100115 bool threaded;
Thierry Redingdc7b0382017-11-07 19:15:52 +0100116
117 /**
118 * @need_valid_mask:
119 *
120 * If set core allocates @valid_mask with all bits set to one.
121 */
122 bool need_valid_mask;
123
124 /**
125 * @valid_mask:
126 *
127 * If not %NULL holds bitmask of GPIOs which are valid to be included
128 * in IRQ domain of the chip.
129 */
130 unsigned long *valid_mask;
Thierry Reding8302cf52017-11-07 19:15:58 +0100131
132 /**
133 * @first:
134 *
135 * Required for static IRQ allocation. If set, irq_domain_add_simple()
136 * will allocate and map all IRQs during initialization.
137 */
138 unsigned int first;
Thierry Redingc44eafd2017-11-07 19:15:45 +0100139};
Thierry Redingda80ff82017-11-07 19:15:46 +0100140
141static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
142{
143 return container_of(chip, struct gpio_irq_chip, chip);
144}
Thierry Redingc44eafd2017-11-07 19:15:45 +0100145#endif
146
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700147/**
148 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +0100149 * @label: a functional name for the GPIO device, such as a part
150 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +0200151 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +0100152 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700153 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700154 * @request: optional hook for chip-specific activation, such as
155 * enabling module power and clock; may sleep
156 * @free: optional hook for chip-specific deactivation, such as
157 * disabling module power and clock; may sleep
158 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
159 * (same as GPIOF_DIR_XXX), or negative error
160 * @direction_input: configures signal "offset" as input, or returns error
161 * @direction_output: configures signal "offset" as output, or returns error
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +0200162 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +0200163 * @get_multiple: reads values for multiple signals defined by "mask" and
164 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700165 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100166 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300167 * @set_config: optional hook for all kinds of settings. Uses the same
168 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700169 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
170 * implementation may not sleep
171 * @dbg_show: optional routine to show contents in debugfs; default code
172 * will be used when this is omitted, but custom code can show extra
173 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200174 * @base: identifies the first GPIO number handled by this chip;
175 * or, if negative during registration, requests dynamic ID allocation.
176 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200177 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200178 * let gpiolib select the chip base in all possible cases. We want to
179 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700180 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
181 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700182 * @names: if set, must be an array of strings to use as alternative
183 * names for the GPIOs in this chip. Any entry in the array
184 * may be NULL if there is no alias for the GPIO, however the
185 * array must be @ngpio entries long. A name can include a single printk
186 * format specifier for an unsigned int. It is substituted by the actual
187 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100188 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200189 * must while accessing GPIO expander chips over I2C or SPI. This
190 * implies that if the chip supports IRQs, these IRQs need to be threaded
191 * as the chip access may sleep when e.g. reading out the IRQ status
192 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100193 * @read_reg: reader function for generic GPIO
194 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200195 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
196 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
197 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100198 * @reg_dat: data (in) register for generic GPIO
199 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600200 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100201 * @reg_dir: direction setting register for generic GPIO
202 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
203 * <register width> * 8
204 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
205 * shadowed and real data registers writes together.
206 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
207 * safely.
208 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
209 * direction safely.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700210 *
211 * A gpio_chip can help platforms abstract various sources of GPIOs so
212 * they can all be accessed through a common programing interface.
213 * Example sources would be SOC controllers, FPGAs, multifunction
214 * chips, dedicated GPIO expanders, and so on.
215 *
216 * Each chip controls a number of signals, identified in method calls
217 * by "offset" values in the range 0..(@ngpio - 1). When those signals
218 * are referenced through calls like gpio_get_value(gpio), the offset
219 * is calculated by subtracting @base from the gpio number.
220 */
221struct gpio_chip {
222 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200223 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100224 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700225 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700226
227 int (*request)(struct gpio_chip *chip,
228 unsigned offset);
229 void (*free)(struct gpio_chip *chip,
230 unsigned offset);
231 int (*get_direction)(struct gpio_chip *chip,
232 unsigned offset);
233 int (*direction_input)(struct gpio_chip *chip,
234 unsigned offset);
235 int (*direction_output)(struct gpio_chip *chip,
236 unsigned offset, int value);
237 int (*get)(struct gpio_chip *chip,
238 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200239 int (*get_multiple)(struct gpio_chip *chip,
240 unsigned long *mask,
241 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700242 void (*set)(struct gpio_chip *chip,
243 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100244 void (*set_multiple)(struct gpio_chip *chip,
245 unsigned long *mask,
246 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300247 int (*set_config)(struct gpio_chip *chip,
248 unsigned offset,
249 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700250 int (*to_irq)(struct gpio_chip *chip,
251 unsigned offset);
252
253 void (*dbg_show)(struct seq_file *s,
254 struct gpio_chip *chip);
255 int base;
256 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700257 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100258 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700259
Linus Walleij0f4630f2015-12-04 14:02:58 +0100260#if IS_ENABLED(CONFIG_GPIO_GENERIC)
261 unsigned long (*read_reg)(void __iomem *reg);
262 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200263 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100264 void __iomem *reg_dat;
265 void __iomem *reg_set;
266 void __iomem *reg_clr;
267 void __iomem *reg_dir;
268 int bgpio_bits;
269 spinlock_t bgpio_lock;
270 unsigned long bgpio_data;
271 unsigned long bgpio_dir;
272#endif
273
Linus Walleij14250522014-03-25 10:40:18 +0100274#ifdef CONFIG_GPIOLIB_IRQCHIP
275 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200276 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100277 * to handle IRQs for most practical cases.
278 */
Thierry Redingc44eafd2017-11-07 19:15:45 +0100279
280 /**
281 * @irq:
282 *
283 * Integrates interrupt chip functionality with the GPIO chip. Can be
284 * used to handle IRQs for most practical cases.
285 */
286 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100287#endif
288
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700289#if defined(CONFIG_OF_GPIO)
290 /*
291 * If CONFIG_OF is enabled, then all GPIO controllers described in the
292 * device tree automatically may have an OF translation
293 */
Thierry Reding67049c52017-07-24 16:57:23 +0200294
295 /**
296 * @of_node:
297 *
298 * Pointer to a device tree node representing this GPIO controller.
299 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700300 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200301
302 /**
303 * @of_gpio_n_cells:
304 *
305 * Number of cells used to form the GPIO specifier.
306 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200307 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200308
309 /**
310 * @of_xlate:
311 *
312 * Callback to translate a device tree GPIO specifier into a chip-
313 * relative GPIO number and flags.
314 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700315 int (*of_xlate)(struct gpio_chip *gc,
316 const struct of_phandle_args *gpiospec, u32 *flags);
317#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700318};
319
320extern const char *gpiochip_is_requested(struct gpio_chip *chip,
321 unsigned offset);
322
323/* add/remove chips */
Linus Walleijb08ea352015-12-03 15:14:13 +0100324extern int gpiochip_add_data(struct gpio_chip *chip, void *data);
325static inline int gpiochip_add(struct gpio_chip *chip)
326{
327 return gpiochip_add_data(chip, NULL);
328}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200329extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530330extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
331 void *data);
332extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
333
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700334extern struct gpio_chip *gpiochip_find(void *data,
335 int (*match)(struct gpio_chip *chip, void *data));
336
337/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900338int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
339void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100340bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700341
Linus Walleij143b65d2016-02-16 15:41:42 +0100342/* Line status inquiry for drivers */
343bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
344bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
345
Charles Keepax05f479b2017-05-23 15:47:29 +0100346/* Sleep persistence inquiry for drivers */
347bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
348
Linus Walleijb08ea352015-12-03 15:14:13 +0100349/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100350void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100351
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900352struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
353
Linus Walleij0f4630f2015-12-04 14:02:58 +0100354struct bgpio_pdata {
355 const char *label;
356 int base;
357 int ngpio;
358};
359
Arnd Bergmannc474e342016-01-09 22:16:42 +0100360#if IS_ENABLED(CONFIG_GPIO_GENERIC)
361
Linus Walleij0f4630f2015-12-04 14:02:58 +0100362int bgpio_init(struct gpio_chip *gc, struct device *dev,
363 unsigned long sz, void __iomem *dat, void __iomem *set,
364 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
365 unsigned long flags);
366
367#define BGPIOF_BIG_ENDIAN BIT(0)
368#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
369#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
370#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
371#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
372#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
373
374#endif
375
Linus Walleij14250522014-03-25 10:40:18 +0100376#ifdef CONFIG_GPIOLIB_IRQCHIP
377
Thierry Reding1b95b4e2017-11-07 19:15:55 +0100378int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
379 irq_hw_number_t hwirq);
380void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
381
Linus Walleij14250522014-03-25 10:40:18 +0100382void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
383 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200384 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100385 irq_flow_handler_t parent_handler);
386
Linus Walleijd245b3f2016-11-24 10:57:25 +0100387void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
388 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200389 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100390
Linus Walleij739e6f52017-01-11 13:37:07 +0100391int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
392 struct irq_chip *irqchip,
393 unsigned int first_irq,
394 irq_flow_handler_t handler,
395 unsigned int type,
Thierry Reding60ed54c2017-11-07 19:15:57 +0100396 bool threaded,
Linus Walleij739e6f52017-01-11 13:37:07 +0100397 struct lock_class_key *lock_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300398
Linus Walleij739e6f52017-01-11 13:37:07 +0100399#ifdef CONFIG_LOCKDEP
400
401/*
402 * Lockdep requires that each irqchip instance be created with a
403 * unique key so as to avoid unnecessary warnings. This upfront
404 * boilerplate static inlines provides such a key for each
405 * unique instance.
406 */
407static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
408 struct irq_chip *irqchip,
409 unsigned int first_irq,
410 irq_flow_handler_t handler,
411 unsigned int type)
412{
413 static struct lock_class_key key;
414
415 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
416 handler, type, false, &key);
417}
418
Linus Walleijd245b3f2016-11-24 10:57:25 +0100419static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
420 struct irq_chip *irqchip,
421 unsigned int first_irq,
422 irq_flow_handler_t handler,
423 unsigned int type)
424{
Linus Walleij739e6f52017-01-11 13:37:07 +0100425
426 static struct lock_class_key key;
427
428 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
429 handler, type, true, &key);
430}
431#else
432static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
433 struct irq_chip *irqchip,
434 unsigned int first_irq,
435 irq_flow_handler_t handler,
436 unsigned int type)
437{
438 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
439 handler, type, false, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100440}
441
Linus Walleij739e6f52017-01-11 13:37:07 +0100442static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
443 struct irq_chip *irqchip,
444 unsigned int first_irq,
445 irq_flow_handler_t handler,
446 unsigned int type)
447{
448 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
449 handler, type, true, NULL);
450}
451#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100452
Paul Bolle7d75a872014-09-05 13:09:25 +0200453#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100454
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200455int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
456void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300457int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
458 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200459
Linus Walleij964cb342015-03-18 01:56:17 +0100460#ifdef CONFIG_PINCTRL
461
462/**
463 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200464 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100465 * @pctldev: pinctrl device which handles corresponding pins
466 * @range: actual range of pins controlled by a gpio controller
467 */
Linus Walleij964cb342015-03-18 01:56:17 +0100468struct gpio_pin_range {
469 struct list_head node;
470 struct pinctrl_dev *pctldev;
471 struct pinctrl_gpio_range range;
472};
473
474int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
475 unsigned int gpio_offset, unsigned int pin_offset,
476 unsigned int npins);
477int gpiochip_add_pingroup_range(struct gpio_chip *chip,
478 struct pinctrl_dev *pctldev,
479 unsigned int gpio_offset, const char *pin_group);
480void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
481
482#else
483
484static inline int
485gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
486 unsigned int gpio_offset, unsigned int pin_offset,
487 unsigned int npins)
488{
489 return 0;
490}
491static inline int
492gpiochip_add_pingroup_range(struct gpio_chip *chip,
493 struct pinctrl_dev *pctldev,
494 unsigned int gpio_offset, const char *pin_group)
495{
496 return 0;
497}
498
499static inline void
500gpiochip_remove_pin_ranges(struct gpio_chip *chip)
501{
502}
503
504#endif /* CONFIG_PINCTRL */
505
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700506struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
507 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700508void gpiochip_free_own_desc(struct gpio_desc *desc);
509
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900510#else /* CONFIG_GPIOLIB */
511
512static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
513{
514 /* GPIO can never have been requested */
515 WARN_ON(1);
516 return ERR_PTR(-ENODEV);
517}
518
519#endif /* CONFIG_GPIOLIB */
520
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700521#endif