blob: 64083d720a00d56b709d2582b95e6686438fae13 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080040#include "i915_drv.h"
41
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030042static bool
43format_is_yuv(uint32_t format)
44{
45 switch (format) {
46 case DRM_FORMAT_YUYV:
47 case DRM_FORMAT_UYVY:
48 case DRM_FORMAT_VYUY:
49 case DRM_FORMAT_YVYU:
50 return true;
51 default:
52 return false;
53 }
54}
55
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030056static int usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
57 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030058{
59 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030060 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030061 return 1;
62
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030063 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
64 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030065}
66
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020067/**
68 * intel_pipe_update_start() - start update of a set of display registers
69 * @crtc: the crtc of which the registers are going to be updated
70 * @start_vbl_count: vblank counter return pointer used for error checking
71 *
72 * Mark the start of an update to pipe registers that should be updated
73 * atomically regarding vblank. If the next vblank will happens within
74 * the next 100 us, this function waits until the vblank passes.
75 *
76 * After a successful call to this function, interrupts will be disabled
77 * until a subsequent call to intel_pipe_update_end(). That is done to
78 * avoid random delays. The value written to @start_vbl_count should be
79 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020080 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020081void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030082{
83 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä124abe02015-09-08 13:40:45 +030084 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085 enum pipe pipe = crtc->pipe;
86 long timeout = msecs_to_jiffies_timeout(1);
87 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030088 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030089 DEFINE_WAIT(wait);
90
Ville Syrjälä124abe02015-09-08 13:40:45 +030091 vblank_start = adjusted_mode->crtc_vblank_start;
92 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030093 vblank_start = DIV_ROUND_UP(vblank_start, 2);
94
95 /* FIXME needs to be calibrated sensibly */
Ville Syrjälä124abe02015-09-08 13:40:45 +030096 min = vblank_start - usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030097 max = vblank_start - 1;
98
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020099 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200100
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300101 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200102 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100104 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200105 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300106
Jesse Barnesd637ce32015-09-17 08:08:32 -0700107 crtc->debug.min_vbl = min;
108 crtc->debug.max_vbl = max;
109 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300110
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300111 for (;;) {
112 /*
113 * prepare_to_wait() has a memory barrier, which guarantees
114 * other CPUs can see the task state update by the time we
115 * read the scanline.
116 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300117 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300118
119 scanline = intel_get_crtc_scanline(crtc);
120 if (scanline < min || scanline > max)
121 break;
122
123 if (timeout <= 0) {
124 DRM_ERROR("Potential atomic update failure on pipe %c\n",
125 pipe_name(crtc->pipe));
126 break;
127 }
128
129 local_irq_enable();
130
131 timeout = schedule_timeout(timeout);
132
133 local_irq_disable();
134 }
135
Ville Syrjälä210871b2014-05-22 19:00:50 +0300136 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300137
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100138 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Jesse Barneseb120ef2015-09-15 14:19:32 -0700140 crtc->debug.scanline_start = scanline;
141 crtc->debug.start_vbl_time = ktime_get();
142 crtc->debug.start_vbl_count =
143 dev->driver->get_vblank_counter(dev, pipe);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144
Jesse Barnesd637ce32015-09-17 08:08:32 -0700145 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300146}
147
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200148/**
149 * intel_pipe_update_end() - end update of a set of display registers
150 * @crtc: the crtc of which the registers were updated
151 * @start_vbl_count: start vblank counter (used for error checking)
152 *
153 * Mark the end of an update started with intel_pipe_update_start(). This
154 * re-enables interrupts and verifies the update was actually completed
155 * before a vblank using the value of @start_vbl_count.
156 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +0200157void intel_pipe_update_end(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300158{
159 struct drm_device *dev = crtc->base.dev;
160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300162 u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300164
Jesse Barnesd637ce32015-09-17 08:08:32 -0700165 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300166
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300167 local_irq_enable();
168
Jesse Barneseb120ef2015-09-15 14:19:32 -0700169 if (crtc->debug.start_vbl_count &&
170 crtc->debug.start_vbl_count != end_vbl_count) {
171 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
172 pipe_name(pipe), crtc->debug.start_vbl_count,
173 end_vbl_count,
174 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
175 crtc->debug.min_vbl, crtc->debug.max_vbl,
176 crtc->debug.scanline_start, scanline_end);
177 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300178}
179
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800180static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100181skl_update_plane(struct drm_plane *drm_plane,
182 const struct intel_crtc_state *crtc_state,
183 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000184{
185 struct drm_device *dev = drm_plane->dev;
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100188 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200189 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000190 const int pipe = intel_plane->pipe;
191 const int plane = intel_plane->plane + 1;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530192 u32 plane_ctl, stride_div, stride;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100193 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +0200194 u32 surf_addr;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530195 u32 tile_height, plane_offset, plane_size;
196 unsigned int rotation;
197 int x_offset, y_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100198 int crtc_x = plane_state->dst.x1;
199 int crtc_y = plane_state->dst.y1;
200 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
201 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
202 uint32_t x = plane_state->src.x1 >> 16;
203 uint32_t y = plane_state->src.y1 >> 16;
204 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
205 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
206 const struct intel_scaler *scaler =
207 &crtc_state->scaler_state.scalers[plane_state->scaler_id];
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000208
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200209 plane_ctl = PLANE_CTL_ENABLE |
Bob Paauwee12c8ce2015-08-27 13:46:30 -0700210 PLANE_CTL_PIPE_GAMMA_ENABLE |
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200211 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000212
Chandra Konduruc3318792015-04-15 15:15:02 -0700213 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
214 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000215
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100216 rotation = plane_state->base.rotation;
Chandra Konduruc3318792015-04-15 15:15:02 -0700217 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000218
Ville Syrjälä7b49f942016-01-12 21:08:32 +0200219 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +0000220 fb->pixel_format);
221
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000222 /* Sizes are 0 based */
223 src_w--;
224 src_h--;
225 crtc_w--;
226 crtc_h--;
227
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200228 if (key->flags) {
229 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
230 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
231 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
232 }
233
234 if (key->flags & I915_SET_COLORKEY_DESTINATION)
235 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
236 else if (key->flags & I915_SET_COLORKEY_SOURCE)
237 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
238
Tvrtko Ursulindedf2782015-09-21 10:45:35 +0100239 surf_addr = intel_plane_obj_offset(intel_plane, obj, 0);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000240
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530241 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +0200242 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
243
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530244 /* stride: Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +0200245 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530246 stride = DIV_ROUND_UP(fb->height, tile_height);
247 plane_size = (src_w << 16) | src_h;
248 x_offset = stride * tile_height - y - (src_h + 1);
249 y_offset = x;
250 } else {
251 stride = fb->pitches[0] / stride_div;
252 plane_size = (src_h << 16) | src_w;
253 x_offset = x;
254 y_offset = y;
255 }
256 plane_offset = y_offset << 16 | x_offset;
257
258 I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
259 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530260 I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
Chandra Konduruc3318792015-04-15 15:15:02 -0700261
262 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100263 if (plane_state->scaler_id >= 0) {
Chandra Konduruc3318792015-04-15 15:15:02 -0700264 uint32_t ps_ctrl = 0;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100265 int scaler_id = plane_state->scaler_id;
Chandra Konduruc3318792015-04-15 15:15:02 -0700266
267 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
268 PS_PLANE_SEL(plane));
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100269 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode;
Chandra Konduruc3318792015-04-15 15:15:02 -0700270 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
271 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
272 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
273 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
274 ((crtc_w + 1) << 16)|(crtc_h + 1));
275
276 I915_WRITE(PLANE_POS(pipe, plane), 0);
277 } else {
278 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
279 }
280
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000281 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000282 I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000283 POSTING_READ(PLANE_SURF(pipe, plane));
284}
285
286static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200287skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000288{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300289 struct drm_device *dev = dplane->dev;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000290 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300291 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292 const int pipe = intel_plane->pipe;
293 const int plane = intel_plane->plane + 1;
294
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200295 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000296
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200297 I915_WRITE(PLANE_SURF(pipe, plane), 0);
298 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000299}
300
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000301static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300302chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
303{
304 struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
305 int plane = intel_plane->plane;
306
307 /* Seems RGB data bypasses the CSC always */
308 if (!format_is_yuv(format))
309 return;
310
311 /*
312 * BT.601 limited range YCbCr -> full range RGB
313 *
314 * |r| | 6537 4769 0| |cr |
315 * |g| = |-3330 4769 -1605| x |y-64|
316 * |b| | 0 4769 8263| |cb |
317 *
318 * Cb and Cr apparently come in as signed already, so no
319 * need for any offset. For Y we need to remove the offset.
320 */
321 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
322 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
323 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
324
325 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
326 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
327 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
328 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
329 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
330
331 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
332 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
333 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
334
335 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
336 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
337 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
338}
339
340static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100341vlv_update_plane(struct drm_plane *dplane,
342 const struct intel_crtc_state *crtc_state,
343 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700344{
345 struct drm_device *dev = dplane->dev;
346 struct drm_i915_private *dev_priv = dev->dev_private;
347 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100348 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200349 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700350 int pipe = intel_plane->pipe;
351 int plane = intel_plane->plane;
352 u32 sprctl;
353 unsigned long sprsurf_offset, linear_offset;
354 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100355 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
356 int crtc_x = plane_state->dst.x1;
357 int crtc_y = plane_state->dst.y1;
358 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
359 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
360 uint32_t x = plane_state->src.x1 >> 16;
361 uint32_t y = plane_state->src.y1 >> 16;
362 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
363 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700364
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200365 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700366
367 switch (fb->pixel_format) {
368 case DRM_FORMAT_YUYV:
369 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
370 break;
371 case DRM_FORMAT_YVYU:
372 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
373 break;
374 case DRM_FORMAT_UYVY:
375 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
376 break;
377 case DRM_FORMAT_VYUY:
378 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
379 break;
380 case DRM_FORMAT_RGB565:
381 sprctl |= SP_FORMAT_BGR565;
382 break;
383 case DRM_FORMAT_XRGB8888:
384 sprctl |= SP_FORMAT_BGRX8888;
385 break;
386 case DRM_FORMAT_ARGB8888:
387 sprctl |= SP_FORMAT_BGRA8888;
388 break;
389 case DRM_FORMAT_XBGR2101010:
390 sprctl |= SP_FORMAT_RGBX1010102;
391 break;
392 case DRM_FORMAT_ABGR2101010:
393 sprctl |= SP_FORMAT_RGBA1010102;
394 break;
395 case DRM_FORMAT_XBGR8888:
396 sprctl |= SP_FORMAT_RGBX8888;
397 break;
398 case DRM_FORMAT_ABGR8888:
399 sprctl |= SP_FORMAT_RGBA8888;
400 break;
401 default:
402 /*
403 * If we get here one of the upper layers failed to filter
404 * out the unsupported plane formats
405 */
406 BUG();
407 break;
408 }
409
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800410 /*
411 * Enable gamma to match primary/cursor plane behaviour.
412 * FIXME should be user controllable via propertiesa.
413 */
414 sprctl |= SP_GAMMA_ENABLE;
415
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700416 if (obj->tiling_mode != I915_TILING_NONE)
417 sprctl |= SP_TILED;
418
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700419 /* Sizes are 0 based */
420 src_w--;
421 src_h--;
422 crtc_w--;
423 crtc_h--;
424
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700425 linear_offset = y * fb->pitches[0] + x * pixel_size;
Ville Syrjäläb5c65332016-01-12 21:08:31 +0200426 sprsurf_offset = intel_gen4_compute_page_offset(dev_priv, &x, &y,
427 fb->modifier[0],
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700428 pixel_size,
429 fb->pitches[0]);
430 linear_offset -= sprsurf_offset;
431
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100432 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530433 sprctl |= SP_ROTATE_180;
434
435 x += src_w;
436 y += src_h;
437 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
438 }
439
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200440 if (key->flags) {
441 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
442 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
443 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
444 }
445
446 if (key->flags & I915_SET_COLORKEY_SOURCE)
447 sprctl |= SP_SOURCE_KEY;
448
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300449 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
450 chv_update_csc(intel_plane, fb->pixel_format);
451
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200452 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
453 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
454
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700455 if (obj->tiling_mode != I915_TILING_NONE)
456 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
457 else
458 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
459
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300460 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
461
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700462 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
463 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100464 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
465 sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300466 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700467}
468
469static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200470vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700471{
472 struct drm_device *dev = dplane->dev;
473 struct drm_i915_private *dev_priv = dev->dev_private;
474 struct intel_plane *intel_plane = to_intel_plane(dplane);
475 int pipe = intel_plane->pipe;
476 int plane = intel_plane->plane;
477
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200478 I915_WRITE(SPCNTR(pipe, plane), 0);
479
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100480 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300481 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700482}
483
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700484static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100485ivb_update_plane(struct drm_plane *plane,
486 const struct intel_crtc_state *crtc_state,
487 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800488{
489 struct drm_device *dev = plane->dev;
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100492 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200493 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200494 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800495 u32 sprctl, sprscale = 0;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100496 unsigned long sprsurf_offset, linear_offset;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200497 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100498 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
499 int crtc_x = plane_state->dst.x1;
500 int crtc_y = plane_state->dst.y1;
501 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
502 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
503 uint32_t x = plane_state->src.x1 >> 16;
504 uint32_t y = plane_state->src.y1 >> 16;
505 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
506 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800507
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200508 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800509
510 switch (fb->pixel_format) {
511 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530512 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800513 break;
514 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530515 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800516 break;
517 case DRM_FORMAT_YUYV:
518 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800519 break;
520 case DRM_FORMAT_YVYU:
521 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800522 break;
523 case DRM_FORMAT_UYVY:
524 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800525 break;
526 case DRM_FORMAT_VYUY:
527 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800528 break;
529 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200530 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800531 }
532
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800533 /*
534 * Enable gamma to match primary/cursor plane behaviour.
535 * FIXME should be user controllable via propertiesa.
536 */
537 sprctl |= SPRITE_GAMMA_ENABLE;
538
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800539 if (obj->tiling_mode != I915_TILING_NONE)
540 sprctl |= SPRITE_TILED;
541
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200542 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300543 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
544 else
545 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
546
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700547 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200548 sprctl |= SPRITE_PIPE_CSC_ENABLE;
549
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800550 /* Sizes are 0 based */
551 src_w--;
552 src_h--;
553 crtc_w--;
554 crtc_h--;
555
Ville Syrjälä8553c182013-12-05 15:51:39 +0200556 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800557 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800558
Chris Wilsonca320ac2012-12-19 12:14:22 +0000559 linear_offset = y * fb->pitches[0] + x * pixel_size;
Ville Syrjäläb5c65332016-01-12 21:08:31 +0200560 sprsurf_offset = intel_gen4_compute_page_offset(dev_priv, &x, &y,
561 fb->modifier[0],
562 pixel_size,
563 fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100564 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800565
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100566 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530567 sprctl |= SPRITE_ROTATE_180;
568
569 /* HSW and BDW does this automagically in hardware */
570 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
571 x += src_w;
572 y += src_h;
573 linear_offset += src_h * fb->pitches[0] +
574 src_w * pixel_size;
575 }
576 }
577
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200578 if (key->flags) {
579 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
580 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
581 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
582 }
583
584 if (key->flags & I915_SET_COLORKEY_DESTINATION)
585 sprctl |= SPRITE_DEST_KEY;
586 else if (key->flags & I915_SET_COLORKEY_SOURCE)
587 sprctl |= SPRITE_SOURCE_KEY;
588
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200589 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
590 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
591
Damien Lespiau5a35e992012-10-26 18:20:12 +0100592 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
593 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700594 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100595 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
596 else if (obj->tiling_mode != I915_TILING_NONE)
597 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
598 else
599 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100600
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800601 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100602 if (intel_plane->can_scale)
603 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800604 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100605 I915_WRITE(SPRSURF(pipe),
606 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300607 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800608}
609
610static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200611ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800612{
613 struct drm_device *dev = plane->dev;
614 struct drm_i915_private *dev_priv = dev->dev_private;
615 struct intel_plane *intel_plane = to_intel_plane(plane);
616 int pipe = intel_plane->pipe;
617
Ville Syrjäläc5626572015-10-15 17:04:04 +0300618 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800619 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100620 if (intel_plane->can_scale)
621 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300622
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300623 I915_WRITE(SPRSURF(pipe), 0);
624 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800625}
626
627static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100628ilk_update_plane(struct drm_plane *plane,
629 const struct intel_crtc_state *crtc_state,
630 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800631{
632 struct drm_device *dev = plane->dev;
633 struct drm_i915_private *dev_priv = dev->dev_private;
634 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100635 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200636 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200637 int pipe = intel_plane->pipe;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100638 unsigned long dvssurf_offset, linear_offset;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100639 u32 dvscntr, dvsscale;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200640 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100641 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
642 int crtc_x = plane_state->dst.x1;
643 int crtc_y = plane_state->dst.y1;
644 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
645 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
646 uint32_t x = plane_state->src.x1 >> 16;
647 uint32_t y = plane_state->src.y1 >> 16;
648 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
649 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200651 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800652
653 switch (fb->pixel_format) {
654 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800655 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800656 break;
657 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800658 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659 break;
660 case DRM_FORMAT_YUYV:
661 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800662 break;
663 case DRM_FORMAT_YVYU:
664 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665 break;
666 case DRM_FORMAT_UYVY:
667 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800668 break;
669 case DRM_FORMAT_VYUY:
670 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800671 break;
672 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200673 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800674 }
675
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800676 /*
677 * Enable gamma to match primary/cursor plane behaviour.
678 * FIXME should be user controllable via propertiesa.
679 */
680 dvscntr |= DVS_GAMMA_ENABLE;
681
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800682 if (obj->tiling_mode != I915_TILING_NONE)
683 dvscntr |= DVS_TILED;
684
Chris Wilsond1686ae2012-04-10 11:41:49 +0100685 if (IS_GEN6(dev))
686 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800687
688 /* Sizes are 0 based */
689 src_w--;
690 src_h--;
691 crtc_w--;
692 crtc_h--;
693
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100694 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200695 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800696 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
697
Chris Wilsonca320ac2012-12-19 12:14:22 +0000698 linear_offset = y * fb->pitches[0] + x * pixel_size;
Ville Syrjäläb5c65332016-01-12 21:08:31 +0200699 dvssurf_offset = intel_gen4_compute_page_offset(dev_priv, &x, &y,
700 fb->modifier[0],
701 pixel_size,
702 fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100703 linear_offset -= dvssurf_offset;
704
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100705 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530706 dvscntr |= DVS_ROTATE_180;
707
708 x += src_w;
709 y += src_h;
710 linear_offset += src_h * fb->pitches[0] + src_w * pixel_size;
711 }
712
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200713 if (key->flags) {
714 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
715 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
716 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
717 }
718
719 if (key->flags & I915_SET_COLORKEY_DESTINATION)
720 dvscntr |= DVS_DEST_KEY;
721 else if (key->flags & I915_SET_COLORKEY_SOURCE)
722 dvscntr |= DVS_SOURCE_KEY;
723
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200724 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
725 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
726
Damien Lespiau5a35e992012-10-26 18:20:12 +0100727 if (obj->tiling_mode != I915_TILING_NONE)
728 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
729 else
730 I915_WRITE(DVSLINOFF(pipe), linear_offset);
731
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800732 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
733 I915_WRITE(DVSSCALE(pipe), dvsscale);
734 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100735 I915_WRITE(DVSSURF(pipe),
736 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300737 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800738}
739
740static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200741ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800742{
743 struct drm_device *dev = plane->dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
745 struct intel_plane *intel_plane = to_intel_plane(plane);
746 int pipe = intel_plane->pipe;
747
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200748 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800749 /* Disable the scaler */
750 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200751
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100752 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300753 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800754}
755
Jesse Barnes8ea30862012-01-03 08:05:39 -0800756static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300757intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200758 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300759 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800760{
Chandra Konduruc3318792015-04-15 15:15:02 -0700761 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200762 struct drm_crtc *crtc = state->base.crtc;
763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800764 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800765 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300766 int crtc_x, crtc_y;
767 unsigned int crtc_w, crtc_h;
768 uint32_t src_x, src_y, src_w, src_h;
769 struct drm_rect *src = &state->src;
770 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300771 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300772 int hscale, vscale;
773 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700774 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800775 int pixel_size;
776
777 if (!fb) {
778 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200779 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800780 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700781
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800782 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300783 if (intel_plane->pipe != intel_crtc->pipe) {
784 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800785 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300786 }
787
788 /* FIXME check all gen limits */
789 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
790 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
791 return -EINVAL;
792 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800793
Chandra Konduru225c2282015-05-18 16:18:44 -0700794 /* setup can_scale, min_scale, max_scale */
795 if (INTEL_INFO(dev)->gen >= 9) {
796 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200797 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700798 can_scale = 1;
799 min_scale = 1;
800 max_scale = skl_max_scale(intel_crtc, crtc_state);
801 } else {
802 can_scale = 0;
803 min_scale = DRM_PLANE_HELPER_NO_SCALING;
804 max_scale = DRM_PLANE_HELPER_NO_SCALING;
805 }
806 } else {
807 can_scale = intel_plane->can_scale;
808 max_scale = intel_plane->max_downscale << 16;
809 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
810 }
811
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300812 /*
813 * FIXME the following code does a bunch of fuzzy adjustments to the
814 * coordinates and sizes. We probably need some way to decide whether
815 * more strict checking should be done instead.
816 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300817 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800818 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530819
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300820 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300821 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300822
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300823 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300824 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800825
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200826 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800827
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300828 crtc_x = dst->x1;
829 crtc_y = dst->y1;
830 crtc_w = drm_rect_width(dst);
831 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100832
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300833 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300834 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300835 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300836 if (hscale < 0) {
837 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200838 drm_rect_debug_print("src: ", src, true);
839 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300840
841 return hscale;
842 }
843
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300844 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300845 if (vscale < 0) {
846 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200847 drm_rect_debug_print("src: ", src, true);
848 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300849
850 return vscale;
851 }
852
Ville Syrjälä17316932013-04-24 18:52:38 +0300853 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300854 drm_rect_adjust_size(src,
855 drm_rect_width(dst) * hscale - drm_rect_width(src),
856 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300857
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300858 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800859 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530860
Ville Syrjälä17316932013-04-24 18:52:38 +0300861 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800862 WARN_ON(src->x1 < (int) state->base.src_x ||
863 src->y1 < (int) state->base.src_y ||
864 src->x2 > (int) state->base.src_x + state->base.src_w ||
865 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300866
867 /*
868 * Hardware doesn't handle subpixel coordinates.
869 * Adjust to (macro)pixel boundary, but be careful not to
870 * increase the source viewport size, because that could
871 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300872 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300873 src_x = src->x1 >> 16;
874 src_w = drm_rect_width(src) >> 16;
875 src_y = src->y1 >> 16;
876 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300877
878 if (format_is_yuv(fb->pixel_format)) {
879 src_x &= ~1;
880 src_w &= ~1;
881
882 /*
883 * Must keep src and dst the
884 * same if we can't scale.
885 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700886 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300887 crtc_w &= ~1;
888
889 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300890 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300891 }
892 }
893
894 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300895 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300896 unsigned int width_bytes;
897
Chandra Konduru225c2282015-05-18 16:18:44 -0700898 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300899
900 /* FIXME interlacing min height is 6 */
901
902 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300903 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300904
905 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300906 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300907
Matt Ropercf4c7c12014-12-04 10:27:42 -0800908 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300909 width_bytes = ((src_x * pixel_size) & 63) +
910 src_w * pixel_size;
Ville Syrjälä17316932013-04-24 18:52:38 +0300911
Chandra Konduruc3318792015-04-15 15:15:02 -0700912 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
913 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300914 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
915 return -EINVAL;
916 }
917 }
918
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300919 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700920 src->x1 = src_x << 16;
921 src->x2 = (src_x + src_w) << 16;
922 src->y1 = src_y << 16;
923 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300924 }
925
926 dst->x1 = crtc_x;
927 dst->x2 = crtc_x + crtc_w;
928 dst->y1 = crtc_y;
929 dst->y2 = crtc_y + crtc_h;
930
931 return 0;
932}
933
Jesse Barnes8ea30862012-01-03 08:05:39 -0800934int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
935 struct drm_file *file_priv)
936{
937 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800938 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200939 struct drm_plane_state *plane_state;
940 struct drm_atomic_state *state;
941 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800942 int ret = 0;
943
Jesse Barnes8ea30862012-01-03 08:05:39 -0800944 /* Make sure we don't try to enable both src & dest simultaneously */
945 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
946 return -EINVAL;
947
Wayne Boyer666a4532015-12-09 12:29:35 -0800948 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200949 set->flags & I915_SET_COLORKEY_DESTINATION)
950 return -EINVAL;
951
Rob Clark7707e652014-07-17 23:30:04 -0400952 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200953 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
954 return -ENOENT;
955
956 drm_modeset_acquire_init(&ctx, 0);
957
958 state = drm_atomic_state_alloc(plane->dev);
959 if (!state) {
960 ret = -ENOMEM;
961 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800962 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200963 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800964
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200965 while (1) {
966 plane_state = drm_atomic_get_plane_state(state, plane);
967 ret = PTR_ERR_OR_ZERO(plane_state);
968 if (!ret) {
969 to_intel_plane_state(plane_state)->ckey = *set;
970 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700971 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200972
973 if (ret != -EDEADLK)
974 break;
975
976 drm_atomic_state_clear(state);
977 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700978 }
979
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200980 if (ret)
981 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200982
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200983out:
984 drm_modeset_drop_locks(&ctx);
985 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800986 return ret;
987}
988
Damien Lespiaudada2d52015-05-12 16:13:22 +0100989static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +0100990 DRM_FORMAT_XRGB8888,
991 DRM_FORMAT_YUYV,
992 DRM_FORMAT_YVYU,
993 DRM_FORMAT_UYVY,
994 DRM_FORMAT_VYUY,
995};
996
Damien Lespiaudada2d52015-05-12 16:13:22 +0100997static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800998 DRM_FORMAT_XBGR8888,
999 DRM_FORMAT_XRGB8888,
1000 DRM_FORMAT_YUYV,
1001 DRM_FORMAT_YVYU,
1002 DRM_FORMAT_UYVY,
1003 DRM_FORMAT_VYUY,
1004};
1005
Damien Lespiaudada2d52015-05-12 16:13:22 +01001006static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001007 DRM_FORMAT_RGB565,
1008 DRM_FORMAT_ABGR8888,
1009 DRM_FORMAT_ARGB8888,
1010 DRM_FORMAT_XBGR8888,
1011 DRM_FORMAT_XRGB8888,
1012 DRM_FORMAT_XBGR2101010,
1013 DRM_FORMAT_ABGR2101010,
1014 DRM_FORMAT_YUYV,
1015 DRM_FORMAT_YVYU,
1016 DRM_FORMAT_UYVY,
1017 DRM_FORMAT_VYUY,
1018};
1019
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001020static uint32_t skl_plane_formats[] = {
1021 DRM_FORMAT_RGB565,
1022 DRM_FORMAT_ABGR8888,
1023 DRM_FORMAT_ARGB8888,
1024 DRM_FORMAT_XBGR8888,
1025 DRM_FORMAT_XRGB8888,
1026 DRM_FORMAT_YUYV,
1027 DRM_FORMAT_YVYU,
1028 DRM_FORMAT_UYVY,
1029 DRM_FORMAT_VYUY,
1030};
1031
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001032int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001033intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001034{
1035 struct intel_plane *intel_plane;
Matt Roper8e7d6882015-01-21 16:35:41 -08001036 struct intel_plane_state *state;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001037 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001038 const uint32_t *plane_formats;
1039 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001040 int ret;
1041
Chris Wilsond1686ae2012-04-10 11:41:49 +01001042 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001043 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001044
Daniel Vetterb14c5672013-09-19 12:18:32 +02001045 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001046 if (!intel_plane)
1047 return -ENOMEM;
1048
Matt Roper8e7d6882015-01-21 16:35:41 -08001049 state = intel_create_plane_state(&intel_plane->base);
1050 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -08001051 kfree(intel_plane);
1052 return -ENOMEM;
1053 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001054 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001055
Chris Wilsond1686ae2012-04-10 11:41:49 +01001056 switch (INTEL_INFO(dev)->gen) {
1057 case 5:
1058 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001059 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001061 intel_plane->update_plane = ilk_update_plane;
1062 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001063
1064 if (IS_GEN6(dev)) {
1065 plane_formats = snb_plane_formats;
1066 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1067 } else {
1068 plane_formats = ilk_plane_formats;
1069 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1070 }
1071 break;
1072
1073 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001074 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001075 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001076 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001077 intel_plane->max_downscale = 2;
1078 } else {
1079 intel_plane->can_scale = false;
1080 intel_plane->max_downscale = 1;
1081 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001082
Wayne Boyer666a4532015-12-09 12:29:35 -08001083 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001084 intel_plane->update_plane = vlv_update_plane;
1085 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001086
1087 plane_formats = vlv_plane_formats;
1088 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1089 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001090 intel_plane->update_plane = ivb_update_plane;
1091 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001092
1093 plane_formats = snb_plane_formats;
1094 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1095 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001096 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001097 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001098 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001099 intel_plane->update_plane = skl_update_plane;
1100 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001101 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001102
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001103 plane_formats = skl_plane_formats;
1104 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1105 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001106 default:
Jesper Juhla8b0bba2012-06-27 00:55:37 +02001107 kfree(intel_plane);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001108 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109 }
1110
1111 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001112 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301113 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001114 intel_plane->check_plane = intel_check_sprite_plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001115 possible_crtcs = (1 << pipe);
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001116 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
Matt Roper65a3fea2015-01-21 16:35:42 -08001117 &intel_plane_funcs,
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001118 plane_formats, num_plane_formats,
1119 DRM_PLANE_TYPE_OVERLAY);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301120 if (ret) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001121 kfree(intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301122 goto out;
1123 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001124
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301125 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301126
Matt Roperea2c67b2014-12-23 10:41:52 -08001127 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1128
Damien Lespiaucaf4e252015-06-04 16:56:18 +01001129out:
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001130 return ret;
1131}