blob: bc732eb52b506e72b9078f90c6315c2818d6fc4e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Xiong Zhang26951ca2015-08-17 15:55:50 +080064static const u32 hpd_spt[HPD_NUM_PINS] = {
65 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
66 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
67 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
68 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
69};
70
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020071static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050072 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
73 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
74 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
75 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
76 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
77 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
78};
79
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020080static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050081 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
82 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
83 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
84 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
85 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
86 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
87};
88
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030089static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050090 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
91 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
92 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
93 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
94 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
95 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
96};
97
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020098/* BXT hpd list */
99static const u32 hpd_bxt[HPD_NUM_PINS] = {
100 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
101 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
102};
103
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300105#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
107 POSTING_READ(GEN8_##type##_IMR(which)); \
108 I915_WRITE(GEN8_##type##_IER(which), 0); \
109 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
110 POSTING_READ(GEN8_##type##_IIR(which)); \
111 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
112 POSTING_READ(GEN8_##type##_IIR(which)); \
113} while (0)
114
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300115#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300117 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300118 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300119 I915_WRITE(type##IIR, 0xffffffff); \
120 POSTING_READ(type##IIR); \
121 I915_WRITE(type##IIR, 0xffffffff); \
122 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300123} while (0)
124
Paulo Zanoni337ba012014-04-01 15:37:16 -0300125/*
126 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
127 */
128#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
129 u32 val = I915_READ(reg); \
130 if (val) { \
131 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
132 (reg), val); \
133 I915_WRITE((reg), 0xffffffff); \
134 POSTING_READ(reg); \
135 I915_WRITE((reg), 0xffffffff); \
136 POSTING_READ(reg); \
137 } \
138} while (0)
139
Paulo Zanoni35079892014-04-01 15:37:15 -0300140#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
144 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
147#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300148 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300149 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200150 I915_WRITE(type##IMR, (imr_val)); \
151 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300152} while (0)
153
Imre Deakc9a9a262014-11-05 20:48:37 +0200154static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
155
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200157void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300158ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800159{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200160 assert_spin_locked(&dev_priv->irq_lock);
161
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700162 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300163 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300164
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000165 if ((dev_priv->irq_mask & mask) != 0) {
166 dev_priv->irq_mask &= ~mask;
167 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000168 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800169 }
170}
171
Daniel Vetter47339cd2014-09-30 10:56:46 +0200172void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300173ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800174{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200175 assert_spin_locked(&dev_priv->irq_lock);
176
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300177 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300179
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000180 if ((dev_priv->irq_mask & mask) != mask) {
181 dev_priv->irq_mask |= mask;
182 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000183 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800184 }
185}
186
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300187/**
188 * ilk_update_gt_irq - update GTIMR
189 * @dev_priv: driver private
190 * @interrupt_mask: mask of interrupt bits to update
191 * @enabled_irq_mask: mask of interrupt bits to enable
192 */
193static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
194 uint32_t interrupt_mask,
195 uint32_t enabled_irq_mask)
196{
197 assert_spin_locked(&dev_priv->irq_lock);
198
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100199 WARN_ON(enabled_irq_mask & ~interrupt_mask);
200
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700201 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300202 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300203
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204 dev_priv->gt_irq_mask &= ~interrupt_mask;
205 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
206 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
207 POSTING_READ(GTIMR);
208}
209
Daniel Vetter480c8032014-07-16 09:49:40 +0200210void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300211{
212 ilk_update_gt_irq(dev_priv, mask, mask);
213}
214
Daniel Vetter480c8032014-07-16 09:49:40 +0200215void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300216{
217 ilk_update_gt_irq(dev_priv, mask, 0);
218}
219
Imre Deakb900b942014-11-05 20:48:48 +0200220static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
221{
222 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
223}
224
Imre Deaka72fbc32014-11-05 20:48:31 +0200225static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
226{
227 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
228}
229
Imre Deakb900b942014-11-05 20:48:48 +0200230static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
231{
232 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
233}
234
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300235/**
236 * snb_update_pm_irq - update GEN6_PMIMR
237 * @dev_priv: driver private
238 * @interrupt_mask: mask of interrupt bits to update
239 * @enabled_irq_mask: mask of interrupt bits to enable
240 */
241static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
242 uint32_t interrupt_mask,
243 uint32_t enabled_irq_mask)
244{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300245 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300246
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100247 WARN_ON(enabled_irq_mask & ~interrupt_mask);
248
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300249 assert_spin_locked(&dev_priv->irq_lock);
250
Paulo Zanoni605cd252013-08-06 18:57:15 -0300251 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 new_val &= ~interrupt_mask;
253 new_val |= (~enabled_irq_mask & interrupt_mask);
254
Paulo Zanoni605cd252013-08-06 18:57:15 -0300255 if (new_val != dev_priv->pm_irq_mask) {
256 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200257 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
258 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300259 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260}
261
Daniel Vetter480c8032014-07-16 09:49:40 +0200262void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300263{
Imre Deak9939fba2014-11-20 23:01:47 +0200264 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
265 return;
266
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300267 snb_update_pm_irq(dev_priv, mask, mask);
268}
269
Imre Deak9939fba2014-11-20 23:01:47 +0200270static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
271 uint32_t mask)
272{
273 snb_update_pm_irq(dev_priv, mask, 0);
274}
275
Daniel Vetter480c8032014-07-16 09:49:40 +0200276void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300277{
Imre Deak9939fba2014-11-20 23:01:47 +0200278 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
279 return;
280
281 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300282}
283
Imre Deak3cc134e2014-11-19 15:30:03 +0200284void gen6_reset_rps_interrupts(struct drm_device *dev)
285{
286 struct drm_i915_private *dev_priv = dev->dev_private;
287 uint32_t reg = gen6_pm_iir(dev_priv);
288
289 spin_lock_irq(&dev_priv->irq_lock);
290 I915_WRITE(reg, dev_priv->pm_rps_events);
291 I915_WRITE(reg, dev_priv->pm_rps_events);
292 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200293 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200294 spin_unlock_irq(&dev_priv->irq_lock);
295}
296
Imre Deakb900b942014-11-05 20:48:48 +0200297void gen6_enable_rps_interrupts(struct drm_device *dev)
298{
299 struct drm_i915_private *dev_priv = dev->dev_private;
300
301 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200304 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200305 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200306 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
307 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200308 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200309
Imre Deakb900b942014-11-05 20:48:48 +0200310 spin_unlock_irq(&dev_priv->irq_lock);
311}
312
Imre Deak59d02a12014-12-19 19:33:26 +0200313u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
314{
315 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200316 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200317 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200318 *
319 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200320 */
321 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
322 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
323
324 if (INTEL_INFO(dev_priv)->gen >= 8)
325 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
326
327 return mask;
328}
329
Imre Deakb900b942014-11-05 20:48:48 +0200330void gen6_disable_rps_interrupts(struct drm_device *dev)
331{
332 struct drm_i915_private *dev_priv = dev->dev_private;
333
Imre Deakd4d70aa2014-11-19 15:30:04 +0200334 spin_lock_irq(&dev_priv->irq_lock);
335 dev_priv->rps.interrupts_enabled = false;
336 spin_unlock_irq(&dev_priv->irq_lock);
337
338 cancel_work_sync(&dev_priv->rps.work);
339
Imre Deak9939fba2014-11-20 23:01:47 +0200340 spin_lock_irq(&dev_priv->irq_lock);
341
Imre Deak59d02a12014-12-19 19:33:26 +0200342 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200343
344 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200345 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
346 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200347
348 spin_unlock_irq(&dev_priv->irq_lock);
349
350 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200351}
352
Ben Widawsky09610212014-05-15 20:58:08 +0300353/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200354 * ibx_display_interrupt_update - update SDEIMR
355 * @dev_priv: driver private
356 * @interrupt_mask: mask of interrupt bits to update
357 * @enabled_irq_mask: mask of interrupt bits to enable
358 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200359void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
360 uint32_t interrupt_mask,
361 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362{
363 uint32_t sdeimr = I915_READ(SDEIMR);
364 sdeimr &= ~interrupt_mask;
365 sdeimr |= (~enabled_irq_mask & interrupt_mask);
366
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100367 WARN_ON(enabled_irq_mask & ~interrupt_mask);
368
Daniel Vetterfee884e2013-07-04 23:35:21 +0200369 assert_spin_locked(&dev_priv->irq_lock);
370
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700371 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300372 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300373
Daniel Vetterfee884e2013-07-04 23:35:21 +0200374 I915_WRITE(SDEIMR, sdeimr);
375 POSTING_READ(SDEIMR);
376}
Paulo Zanoni86642812013-04-12 17:57:57 -0300377
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100378static void
Imre Deak755e9012014-02-10 18:42:47 +0200379__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
380 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800381{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200382 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200383 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800384
Daniel Vetterb79480b2013-06-27 17:52:10 +0200385 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200386 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200387
Ville Syrjälä04feced2014-04-03 13:28:33 +0300388 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
389 status_mask & ~PIPESTAT_INT_STATUS_MASK,
390 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
391 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200392 return;
393
394 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200395 return;
396
Imre Deak91d181d2014-02-10 18:42:49 +0200397 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
398
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200399 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200400 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200401 I915_WRITE(reg, pipestat);
402 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800403}
404
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100405static void
Imre Deak755e9012014-02-10 18:42:47 +0200406__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
407 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800408{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200409 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200410 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800411
Daniel Vetterb79480b2013-06-27 17:52:10 +0200412 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200413 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200414
Ville Syrjälä04feced2014-04-03 13:28:33 +0300415 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
416 status_mask & ~PIPESTAT_INT_STATUS_MASK,
417 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
418 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200419 return;
420
Imre Deak755e9012014-02-10 18:42:47 +0200421 if ((pipestat & enable_mask) == 0)
422 return;
423
Imre Deak91d181d2014-02-10 18:42:49 +0200424 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
425
Imre Deak755e9012014-02-10 18:42:47 +0200426 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200427 I915_WRITE(reg, pipestat);
428 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800429}
430
Imre Deak10c59c52014-02-10 18:42:48 +0200431static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
432{
433 u32 enable_mask = status_mask << 16;
434
435 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300436 * On pipe A we don't support the PSR interrupt yet,
437 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200438 */
439 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
440 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300441 /*
442 * On pipe B and C we don't support the PSR interrupt yet, on pipe
443 * A the same bit is for perf counters which we don't use either.
444 */
445 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
446 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200447
448 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
449 SPRITE0_FLIP_DONE_INT_EN_VLV |
450 SPRITE1_FLIP_DONE_INT_EN_VLV);
451 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
452 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
453 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
454 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
455
456 return enable_mask;
457}
458
Imre Deak755e9012014-02-10 18:42:47 +0200459void
460i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
461 u32 status_mask)
462{
463 u32 enable_mask;
464
Imre Deak10c59c52014-02-10 18:42:48 +0200465 if (IS_VALLEYVIEW(dev_priv->dev))
466 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
467 status_mask);
468 else
469 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200470 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
471}
472
473void
474i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
475 u32 status_mask)
476{
477 u32 enable_mask;
478
Imre Deak10c59c52014-02-10 18:42:48 +0200479 if (IS_VALLEYVIEW(dev_priv->dev))
480 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
481 status_mask);
482 else
483 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200484 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
485}
486
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000487/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300488 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000489 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300490static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000491{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300492 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000493
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300494 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
495 return;
496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498
Imre Deak755e9012014-02-10 18:42:47 +0200499 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300500 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200501 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200502 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000503
Daniel Vetter13321782014-09-15 14:55:29 +0200504 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000505}
506
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300507/*
508 * This timing diagram depicts the video signal in and
509 * around the vertical blanking period.
510 *
511 * Assumptions about the fictitious mode used in this example:
512 * vblank_start >= 3
513 * vsync_start = vblank_start + 1
514 * vsync_end = vblank_start + 2
515 * vtotal = vblank_start + 3
516 *
517 * start of vblank:
518 * latch double buffered registers
519 * increment frame counter (ctg+)
520 * generate start of vblank interrupt (gen4+)
521 * |
522 * | frame start:
523 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
524 * | may be shifted forward 1-3 extra lines via PIPECONF
525 * | |
526 * | | start of vsync:
527 * | | generate vsync interrupt
528 * | | |
529 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
530 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
531 * ----va---> <-----------------vb--------------------> <--------va-------------
532 * | | <----vs-----> |
533 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
534 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
535 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
536 * | | |
537 * last visible pixel first visible pixel
538 * | increment frame counter (gen3/4)
539 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
540 *
541 * x = horizontal active
542 * _ = horizontal blanking
543 * hs = horizontal sync
544 * va = vertical active
545 * vb = vertical blanking
546 * vs = vertical sync
547 * vbs = vblank_start (number)
548 *
549 * Summary:
550 * - most events happen at the start of horizontal sync
551 * - frame start happens at the start of horizontal blank, 1-4 lines
552 * (depending on PIPECONF settings) after the start of vblank
553 * - gen3/4 pixel and frame counter are synchronized with the start
554 * of horizontal active on the first line of vertical active
555 */
556
Thierry Reding88e72712015-09-24 18:35:31 +0200557static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300558{
559 /* Gen2 doesn't have a hardware frame counter */
560 return 0;
561}
562
Keith Packard42f52ef2008-10-18 19:39:29 -0700563/* Called from drm generic code, passed a 'crtc', which
564 * we use as a pipe index
565 */
Thierry Reding88e72712015-09-24 18:35:31 +0200566static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700567{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300568 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700569 unsigned long high_frame;
570 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300571 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100572 struct intel_crtc *intel_crtc =
573 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200574 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700575
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100576 htotal = mode->crtc_htotal;
577 hsync_start = mode->crtc_hsync_start;
578 vbl_start = mode->crtc_vblank_start;
579 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
580 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300581
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300582 /* Convert to pixel count */
583 vbl_start *= htotal;
584
585 /* Start of vblank event occurs at start of hsync */
586 vbl_start -= htotal - hsync_start;
587
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800588 high_frame = PIPEFRAME(pipe);
589 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100590
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700591 /*
592 * High & low register fields aren't synchronized, so make sure
593 * we get a low value that's stable across two reads of the high
594 * register.
595 */
596 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100597 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300598 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100599 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700600 } while (high1 != high2);
601
Chris Wilson5eddb702010-09-11 13:48:45 +0100602 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300603 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100604 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300605
606 /*
607 * The frame counter increments at beginning of active.
608 * Cook up a vblank counter by also checking the pixel
609 * counter against vblank start.
610 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200611 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700612}
613
Thierry Reding88e72712015-09-24 18:35:31 +0200614static u32 gm45_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800615{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300616 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800617 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800618
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800619 return I915_READ(reg);
620}
621
Mario Kleinerad3543e2013-10-30 05:13:08 +0100622/* raw reads, only for fast reads of display block, no need for forcewake etc. */
623#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100624
Ville Syrjäläa225f072014-04-29 13:35:45 +0300625static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
626{
627 struct drm_device *dev = crtc->base.dev;
628 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200629 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300630 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300631 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300632
Ville Syrjälä80715b22014-05-15 20:23:23 +0300633 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300634 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
635 vtotal /= 2;
636
637 if (IS_GEN2(dev))
638 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
639 else
640 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
641
642 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700643 * On HSW, the DSL reg (0x70000) appears to return 0 if we
644 * read it just before the start of vblank. So try it again
645 * so we don't accidentally end up spanning a vblank frame
646 * increment, causing the pipe_update_end() code to squak at us.
647 *
648 * The nature of this problem means we can't simply check the ISR
649 * bit and return the vblank start value; nor can we use the scanline
650 * debug register in the transcoder as it appears to have the same
651 * problem. We may need to extend this to include other platforms,
652 * but so far testing only shows the problem on HSW.
653 */
654 if (IS_HASWELL(dev) && !position) {
655 int i, temp;
656
657 for (i = 0; i < 100; i++) {
658 udelay(1);
659 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
660 DSL_LINEMASK_GEN3;
661 if (temp != position) {
662 position = temp;
663 break;
664 }
665 }
666 }
667
668 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300669 * See update_scanline_offset() for the details on the
670 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300671 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300672 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300673}
674
Thierry Reding88e72712015-09-24 18:35:31 +0200675static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200676 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300677 ktime_t *stime, ktime_t *etime,
678 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100679{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300680 struct drm_i915_private *dev_priv = dev->dev_private;
681 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300683 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300684 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100685 bool in_vbl = true;
686 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100687 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100688
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200689 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800691 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100692 return 0;
693 }
694
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300695 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300696 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300697 vtotal = mode->crtc_vtotal;
698 vbl_start = mode->crtc_vblank_start;
699 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200701 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
702 vbl_start = DIV_ROUND_UP(vbl_start, 2);
703 vbl_end /= 2;
704 vtotal /= 2;
705 }
706
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300707 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
708
Mario Kleinerad3543e2013-10-30 05:13:08 +0100709 /*
710 * Lock uncore.lock, as we will do multiple timing critical raw
711 * register reads, potentially with preemption disabled, so the
712 * following code must not block on uncore.lock.
713 */
714 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300715
Mario Kleinerad3543e2013-10-30 05:13:08 +0100716 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
717
718 /* Get optional system timestamp before query. */
719 if (stime)
720 *stime = ktime_get();
721
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300722 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100723 /* No obvious pixelcount register. Only query vertical
724 * scanout position from Display scan line register.
725 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300726 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100727 } else {
728 /* Have access to pixelcount since start of frame.
729 * We can split this into vertical and horizontal
730 * scanout position.
731 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100732 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100733
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300734 /* convert to pixel counts */
735 vbl_start *= htotal;
736 vbl_end *= htotal;
737 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300738
739 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300740 * In interlaced modes, the pixel counter counts all pixels,
741 * so one field will have htotal more pixels. In order to avoid
742 * the reported position from jumping backwards when the pixel
743 * counter is beyond the length of the shorter field, just
744 * clamp the position the length of the shorter field. This
745 * matches how the scanline counter based position works since
746 * the scanline counter doesn't count the two half lines.
747 */
748 if (position >= vtotal)
749 position = vtotal - 1;
750
751 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300752 * Start of vblank interrupt is triggered at start of hsync,
753 * just prior to the first active line of vblank. However we
754 * consider lines to start at the leading edge of horizontal
755 * active. So, should we get here before we've crossed into
756 * the horizontal active of the first line in vblank, we would
757 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
758 * always add htotal-hsync_start to the current pixel position.
759 */
760 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300761 }
762
Mario Kleinerad3543e2013-10-30 05:13:08 +0100763 /* Get optional system timestamp after query. */
764 if (etime)
765 *etime = ktime_get();
766
767 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
768
769 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
770
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300771 in_vbl = position >= vbl_start && position < vbl_end;
772
773 /*
774 * While in vblank, position will be negative
775 * counting up towards 0 at vbl_end. And outside
776 * vblank, position will be positive counting
777 * up since vbl_end.
778 */
779 if (position >= vbl_start)
780 position -= vbl_end;
781 else
782 position += vtotal - vbl_end;
783
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300784 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300785 *vpos = position;
786 *hpos = 0;
787 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100788 *vpos = position / htotal;
789 *hpos = position - (*vpos * htotal);
790 }
791
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100792 /* In vblank? */
793 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200794 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795
796 return ret;
797}
798
Ville Syrjäläa225f072014-04-29 13:35:45 +0300799int intel_get_crtc_scanline(struct intel_crtc *crtc)
800{
801 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
802 unsigned long irqflags;
803 int position;
804
805 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
806 position = __intel_get_crtc_scanline(crtc);
807 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
808
809 return position;
810}
811
Thierry Reding88e72712015-09-24 18:35:31 +0200812static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100813 int *max_error,
814 struct timeval *vblank_time,
815 unsigned flags)
816{
Chris Wilson4041b852011-01-22 10:07:56 +0000817 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100818
Thierry Reding88e72712015-09-24 18:35:31 +0200819 if (pipe >= INTEL_INFO(dev)->num_pipes) {
820 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100821 return -EINVAL;
822 }
823
824 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000825 crtc = intel_get_crtc_for_pipe(dev, pipe);
826 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200827 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000828 return -EINVAL;
829 }
830
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200831 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200832 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000833 return -EBUSY;
834 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100835
836 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000837 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
838 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200839 &crtc->hwmode);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700840}
841
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200842static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800843{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300844 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000845 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200846 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200847
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200848 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800849
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200850 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
851
Daniel Vetter20e4d402012-08-08 23:35:39 +0200852 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200853
Jesse Barnes7648fa92010-05-20 14:28:11 -0700854 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000855 busy_up = I915_READ(RCPREVBSYTUPAVG);
856 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800857 max_avg = I915_READ(RCBMAXAVG);
858 min_avg = I915_READ(RCBMINAVG);
859
860 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000861 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200862 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
863 new_delay = dev_priv->ips.cur_delay - 1;
864 if (new_delay < dev_priv->ips.max_delay)
865 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000866 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200867 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
868 new_delay = dev_priv->ips.cur_delay + 1;
869 if (new_delay > dev_priv->ips.min_delay)
870 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800871 }
872
Jesse Barnes7648fa92010-05-20 14:28:11 -0700873 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200874 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800875
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200876 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200877
Jesse Barnesf97108d2010-01-29 11:27:07 -0800878 return;
879}
880
Chris Wilson74cdb332015-04-07 16:21:05 +0100881static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100882{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100883 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000884 return;
885
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000886 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000887
Chris Wilson549f7362010-10-19 11:19:32 +0100888 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100889}
890
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000891static void vlv_c0_read(struct drm_i915_private *dev_priv,
892 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400893{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000894 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
895 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
896 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400897}
898
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000899static bool vlv_c0_above(struct drm_i915_private *dev_priv,
900 const struct intel_rps_ei *old,
901 const struct intel_rps_ei *now,
902 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400903{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000904 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -0400905
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000906 if (old->cz_clock == 0)
907 return false;
Deepak S31685c22014-07-03 17:33:01 -0400908
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000909 time = now->cz_clock - old->cz_clock;
910 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -0400911
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000912 /* Workload can be split between render + media, e.g. SwapBuffers
913 * being blitted in X after being rendered in mesa. To account for
914 * this we need to combine both engines into our activity counter.
915 */
916 c0 = now->render_c0 - old->render_c0;
917 c0 += now->media_c0 - old->media_c0;
918 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -0400919
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000920 return c0 >= time;
921}
Deepak S31685c22014-07-03 17:33:01 -0400922
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000923void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
924{
925 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
926 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000927}
928
929static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
930{
931 struct intel_rps_ei now;
932 u32 events = 0;
933
Chris Wilson6f4b12f82015-03-18 09:48:23 +0000934 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000935 return 0;
936
937 vlv_c0_read(dev_priv, &now);
938 if (now.cz_clock == 0)
939 return 0;
Deepak S31685c22014-07-03 17:33:01 -0400940
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000941 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
942 if (!vlv_c0_above(dev_priv,
943 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100944 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000945 events |= GEN6_PM_RP_DOWN_THRESHOLD;
946 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -0400947 }
948
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000949 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
950 if (vlv_c0_above(dev_priv,
951 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100952 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000953 events |= GEN6_PM_RP_UP_THRESHOLD;
954 dev_priv->rps.up_ei = now;
955 }
956
957 return events;
Deepak S31685c22014-07-03 17:33:01 -0400958}
959
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100960static bool any_waiters(struct drm_i915_private *dev_priv)
961{
962 struct intel_engine_cs *ring;
963 int i;
964
965 for_each_ring(ring, dev_priv, i)
966 if (ring->irq_refcount)
967 return true;
968
969 return false;
970}
971
Ben Widawsky4912d042011-04-25 11:25:20 -0700972static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800973{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300974 struct drm_i915_private *dev_priv =
975 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100976 bool client_boost;
977 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300978 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800979
Daniel Vetter59cdb632013-07-04 23:35:28 +0200980 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200981 /* Speed up work cancelation during disabling rps interrupts. */
982 if (!dev_priv->rps.interrupts_enabled) {
983 spin_unlock_irq(&dev_priv->irq_lock);
984 return;
985 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200986 pm_iir = dev_priv->rps.pm_iir;
987 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +0200988 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
989 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100990 client_boost = dev_priv->rps.client_boost;
991 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200992 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700993
Paulo Zanoni60611c12013-08-15 11:50:01 -0300994 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +0530995 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -0300996
Chris Wilson8d3afd72015-05-21 21:01:47 +0100997 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800998 return;
999
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001000 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001001
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001002 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1003
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001004 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001005 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001006 min = dev_priv->rps.min_freq_softlimit;
1007 max = dev_priv->rps.max_freq_softlimit;
1008
1009 if (client_boost) {
1010 new_delay = dev_priv->rps.max_freq_softlimit;
1011 adj = 0;
1012 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001013 if (adj > 0)
1014 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001015 else /* CHV needs even encode values */
1016 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001017 /*
1018 * For better performance, jump directly
1019 * to RPe if we're below it.
1020 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001021 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001022 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001023 adj = 0;
1024 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001025 } else if (any_waiters(dev_priv)) {
1026 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001027 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001028 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1029 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001030 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001031 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001032 adj = 0;
1033 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1034 if (adj < 0)
1035 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001036 else /* CHV needs even encode values */
1037 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001038 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001039 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001040 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001041
Chris Wilsonedcf2842015-04-07 16:20:29 +01001042 dev_priv->rps.last_adj = adj;
1043
Ben Widawsky79249632012-09-07 19:43:42 -07001044 /* sysfs frequency interfaces may have snuck in while servicing the
1045 * interrupt
1046 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001047 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001048 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301049
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001050 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001051
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001052 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001053}
1054
Ben Widawskye3689192012-05-25 16:56:22 -07001055
1056/**
1057 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1058 * occurred.
1059 * @work: workqueue struct
1060 *
1061 * Doesn't actually do anything except notify userspace. As a consequence of
1062 * this event, userspace should try to remap the bad rows since statistically
1063 * it is likely the same row is more likely to go bad again.
1064 */
1065static void ivybridge_parity_work(struct work_struct *work)
1066{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001067 struct drm_i915_private *dev_priv =
1068 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001069 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001070 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001071 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001072 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001073
1074 /* We must turn off DOP level clock gating to access the L3 registers.
1075 * In order to prevent a get/put style interface, acquire struct mutex
1076 * any time we access those registers.
1077 */
1078 mutex_lock(&dev_priv->dev->struct_mutex);
1079
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001080 /* If we've screwed up tracking, just let the interrupt fire again */
1081 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1082 goto out;
1083
Ben Widawskye3689192012-05-25 16:56:22 -07001084 misccpctl = I915_READ(GEN7_MISCCPCTL);
1085 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1086 POSTING_READ(GEN7_MISCCPCTL);
1087
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001088 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1089 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001090
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001091 slice--;
1092 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1093 break;
1094
1095 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1096
1097 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1098
1099 error_status = I915_READ(reg);
1100 row = GEN7_PARITY_ERROR_ROW(error_status);
1101 bank = GEN7_PARITY_ERROR_BANK(error_status);
1102 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1103
1104 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1105 POSTING_READ(reg);
1106
1107 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1108 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1109 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1110 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1111 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1112 parity_event[5] = NULL;
1113
Dave Airlie5bdebb12013-10-11 14:07:25 +10001114 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001115 KOBJ_CHANGE, parity_event);
1116
1117 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1118 slice, row, bank, subbank);
1119
1120 kfree(parity_event[4]);
1121 kfree(parity_event[3]);
1122 kfree(parity_event[2]);
1123 kfree(parity_event[1]);
1124 }
Ben Widawskye3689192012-05-25 16:56:22 -07001125
1126 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1127
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001128out:
1129 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001130 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001131 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001132 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001133
1134 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001135}
1136
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001137static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001138{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001139 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001140
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001141 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001142 return;
1143
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001144 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001145 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001146 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001147
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001148 iir &= GT_PARITY_ERROR(dev);
1149 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1150 dev_priv->l3_parity.which_slice |= 1 << 1;
1151
1152 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1153 dev_priv->l3_parity.which_slice |= 1 << 0;
1154
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001155 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001156}
1157
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001158static void ilk_gt_irq_handler(struct drm_device *dev,
1159 struct drm_i915_private *dev_priv,
1160 u32 gt_iir)
1161{
1162 if (gt_iir &
1163 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001164 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001165 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001166 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001167}
1168
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001169static void snb_gt_irq_handler(struct drm_device *dev,
1170 struct drm_i915_private *dev_priv,
1171 u32 gt_iir)
1172{
1173
Ben Widawskycc609d52013-05-28 19:22:29 -07001174 if (gt_iir &
1175 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001176 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001177 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001178 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001179 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001180 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001181
Ben Widawskycc609d52013-05-28 19:22:29 -07001182 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1183 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001184 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1185 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001186
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001187 if (gt_iir & GT_PARITY_ERROR(dev))
1188 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001189}
1190
Chris Wilson74cdb332015-04-07 16:21:05 +01001191static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001192 u32 master_ctl)
1193{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001194 irqreturn_t ret = IRQ_NONE;
1195
1196 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001197 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001198 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001199 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001200 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001201
Chris Wilson74cdb332015-04-07 16:21:05 +01001202 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1203 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1204 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1205 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001206
Chris Wilson74cdb332015-04-07 16:21:05 +01001207 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1208 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1209 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1210 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001211 } else
1212 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1213 }
1214
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001215 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001216 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001217 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001218 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001219 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001220
Chris Wilson74cdb332015-04-07 16:21:05 +01001221 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1222 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1223 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1224 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001225
Chris Wilson74cdb332015-04-07 16:21:05 +01001226 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1227 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1228 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1229 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001230 } else
1231 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1232 }
1233
Chris Wilson74cdb332015-04-07 16:21:05 +01001234 if (master_ctl & GEN8_GT_VECS_IRQ) {
1235 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1236 if (tmp) {
1237 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1238 ret = IRQ_HANDLED;
1239
1240 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1241 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1242 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1243 notify_ring(&dev_priv->ring[VECS]);
1244 } else
1245 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1246 }
1247
Ben Widawsky09610212014-05-15 20:58:08 +03001248 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001249 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001250 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001251 I915_WRITE_FW(GEN8_GT_IIR(2),
1252 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001253 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001254 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001255 } else
1256 DRM_ERROR("The master control interrupt lied (PM)!\n");
1257 }
1258
Ben Widawskyabd58f02013-11-02 21:07:09 -07001259 return ret;
1260}
1261
Imre Deak63c88d22015-07-20 14:43:39 -07001262static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001263{
1264 switch (port) {
1265 case PORT_A:
Imre Deak63c88d22015-07-20 14:43:39 -07001266 return val & BXT_PORTA_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001267 case PORT_B:
Imre Deak63c88d22015-07-20 14:43:39 -07001268 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001269 case PORT_C:
Imre Deak63c88d22015-07-20 14:43:39 -07001270 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001271 case PORT_D:
Imre Deak63c88d22015-07-20 14:43:39 -07001272 return val & PORTD_HOTPLUG_LONG_DETECT;
1273 default:
1274 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001275 }
1276}
1277
Jani Nikula676574d2015-05-28 15:43:53 +03001278static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001279{
1280 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001281 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001282 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001283 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001284 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001285 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001286 return val & PORTD_HOTPLUG_LONG_DETECT;
Xiong Zhang26951ca2015-08-17 15:55:50 +08001287 case PORT_E:
1288 return val & PORTE_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001289 default:
Jani Nikula676574d2015-05-28 15:43:53 +03001290 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001291 }
1292}
1293
Jani Nikula676574d2015-05-28 15:43:53 +03001294static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Egbert Eichb543fb02013-04-16 13:36:54 +02001295{
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001296 switch (port) {
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001297 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001298 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001299 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001300 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001301 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001302 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1303 default:
1304 return false;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001305 }
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001306}
1307
Jani Nikula676574d2015-05-28 15:43:53 +03001308/* Get a bit mask of pins that have triggered, and which ones may be long. */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001309static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001310 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001311 const u32 hpd[HPD_NUM_PINS],
1312 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001313{
Dave Airlie13cf5502014-06-18 11:29:35 +10001314 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001315 int i;
Egbert Eichb543fb02013-04-16 13:36:54 +02001316
Jani Nikula676574d2015-05-28 15:43:53 +03001317 *pin_mask = 0;
1318 *long_mask = 0;
Daniel Vetter91d131d2013-06-27 17:52:14 +02001319
Jani Nikula676574d2015-05-28 15:43:53 +03001320 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001321 if ((hpd[i] & hotplug_trigger) == 0)
Dave Airlie13cf5502014-06-18 11:29:35 +10001322 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001323
Jani Nikula8c841e52015-06-18 13:06:17 +03001324 *pin_mask |= BIT(i);
Dave Airlie13cf5502014-06-18 11:29:35 +10001325
Imre Deakcc24fcd2015-07-21 15:32:45 -07001326 if (!intel_hpd_pin_to_port(i, &port))
1327 continue;
Dave Airlie13cf5502014-06-18 11:29:35 +10001328
Imre Deakfd63e2a2015-07-21 15:32:44 -07001329 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001330 *long_mask |= BIT(i);
Dave Airlie13cf5502014-06-18 11:29:35 +10001331 }
1332
Jani Nikula676574d2015-05-28 15:43:53 +03001333 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1334 hotplug_trigger, dig_hotplug_reg, *pin_mask);
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001335
Egbert Eichb543fb02013-04-16 13:36:54 +02001336}
1337
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001338static void gmbus_irq_handler(struct drm_device *dev)
1339{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001340 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001341
Daniel Vetter28c70f12012-12-01 13:53:45 +01001342 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001343}
1344
Daniel Vetterce99c252012-12-01 13:53:47 +01001345static void dp_aux_irq_handler(struct drm_device *dev)
1346{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001347 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001348
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001349 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001350}
1351
Shuang He8bf1e9f2013-10-15 18:55:27 +01001352#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001353static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1354 uint32_t crc0, uint32_t crc1,
1355 uint32_t crc2, uint32_t crc3,
1356 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001357{
1358 struct drm_i915_private *dev_priv = dev->dev_private;
1359 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1360 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001361 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001362
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001363 spin_lock(&pipe_crc->lock);
1364
Damien Lespiau0c912c72013-10-15 18:55:37 +01001365 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001366 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001367 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001368 return;
1369 }
1370
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001371 head = pipe_crc->head;
1372 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001373
1374 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001375 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001376 DRM_ERROR("CRC buffer overflowing\n");
1377 return;
1378 }
1379
1380 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001381
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001382 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001383 entry->crc[0] = crc0;
1384 entry->crc[1] = crc1;
1385 entry->crc[2] = crc2;
1386 entry->crc[3] = crc3;
1387 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001388
1389 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001390 pipe_crc->head = head;
1391
1392 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001393
1394 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001395}
Daniel Vetter277de952013-10-18 16:37:07 +02001396#else
1397static inline void
1398display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1399 uint32_t crc0, uint32_t crc1,
1400 uint32_t crc2, uint32_t crc3,
1401 uint32_t crc4) {}
1402#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001403
Daniel Vetter277de952013-10-18 16:37:07 +02001404
1405static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001406{
1407 struct drm_i915_private *dev_priv = dev->dev_private;
1408
Daniel Vetter277de952013-10-18 16:37:07 +02001409 display_pipe_crc_irq_handler(dev, pipe,
1410 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1411 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001412}
1413
Daniel Vetter277de952013-10-18 16:37:07 +02001414static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001415{
1416 struct drm_i915_private *dev_priv = dev->dev_private;
1417
Daniel Vetter277de952013-10-18 16:37:07 +02001418 display_pipe_crc_irq_handler(dev, pipe,
1419 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1420 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1421 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1422 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1423 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001424}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001425
Daniel Vetter277de952013-10-18 16:37:07 +02001426static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001427{
1428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001429 uint32_t res1, res2;
1430
1431 if (INTEL_INFO(dev)->gen >= 3)
1432 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1433 else
1434 res1 = 0;
1435
1436 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1437 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1438 else
1439 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001440
Daniel Vetter277de952013-10-18 16:37:07 +02001441 display_pipe_crc_irq_handler(dev, pipe,
1442 I915_READ(PIPE_CRC_RES_RED(pipe)),
1443 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1444 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1445 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001446}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001447
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001448/* The RPS events need forcewake, so we add them to a work queue and mask their
1449 * IMR bits until the work is done. Other interrupts can be processed without
1450 * the work queue. */
1451static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001452{
Deepak Sa6706b42014-03-15 20:23:22 +05301453 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001454 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001455 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001456 if (dev_priv->rps.interrupts_enabled) {
1457 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1458 queue_work(dev_priv->wq, &dev_priv->rps.work);
1459 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001460 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001461 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001462
Imre Deakc9a9a262014-11-05 20:48:37 +02001463 if (INTEL_INFO(dev_priv)->gen >= 8)
1464 return;
1465
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001466 if (HAS_VEBOX(dev_priv->dev)) {
1467 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001468 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001469
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001470 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1471 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001472 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001473}
1474
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001475static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1476{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001477 if (!drm_handle_vblank(dev, pipe))
1478 return false;
1479
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001480 return true;
1481}
1482
Imre Deakc1874ed2014-02-04 21:35:46 +02001483static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1484{
1485 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001486 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001487 int pipe;
1488
Imre Deak58ead0d2014-02-04 21:35:47 +02001489 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001490 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001491 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001492 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001493
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001494 /*
1495 * PIPESTAT bits get signalled even when the interrupt is
1496 * disabled with the mask bits, and some of the status bits do
1497 * not generate interrupts at all (like the underrun bit). Hence
1498 * we need to be careful that we only handle what we want to
1499 * handle.
1500 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001501
1502 /* fifo underruns are filterered in the underrun handler. */
1503 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001504
1505 switch (pipe) {
1506 case PIPE_A:
1507 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1508 break;
1509 case PIPE_B:
1510 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1511 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001512 case PIPE_C:
1513 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1514 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001515 }
1516 if (iir & iir_bit)
1517 mask |= dev_priv->pipestat_irq_mask[pipe];
1518
1519 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001520 continue;
1521
1522 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001523 mask |= PIPESTAT_INT_ENABLE_MASK;
1524 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001525
1526 /*
1527 * Clear the PIPE*STAT regs before the IIR
1528 */
Imre Deak91d181d2014-02-10 18:42:49 +02001529 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1530 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001531 I915_WRITE(reg, pipe_stats[pipe]);
1532 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001533 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001534
Damien Lespiau055e3932014-08-18 13:49:10 +01001535 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001536 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1537 intel_pipe_handle_vblank(dev, pipe))
1538 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001539
Imre Deak579a9b02014-02-04 21:35:48 +02001540 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001541 intel_prepare_page_flip(dev, pipe);
1542 intel_finish_page_flip(dev, pipe);
1543 }
1544
1545 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1546 i9xx_pipe_crc_irq_handler(dev, pipe);
1547
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001548 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1549 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001550 }
1551
1552 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1553 gmbus_irq_handler(dev);
1554}
1555
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001556static void i9xx_hpd_irq_handler(struct drm_device *dev)
1557{
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Jani Nikula676574d2015-05-28 15:43:53 +03001560 u32 pin_mask, long_mask;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001561
Jani Nikula0d2e4292015-05-27 15:03:39 +03001562 if (!hotplug_status)
1563 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001564
Jani Nikula0d2e4292015-05-27 15:03:39 +03001565 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1566 /*
1567 * Make sure hotplug status is cleared before we clear IIR, or else we
1568 * may miss hotplug events.
1569 */
1570 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001571
Jani Nikula0d2e4292015-05-27 15:03:39 +03001572 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1573 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001574
Imre Deakfd63e2a2015-07-21 15:32:44 -07001575 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1576 hotplug_trigger, hpd_status_g4x,
1577 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001578 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001579
Jani Nikula369712e2015-05-27 15:03:40 +03001580 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001581 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001582 } else {
1583 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001584
Imre Deakfd63e2a2015-07-21 15:32:44 -07001585 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä4e3d1e22015-08-27 23:56:12 +03001586 hotplug_trigger, hpd_status_i915,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001587 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001588 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001589 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001590}
1591
Daniel Vetterff1f5252012-10-02 15:10:55 +02001592static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001593{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001594 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001595 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001596 u32 iir, gt_iir, pm_iir;
1597 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001598
Imre Deak2dd2a882015-02-24 11:14:30 +02001599 if (!intel_irqs_enabled(dev_priv))
1600 return IRQ_NONE;
1601
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001602 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001603 /* Find, clear, then process each source of interrupt */
1604
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001605 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001606 if (gt_iir)
1607 I915_WRITE(GTIIR, gt_iir);
1608
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001609 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001610 if (pm_iir)
1611 I915_WRITE(GEN6_PMIIR, pm_iir);
1612
1613 iir = I915_READ(VLV_IIR);
1614 if (iir) {
1615 /* Consume port before clearing IIR or we'll miss events */
1616 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1617 i9xx_hpd_irq_handler(dev);
1618 I915_WRITE(VLV_IIR, iir);
1619 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001620
1621 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1622 goto out;
1623
1624 ret = IRQ_HANDLED;
1625
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001626 if (gt_iir)
1627 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001628 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001629 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001630 /* Call regardless, as some status bits might not be
1631 * signalled in iir */
1632 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001633 }
1634
1635out:
1636 return ret;
1637}
1638
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001639static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1640{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001641 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 u32 master_ctl, iir;
1644 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001645
Imre Deak2dd2a882015-02-24 11:14:30 +02001646 if (!intel_irqs_enabled(dev_priv))
1647 return IRQ_NONE;
1648
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001649 for (;;) {
1650 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1651 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001652
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001653 if (master_ctl == 0 && iir == 0)
1654 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001655
Oscar Mateo27b6c122014-06-16 16:11:00 +01001656 ret = IRQ_HANDLED;
1657
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001658 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001659
Oscar Mateo27b6c122014-06-16 16:11:00 +01001660 /* Find, clear, then process each source of interrupt */
1661
1662 if (iir) {
1663 /* Consume port before clearing IIR or we'll miss events */
1664 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1665 i9xx_hpd_irq_handler(dev);
1666 I915_WRITE(VLV_IIR, iir);
1667 }
1668
Chris Wilson74cdb332015-04-07 16:21:05 +01001669 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001670
Oscar Mateo27b6c122014-06-16 16:11:00 +01001671 /* Call regardless, as some status bits might not be
1672 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001673 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001674
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001675 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1676 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001677 }
1678
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001679 return ret;
1680}
1681
Adam Jackson23e81d62012-06-06 15:45:44 -04001682static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001683{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001685 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001686 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001687
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301688 if (hotplug_trigger) {
1689 u32 dig_hotplug_reg, pin_mask, long_mask;
Dave Airlie13cf5502014-06-18 11:29:35 +10001690
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301691 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1692 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1693
Imre Deakfd63e2a2015-07-21 15:32:44 -07001694 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1695 dig_hotplug_reg, hpd_ibx,
1696 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301697 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1698 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001699
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001700 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1701 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1702 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001703 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001704 port_name(port));
1705 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001706
Daniel Vetterce99c252012-12-01 13:53:47 +01001707 if (pch_iir & SDE_AUX_MASK)
1708 dp_aux_irq_handler(dev);
1709
Jesse Barnes776ad802011-01-04 15:09:39 -08001710 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001711 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001712
1713 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1714 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1715
1716 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1717 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1718
1719 if (pch_iir & SDE_POISON)
1720 DRM_ERROR("PCH poison interrupt\n");
1721
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001722 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001723 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001724 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1725 pipe_name(pipe),
1726 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001727
1728 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1729 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1730
1731 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1732 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1733
Jesse Barnes776ad802011-01-04 15:09:39 -08001734 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001735 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001736
1737 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001738 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001739}
1740
1741static void ivb_err_int_handler(struct drm_device *dev)
1742{
1743 struct drm_i915_private *dev_priv = dev->dev_private;
1744 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001745 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001746
Paulo Zanonide032bf2013-04-12 17:57:58 -03001747 if (err_int & ERR_INT_POISON)
1748 DRM_ERROR("Poison interrupt\n");
1749
Damien Lespiau055e3932014-08-18 13:49:10 +01001750 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001751 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1752 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001753
Daniel Vetter5a69b892013-10-16 22:55:52 +02001754 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1755 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001756 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001757 else
Daniel Vetter277de952013-10-18 16:37:07 +02001758 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001759 }
1760 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001761
Paulo Zanoni86642812013-04-12 17:57:57 -03001762 I915_WRITE(GEN7_ERR_INT, err_int);
1763}
1764
1765static void cpt_serr_int_handler(struct drm_device *dev)
1766{
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 u32 serr_int = I915_READ(SERR_INT);
1769
Paulo Zanonide032bf2013-04-12 17:57:58 -03001770 if (serr_int & SERR_INT_POISON)
1771 DRM_ERROR("PCH poison interrupt\n");
1772
Paulo Zanoni86642812013-04-12 17:57:57 -03001773 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001774 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001775
1776 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001777 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001778
1779 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001780 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001781
1782 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001783}
1784
Adam Jackson23e81d62012-06-06 15:45:44 -04001785static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1786{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001787 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001788 int pipe;
Xiong Zhang26951ca2015-08-17 15:55:50 +08001789 u32 hotplug_trigger;
Adam Jackson23e81d62012-06-06 15:45:44 -04001790
Xiong Zhang26951ca2015-08-17 15:55:50 +08001791 if (HAS_PCH_SPT(dev))
1792 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT;
1793 else
1794 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001795
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301796 if (hotplug_trigger) {
1797 u32 dig_hotplug_reg, pin_mask, long_mask;
Dave Airlie13cf5502014-06-18 11:29:35 +10001798
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301799 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1800 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Imre Deakfd63e2a2015-07-21 15:32:44 -07001801
Xiong Zhang26951ca2015-08-17 15:55:50 +08001802 if (HAS_PCH_SPT(dev)) {
1803 intel_get_hpd_pins(&pin_mask, &long_mask,
1804 hotplug_trigger,
1805 dig_hotplug_reg, hpd_spt,
1806 pch_port_hotplug_long_detect);
1807
1808 /* detect PORTE HP event */
1809 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1810 if (pch_port_hotplug_long_detect(PORT_E,
1811 dig_hotplug_reg))
1812 long_mask |= 1 << HPD_PORT_E;
1813 } else
1814 intel_get_hpd_pins(&pin_mask, &long_mask,
1815 hotplug_trigger,
1816 dig_hotplug_reg, hpd_cpt,
1817 pch_port_hotplug_long_detect);
1818
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301819 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1820 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001821
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001822 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1823 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1824 SDE_AUDIO_POWER_SHIFT_CPT);
1825 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1826 port_name(port));
1827 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001828
1829 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001830 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001831
1832 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001833 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001834
1835 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1836 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1837
1838 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1839 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1840
1841 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001842 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001843 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1844 pipe_name(pipe),
1845 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001846
1847 if (pch_iir & SDE_ERROR_CPT)
1848 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001849}
1850
Paulo Zanonic008bc62013-07-12 16:35:10 -03001851static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1852{
1853 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02001854 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001855
1856 if (de_iir & DE_AUX_CHANNEL_A)
1857 dp_aux_irq_handler(dev);
1858
1859 if (de_iir & DE_GSE)
1860 intel_opregion_asle_intr(dev);
1861
Paulo Zanonic008bc62013-07-12 16:35:10 -03001862 if (de_iir & DE_POISON)
1863 DRM_ERROR("Poison interrupt\n");
1864
Damien Lespiau055e3932014-08-18 13:49:10 +01001865 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001866 if (de_iir & DE_PIPE_VBLANK(pipe) &&
1867 intel_pipe_handle_vblank(dev, pipe))
1868 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001869
Daniel Vetter40da17c2013-10-21 18:04:36 +02001870 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001871 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001872
Daniel Vetter40da17c2013-10-21 18:04:36 +02001873 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1874 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001875
Daniel Vetter40da17c2013-10-21 18:04:36 +02001876 /* plane/pipes map 1:1 on ilk+ */
1877 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1878 intel_prepare_page_flip(dev, pipe);
1879 intel_finish_page_flip_plane(dev, pipe);
1880 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001881 }
1882
1883 /* check event from PCH */
1884 if (de_iir & DE_PCH_EVENT) {
1885 u32 pch_iir = I915_READ(SDEIIR);
1886
1887 if (HAS_PCH_CPT(dev))
1888 cpt_irq_handler(dev, pch_iir);
1889 else
1890 ibx_irq_handler(dev, pch_iir);
1891
1892 /* should clear PCH hotplug event before clear CPU irq */
1893 I915_WRITE(SDEIIR, pch_iir);
1894 }
1895
1896 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1897 ironlake_rps_change_irq_handler(dev);
1898}
1899
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001900static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1901{
1902 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001903 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001904
1905 if (de_iir & DE_ERR_INT_IVB)
1906 ivb_err_int_handler(dev);
1907
1908 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1909 dp_aux_irq_handler(dev);
1910
1911 if (de_iir & DE_GSE_IVB)
1912 intel_opregion_asle_intr(dev);
1913
Damien Lespiau055e3932014-08-18 13:49:10 +01001914 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001915 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1916 intel_pipe_handle_vblank(dev, pipe))
1917 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02001918
1919 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001920 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1921 intel_prepare_page_flip(dev, pipe);
1922 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001923 }
1924 }
1925
1926 /* check event from PCH */
1927 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1928 u32 pch_iir = I915_READ(SDEIIR);
1929
1930 cpt_irq_handler(dev, pch_iir);
1931
1932 /* clear PCH hotplug event before clear CPU irq */
1933 I915_WRITE(SDEIIR, pch_iir);
1934 }
1935}
1936
Oscar Mateo72c90f62014-06-16 16:10:57 +01001937/*
1938 * To handle irqs with the minimum potential races with fresh interrupts, we:
1939 * 1 - Disable Master Interrupt Control.
1940 * 2 - Find the source(s) of the interrupt.
1941 * 3 - Clear the Interrupt Identity bits (IIR).
1942 * 4 - Process the interrupt(s) that had bits set in the IIRs.
1943 * 5 - Re-enable Master Interrupt Control.
1944 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001945static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001946{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001947 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001948 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001949 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001950 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001951
Imre Deak2dd2a882015-02-24 11:14:30 +02001952 if (!intel_irqs_enabled(dev_priv))
1953 return IRQ_NONE;
1954
Paulo Zanoni86642812013-04-12 17:57:57 -03001955 /* We get interrupts on unclaimed registers, so check for this before we
1956 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001957 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001958
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001959 /* disable master interrupt before clearing iir */
1960 de_ier = I915_READ(DEIER);
1961 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001962 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001963
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001964 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1965 * interrupts will will be stored on its back queue, and then we'll be
1966 * able to process them after we restore SDEIER (as soon as we restore
1967 * it, we'll get an interrupt if SDEIIR still has something to process
1968 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001969 if (!HAS_PCH_NOP(dev)) {
1970 sde_ier = I915_READ(SDEIER);
1971 I915_WRITE(SDEIER, 0);
1972 POSTING_READ(SDEIER);
1973 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001974
Oscar Mateo72c90f62014-06-16 16:10:57 +01001975 /* Find, clear, then process each source of interrupt */
1976
Chris Wilson0e434062012-05-09 21:45:44 +01001977 gt_iir = I915_READ(GTIIR);
1978 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01001979 I915_WRITE(GTIIR, gt_iir);
1980 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001981 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001982 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001983 else
1984 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001985 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001986
1987 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001988 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01001989 I915_WRITE(DEIIR, de_iir);
1990 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001991 if (INTEL_INFO(dev)->gen >= 7)
1992 ivb_display_irq_handler(dev, de_iir);
1993 else
1994 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001995 }
1996
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001997 if (INTEL_INFO(dev)->gen >= 6) {
1998 u32 pm_iir = I915_READ(GEN6_PMIIR);
1999 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002000 I915_WRITE(GEN6_PMIIR, pm_iir);
2001 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002002 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002003 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002004 }
2005
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002006 I915_WRITE(DEIER, de_ier);
2007 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002008 if (!HAS_PCH_NOP(dev)) {
2009 I915_WRITE(SDEIER, sde_ier);
2010 POSTING_READ(SDEIER);
2011 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002012
2013 return ret;
2014}
2015
Shashank Sharmad04a4922014-08-22 17:40:41 +05302016static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2017{
2018 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03002019 u32 hp_control, hp_trigger;
2020 u32 pin_mask, long_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302021
2022 /* Get the status */
2023 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2024 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2025
2026 /* Hotplug not enabled ? */
2027 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2028 DRM_ERROR("Interrupt when HPD disabled\n");
2029 return;
2030 }
2031
Shashank Sharmad04a4922014-08-22 17:40:41 +05302032 /* Clear sticky bits in hpd status */
2033 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03002034
Imre Deakfd63e2a2015-07-21 15:32:44 -07002035 intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
Imre Deak63c88d22015-07-20 14:43:39 -07002036 hpd_bxt, bxt_port_hotplug_long_detect);
Jani Nikula475c2e32015-05-28 15:43:54 +03002037 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302038}
2039
Ben Widawskyabd58f02013-11-02 21:07:09 -07002040static irqreturn_t gen8_irq_handler(int irq, void *arg)
2041{
2042 struct drm_device *dev = arg;
2043 struct drm_i915_private *dev_priv = dev->dev_private;
2044 u32 master_ctl;
2045 irqreturn_t ret = IRQ_NONE;
2046 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002047 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002048 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2049
Imre Deak2dd2a882015-02-24 11:14:30 +02002050 if (!intel_irqs_enabled(dev_priv))
2051 return IRQ_NONE;
2052
Jesse Barnes88e04702014-11-13 17:51:48 +00002053 if (IS_GEN9(dev))
2054 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2055 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002056
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002057 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002058 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2059 if (!master_ctl)
2060 return IRQ_NONE;
2061
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002062 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002063
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002064 /* Find, clear, then process each source of interrupt */
2065
Chris Wilson74cdb332015-04-07 16:21:05 +01002066 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002067
2068 if (master_ctl & GEN8_DE_MISC_IRQ) {
2069 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002070 if (tmp) {
2071 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2072 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002073 if (tmp & GEN8_DE_MISC_GSE)
2074 intel_opregion_asle_intr(dev);
2075 else
2076 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002077 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002078 else
2079 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002080 }
2081
Daniel Vetter6d766f02013-11-07 14:49:55 +01002082 if (master_ctl & GEN8_DE_PORT_IRQ) {
2083 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002084 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302085 bool found = false;
2086
Daniel Vetter6d766f02013-11-07 14:49:55 +01002087 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2088 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002089
Shashank Sharmad04a4922014-08-22 17:40:41 +05302090 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002091 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302092 found = true;
2093 }
2094
2095 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2096 bxt_hpd_handler(dev, tmp);
2097 found = true;
2098 }
2099
Shashank Sharma9e637432014-08-22 17:40:43 +05302100 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2101 gmbus_irq_handler(dev);
2102 found = true;
2103 }
2104
Shashank Sharmad04a4922014-08-22 17:40:41 +05302105 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002106 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002107 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002108 else
2109 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002110 }
2111
Damien Lespiau055e3932014-08-18 13:49:10 +01002112 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002113 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002114
Daniel Vetterc42664c2013-11-07 11:05:40 +01002115 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2116 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002117
Daniel Vetterc42664c2013-11-07 11:05:40 +01002118 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002119 if (pipe_iir) {
2120 ret = IRQ_HANDLED;
2121 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002122
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002123 if (pipe_iir & GEN8_PIPE_VBLANK &&
2124 intel_pipe_handle_vblank(dev, pipe))
2125 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002126
Damien Lespiau770de832014-03-20 20:45:01 +00002127 if (IS_GEN9(dev))
2128 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2129 else
2130 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2131
2132 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002133 intel_prepare_page_flip(dev, pipe);
2134 intel_finish_page_flip_plane(dev, pipe);
2135 }
2136
2137 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2138 hsw_pipe_crc_irq_handler(dev, pipe);
2139
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002140 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2141 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2142 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002143
Damien Lespiau770de832014-03-20 20:45:01 +00002144
2145 if (IS_GEN9(dev))
2146 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2147 else
2148 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2149
2150 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002151 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2152 pipe_name(pipe),
2153 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002154 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002155 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2156 }
2157
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302158 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2159 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002160 /*
2161 * FIXME(BDW): Assume for now that the new interrupt handling
2162 * scheme also closed the SDE interrupt handling race we've seen
2163 * on older pch-split platforms. But this needs testing.
2164 */
2165 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002166 if (pch_iir) {
2167 I915_WRITE(SDEIIR, pch_iir);
2168 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002169 cpt_irq_handler(dev, pch_iir);
2170 } else
2171 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2172
Daniel Vetter92d03a82013-11-07 11:05:43 +01002173 }
2174
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002175 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2176 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002177
2178 return ret;
2179}
2180
Daniel Vetter17e1df02013-09-08 21:57:13 +02002181static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2182 bool reset_completed)
2183{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002184 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002185 int i;
2186
2187 /*
2188 * Notify all waiters for GPU completion events that reset state has
2189 * been changed, and that they need to restart their wait after
2190 * checking for potential errors (and bail out to drop locks if there is
2191 * a gpu reset pending so that i915_error_work_func can acquire them).
2192 */
2193
2194 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2195 for_each_ring(ring, dev_priv, i)
2196 wake_up_all(&ring->irq_queue);
2197
2198 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2199 wake_up_all(&dev_priv->pending_flip_queue);
2200
2201 /*
2202 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2203 * reset state is cleared.
2204 */
2205 if (reset_completed)
2206 wake_up_all(&dev_priv->gpu_error.reset_queue);
2207}
2208
Jesse Barnes8a905232009-07-11 16:48:03 -04002209/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002210 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002211 *
2212 * Fire an error uevent so userspace can see that a hang or error
2213 * was detected.
2214 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002215static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002216{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002217 struct drm_i915_private *dev_priv = to_i915(dev);
2218 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002219 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2220 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2221 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002222 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002223
Dave Airlie5bdebb12013-10-11 14:07:25 +10002224 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002225
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002226 /*
2227 * Note that there's only one work item which does gpu resets, so we
2228 * need not worry about concurrent gpu resets potentially incrementing
2229 * error->reset_counter twice. We only need to take care of another
2230 * racing irq/hangcheck declaring the gpu dead for a second time. A
2231 * quick check for that is good enough: schedule_work ensures the
2232 * correct ordering between hang detection and this work item, and since
2233 * the reset in-progress bit is only ever set by code outside of this
2234 * work we don't need to worry about any other races.
2235 */
2236 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002237 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002238 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002239 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002240
Daniel Vetter17e1df02013-09-08 21:57:13 +02002241 /*
Imre Deakf454c692014-04-23 01:09:04 +03002242 * In most cases it's guaranteed that we get here with an RPM
2243 * reference held, for example because there is a pending GPU
2244 * request that won't finish until the reset is done. This
2245 * isn't the case at least when we get here by doing a
2246 * simulated reset via debugs, so get an RPM reference.
2247 */
2248 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002249
2250 intel_prepare_reset(dev);
2251
Imre Deakf454c692014-04-23 01:09:04 +03002252 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002253 * All state reset _must_ be completed before we update the
2254 * reset counter, for otherwise waiters might miss the reset
2255 * pending state and not properly drop locks, resulting in
2256 * deadlocks with the reset work.
2257 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002258 ret = i915_reset(dev);
2259
Ville Syrjälä75147472014-11-24 18:28:11 +02002260 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002261
Imre Deakf454c692014-04-23 01:09:04 +03002262 intel_runtime_pm_put(dev_priv);
2263
Daniel Vetterf69061b2012-12-06 09:01:42 +01002264 if (ret == 0) {
2265 /*
2266 * After all the gem state is reset, increment the reset
2267 * counter and wake up everyone waiting for the reset to
2268 * complete.
2269 *
2270 * Since unlock operations are a one-sided barrier only,
2271 * we need to insert a barrier here to order any seqno
2272 * updates before
2273 * the counter increment.
2274 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002275 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002276 atomic_inc(&dev_priv->gpu_error.reset_counter);
2277
Dave Airlie5bdebb12013-10-11 14:07:25 +10002278 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002279 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002280 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002281 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002282 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002283
Daniel Vetter17e1df02013-09-08 21:57:13 +02002284 /*
2285 * Note: The wake_up also serves as a memory barrier so that
2286 * waiters see the update value of the reset counter atomic_t.
2287 */
2288 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002289 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002290}
2291
Chris Wilson35aed2e2010-05-27 13:18:12 +01002292static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002293{
2294 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002295 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002296 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002297 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002298
Chris Wilson35aed2e2010-05-27 13:18:12 +01002299 if (!eir)
2300 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002301
Joe Perchesa70491c2012-03-18 13:00:11 -07002302 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002303
Ben Widawskybd9854f2012-08-23 15:18:09 -07002304 i915_get_extra_instdone(dev, instdone);
2305
Jesse Barnes8a905232009-07-11 16:48:03 -04002306 if (IS_G4X(dev)) {
2307 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2308 u32 ipeir = I915_READ(IPEIR_I965);
2309
Joe Perchesa70491c2012-03-18 13:00:11 -07002310 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2311 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002312 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2313 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002314 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002315 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002316 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002317 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002318 }
2319 if (eir & GM45_ERROR_PAGE_TABLE) {
2320 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002321 pr_err("page table error\n");
2322 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002323 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002324 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002325 }
2326 }
2327
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002328 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002329 if (eir & I915_ERROR_PAGE_TABLE) {
2330 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002331 pr_err("page table error\n");
2332 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002333 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002334 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002335 }
2336 }
2337
2338 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002339 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002340 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002341 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002342 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002343 /* pipestat has already been acked */
2344 }
2345 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002346 pr_err("instruction error\n");
2347 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002348 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2349 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002350 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002351 u32 ipeir = I915_READ(IPEIR);
2352
Joe Perchesa70491c2012-03-18 13:00:11 -07002353 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2354 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002355 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002356 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002357 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002358 } else {
2359 u32 ipeir = I915_READ(IPEIR_I965);
2360
Joe Perchesa70491c2012-03-18 13:00:11 -07002361 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2362 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002363 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002364 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002365 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002366 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002367 }
2368 }
2369
2370 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002371 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002372 eir = I915_READ(EIR);
2373 if (eir) {
2374 /*
2375 * some errors might have become stuck,
2376 * mask them.
2377 */
2378 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2379 I915_WRITE(EMR, I915_READ(EMR) | eir);
2380 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2381 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002382}
2383
2384/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002385 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002386 * @dev: drm device
2387 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002388 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002389 * dump it to the syslog. Also call i915_capture_error_state() to make
2390 * sure we get a record and make it available in debugfs. Fire a uevent
2391 * so userspace knows something bad happened (should trigger collection
2392 * of a ring dump etc.).
2393 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002394void i915_handle_error(struct drm_device *dev, bool wedged,
2395 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002396{
2397 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002398 va_list args;
2399 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002400
Mika Kuoppala58174462014-02-25 17:11:26 +02002401 va_start(args, fmt);
2402 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2403 va_end(args);
2404
2405 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002406 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002407
Ben Gamariba1234d2009-09-14 17:48:47 -04002408 if (wedged) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002409 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002410 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002411
Ben Gamari11ed50e2009-09-14 17:48:45 -04002412 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002413 * Wakeup waiting processes so that the reset function
2414 * i915_reset_and_wakeup doesn't deadlock trying to grab
2415 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002416 * processes will see a reset in progress and back off,
2417 * releasing their locks and then wait for the reset completion.
2418 * We must do this for _all_ gpu waiters that might hold locks
2419 * that the reset work needs to acquire.
2420 *
2421 * Note: The wake_up serves as the required memory barrier to
2422 * ensure that the waiters see the updated value of the reset
2423 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002424 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002425 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002426 }
2427
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002428 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002429}
2430
Keith Packard42f52ef2008-10-18 19:39:29 -07002431/* Called from drm generic code, passed 'crtc' which
2432 * we use as a pipe index
2433 */
Thierry Reding88e72712015-09-24 18:35:31 +02002434static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002435{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002436 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002437 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002438
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002439 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002440 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002441 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002442 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002443 else
Keith Packard7c463582008-11-04 02:03:27 -08002444 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002445 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002446 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002447
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002448 return 0;
2449}
2450
Thierry Reding88e72712015-09-24 18:35:31 +02002451static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002452{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002453 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002454 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002455 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002456 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002457
Jesse Barnesf796cf82011-04-07 13:58:17 -07002458 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002459 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002460 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2461
2462 return 0;
2463}
2464
Thierry Reding88e72712015-09-24 18:35:31 +02002465static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002466{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002467 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002468 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002469
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002470 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002471 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002472 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002473 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2474
2475 return 0;
2476}
2477
Thierry Reding88e72712015-09-24 18:35:31 +02002478static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002479{
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002482
Ben Widawskyabd58f02013-11-02 21:07:09 -07002483 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002484 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2485 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2486 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002487 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2488 return 0;
2489}
2490
Keith Packard42f52ef2008-10-18 19:39:29 -07002491/* Called from drm generic code, passed 'crtc' which
2492 * we use as a pipe index
2493 */
Thierry Reding88e72712015-09-24 18:35:31 +02002494static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002495{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002496 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002497 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002498
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002499 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002500 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002501 PIPE_VBLANK_INTERRUPT_STATUS |
2502 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002503 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2504}
2505
Thierry Reding88e72712015-09-24 18:35:31 +02002506static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002507{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002508 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002509 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002510 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002511 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002512
2513 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002514 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002515 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2516}
2517
Thierry Reding88e72712015-09-24 18:35:31 +02002518static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002519{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002520 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002521 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002522
2523 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002524 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002525 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002526 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2527}
2528
Thierry Reding88e72712015-09-24 18:35:31 +02002529static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002530{
2531 struct drm_i915_private *dev_priv = dev->dev_private;
2532 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002533
Ben Widawskyabd58f02013-11-02 21:07:09 -07002534 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002535 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2536 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2537 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002538 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2539}
2540
Chris Wilson9107e9d2013-06-10 11:20:20 +01002541static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002542ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002543{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002544 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002545 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002546}
2547
Daniel Vettera028c4b2014-03-15 00:08:56 +01002548static bool
2549ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2550{
2551 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002552 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002553 } else {
2554 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2555 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2556 MI_SEMAPHORE_REGISTER);
2557 }
2558}
2559
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002560static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002561semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002562{
2563 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002564 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002565 int i;
2566
2567 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002568 for_each_ring(signaller, dev_priv, i) {
2569 if (ring == signaller)
2570 continue;
2571
2572 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2573 return signaller;
2574 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002575 } else {
2576 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2577
2578 for_each_ring(signaller, dev_priv, i) {
2579 if(ring == signaller)
2580 continue;
2581
Ben Widawskyebc348b2014-04-29 14:52:28 -07002582 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002583 return signaller;
2584 }
2585 }
2586
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002587 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2588 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002589
2590 return NULL;
2591}
2592
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002593static struct intel_engine_cs *
2594semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002595{
2596 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002597 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002598 u64 offset = 0;
2599 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002600
2601 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002602 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002603 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002604
Daniel Vetter88fe4292014-03-15 00:08:55 +01002605 /*
2606 * HEAD is likely pointing to the dword after the actual command,
2607 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002608 * or 4 dwords depending on the semaphore wait command size.
2609 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002610 * point at at batch, and semaphores are always emitted into the
2611 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002612 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002613 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002614 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002615
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002616 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002617 /*
2618 * Be paranoid and presume the hw has gone off into the wild -
2619 * our ring is smaller than what the hardware (and hence
2620 * HEAD_ADDR) allows. Also handles wrap-around.
2621 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002622 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002623
2624 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002625 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002626 if (cmd == ipehr)
2627 break;
2628
Daniel Vetter88fe4292014-03-15 00:08:55 +01002629 head -= 4;
2630 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002631
Daniel Vetter88fe4292014-03-15 00:08:55 +01002632 if (!i)
2633 return NULL;
2634
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002635 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002636 if (INTEL_INFO(ring->dev)->gen >= 8) {
2637 offset = ioread32(ring->buffer->virtual_start + head + 12);
2638 offset <<= 32;
2639 offset = ioread32(ring->buffer->virtual_start + head + 8);
2640 }
2641 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002642}
2643
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002644static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002645{
2646 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002647 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002648 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002649
Chris Wilson4be17382014-06-06 10:22:29 +01002650 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002651
2652 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002653 if (signaller == NULL)
2654 return -1;
2655
2656 /* Prevent pathological recursion due to driver bugs */
2657 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002658 return -1;
2659
Chris Wilson4be17382014-06-06 10:22:29 +01002660 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2661 return 1;
2662
Chris Wilsona0d036b2014-07-19 12:40:42 +01002663 /* cursory check for an unkickable deadlock */
2664 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2665 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002666 return -1;
2667
2668 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002669}
2670
2671static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2672{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002673 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002674 int i;
2675
2676 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002677 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002678}
2679
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002680static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002681ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002682{
2683 struct drm_device *dev = ring->dev;
2684 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002685 u32 tmp;
2686
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002687 if (acthd != ring->hangcheck.acthd) {
2688 if (acthd > ring->hangcheck.max_acthd) {
2689 ring->hangcheck.max_acthd = acthd;
2690 return HANGCHECK_ACTIVE;
2691 }
2692
2693 return HANGCHECK_ACTIVE_LOOP;
2694 }
Chris Wilson6274f212013-06-10 11:20:21 +01002695
Chris Wilson9107e9d2013-06-10 11:20:20 +01002696 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002697 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002698
2699 /* Is the chip hanging on a WAIT_FOR_EVENT?
2700 * If so we can simply poke the RB_WAIT bit
2701 * and break the hang. This should work on
2702 * all but the second generation chipsets.
2703 */
2704 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002705 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002706 i915_handle_error(dev, false,
2707 "Kicking stuck wait on %s",
2708 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002709 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002710 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002711 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002712
Chris Wilson6274f212013-06-10 11:20:21 +01002713 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2714 switch (semaphore_passed(ring)) {
2715 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002716 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002717 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002718 i915_handle_error(dev, false,
2719 "Kicking stuck semaphore on %s",
2720 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002721 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002722 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002723 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002724 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002725 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002726 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002727
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002728 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002729}
2730
Chris Wilson737b1502015-01-26 18:03:03 +02002731/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002732 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002733 * batchbuffers in a long time. We keep track per ring seqno progress and
2734 * if there are no progress, hangcheck score for that ring is increased.
2735 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2736 * we kick the ring. If we see no progress on three subsequent calls
2737 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002738 */
Chris Wilson737b1502015-01-26 18:03:03 +02002739static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002740{
Chris Wilson737b1502015-01-26 18:03:03 +02002741 struct drm_i915_private *dev_priv =
2742 container_of(work, typeof(*dev_priv),
2743 gpu_error.hangcheck_work.work);
2744 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002745 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002746 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002747 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002748 bool stuck[I915_NUM_RINGS] = { 0 };
2749#define BUSY 1
2750#define KICK 5
2751#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002752
Jani Nikulad330a952014-01-21 11:24:25 +02002753 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002754 return;
2755
Chris Wilsonb4519512012-05-11 14:29:30 +01002756 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002757 u64 acthd;
2758 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002759 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002760
Chris Wilson6274f212013-06-10 11:20:21 +01002761 semaphore_clear_deadlocks(dev_priv);
2762
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002763 seqno = ring->get_seqno(ring, false);
2764 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002765
Chris Wilson9107e9d2013-06-10 11:20:20 +01002766 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002767 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002768 ring->hangcheck.action = HANGCHECK_IDLE;
2769
Chris Wilson9107e9d2013-06-10 11:20:20 +01002770 if (waitqueue_active(&ring->irq_queue)) {
2771 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002772 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002773 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2774 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2775 ring->name);
2776 else
2777 DRM_INFO("Fake missed irq on %s\n",
2778 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002779 wake_up_all(&ring->irq_queue);
2780 }
2781 /* Safeguard against driver failure */
2782 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002783 } else
2784 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002785 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002786 /* We always increment the hangcheck score
2787 * if the ring is busy and still processing
2788 * the same request, so that no single request
2789 * can run indefinitely (such as a chain of
2790 * batches). The only time we do not increment
2791 * the hangcheck score on this ring, if this
2792 * ring is in a legitimate wait for another
2793 * ring. In that case the waiting ring is a
2794 * victim and we want to be sure we catch the
2795 * right culprit. Then every time we do kick
2796 * the ring, add a small increment to the
2797 * score so that we can catch a batch that is
2798 * being repeatedly kicked and so responsible
2799 * for stalling the machine.
2800 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002801 ring->hangcheck.action = ring_stuck(ring,
2802 acthd);
2803
2804 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002805 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002806 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002807 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002808 break;
2809 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002810 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002811 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002812 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002813 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002814 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002815 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002816 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002817 stuck[i] = true;
2818 break;
2819 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002820 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002821 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002822 ring->hangcheck.action = HANGCHECK_ACTIVE;
2823
Chris Wilson9107e9d2013-06-10 11:20:20 +01002824 /* Gradually reduce the count so that we catch DoS
2825 * attempts across multiple batches.
2826 */
2827 if (ring->hangcheck.score > 0)
2828 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002829
2830 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002831 }
2832
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002833 ring->hangcheck.seqno = seqno;
2834 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002835 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002836 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002837
Mika Kuoppala92cab732013-05-24 17:16:07 +03002838 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002839 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002840 DRM_INFO("%s on %s\n",
2841 stuck[i] ? "stuck" : "no progress",
2842 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002843 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002844 }
2845 }
2846
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002847 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002848 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002849
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002850 if (busy_count)
2851 /* Reset timer case chip hangs without another request
2852 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002853 i915_queue_hangcheck(dev);
2854}
2855
2856void i915_queue_hangcheck(struct drm_device *dev)
2857{
Chris Wilson737b1502015-01-26 18:03:03 +02002858 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002859
Jani Nikulad330a952014-01-21 11:24:25 +02002860 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002861 return;
2862
Chris Wilson737b1502015-01-26 18:03:03 +02002863 /* Don't continually defer the hangcheck so that it is always run at
2864 * least once after work has been scheduled on any ring. Otherwise,
2865 * we will ignore a hung ring if a second ring is kept busy.
2866 */
2867
2868 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2869 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002870}
2871
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002872static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002873{
2874 struct drm_i915_private *dev_priv = dev->dev_private;
2875
2876 if (HAS_PCH_NOP(dev))
2877 return;
2878
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002879 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002880
2881 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2882 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002883}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002884
Paulo Zanoni622364b2014-04-01 15:37:22 -03002885/*
2886 * SDEIER is also touched by the interrupt handler to work around missed PCH
2887 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2888 * instead we unconditionally enable all PCH interrupt sources here, but then
2889 * only unmask them as needed with SDEIMR.
2890 *
2891 * This function needs to be called before interrupts are enabled.
2892 */
2893static void ibx_irq_pre_postinstall(struct drm_device *dev)
2894{
2895 struct drm_i915_private *dev_priv = dev->dev_private;
2896
2897 if (HAS_PCH_NOP(dev))
2898 return;
2899
2900 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002901 I915_WRITE(SDEIER, 0xffffffff);
2902 POSTING_READ(SDEIER);
2903}
2904
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002905static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002906{
2907 struct drm_i915_private *dev_priv = dev->dev_private;
2908
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002909 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002910 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002911 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002912}
2913
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914/* drm_dma.h hooks
2915*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03002916static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002917{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002918 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002919
Paulo Zanoni0c841212014-04-01 15:37:27 -03002920 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002921
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002922 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03002923 if (IS_GEN7(dev))
2924 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002925
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002926 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002927
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002928 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002929}
2930
Ville Syrjälä70591a42014-10-30 19:42:58 +02002931static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2932{
2933 enum pipe pipe;
2934
2935 I915_WRITE(PORT_HOTPLUG_EN, 0);
2936 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2937
2938 for_each_pipe(dev_priv, pipe)
2939 I915_WRITE(PIPESTAT(pipe), 0xffff);
2940
2941 GEN5_IRQ_RESET(VLV_);
2942}
2943
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002944static void valleyview_irq_preinstall(struct drm_device *dev)
2945{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002946 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002947
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002948 /* VLV magic */
2949 I915_WRITE(VLV_IMR, 0);
2950 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2951 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2952 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2953
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002954 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002955
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02002956 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002957
Ville Syrjälä70591a42014-10-30 19:42:58 +02002958 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002959}
2960
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002961static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2962{
2963 GEN8_IRQ_RESET_NDX(GT, 0);
2964 GEN8_IRQ_RESET_NDX(GT, 1);
2965 GEN8_IRQ_RESET_NDX(GT, 2);
2966 GEN8_IRQ_RESET_NDX(GT, 3);
2967}
2968
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002969static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002970{
2971 struct drm_i915_private *dev_priv = dev->dev_private;
2972 int pipe;
2973
Ben Widawskyabd58f02013-11-02 21:07:09 -07002974 I915_WRITE(GEN8_MASTER_IRQ, 0);
2975 POSTING_READ(GEN8_MASTER_IRQ);
2976
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002977 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002978
Damien Lespiau055e3932014-08-18 13:49:10 +01002979 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002980 if (intel_display_power_is_enabled(dev_priv,
2981 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03002982 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002983
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002984 GEN5_IRQ_RESET(GEN8_DE_PORT_);
2985 GEN5_IRQ_RESET(GEN8_DE_MISC_);
2986 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002987
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302988 if (HAS_PCH_SPLIT(dev))
2989 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002990}
Ben Widawskyabd58f02013-11-02 21:07:09 -07002991
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00002992void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2993 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002994{
Paulo Zanoni1180e202014-10-07 18:02:52 -03002995 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002996
Daniel Vetter13321782014-09-15 14:55:29 +02002997 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00002998 if (pipe_mask & 1 << PIPE_A)
2999 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3000 dev_priv->de_irq_mask[PIPE_A],
3001 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003002 if (pipe_mask & 1 << PIPE_B)
3003 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3004 dev_priv->de_irq_mask[PIPE_B],
3005 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3006 if (pipe_mask & 1 << PIPE_C)
3007 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3008 dev_priv->de_irq_mask[PIPE_C],
3009 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003010 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003011}
3012
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003013static void cherryview_irq_preinstall(struct drm_device *dev)
3014{
3015 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003016
3017 I915_WRITE(GEN8_MASTER_IRQ, 0);
3018 POSTING_READ(GEN8_MASTER_IRQ);
3019
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003020 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003021
3022 GEN5_IRQ_RESET(GEN8_PCU_);
3023
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003024 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3025
Ville Syrjälä70591a42014-10-30 19:42:58 +02003026 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003027}
3028
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003029static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003030{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003031 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003032 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003033 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003034
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003035 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003036 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003037 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003038 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003039 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Xiong Zhang26951ca2015-08-17 15:55:50 +08003040 } else if (HAS_PCH_SPT(dev)) {
3041 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3042 for_each_intel_encoder(dev, intel_encoder)
3043 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3044 enabled_irqs |= hpd_spt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003045 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003046 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003047 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003048 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003049 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003050 }
3051
Daniel Vetterfee884e2013-07-04 23:35:21 +02003052 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003053
3054 /*
3055 * Enable digital hotplug on the PCH, and configure the DP short pulse
3056 * duration to 2ms (which is the minimum in the Display Port spec)
3057 *
3058 * This register is the same on all known PCH chips.
3059 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003060 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3061 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3062 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3063 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3064 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3065 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Xiong Zhang26951ca2015-08-17 15:55:50 +08003066
3067 /* enable SPT PORTE hot plug */
3068 if (HAS_PCH_SPT(dev)) {
3069 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3070 hotplug |= PORTE_HOTPLUG_ENABLE;
3071 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3072 }
Keith Packard7fe0b972011-09-19 13:31:02 -07003073}
3074
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003075static void bxt_hpd_irq_setup(struct drm_device *dev)
3076{
3077 struct drm_i915_private *dev_priv = dev->dev_private;
3078 struct intel_encoder *intel_encoder;
3079 u32 hotplug_port = 0;
3080 u32 hotplug_ctrl;
3081
3082 /* Now, enable HPD */
3083 for_each_intel_encoder(dev, intel_encoder) {
Jani Nikula5fcece82015-05-27 15:03:42 +03003084 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003085 == HPD_ENABLED)
3086 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3087 }
3088
3089 /* Mask all HPD control bits */
3090 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3091
3092 /* Enable requested port in hotplug control */
3093 /* TODO: implement (short) HPD support on port A */
3094 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3095 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3096 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3097 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3098 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3099 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3100
3101 /* Unmask DDI hotplug in IMR */
3102 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3103 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3104
3105 /* Enable DDI hotplug in IER */
3106 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3107 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3108 POSTING_READ(GEN8_DE_PORT_IER);
3109}
3110
Paulo Zanonid46da432013-02-08 17:35:15 -02003111static void ibx_irq_postinstall(struct drm_device *dev)
3112{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003113 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003114 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003115
Daniel Vetter692a04c2013-05-29 21:43:05 +02003116 if (HAS_PCH_NOP(dev))
3117 return;
3118
Paulo Zanoni105b1222014-04-01 15:37:17 -03003119 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003120 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003121 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003122 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003123
Paulo Zanoni337ba012014-04-01 15:37:16 -03003124 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003125 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003126}
3127
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003128static void gen5_gt_irq_postinstall(struct drm_device *dev)
3129{
3130 struct drm_i915_private *dev_priv = dev->dev_private;
3131 u32 pm_irqs, gt_irqs;
3132
3133 pm_irqs = gt_irqs = 0;
3134
3135 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003136 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003137 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003138 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3139 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003140 }
3141
3142 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3143 if (IS_GEN5(dev)) {
3144 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3145 ILK_BSD_USER_INTERRUPT;
3146 } else {
3147 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3148 }
3149
Paulo Zanoni35079892014-04-01 15:37:15 -03003150 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003151
3152 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003153 /*
3154 * RPS interrupts will get enabled/disabled on demand when RPS
3155 * itself is enabled/disabled.
3156 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003157 if (HAS_VEBOX(dev))
3158 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3159
Paulo Zanoni605cd252013-08-06 18:57:15 -03003160 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003161 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003162 }
3163}
3164
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003165static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003166{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003167 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003168 u32 display_mask, extra_mask;
3169
3170 if (INTEL_INFO(dev)->gen >= 7) {
3171 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3172 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3173 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003174 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003175 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003176 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003177 } else {
3178 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3179 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003180 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003181 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3182 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003183 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3184 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003185 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003186
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003187 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003188
Paulo Zanoni0c841212014-04-01 15:37:27 -03003189 I915_WRITE(HWSTAM, 0xeffe);
3190
Paulo Zanoni622364b2014-04-01 15:37:22 -03003191 ibx_irq_pre_postinstall(dev);
3192
Paulo Zanoni35079892014-04-01 15:37:15 -03003193 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003194
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003195 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003196
Paulo Zanonid46da432013-02-08 17:35:15 -02003197 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003198
Jesse Barnesf97108d2010-01-29 11:27:07 -08003199 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003200 /* Enable PCU event interrupts
3201 *
3202 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003203 * setup is guaranteed to run in single-threaded context. But we
3204 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003205 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003206 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003207 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003208 }
3209
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003210 return 0;
3211}
3212
Imre Deakf8b79e52014-03-04 19:23:07 +02003213static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3214{
3215 u32 pipestat_mask;
3216 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003217 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003218
3219 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3220 PIPE_FIFO_UNDERRUN_STATUS;
3221
Ville Syrjälä120dda42014-10-30 19:42:57 +02003222 for_each_pipe(dev_priv, pipe)
3223 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003224 POSTING_READ(PIPESTAT(PIPE_A));
3225
3226 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3227 PIPE_CRC_DONE_INTERRUPT_STATUS;
3228
Ville Syrjälä120dda42014-10-30 19:42:57 +02003229 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3230 for_each_pipe(dev_priv, pipe)
3231 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003232
3233 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3234 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3235 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003236 if (IS_CHERRYVIEW(dev_priv))
3237 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003238 dev_priv->irq_mask &= ~iir_mask;
3239
3240 I915_WRITE(VLV_IIR, iir_mask);
3241 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003242 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003243 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3244 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003245}
3246
3247static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3248{
3249 u32 pipestat_mask;
3250 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003251 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003252
3253 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3254 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003255 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003256 if (IS_CHERRYVIEW(dev_priv))
3257 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003258
3259 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003260 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003261 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003262 I915_WRITE(VLV_IIR, iir_mask);
3263 I915_WRITE(VLV_IIR, iir_mask);
3264 POSTING_READ(VLV_IIR);
3265
3266 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3267 PIPE_CRC_DONE_INTERRUPT_STATUS;
3268
Ville Syrjälä120dda42014-10-30 19:42:57 +02003269 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3270 for_each_pipe(dev_priv, pipe)
3271 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003272
3273 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3274 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003275
3276 for_each_pipe(dev_priv, pipe)
3277 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003278 POSTING_READ(PIPESTAT(PIPE_A));
3279}
3280
3281void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3282{
3283 assert_spin_locked(&dev_priv->irq_lock);
3284
3285 if (dev_priv->display_irqs_enabled)
3286 return;
3287
3288 dev_priv->display_irqs_enabled = true;
3289
Imre Deak950eaba2014-09-08 15:21:09 +03003290 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003291 valleyview_display_irqs_install(dev_priv);
3292}
3293
3294void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3295{
3296 assert_spin_locked(&dev_priv->irq_lock);
3297
3298 if (!dev_priv->display_irqs_enabled)
3299 return;
3300
3301 dev_priv->display_irqs_enabled = false;
3302
Imre Deak950eaba2014-09-08 15:21:09 +03003303 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003304 valleyview_display_irqs_uninstall(dev_priv);
3305}
3306
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003307static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003308{
Imre Deakf8b79e52014-03-04 19:23:07 +02003309 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003310
Daniel Vetter20afbda2012-12-11 14:05:07 +01003311 I915_WRITE(PORT_HOTPLUG_EN, 0);
3312 POSTING_READ(PORT_HOTPLUG_EN);
3313
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003314 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003315 I915_WRITE(VLV_IIR, 0xffffffff);
3316 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3317 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3318 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003319
Daniel Vetterb79480b2013-06-27 17:52:10 +02003320 /* Interrupt setup is already guaranteed to be single-threaded, this is
3321 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003322 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003323 if (dev_priv->display_irqs_enabled)
3324 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003325 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003326}
3327
3328static int valleyview_irq_postinstall(struct drm_device *dev)
3329{
3330 struct drm_i915_private *dev_priv = dev->dev_private;
3331
3332 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003333
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003334 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003335
3336 /* ack & enable invalid PTE error interrupts */
3337#if 0 /* FIXME: add support to irq handler for checking these bits */
3338 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3339 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3340#endif
3341
3342 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003343
3344 return 0;
3345}
3346
Ben Widawskyabd58f02013-11-02 21:07:09 -07003347static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3348{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003349 /* These are interrupts we'll toggle with the ring mask register */
3350 uint32_t gt_interrupts[] = {
3351 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003352 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003353 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003354 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3355 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003356 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003357 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3358 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3359 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003360 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003361 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3362 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003363 };
3364
Ben Widawsky09610212014-05-15 20:58:08 +03003365 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303366 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3367 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003368 /*
3369 * RPS interrupts will get enabled/disabled on demand when RPS itself
3370 * is enabled/disabled.
3371 */
3372 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303373 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003374}
3375
3376static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3377{
Damien Lespiau770de832014-03-20 20:45:01 +00003378 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3379 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003380 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303381 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003382
Jesse Barnes88e04702014-11-13 17:51:48 +00003383 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003384 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3385 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303386 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003387 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303388
3389 if (IS_BROXTON(dev_priv))
3390 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003391 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003392 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3393 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3394
3395 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3396 GEN8_PIPE_FIFO_UNDERRUN;
3397
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003398 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3399 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3400 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003401
Damien Lespiau055e3932014-08-18 13:49:10 +01003402 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003403 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003404 POWER_DOMAIN_PIPE(pipe)))
3405 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3406 dev_priv->de_irq_mask[pipe],
3407 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003408
Shashank Sharma9e637432014-08-22 17:40:43 +05303409 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003410}
3411
3412static int gen8_irq_postinstall(struct drm_device *dev)
3413{
3414 struct drm_i915_private *dev_priv = dev->dev_private;
3415
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303416 if (HAS_PCH_SPLIT(dev))
3417 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003418
Ben Widawskyabd58f02013-11-02 21:07:09 -07003419 gen8_gt_irq_postinstall(dev_priv);
3420 gen8_de_irq_postinstall(dev_priv);
3421
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303422 if (HAS_PCH_SPLIT(dev))
3423 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003424
3425 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3426 POSTING_READ(GEN8_MASTER_IRQ);
3427
3428 return 0;
3429}
3430
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003431static int cherryview_irq_postinstall(struct drm_device *dev)
3432{
3433 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003434
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003435 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003436
3437 gen8_gt_irq_postinstall(dev_priv);
3438
3439 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3440 POSTING_READ(GEN8_MASTER_IRQ);
3441
3442 return 0;
3443}
3444
Ben Widawskyabd58f02013-11-02 21:07:09 -07003445static void gen8_irq_uninstall(struct drm_device *dev)
3446{
3447 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003448
3449 if (!dev_priv)
3450 return;
3451
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003452 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003453}
3454
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003455static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3456{
3457 /* Interrupt setup is already guaranteed to be single-threaded, this is
3458 * just to make the assert_spin_locked check happy. */
3459 spin_lock_irq(&dev_priv->irq_lock);
3460 if (dev_priv->display_irqs_enabled)
3461 valleyview_display_irqs_uninstall(dev_priv);
3462 spin_unlock_irq(&dev_priv->irq_lock);
3463
3464 vlv_display_irq_reset(dev_priv);
3465
Imre Deakc352d1b2014-11-20 16:05:55 +02003466 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003467}
3468
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003469static void valleyview_irq_uninstall(struct drm_device *dev)
3470{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003471 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003472
3473 if (!dev_priv)
3474 return;
3475
Imre Deak843d0e72014-04-14 20:24:23 +03003476 I915_WRITE(VLV_MASTER_IER, 0);
3477
Ville Syrjälä893fce82014-10-30 19:42:56 +02003478 gen5_gt_irq_reset(dev);
3479
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003480 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003481
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003482 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003483}
3484
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003485static void cherryview_irq_uninstall(struct drm_device *dev)
3486{
3487 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003488
3489 if (!dev_priv)
3490 return;
3491
3492 I915_WRITE(GEN8_MASTER_IRQ, 0);
3493 POSTING_READ(GEN8_MASTER_IRQ);
3494
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003495 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003496
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003497 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003498
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003499 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003500}
3501
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003502static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003503{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003504 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003505
3506 if (!dev_priv)
3507 return;
3508
Paulo Zanonibe30b292014-04-01 15:37:25 -03003509 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003510}
3511
Chris Wilsonc2798b12012-04-22 21:13:57 +01003512static void i8xx_irq_preinstall(struct drm_device * dev)
3513{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003514 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003515 int pipe;
3516
Damien Lespiau055e3932014-08-18 13:49:10 +01003517 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003518 I915_WRITE(PIPESTAT(pipe), 0);
3519 I915_WRITE16(IMR, 0xffff);
3520 I915_WRITE16(IER, 0x0);
3521 POSTING_READ16(IER);
3522}
3523
3524static int i8xx_irq_postinstall(struct drm_device *dev)
3525{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003526 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003527
Chris Wilsonc2798b12012-04-22 21:13:57 +01003528 I915_WRITE16(EMR,
3529 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3530
3531 /* Unmask the interrupts that we always want on. */
3532 dev_priv->irq_mask =
3533 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3534 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3535 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003536 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003537 I915_WRITE16(IMR, dev_priv->irq_mask);
3538
3539 I915_WRITE16(IER,
3540 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3541 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003542 I915_USER_INTERRUPT);
3543 POSTING_READ16(IER);
3544
Daniel Vetter379ef822013-10-16 22:55:56 +02003545 /* Interrupt setup is already guaranteed to be single-threaded, this is
3546 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003547 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003548 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3549 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003550 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003551
Chris Wilsonc2798b12012-04-22 21:13:57 +01003552 return 0;
3553}
3554
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003555/*
3556 * Returns true when a page flip has completed.
3557 */
3558static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003559 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003560{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003561 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003562 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003563
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003564 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003565 return false;
3566
3567 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003568 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003569
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003570 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3571 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3572 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3573 * the flip is completed (no longer pending). Since this doesn't raise
3574 * an interrupt per se, we watch for the change at vblank.
3575 */
3576 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003577 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003578
Ville Syrjälä7d475592014-12-17 23:08:03 +02003579 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003580 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003581 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003582
3583check_page_flip:
3584 intel_check_page_flip(dev, pipe);
3585 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003586}
3587
Daniel Vetterff1f5252012-10-02 15:10:55 +02003588static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003589{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003590 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003592 u16 iir, new_iir;
3593 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003594 int pipe;
3595 u16 flip_mask =
3596 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3597 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3598
Imre Deak2dd2a882015-02-24 11:14:30 +02003599 if (!intel_irqs_enabled(dev_priv))
3600 return IRQ_NONE;
3601
Chris Wilsonc2798b12012-04-22 21:13:57 +01003602 iir = I915_READ16(IIR);
3603 if (iir == 0)
3604 return IRQ_NONE;
3605
3606 while (iir & ~flip_mask) {
3607 /* Can't rely on pipestat interrupt bit in iir as it might
3608 * have been cleared after the pipestat interrupt was received.
3609 * It doesn't set the bit in iir again, but it still produces
3610 * interrupts (for non-MSI).
3611 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003612 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003613 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003614 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003615
Damien Lespiau055e3932014-08-18 13:49:10 +01003616 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003617 int reg = PIPESTAT(pipe);
3618 pipe_stats[pipe] = I915_READ(reg);
3619
3620 /*
3621 * Clear the PIPE*STAT regs before the IIR
3622 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003623 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003624 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003625 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003626 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003627
3628 I915_WRITE16(IIR, iir & ~flip_mask);
3629 new_iir = I915_READ16(IIR); /* Flush posted writes */
3630
Chris Wilsonc2798b12012-04-22 21:13:57 +01003631 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003632 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003633
Damien Lespiau055e3932014-08-18 13:49:10 +01003634 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003635 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003636 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003637 plane = !plane;
3638
Daniel Vetter4356d582013-10-16 22:55:55 +02003639 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003640 i8xx_handle_vblank(dev, plane, pipe, iir))
3641 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003642
Daniel Vetter4356d582013-10-16 22:55:55 +02003643 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003644 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003645
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003646 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3647 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3648 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003649 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003650
3651 iir = new_iir;
3652 }
3653
3654 return IRQ_HANDLED;
3655}
3656
3657static void i8xx_irq_uninstall(struct drm_device * dev)
3658{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003659 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003660 int pipe;
3661
Damien Lespiau055e3932014-08-18 13:49:10 +01003662 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003663 /* Clear enable bits; then clear status bits */
3664 I915_WRITE(PIPESTAT(pipe), 0);
3665 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3666 }
3667 I915_WRITE16(IMR, 0xffff);
3668 I915_WRITE16(IER, 0x0);
3669 I915_WRITE16(IIR, I915_READ16(IIR));
3670}
3671
Chris Wilsona266c7d2012-04-24 22:59:44 +01003672static void i915_irq_preinstall(struct drm_device * dev)
3673{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003674 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003675 int pipe;
3676
Chris Wilsona266c7d2012-04-24 22:59:44 +01003677 if (I915_HAS_HOTPLUG(dev)) {
3678 I915_WRITE(PORT_HOTPLUG_EN, 0);
3679 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3680 }
3681
Chris Wilson00d98eb2012-04-24 22:59:48 +01003682 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003683 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003684 I915_WRITE(PIPESTAT(pipe), 0);
3685 I915_WRITE(IMR, 0xffffffff);
3686 I915_WRITE(IER, 0x0);
3687 POSTING_READ(IER);
3688}
3689
3690static int i915_irq_postinstall(struct drm_device *dev)
3691{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003692 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003693 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003694
Chris Wilson38bde182012-04-24 22:59:50 +01003695 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3696
3697 /* Unmask the interrupts that we always want on. */
3698 dev_priv->irq_mask =
3699 ~(I915_ASLE_INTERRUPT |
3700 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3701 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3702 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003703 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003704
3705 enable_mask =
3706 I915_ASLE_INTERRUPT |
3707 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3708 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003709 I915_USER_INTERRUPT;
3710
Chris Wilsona266c7d2012-04-24 22:59:44 +01003711 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003712 I915_WRITE(PORT_HOTPLUG_EN, 0);
3713 POSTING_READ(PORT_HOTPLUG_EN);
3714
Chris Wilsona266c7d2012-04-24 22:59:44 +01003715 /* Enable in IER... */
3716 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3717 /* and unmask in IMR */
3718 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3719 }
3720
Chris Wilsona266c7d2012-04-24 22:59:44 +01003721 I915_WRITE(IMR, dev_priv->irq_mask);
3722 I915_WRITE(IER, enable_mask);
3723 POSTING_READ(IER);
3724
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003725 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003726
Daniel Vetter379ef822013-10-16 22:55:56 +02003727 /* Interrupt setup is already guaranteed to be single-threaded, this is
3728 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003729 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003730 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3731 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003732 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003733
Daniel Vetter20afbda2012-12-11 14:05:07 +01003734 return 0;
3735}
3736
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003737/*
3738 * Returns true when a page flip has completed.
3739 */
3740static bool i915_handle_vblank(struct drm_device *dev,
3741 int plane, int pipe, u32 iir)
3742{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003743 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003744 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3745
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003746 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003747 return false;
3748
3749 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003750 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003751
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003752 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3753 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3754 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3755 * the flip is completed (no longer pending). Since this doesn't raise
3756 * an interrupt per se, we watch for the change at vblank.
3757 */
3758 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003759 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003760
Ville Syrjälä7d475592014-12-17 23:08:03 +02003761 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003762 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003763 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003764
3765check_page_flip:
3766 intel_check_page_flip(dev, pipe);
3767 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003768}
3769
Daniel Vetterff1f5252012-10-02 15:10:55 +02003770static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003771{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003772 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003773 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003774 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003775 u32 flip_mask =
3776 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3777 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003778 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003779
Imre Deak2dd2a882015-02-24 11:14:30 +02003780 if (!intel_irqs_enabled(dev_priv))
3781 return IRQ_NONE;
3782
Chris Wilsona266c7d2012-04-24 22:59:44 +01003783 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003784 do {
3785 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003786 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003787
3788 /* Can't rely on pipestat interrupt bit in iir as it might
3789 * have been cleared after the pipestat interrupt was received.
3790 * It doesn't set the bit in iir again, but it still produces
3791 * interrupts (for non-MSI).
3792 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003793 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003794 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003795 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003796
Damien Lespiau055e3932014-08-18 13:49:10 +01003797 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003798 int reg = PIPESTAT(pipe);
3799 pipe_stats[pipe] = I915_READ(reg);
3800
Chris Wilson38bde182012-04-24 22:59:50 +01003801 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003802 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003803 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003804 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003805 }
3806 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003807 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003808
3809 if (!irq_received)
3810 break;
3811
Chris Wilsona266c7d2012-04-24 22:59:44 +01003812 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003813 if (I915_HAS_HOTPLUG(dev) &&
3814 iir & I915_DISPLAY_PORT_INTERRUPT)
3815 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003816
Chris Wilson38bde182012-04-24 22:59:50 +01003817 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003818 new_iir = I915_READ(IIR); /* Flush posted writes */
3819
Chris Wilsona266c7d2012-04-24 22:59:44 +01003820 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003821 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003822
Damien Lespiau055e3932014-08-18 13:49:10 +01003823 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003824 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003825 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003826 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003827
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003828 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3829 i915_handle_vblank(dev, plane, pipe, iir))
3830 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003831
3832 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3833 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003834
3835 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003836 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003837
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003838 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3839 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3840 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841 }
3842
Chris Wilsona266c7d2012-04-24 22:59:44 +01003843 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3844 intel_opregion_asle_intr(dev);
3845
3846 /* With MSI, interrupts are only generated when iir
3847 * transitions from zero to nonzero. If another bit got
3848 * set while we were handling the existing iir bits, then
3849 * we would never get another interrupt.
3850 *
3851 * This is fine on non-MSI as well, as if we hit this path
3852 * we avoid exiting the interrupt handler only to generate
3853 * another one.
3854 *
3855 * Note that for MSI this could cause a stray interrupt report
3856 * if an interrupt landed in the time between writing IIR and
3857 * the posting read. This should be rare enough to never
3858 * trigger the 99% of 100,000 interrupts test for disabling
3859 * stray interrupts.
3860 */
Chris Wilson38bde182012-04-24 22:59:50 +01003861 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003863 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864
3865 return ret;
3866}
3867
3868static void i915_irq_uninstall(struct drm_device * dev)
3869{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003870 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 int pipe;
3872
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873 if (I915_HAS_HOTPLUG(dev)) {
3874 I915_WRITE(PORT_HOTPLUG_EN, 0);
3875 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3876 }
3877
Chris Wilson00d98eb2012-04-24 22:59:48 +01003878 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003879 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003880 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003882 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3883 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 I915_WRITE(IMR, 0xffffffff);
3885 I915_WRITE(IER, 0x0);
3886
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887 I915_WRITE(IIR, I915_READ(IIR));
3888}
3889
3890static void i965_irq_preinstall(struct drm_device * dev)
3891{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893 int pipe;
3894
Chris Wilsonadca4732012-05-11 18:01:31 +01003895 I915_WRITE(PORT_HOTPLUG_EN, 0);
3896 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897
3898 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003899 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 I915_WRITE(PIPESTAT(pipe), 0);
3901 I915_WRITE(IMR, 0xffffffff);
3902 I915_WRITE(IER, 0x0);
3903 POSTING_READ(IER);
3904}
3905
3906static int i965_irq_postinstall(struct drm_device *dev)
3907{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003908 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003909 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910 u32 error_mask;
3911
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003913 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003914 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003915 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3916 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3917 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3918 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3919 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3920
3921 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003922 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3923 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003924 enable_mask |= I915_USER_INTERRUPT;
3925
3926 if (IS_G4X(dev))
3927 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928
Daniel Vetterb79480b2013-06-27 17:52:10 +02003929 /* Interrupt setup is already guaranteed to be single-threaded, this is
3930 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003931 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003932 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3933 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3934 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003935 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937 /*
3938 * Enable some error detection, note the instruction error mask
3939 * bit is reserved, so we leave it masked.
3940 */
3941 if (IS_G4X(dev)) {
3942 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3943 GM45_ERROR_MEM_PRIV |
3944 GM45_ERROR_CP_PRIV |
3945 I915_ERROR_MEMORY_REFRESH);
3946 } else {
3947 error_mask = ~(I915_ERROR_PAGE_TABLE |
3948 I915_ERROR_MEMORY_REFRESH);
3949 }
3950 I915_WRITE(EMR, error_mask);
3951
3952 I915_WRITE(IMR, dev_priv->irq_mask);
3953 I915_WRITE(IER, enable_mask);
3954 POSTING_READ(IER);
3955
Daniel Vetter20afbda2012-12-11 14:05:07 +01003956 I915_WRITE(PORT_HOTPLUG_EN, 0);
3957 POSTING_READ(PORT_HOTPLUG_EN);
3958
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003959 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003960
3961 return 0;
3962}
3963
Egbert Eichbac56d52013-02-25 12:06:51 -05003964static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003965{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003966 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003967 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003968 u32 hotplug_en;
3969
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003970 assert_spin_locked(&dev_priv->irq_lock);
3971
Ville Syrjälä778eb332015-01-09 14:21:13 +02003972 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3973 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3974 /* Note HDMI and DP share hotplug bits */
3975 /* enable bits are the same for all generations */
3976 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003977 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Ville Syrjälä778eb332015-01-09 14:21:13 +02003978 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3979 /* Programming the CRT detection parameters tends
3980 to generate a spurious hotplug event about three
3981 seconds later. So just do it once.
3982 */
3983 if (IS_G4X(dev))
3984 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3985 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3986 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987
Ville Syrjälä778eb332015-01-09 14:21:13 +02003988 /* Ignore TV since it's buggy */
3989 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990}
3991
Daniel Vetterff1f5252012-10-02 15:10:55 +02003992static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003994 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003995 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 u32 iir, new_iir;
3997 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003999 u32 flip_mask =
4000 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4001 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002
Imre Deak2dd2a882015-02-24 11:14:30 +02004003 if (!intel_irqs_enabled(dev_priv))
4004 return IRQ_NONE;
4005
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006 iir = I915_READ(IIR);
4007
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004009 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004010 bool blc_event = false;
4011
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012 /* Can't rely on pipestat interrupt bit in iir as it might
4013 * have been cleared after the pipestat interrupt was received.
4014 * It doesn't set the bit in iir again, but it still produces
4015 * interrupts (for non-MSI).
4016 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004017 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004019 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020
Damien Lespiau055e3932014-08-18 13:49:10 +01004021 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004022 int reg = PIPESTAT(pipe);
4023 pipe_stats[pipe] = I915_READ(reg);
4024
4025 /*
4026 * Clear the PIPE*STAT regs before the IIR
4027 */
4028 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004030 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031 }
4032 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004033 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004034
4035 if (!irq_received)
4036 break;
4037
4038 ret = IRQ_HANDLED;
4039
4040 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004041 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4042 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004044 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004045 new_iir = I915_READ(IIR); /* Flush posted writes */
4046
Chris Wilsona266c7d2012-04-24 22:59:44 +01004047 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004048 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004050 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051
Damien Lespiau055e3932014-08-18 13:49:10 +01004052 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004053 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004054 i915_handle_vblank(dev, pipe, pipe, iir))
4055 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004056
4057 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4058 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004059
4060 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004061 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004063 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4064 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004065 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066
4067 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4068 intel_opregion_asle_intr(dev);
4069
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004070 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4071 gmbus_irq_handler(dev);
4072
Chris Wilsona266c7d2012-04-24 22:59:44 +01004073 /* With MSI, interrupts are only generated when iir
4074 * transitions from zero to nonzero. If another bit got
4075 * set while we were handling the existing iir bits, then
4076 * we would never get another interrupt.
4077 *
4078 * This is fine on non-MSI as well, as if we hit this path
4079 * we avoid exiting the interrupt handler only to generate
4080 * another one.
4081 *
4082 * Note that for MSI this could cause a stray interrupt report
4083 * if an interrupt landed in the time between writing IIR and
4084 * the posting read. This should be rare enough to never
4085 * trigger the 99% of 100,000 interrupts test for disabling
4086 * stray interrupts.
4087 */
4088 iir = new_iir;
4089 }
4090
4091 return ret;
4092}
4093
4094static void i965_irq_uninstall(struct drm_device * dev)
4095{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 int pipe;
4098
4099 if (!dev_priv)
4100 return;
4101
Chris Wilsonadca4732012-05-11 18:01:31 +01004102 I915_WRITE(PORT_HOTPLUG_EN, 0);
4103 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104
4105 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004106 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004107 I915_WRITE(PIPESTAT(pipe), 0);
4108 I915_WRITE(IMR, 0xffffffff);
4109 I915_WRITE(IER, 0x0);
4110
Damien Lespiau055e3932014-08-18 13:49:10 +01004111 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112 I915_WRITE(PIPESTAT(pipe),
4113 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4114 I915_WRITE(IIR, I915_READ(IIR));
4115}
4116
Daniel Vetterfca52a52014-09-30 10:56:45 +02004117/**
4118 * intel_irq_init - initializes irq support
4119 * @dev_priv: i915 device instance
4120 *
4121 * This function initializes all the irq support including work items, timers
4122 * and all the vtables. It does not setup the interrupt itself though.
4123 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004124void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004125{
Daniel Vetterb9632912014-09-30 10:56:44 +02004126 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004127
Jani Nikula77913b32015-06-18 13:06:16 +03004128 intel_hpd_init_work(dev_priv);
4129
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004130 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004131 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004132
Deepak Sa6706b42014-03-15 20:23:22 +05304133 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004134 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004135 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004136 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004137 else
4138 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304139
Chris Wilson737b1502015-01-26 18:03:03 +02004140 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4141 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004142
Tomas Janousek97a19a22012-12-08 13:48:13 +01004143 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004144
Daniel Vetterb9632912014-09-30 10:56:44 +02004145 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004146 dev->max_vblank_count = 0;
4147 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004148 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004149 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4150 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004151 } else {
4152 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4153 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004154 }
4155
Ville Syrjälä21da2702014-08-06 14:49:55 +03004156 /*
4157 * Opt out of the vblank disable timer on everything except gen2.
4158 * Gen2 doesn't have a hardware frame counter and so depends on
4159 * vblank interrupts to produce sane vblank seuquence numbers.
4160 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004161 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004162 dev->vblank_disable_immediate = true;
4163
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004164 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4165 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004166
Daniel Vetterb9632912014-09-30 10:56:44 +02004167 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004168 dev->driver->irq_handler = cherryview_irq_handler;
4169 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4170 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4171 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4172 dev->driver->enable_vblank = valleyview_enable_vblank;
4173 dev->driver->disable_vblank = valleyview_disable_vblank;
4174 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004175 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004176 dev->driver->irq_handler = valleyview_irq_handler;
4177 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4178 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4179 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4180 dev->driver->enable_vblank = valleyview_enable_vblank;
4181 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004182 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004183 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004184 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004185 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004186 dev->driver->irq_postinstall = gen8_irq_postinstall;
4187 dev->driver->irq_uninstall = gen8_irq_uninstall;
4188 dev->driver->enable_vblank = gen8_enable_vblank;
4189 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004190 if (HAS_PCH_SPLIT(dev))
4191 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4192 else
4193 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004194 } else if (HAS_PCH_SPLIT(dev)) {
4195 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004196 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004197 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4198 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4199 dev->driver->enable_vblank = ironlake_enable_vblank;
4200 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004201 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004202 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004203 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004204 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4205 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4206 dev->driver->irq_handler = i8xx_irq_handler;
4207 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004208 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004209 dev->driver->irq_preinstall = i915_irq_preinstall;
4210 dev->driver->irq_postinstall = i915_irq_postinstall;
4211 dev->driver->irq_uninstall = i915_irq_uninstall;
4212 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004213 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214 dev->driver->irq_preinstall = i965_irq_preinstall;
4215 dev->driver->irq_postinstall = i965_irq_postinstall;
4216 dev->driver->irq_uninstall = i965_irq_uninstall;
4217 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004218 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004219 if (I915_HAS_HOTPLUG(dev_priv))
4220 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004221 dev->driver->enable_vblank = i915_enable_vblank;
4222 dev->driver->disable_vblank = i915_disable_vblank;
4223 }
4224}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004225
Daniel Vetterfca52a52014-09-30 10:56:45 +02004226/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004227 * intel_irq_install - enables the hardware interrupt
4228 * @dev_priv: i915 device instance
4229 *
4230 * This function enables the hardware interrupt handling, but leaves the hotplug
4231 * handling still disabled. It is called after intel_irq_init().
4232 *
4233 * In the driver load and resume code we need working interrupts in a few places
4234 * but don't want to deal with the hassle of concurrent probe and hotplug
4235 * workers. Hence the split into this two-stage approach.
4236 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004237int intel_irq_install(struct drm_i915_private *dev_priv)
4238{
4239 /*
4240 * We enable some interrupt sources in our postinstall hooks, so mark
4241 * interrupts as enabled _before_ actually enabling them to avoid
4242 * special cases in our ordering checks.
4243 */
4244 dev_priv->pm.irqs_enabled = true;
4245
4246 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4247}
4248
Daniel Vetterfca52a52014-09-30 10:56:45 +02004249/**
4250 * intel_irq_uninstall - finilizes all irq handling
4251 * @dev_priv: i915 device instance
4252 *
4253 * This stops interrupt and hotplug handling and unregisters and frees all
4254 * resources acquired in the init functions.
4255 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004256void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4257{
4258 drm_irq_uninstall(dev_priv->dev);
4259 intel_hpd_cancel_work(dev_priv);
4260 dev_priv->pm.irqs_enabled = false;
4261}
4262
Daniel Vetterfca52a52014-09-30 10:56:45 +02004263/**
4264 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4265 * @dev_priv: i915 device instance
4266 *
4267 * This function is used to disable interrupts at runtime, both in the runtime
4268 * pm and the system suspend/resume code.
4269 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004270void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004271{
Daniel Vetterb9632912014-09-30 10:56:44 +02004272 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004273 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004274 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004275}
4276
Daniel Vetterfca52a52014-09-30 10:56:45 +02004277/**
4278 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4279 * @dev_priv: i915 device instance
4280 *
4281 * This function is used to enable interrupts at runtime, both in the runtime
4282 * pm and the system suspend/resume code.
4283 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004284void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004285{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004286 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004287 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4288 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004289}