blob: 77f33a472845e2548a63e74f73c2ec59f98e6293 [file] [log] [blame]
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301/**
Jayamohan Kallickal533c1652013-04-05 20:38:34 -07002 * Copyright (C) 2005 - 2013 Emulex
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05303 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070010 * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053011 *
12 * Contact Information:
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070013 * linux-drivers@emulex.com
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053014 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070015 * Emulex
16 * 3333 Susan Street
17 * Costa Mesa, CA 92626
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053018 */
19
20#ifndef _BEISCSI_MAIN_
21#define _BEISCSI_MAIN_
22
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053023#include <linux/kernel.h>
24#include <linux/pci.h>
Randy Dunlap82c57022010-05-04 10:29:52 -070025#include <linux/if_ether.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053026#include <linux/in.h>
John Soni Jose99bc5d52012-08-20 23:00:18 +053027#include <linux/ctype.h>
28#include <linux/module.h>
Jayamohan Kallickal3567f362013-09-28 15:35:58 -070029#include <linux/aer.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053030#include <scsi/scsi.h>
31#include <scsi/scsi_cmnd.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_host.h>
34#include <scsi/iscsi_proto.h>
35#include <scsi/libiscsi.h>
36#include <scsi/scsi_transport_iscsi.h>
37
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053038#define DRV_NAME "be2iscsi"
Jayamohan Kallickal214ab312013-09-28 15:36:00 -070039#define BUILD_STR "10.0.659.0"
Jayamohan Kallickal2f635882012-04-03 23:41:45 -050040#define BE_NAME "Emulex OneConnect" \
41 "Open-iSCSI Driver version" BUILD_STR
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053042#define DRV_DESC BE_NAME " " "Driver"
43
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053044#define BE_VENDOR_ID 0x19A2
John Soni Jose139a1b12012-10-20 04:43:20 +053045#define ELX_VENDOR_ID 0x10DF
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053046/* DEVICE ID's for BE2 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053047#define BE_DEVICE_ID1 0x212
48#define OC_DEVICE_ID1 0x702
49#define OC_DEVICE_ID2 0x703
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053050
51/* DEVICE ID's for BE3 */
52#define BE_DEVICE_ID2 0x222
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053053#define OC_DEVICE_ID3 0x712
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053054
John Soni Jose139a1b12012-10-20 04:43:20 +053055/* DEVICE ID for SKH */
56#define OC_SKH_ID1 0x722
57
Jayamohan Kallickal7da50872010-01-05 05:04:12 +053058#define BE2_IO_DEPTH 1024
59#define BE2_MAX_SESSIONS 256
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053060#define BE2_CMDS_PER_CXN 128
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053061#define BE2_TMFS 16
62#define BE2_NOPOUT_REQ 16
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053063#define BE2_SGE 32
64#define BE2_DEFPDU_HDR_SZ 64
65#define BE2_DEFPDU_DATA_SZ 8192
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053066
John Soni Jose22abeef2012-10-20 04:43:32 +053067#define MAX_CPUS 64
68#define BEISCSI_MAX_NUM_CPUS 7
John Soni Jose22abeef2012-10-20 04:43:32 +053069
Jayamohan Kallickal22661e22013-04-05 20:38:28 -070070#define BEISCSI_VER_STRLEN 32
John Soni Jose22abeef2012-10-20 04:43:32 +053071
Jayamohan Kallickalaa359032010-01-07 01:51:04 +053072#define BEISCSI_SGLIST_ELEMENTS 30
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053073
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053074#define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
Jayamohan Kallickale919dee2010-07-22 04:30:32 +053075#define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
Jayamohan Kallickal15a90fe2013-09-28 15:35:38 -070076#define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053077
78#define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
79#define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
80#define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
81#define BEISCSI_MAX_FRAGS_INIT 192
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053082#define BE_NUM_MSIX_ENTRIES 1
Jayamohan Kallickale9b91192010-07-22 04:24:53 +053083
84#define MPU_EP_CONTROL 0
85#define MPU_EP_SEMAPHORE 0xac
86#define BE2_SOFT_RESET 0x5c
87#define BE2_PCI_ONLINE0 0xb0
88#define BE2_PCI_ONLINE1 0xb4
89#define BE2_SET_RESET 0x80
90#define BE2_MPU_IRAM_ONLINE 0x00000080
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053091
92#define BE_SENSE_INFO_SIZE 258
93#define BE_ISCSI_PDU_HEADER_SIZE 64
94#define BE_MIN_MEM_SIZE 16384
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053095#define MAX_CMD_SZ 65536
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053096#define IIOC_SCSI_DATA 0x05 /* Write Operation */
97
John Soni Jose9aef4202012-08-20 23:00:08 +053098#define INVALID_SESS_HANDLE 0xFFFFFFFF
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053099
Jayamohan Kallickal9343be72014-01-29 02:16:43 -0500100/**
101 * Adapter States
102 **/
Jayamohan Kallickal3567f362013-09-28 15:35:58 -0700103#define BE_ADAPTER_LINK_UP 0x001
104#define BE_ADAPTER_LINK_DOWN 0x002
105#define BE_ADAPTER_PCI_ERR 0x004
Jayamohan Kallickal9343be72014-01-29 02:16:43 -0500106#define BE_ADAPTER_STATE_SHUTDOWN 0x008
107
Jayamohan Kallickal3567f362013-09-28 15:35:58 -0700108
109#define BEISCSI_CLEAN_UNLOAD 0x01
110#define BEISCSI_EEH_UNLOAD 0x02
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530111/**
112 * hardware needs the async PDU buffers to be posted in multiples of 8
113 * So have atleast 8 of them by default
114 */
115
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700116#define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
117 (phwi->phwi_ctxt->pasync_ctx[ulp_num])
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530118
119/********* Memory BAR register ************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530120#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530121/**
122 * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
123 * Disable" may still globally block interrupts in addition to individual
124 * interrupt masks; a mechanism for the device driver to block all interrupts
125 * atomically without having to arbitrate for the PCI Interrupt Disable bit
126 * with the OS.
127 */
128#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
129
130/********* ISR0 Register offset **********/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530131#define CEV_ISR0_OFFSET 0xC18
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530132#define CEV_ISR_SIZE 4
133
134/**
135 * Macros for reading/writing a protection domain or CSR registers
136 * in BladeEngine.
137 */
138
139#define DB_TXULP0_OFFSET 0x40
140#define DB_RXULP0_OFFSET 0xA0
141/********* Event Q door bell *************/
142#define DB_EQ_OFFSET DB_CQ_OFFSET
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500143#define DB_EQ_RING_ID_LOW_MASK 0x1FF /* bits 0 - 8 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530144/* Clear the interrupt for this eq */
145#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
146/* Must be 1 */
147#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500148/* Higher Order EQ_ID bit */
149#define DB_EQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
150#define DB_EQ_HIGH_SET_SHIFT 11
151#define DB_EQ_HIGH_FEILD_SHIFT 9
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530152/* Number of event entries processed */
153#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
154/* Rearm bit */
155#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
156
157/********* Compl Q door bell *************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530158#define DB_CQ_OFFSET 0x120
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500159#define DB_CQ_RING_ID_LOW_MASK 0x3FF /* bits 0 - 9 */
160/* Higher Order CQ_ID bit */
161#define DB_CQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
162#define DB_CQ_HIGH_SET_SHIFT 11
163#define DB_CQ_HIGH_FEILD_SHIFT 10
164
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530165/* Number of event entries processed */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530166#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530167/* Rearm bit */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530168#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530169
170#define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700171#define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
172 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
173#define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
174 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530175
176#define PAGES_REQUIRED(x) \
177 ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
178
Jayamohan Kallickal8fcfb212011-08-24 16:05:30 -0700179#define BEISCSI_MSI_NAME 20 /* size of msi_name string */
180
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700181#define MEM_DESCR_OFFSET 8
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700182#define BEISCSI_DEFQ_HDR 1
183#define BEISCSI_DEFQ_DATA 0
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530184enum be_mem_enum {
185 HWI_MEM_ADDN_CONTEXT,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530186 HWI_MEM_WRB,
187 HWI_MEM_WRBH,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530188 HWI_MEM_SGLH,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530189 HWI_MEM_SGE,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700190 HWI_MEM_TEMPLATE_HDR_ULP0,
191 HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700192 HWI_MEM_ASYNC_DATA_BUF_ULP0,
193 HWI_MEM_ASYNC_HEADER_RING_ULP0,
194 HWI_MEM_ASYNC_DATA_RING_ULP0,
195 HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700196 HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700197 HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700198 HWI_MEM_TEMPLATE_HDR_ULP1,
199 HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700200 HWI_MEM_ASYNC_DATA_BUF_ULP1,
201 HWI_MEM_ASYNC_HEADER_RING_ULP1,
202 HWI_MEM_ASYNC_DATA_RING_ULP1,
203 HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700204 HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700205 HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530206 ISCSI_MEM_GLOBAL_HEADER,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530207 SE_MEM_MAX
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530208};
209
210struct be_bus_address32 {
211 unsigned int address_lo;
212 unsigned int address_hi;
213};
214
215struct be_bus_address64 {
216 unsigned long long address;
217};
218
219struct be_bus_address {
220 union {
221 struct be_bus_address32 a32;
222 struct be_bus_address64 a64;
223 } u;
224};
225
226struct mem_array {
227 struct be_bus_address bus_address; /* Bus address of location */
228 void *virtual_address; /* virtual address to the location */
229 unsigned int size; /* Size required by memory block */
230};
231
232struct be_mem_descriptor {
233 unsigned int index; /* Index of this memory parameter */
234 unsigned int category; /* type indicates cached/non-cached */
235 unsigned int num_elements; /* number of elements in this
236 * descriptor
237 */
238 unsigned int alignment_mask; /* Alignment mask for this block */
239 unsigned int size_in_bytes; /* Size required by memory block */
240 struct mem_array *mem_array;
241};
242
243struct sgl_handle {
244 unsigned int sgl_index;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530245 unsigned int type;
246 unsigned int cid;
247 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530248 struct iscsi_sge *pfrag;
249};
250
251struct hba_parameters {
252 unsigned int ios_per_ctrl;
253 unsigned int cxns_per_ctrl;
254 unsigned int asyncpdus_per_ctrl;
255 unsigned int icds_per_ctrl;
256 unsigned int num_sge_per_io;
257 unsigned int defpdu_hdr_sz;
258 unsigned int defpdu_data_sz;
259 unsigned int num_cq_entries;
260 unsigned int num_eq_entries;
261 unsigned int wrbs_per_cxn;
262 unsigned int crashmode;
263 unsigned int hba_num;
264
265 unsigned int mgmt_ws_sz;
266 unsigned int hwi_ws_sz;
267
268 unsigned int eto;
269 unsigned int ldto;
270
271 unsigned int dbg_flags;
272 unsigned int num_cxn;
273
274 unsigned int eq_timer;
275 /**
276 * These are calculated from other params. They're here
277 * for debug purposes
278 */
279 unsigned int num_mcc_pages;
280 unsigned int num_mcc_cq_pages;
281 unsigned int num_cq_pages;
282 unsigned int num_eq_pages;
283
284 unsigned int num_async_pdu_buf_pages;
285 unsigned int num_async_pdu_buf_sgl_pages;
286 unsigned int num_async_pdu_buf_cq_pages;
287
288 unsigned int num_async_pdu_hdr_pages;
289 unsigned int num_async_pdu_hdr_sgl_pages;
290 unsigned int num_async_pdu_hdr_cq_pages;
291
292 unsigned int num_sge;
293};
294
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530295struct invalidate_command_table {
296 unsigned short icd;
297 unsigned short cid;
298} __packed;
299
Jayamohan Kallickal4eea99d2013-09-28 15:35:48 -0700300#define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
301 (phwi_ctrlr->wrb_context[cri].ulp_num)
302struct hwi_wrb_context {
303 struct list_head wrb_handle_list;
304 struct list_head wrb_handle_drvr_list;
305 struct wrb_handle **pwrb_handle_base;
306 struct wrb_handle **pwrb_handle_basestd;
307 struct iscsi_wrb *plast_wrb;
308 unsigned short alloc_index;
309 unsigned short free_index;
310 unsigned short wrb_handles_available;
311 unsigned short cid;
312 uint8_t ulp_num; /* ULP to which CID binded */
313 uint16_t register_set;
314 uint16_t doorbell_format;
315 uint32_t doorbell_offset;
316};
317
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700318struct ulp_cid_info {
319 unsigned short *cid_array;
320 unsigned short avlbl_cids;
321 unsigned short cid_alloc;
322 unsigned short cid_free;
323};
324
Jayamohan Kallickal4eea99d2013-09-28 15:35:48 -0700325#include "be.h"
Jayamohan Kallickal2c9dfd32013-04-05 20:38:26 -0700326#define chip_be2(phba) (phba->generation == BE_GEN2)
327#define chip_be3_r(phba) (phba->generation == BE_GEN3)
328#define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700329
330#define BEISCSI_ULP0 0
331#define BEISCSI_ULP1 1
332#define BEISCSI_ULP_COUNT 2
333#define BEISCSI_ULP0_LOADED 0x01
334#define BEISCSI_ULP1_LOADED 0x02
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700335
336#define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
337 (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
338#define BEISCSI_ULP0_AVLBL_CID(phba) \
339 BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
340#define BEISCSI_ULP1_AVLBL_CID(phba) \
341 BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
342
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530343struct beiscsi_hba {
344 struct hba_parameters params;
345 struct hwi_controller *phwi_ctrlr;
346 unsigned int mem_req[SE_MEM_MAX];
347 /* PCI BAR mapped addresses */
348 u8 __iomem *csr_va; /* CSR */
349 u8 __iomem *db_va; /* Door Bell */
350 u8 __iomem *pci_va; /* PCI Config */
351 struct be_bus_address csr_pa; /* CSR */
352 struct be_bus_address db_pa; /* CSR */
353 struct be_bus_address pci_pa; /* CSR */
354 /* PCI representation of our HBA */
355 struct pci_dev *pcidev;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530356 unsigned short asic_revision;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530357 unsigned int num_cpus;
358 unsigned int nxt_cqid;
John Soni Jose22abeef2012-10-20 04:43:32 +0530359 struct msix_entry msix_entries[MAX_CPUS];
360 char *msi_name[MAX_CPUS];
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530361 bool msix_enabled;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530362 struct be_mem_descriptor *init_mem;
363
364 unsigned short io_sgl_alloc_index;
365 unsigned short io_sgl_free_index;
366 unsigned short io_sgl_hndl_avbl;
367 struct sgl_handle **io_sgl_hndl_base;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530368 struct sgl_handle **sgl_hndl_array;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530369
370 unsigned short eh_sgl_alloc_index;
371 unsigned short eh_sgl_free_index;
372 unsigned short eh_sgl_hndl_avbl;
373 struct sgl_handle **eh_sgl_hndl_base;
374 spinlock_t io_sgl_lock;
375 spinlock_t mgmt_sgl_lock;
376 spinlock_t isr_lock;
Jayamohan Kallickal8f09a3b2013-09-28 15:35:42 -0700377 spinlock_t async_pdu_lock;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530378 unsigned int age;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530379 struct list_head hba_queue;
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700380#define BE_MAX_SESSION 2048
381#define BE_SET_CID_TO_CRI(cri_index, cid) \
382 (phba->cid_to_cri_map[cid] = cri_index)
383#define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
384 unsigned short cid_to_cri_map[BE_MAX_SESSION];
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700385 struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530386 struct iscsi_endpoint **ep_array;
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700387 struct beiscsi_conn **conn_table;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530388 struct iscsi_boot_kset *boot_kset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530389 struct Scsi_Host *shost;
Mike Christie0e438952012-04-03 23:41:51 -0500390 struct iscsi_iface *ipv4_iface;
391 struct iscsi_iface *ipv6_iface;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530392 struct {
393 /**
394 * group together since they are used most frequently
395 * for cid to cri conversion
396 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530397 unsigned int phys_port;
Jayamohan Kallickal68c26a32013-09-28 15:35:54 -0700398 unsigned int eqid_count;
399 unsigned int cqid_count;
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700400 unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
401#define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700402 (phba->fw_config.iscsi_cid_count[ulp_num])
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700403 unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
404 unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
405 unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
406 unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
407 unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530408
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530409 unsigned short iscsi_features;
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700410 uint16_t dual_ulp_aware;
411 unsigned long ulp_supported;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530412 } fw_config;
413
John Soni Josee175def2012-10-20 04:45:40 +0530414 unsigned int state;
415 bool fw_timeout;
416 bool ue_detected;
417 struct delayed_work beiscsi_hw_check_task;
418
Jayamohan Kallickal6c831852013-09-28 15:35:40 -0700419 bool mac_addr_set;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530420 u8 mac_address[ETH_ALEN];
Jayamohan Kallickal22661e22013-04-05 20:38:28 -0700421 char fw_ver_str[BEISCSI_VER_STRLEN];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530422 char wq_name[20];
423 struct workqueue_struct *wq; /* The actuak work queue */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530424 struct be_ctrl_info ctrl;
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +0530425 unsigned int generation;
Mike Christie0e438952012-04-03 23:41:51 -0500426 unsigned int interface_handle;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530427 struct mgmt_session_info boot_sess;
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530428 struct invalidate_command_table inv_tbl[128];
429
John Soni Jose99bc5d52012-08-20 23:00:18 +0530430 unsigned int attr_log_enable;
John Soni Jose09a10932012-10-20 04:44:23 +0530431 int (*iotask_fn)(struct iscsi_task *,
432 struct scatterlist *sg,
433 uint32_t num_sg, uint32_t xferlen,
434 uint32_t writedir);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530435};
436
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530437struct beiscsi_session {
438 struct pci_pool *bhs_pool;
439};
440
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530441/**
442 * struct beiscsi_conn - iscsi connection structure
443 */
444struct beiscsi_conn {
445 struct iscsi_conn *conn;
446 struct beiscsi_hba *phba;
447 u32 exp_statsn;
Jayamohan Kallickal1e4be6f2013-09-28 15:35:50 -0700448 u32 doorbell_offset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530449 u32 beiscsi_conn_cid;
450 struct beiscsi_endpoint *ep;
451 unsigned short login_in_progress;
Jayamohan Kallickald2cecf02010-07-22 04:25:40 +0530452 struct wrb_handle *plogin_wrb_handle;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530453 struct sgl_handle *plogin_sgl_handle;
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530454 struct beiscsi_session *beiscsi_sess;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530455 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530456};
457
458/* This structure is used by the chip */
459struct pdu_data_out {
460 u32 dw[12];
461};
462/**
463 * Pseudo amap definition in which each bit of the actual structure is defined
464 * as a byte: used to calculate offset/shift/mask of each field
465 */
466struct amap_pdu_data_out {
467 u8 opcode[6]; /* opcode */
468 u8 rsvd0[2]; /* should be 0 */
469 u8 rsvd1[7];
470 u8 final_bit; /* F bit */
471 u8 rsvd2[16];
472 u8 ahs_length[8]; /* no AHS */
473 u8 data_len_hi[8];
474 u8 data_len_lo[16]; /* DataSegmentLength */
475 u8 lun[64];
476 u8 itt[32]; /* ITT; initiator task tag */
477 u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
478 u8 rsvd3[32];
479 u8 exp_stat_sn[32];
480 u8 rsvd4[32];
481 u8 data_sn[32];
482 u8 buffer_offset[32];
483 u8 rsvd5[32];
484};
485
486struct be_cmd_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000487 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530488 unsigned char pad1[16];
489 struct pdu_data_out iscsi_data_pdu;
490 unsigned char pad2[BE_SENSE_INFO_SIZE -
491 sizeof(struct pdu_data_out)];
492};
493
494struct beiscsi_io_task {
495 struct wrb_handle *pwrb_handle;
496 struct sgl_handle *psgl_handle;
497 struct beiscsi_conn *conn;
498 struct scsi_cmnd *scsi_cmnd;
499 unsigned int cmd_sn;
500 unsigned int flags;
501 unsigned short cid;
502 unsigned short header_len;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530503 itt_t libiscsi_itt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530504 struct be_cmd_bhs *cmd_bhs;
505 struct be_bus_address bhs_pa;
506 unsigned short bhs_len;
John Soni Josed629c472012-10-20 04:42:00 +0530507 dma_addr_t mtask_addr;
508 uint32_t mtask_data_count;
John Soni Jose09a10932012-10-20 04:44:23 +0530509 uint8_t wrb_type;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530510};
511
512struct be_nonio_bhs {
513 struct iscsi_hdr iscsi_hdr;
514 unsigned char pad1[16];
515 struct pdu_data_out iscsi_data_pdu;
516 unsigned char pad2[BE_SENSE_INFO_SIZE -
517 sizeof(struct pdu_data_out)];
518};
519
520struct be_status_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000521 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530522 unsigned char pad1[16];
523 /**
524 * The plus 2 below is to hold the sense info length that gets
525 * DMA'ed by RxULP
526 */
527 unsigned char sense_info[BE_SENSE_INFO_SIZE];
528};
529
530struct iscsi_sge {
531 u32 dw[4];
532};
533
534/**
535 * Pseudo amap definition in which each bit of the actual structure is defined
536 * as a byte: used to calculate offset/shift/mask of each field
537 */
538struct amap_iscsi_sge {
539 u8 addr_hi[32];
540 u8 addr_lo[32];
541 u8 sge_offset[22]; /* DWORD 2 */
542 u8 rsvd0[9]; /* DWORD 2 */
543 u8 last_sge; /* DWORD 2 */
544 u8 len[17]; /* DWORD 3 */
545 u8 rsvd1[15]; /* DWORD 3 */
546};
547
548struct beiscsi_offload_params {
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700549 u32 dw[6];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530550};
551
552#define OFFLD_PARAMS_ERL 0x00000003
553#define OFFLD_PARAMS_DDE 0x00000004
554#define OFFLD_PARAMS_HDE 0x00000008
555#define OFFLD_PARAMS_IR2T 0x00000010
556#define OFFLD_PARAMS_IMD 0x00000020
John Soni Joseacb96932012-10-20 04:44:35 +0530557#define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
558#define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
559#define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530560
561/**
562 * Pseudo amap definition in which each bit of the actual structure is defined
563 * as a byte: used to calculate offset/shift/mask of each field
564 */
565struct amap_beiscsi_offload_params {
566 u8 max_burst_length[32];
567 u8 max_send_data_segment_length[32];
568 u8 first_burst_length[32];
569 u8 erl[2];
570 u8 dde[1];
571 u8 hde[1];
572 u8 ir2t[1];
573 u8 imd[1];
John Soni Joseacb96932012-10-20 04:44:35 +0530574 u8 data_seq_inorder[1];
575 u8 pdu_seq_inorder[1];
576 u8 max_r2t[16];
577 u8 pad[8];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530578 u8 exp_statsn[32];
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700579 u8 max_recv_data_segment_length[32];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530580};
581
582/* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
583 struct beiscsi_hba *phba, struct sol_cqe *psol);*/
584
585struct async_pdu_handle {
586 struct list_head link;
587 struct be_bus_address pa;
588 void *pbuffer;
589 unsigned int consumed;
590 unsigned char index;
591 unsigned char is_header;
592 unsigned short cri;
593 unsigned long buffer_len;
594};
595
596struct hwi_async_entry {
597 struct {
598 unsigned char hdr_received;
599 unsigned char hdr_len;
600 unsigned short bytes_received;
601 unsigned int bytes_needed;
602 struct list_head list;
603 } wait_queue;
604
605 struct list_head header_busy_list;
606 struct list_head data_busy_list;
607};
608
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530609struct hwi_async_pdu_context {
610 struct {
611 struct be_bus_address pa_base;
612 void *va_base;
613 void *ring_base;
614 struct async_pdu_handle *handle_base;
615
616 unsigned int host_write_ptr;
617 unsigned int ep_read_ptr;
618 unsigned int writables;
619
620 unsigned int free_entries;
621 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530622
623 struct list_head free_list;
624 } async_header;
625
626 struct {
627 struct be_bus_address pa_base;
628 void *va_base;
629 void *ring_base;
630 struct async_pdu_handle *handle_base;
631
632 unsigned int host_write_ptr;
633 unsigned int ep_read_ptr;
634 unsigned int writables;
635
636 unsigned int free_entries;
637 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530638 struct list_head free_list;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530639 } async_data;
640
Jayamohan Kallickaldc63aac2012-04-03 23:41:36 -0500641 unsigned int buffer_size;
642 unsigned int num_entries;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700643#define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
644 unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530645 /**
646 * This is a varying size list! Do not add anything
647 * after this entry!!
648 */
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700649 struct hwi_async_entry *async_entry;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530650};
651
652#define PDUCQE_CODE_MASK 0x0000003F
653#define PDUCQE_DPL_MASK 0xFFFF0000
654#define PDUCQE_INDEX_MASK 0x0000FFFF
655
656struct i_t_dpdu_cqe {
657 u32 dw[4];
658} __packed;
659
660/**
661 * Pseudo amap definition in which each bit of the actual structure is defined
662 * as a byte: used to calculate offset/shift/mask of each field
663 */
664struct amap_i_t_dpdu_cqe {
665 u8 db_addr_hi[32];
666 u8 db_addr_lo[32];
667 u8 code[6];
668 u8 cid[10];
669 u8 dpl[16];
670 u8 index[16];
671 u8 num_cons[10];
672 u8 rsvd0[4];
673 u8 final;
674 u8 valid;
675} __packed;
676
John Soni Jose73133262012-10-20 04:44:49 +0530677struct amap_i_t_dpdu_cqe_v2 {
678 u8 db_addr_hi[32]; /* DWORD 0 */
679 u8 db_addr_lo[32]; /* DWORD 1 */
680 u8 code[6]; /* DWORD 2 */
681 u8 num_cons; /* DWORD 2*/
682 u8 rsvd0[8]; /* DWORD 2 */
683 u8 dpl[17]; /* DWORD 2 */
684 u8 index[16]; /* DWORD 3 */
685 u8 cid[13]; /* DWORD 3 */
686 u8 rsvd1; /* DWORD 3 */
687 u8 final; /* DWORD 3 */
688 u8 valid; /* DWORD 3 */
689} __packed;
690
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530691#define CQE_VALID_MASK 0x80000000
692#define CQE_CODE_MASK 0x0000003F
693#define CQE_CID_MASK 0x0000FFC0
694
695#define EQE_VALID_MASK 0x00000001
696#define EQE_MAJORCODE_MASK 0x0000000E
697#define EQE_RESID_MASK 0xFFFF0000
698
699struct be_eq_entry {
700 u32 dw[1];
701} __packed;
702
703/**
704 * Pseudo amap definition in which each bit of the actual structure is defined
705 * as a byte: used to calculate offset/shift/mask of each field
706 */
707struct amap_eq_entry {
708 u8 valid; /* DWORD 0 */
709 u8 major_code[3]; /* DWORD 0 */
710 u8 minor_code[12]; /* DWORD 0 */
711 u8 resource_id[16]; /* DWORD 0 */
712
713} __packed;
714
715struct cq_db {
716 u32 dw[1];
717} __packed;
718
719/**
720 * Pseudo amap definition in which each bit of the actual structure is defined
721 * as a byte: used to calculate offset/shift/mask of each field
722 */
723struct amap_cq_db {
724 u8 qid[10];
725 u8 event[1];
726 u8 rsvd0[5];
727 u8 num_popped[13];
728 u8 rearm[1];
729 u8 rsvd1[2];
730} __packed;
731
732void beiscsi_process_eq(struct beiscsi_hba *phba);
733
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530734struct iscsi_wrb {
735 u32 dw[16];
736} __packed;
737
738#define WRB_TYPE_MASK 0xF0000000
John Soni Jose09a10932012-10-20 04:44:23 +0530739#define SKH_WRB_TYPE_OFFSET 27
740#define BE_WRB_TYPE_OFFSET 28
741
742#define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
743 (pwrb->dw[0] |= (wrb_type << type_offset))
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530744
745/**
746 * Pseudo amap definition in which each bit of the actual structure is defined
747 * as a byte: used to calculate offset/shift/mask of each field
748 */
749struct amap_iscsi_wrb {
750 u8 lun[14]; /* DWORD 0 */
751 u8 lt; /* DWORD 0 */
752 u8 invld; /* DWORD 0 */
753 u8 wrb_idx[8]; /* DWORD 0 */
754 u8 dsp; /* DWORD 0 */
755 u8 dmsg; /* DWORD 0 */
756 u8 undr_run; /* DWORD 0 */
757 u8 over_run; /* DWORD 0 */
758 u8 type[4]; /* DWORD 0 */
759 u8 ptr2nextwrb[8]; /* DWORD 1 */
760 u8 r2t_exp_dtl[24]; /* DWORD 1 */
761 u8 sgl_icd_idx[12]; /* DWORD 2 */
762 u8 rsvd0[20]; /* DWORD 2 */
763 u8 exp_data_sn[32]; /* DWORD 3 */
764 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
765 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
766 u8 cmdsn_itt[32]; /* DWORD 6 */
767 u8 dif_ref_tag[32]; /* DWORD 7 */
768 u8 sge0_addr_hi[32]; /* DWORD 8 */
769 u8 sge0_addr_lo[32]; /* DWORD 9 */
770 u8 sge0_offset[22]; /* DWORD 10 */
771 u8 pbs; /* DWORD 10 */
772 u8 dif_mode[2]; /* DWORD 10 */
773 u8 rsvd1[6]; /* DWORD 10 */
774 u8 sge0_last; /* DWORD 10 */
775 u8 sge0_len[17]; /* DWORD 11 */
776 u8 dif_meta_tag[14]; /* DWORD 11 */
777 u8 sge0_in_ddr; /* DWORD 11 */
778 u8 sge1_addr_hi[32]; /* DWORD 12 */
779 u8 sge1_addr_lo[32]; /* DWORD 13 */
780 u8 sge1_r2t_offset[22]; /* DWORD 14 */
781 u8 rsvd2[9]; /* DWORD 14 */
782 u8 sge1_last; /* DWORD 14 */
783 u8 sge1_len[17]; /* DWORD 15 */
784 u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
785 u8 rsvd3[2]; /* DWORD 15 */
786 u8 sge1_in_ddr; /* DWORD 15 */
787
788} __packed;
789
John Soni Jose09a10932012-10-20 04:44:23 +0530790struct amap_iscsi_wrb_v2 {
791 u8 r2t_exp_dtl[25]; /* DWORD 0 */
792 u8 rsvd0[2]; /* DWORD 0*/
793 u8 type[5]; /* DWORD 0 */
794 u8 ptr2nextwrb[8]; /* DWORD 1 */
795 u8 wrb_idx[8]; /* DWORD 1 */
796 u8 lun[16]; /* DWORD 1 */
797 u8 sgl_idx[16]; /* DWORD 2 */
798 u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
799 u8 exp_data_sn[32]; /* DWORD 3 */
800 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
801 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
802 u8 cq_id[16]; /* DWORD 6 */
803 u8 rsvd1[16]; /* DWORD 6 */
804 u8 cmdsn_itt[32]; /* DWORD 7 */
805 u8 sge0_addr_hi[32]; /* DWORD 8 */
806 u8 sge0_addr_lo[32]; /* DWORD 9 */
807 u8 sge0_offset[24]; /* DWORD 10 */
808 u8 rsvd2[7]; /* DWORD 10 */
809 u8 sge0_last; /* DWORD 10 */
810 u8 sge0_len[17]; /* DWORD 11 */
811 u8 rsvd3[7]; /* DWORD 11 */
812 u8 diff_enbl; /* DWORD 11 */
813 u8 u_run; /* DWORD 11 */
814 u8 o_run; /* DWORD 11 */
815 u8 invalid; /* DWORD 11 */
816 u8 dsp; /* DWORD 11 */
817 u8 dmsg; /* DWORD 11 */
818 u8 rsvd4; /* DWORD 11 */
819 u8 lt; /* DWORD 11 */
820 u8 sge1_addr_hi[32]; /* DWORD 12 */
821 u8 sge1_addr_lo[32]; /* DWORD 13 */
822 u8 sge1_r2t_offset[24]; /* DWORD 14 */
823 u8 rsvd5[7]; /* DWORD 14 */
824 u8 sge1_last; /* DWORD 14 */
825 u8 sge1_len[17]; /* DWORD 15 */
826 u8 rsvd6[15]; /* DWORD 15 */
827} __packed;
828
829
Jayamohan Kallickald5431482010-01-05 05:06:21 +0530830struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530831void
832free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
833
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530834void beiscsi_process_all_cqs(struct work_struct *work);
Jayamohan Kallickal4a4a11b2013-04-05 20:38:31 -0700835void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
836 struct iscsi_task *task);
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530837
Jayamohan Kallickale08b3c82014-01-29 02:16:42 -0500838void hwi_ring_cq_db(struct beiscsi_hba *phba,
839 unsigned int id, unsigned int num_processed,
840 unsigned char rearm, unsigned char event);
John Soni Jose7a158002012-10-20 04:45:51 +0530841static inline bool beiscsi_error(struct beiscsi_hba *phba)
842{
843 return phba->ue_detected || phba->fw_timeout;
844}
845
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530846struct pdu_nop_out {
847 u32 dw[12];
848};
849
850/**
851 * Pseudo amap definition in which each bit of the actual structure is defined
852 * as a byte: used to calculate offset/shift/mask of each field
853 */
854struct amap_pdu_nop_out {
855 u8 opcode[6]; /* opcode 0x00 */
856 u8 i_bit; /* I Bit */
857 u8 x_bit; /* reserved; should be 0 */
858 u8 fp_bit_filler1[7];
859 u8 f_bit; /* always 1 */
860 u8 reserved1[16];
861 u8 ahs_length[8]; /* no AHS */
862 u8 data_len_hi[8];
863 u8 data_len_lo[16]; /* DataSegmentLength */
864 u8 lun[64];
865 u8 itt[32]; /* initiator id for ping or 0xffffffff */
866 u8 ttt[32]; /* target id for ping or 0xffffffff */
867 u8 cmd_sn[32];
868 u8 exp_stat_sn[32];
869 u8 reserved5[128];
870};
871
872#define PDUBASE_OPCODE_MASK 0x0000003F
873#define PDUBASE_DATALENHI_MASK 0x0000FF00
874#define PDUBASE_DATALENLO_MASK 0xFFFF0000
875
876struct pdu_base {
877 u32 dw[16];
878} __packed;
879
880/**
881 * Pseudo amap definition in which each bit of the actual structure is defined
882 * as a byte: used to calculate offset/shift/mask of each field
883 */
884struct amap_pdu_base {
885 u8 opcode[6];
886 u8 i_bit; /* immediate bit */
887 u8 x_bit; /* reserved, always 0 */
888 u8 reserved1[24]; /* opcode-specific fields */
889 u8 ahs_length[8]; /* length units is 4 byte words */
890 u8 data_len_hi[8];
891 u8 data_len_lo[16]; /* DatasegmentLength */
892 u8 lun[64]; /* lun or opcode-specific fields */
893 u8 itt[32]; /* initiator task tag */
894 u8 reserved4[224];
895};
896
897struct iscsi_target_context_update_wrb {
898 u32 dw[16];
899} __packed;
900
901/**
902 * Pseudo amap definition in which each bit of the actual structure is defined
903 * as a byte: used to calculate offset/shift/mask of each field
904 */
John Soni Joseacb96932012-10-20 04:44:35 +0530905#define BE_TGT_CTX_UPDT_CMD 0x07
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530906struct amap_iscsi_target_context_update_wrb {
907 u8 lun[14]; /* DWORD 0 */
908 u8 lt; /* DWORD 0 */
909 u8 invld; /* DWORD 0 */
910 u8 wrb_idx[8]; /* DWORD 0 */
911 u8 dsp; /* DWORD 0 */
912 u8 dmsg; /* DWORD 0 */
913 u8 undr_run; /* DWORD 0 */
914 u8 over_run; /* DWORD 0 */
915 u8 type[4]; /* DWORD 0 */
916 u8 ptr2nextwrb[8]; /* DWORD 1 */
917 u8 max_burst_length[19]; /* DWORD 1 */
918 u8 rsvd0[5]; /* DWORD 1 */
919 u8 rsvd1[15]; /* DWORD 2 */
920 u8 max_send_data_segment_length[17]; /* DWORD 2 */
921 u8 first_burst_length[14]; /* DWORD 3 */
922 u8 rsvd2[2]; /* DWORD 3 */
923 u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
924 u8 rsvd3[5]; /* DWORD 3 */
925 u8 session_state[3]; /* DWORD 3 */
926 u8 rsvd4[16]; /* DWORD 4 */
927 u8 tx_jumbo; /* DWORD 4 */
928 u8 hde; /* DWORD 4 */
929 u8 dde; /* DWORD 4 */
930 u8 erl[2]; /* DWORD 4 */
931 u8 domain_id[5]; /* DWORD 4 */
932 u8 mode; /* DWORD 4 */
933 u8 imd; /* DWORD 4 */
934 u8 ir2t; /* DWORD 4 */
935 u8 notpredblq[2]; /* DWORD 4 */
936 u8 compltonack; /* DWORD 4 */
937 u8 stat_sn[32]; /* DWORD 5 */
938 u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
939 u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
940 u8 pad_addr_hi[32]; /* DWORD 8 */
941 u8 pad_addr_lo[32]; /* DWORD 9 */
942 u8 rsvd5[32]; /* DWORD 10 */
943 u8 rsvd6[32]; /* DWORD 11 */
944 u8 rsvd7[32]; /* DWORD 12 */
945 u8 rsvd8[32]; /* DWORD 13 */
946 u8 rsvd9[32]; /* DWORD 14 */
947 u8 rsvd10[32]; /* DWORD 15 */
948
949} __packed;
950
John Soni Joseacb96932012-10-20 04:44:35 +0530951#define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
952#define BEISCSI_MAX_CXNS 1
953struct amap_iscsi_target_context_update_wrb_v2 {
954 u8 max_burst_length[24]; /* DWORD 0 */
955 u8 rsvd0[3]; /* DWORD 0 */
956 u8 type[5]; /* DWORD 0 */
957 u8 ptr2nextwrb[8]; /* DWORD 1 */
958 u8 wrb_idx[8]; /* DWORD 1 */
959 u8 rsvd1[16]; /* DWORD 1 */
960 u8 max_send_data_segment_length[24]; /* DWORD 2 */
961 u8 rsvd2[8]; /* DWORD 2 */
962 u8 first_burst_length[24]; /* DWORD 3 */
963 u8 rsvd3[8]; /* DOWRD 3 */
964 u8 max_r2t[16]; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700965 u8 rsvd4; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530966 u8 hde; /* DWORD 4 */
967 u8 dde; /* DWORD 4 */
968 u8 erl[2]; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700969 u8 rsvd5[6]; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530970 u8 imd; /* DWORD 4 */
971 u8 ir2t; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700972 u8 rsvd6[3]; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530973 u8 stat_sn[32]; /* DWORD 5 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700974 u8 rsvd7[32]; /* DWORD 6 */
975 u8 rsvd8[32]; /* DWORD 7 */
John Soni Joseacb96932012-10-20 04:44:35 +0530976 u8 max_recv_dataseg_len[24]; /* DWORD 8 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700977 u8 rsvd9[8]; /* DWORD 8 */
978 u8 rsvd10[32]; /* DWORD 9 */
979 u8 rsvd11[32]; /* DWORD 10 */
John Soni Joseacb96932012-10-20 04:44:35 +0530980 u8 max_cxns[16]; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700981 u8 rsvd12[11]; /* DWORD 11*/
John Soni Joseacb96932012-10-20 04:44:35 +0530982 u8 invld; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700983 u8 rsvd13;/* DWORD 11*/
John Soni Joseacb96932012-10-20 04:44:35 +0530984 u8 dmsg; /* DWORD 11 */
985 u8 data_seq_inorder; /* DWORD 11 */
986 u8 pdu_seq_inorder; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700987 u8 rsvd14[32]; /*DWORD 12 */
988 u8 rsvd15[32]; /* DWORD 13 */
989 u8 rsvd16[32]; /* DWORD 14 */
990 u8 rsvd17[32]; /* DWORD 15 */
John Soni Joseacb96932012-10-20 04:44:35 +0530991} __packed;
992
993
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530994struct be_ring {
995 u32 pages; /* queue size in pages */
996 u32 id; /* queue id assigned by beklib */
997 u32 num; /* number of elements in queue */
998 u32 cidx; /* consumer index */
999 u32 pidx; /* producer index -- not used by most rings */
1000 u32 item_size; /* size in bytes of one object */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -07001001 u8 ulp_num; /* ULP to which CID binded */
1002 u16 register_set;
1003 u16 doorbell_format;
1004 u32 doorbell_offset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301005
1006 void *va; /* The virtual address of the ring. This
1007 * should be last to allow 32 & 64 bit debugger
1008 * extensions to work.
1009 */
1010};
1011
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301012struct hwi_controller {
1013 struct list_head io_sgl_list;
1014 struct list_head eh_sgl_list;
1015 struct sgl_handle *psgl_handle_base;
1016 unsigned int wrb_mem_index;
1017
Jayamohan Kallickala7909b32013-04-05 20:38:32 -07001018 struct hwi_wrb_context *wrb_context;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301019 struct mcc_wrb *pmcc_wrb_base;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -07001020 struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
1021 struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301022 struct hwi_context_memory *phwi_ctxt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301023};
1024
1025enum hwh_type_enum {
1026 HWH_TYPE_IO = 1,
1027 HWH_TYPE_LOGOUT = 2,
1028 HWH_TYPE_TMF = 3,
1029 HWH_TYPE_NOP = 4,
1030 HWH_TYPE_IO_RD = 5,
1031 HWH_TYPE_LOGIN = 11,
1032 HWH_TYPE_INVALID = 0xFFFFFFFF
1033};
1034
1035struct wrb_handle {
1036 enum hwh_type_enum type;
1037 unsigned short wrb_index;
1038 unsigned short nxt_wrb_index;
1039
1040 struct iscsi_task *pio_handle;
1041 struct iscsi_wrb *pwrb;
1042};
1043
1044struct hwi_context_memory {
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +05301045 /* Adaptive interrupt coalescing (AIC) info */
1046 u16 min_eqd; /* in usecs */
1047 u16 max_eqd; /* in usecs */
1048 u16 cur_eqd; /* in usecs */
1049 struct be_eq_obj be_eq[MAX_CPUS];
John Soni Jose22abeef2012-10-20 04:43:32 +05301050 struct be_queue_info be_cq[MAX_CPUS - 1];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301051
Jayamohan Kallickala7909b32013-04-05 20:38:32 -07001052 struct be_queue_info *be_wrbq;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -07001053 struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
1054 struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
1055 struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301056};
1057
John Soni Jose99bc5d52012-08-20 23:00:18 +05301058/* Logging related definitions */
1059#define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
1060#define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
1061#define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
1062#define BEISCSI_LOG_EH 0x0008 /* Error Handler */
1063#define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
1064#define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
Jayamohan Kallickalafb96052013-09-28 15:35:55 -07001065#define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
John Soni Jose99bc5d52012-08-20 23:00:18 +05301066
1067#define beiscsi_log(phba, level, mask, fmt, arg...) \
1068do { \
1069 uint32_t log_value = phba->attr_log_enable; \
1070 if (((mask) & log_value) || (level[1] <= '3')) \
1071 shost_printk(level, phba->shost, \
1072 fmt, __LINE__, ##arg); \
1073} while (0)
1074
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301075#endif