blob: 8febea6daa0840b08f8aae13418b859204b7bc2d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
90i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 struct completion *x = &dev_priv->error_completion;
94 unsigned long flags;
95 int ret;
96
97 if (!atomic_read(&dev_priv->mm.wedged))
98 return 0;
99
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200100 /*
101 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
102 * userspace. If it takes that long something really bad is going on and
103 * we should simply try to bail out and fail as gracefully as possible.
104 */
105 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
106 if (ret == 0) {
107 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
108 return -EIO;
109 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112
Chris Wilson21dd3732011-01-26 15:55:56 +0000113 if (atomic_read(&dev_priv->mm.wedged)) {
114 /* GPU is hung, bump the completion count to account for
115 * the token we just consumed so that we never hit zero and
116 * end up waiting upon a subsequent completion event that
117 * will never happen.
118 */
119 spin_lock_irqsave(&x->wait.lock, flags);
120 x->done++;
121 spin_unlock_irqrestore(&x->wait.lock, flags);
122 }
123 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124}
125
Chris Wilson54cf91d2010-11-25 18:00:26 +0000126int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128 int ret;
129
Chris Wilson21dd3732011-01-26 15:55:56 +0000130 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 if (ret)
132 return ret;
133
134 ret = mutex_lock_interruptible(&dev->struct_mutex);
135 if (ret)
136 return ret;
137
Chris Wilson23bc5982010-09-29 16:10:57 +0100138 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 return 0;
140}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000143i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144{
Chris Wilson6c085a72012-08-20 11:40:46 +0200145 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100146}
147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
149i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700151{
Eric Anholt673a3942008-07-30 12:06:12 -0700152 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000153
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200154 if (drm_core_check_feature(dev, DRIVER_MODESET))
155 return -ENODEV;
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 if (args->gtt_start >= args->gtt_end ||
158 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
159 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700160
Daniel Vetterf534bc02012-03-26 22:37:04 +0200161 /* GEM with user mode setting was never supported on ilk and later. */
162 if (INTEL_INFO(dev)->gen >= 5)
163 return -ENODEV;
164
Eric Anholt673a3942008-07-30 12:06:12 -0700165 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200166 i915_gem_init_global_gtt(dev, args->gtt_start,
167 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700168 mutex_unlock(&dev->struct_mutex);
169
Chris Wilson20217462010-11-23 15:26:33 +0000170 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700171}
172
Eric Anholt5a125c32008-10-22 21:40:13 -0700173int
174i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000175 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700176{
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700178 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000179 struct drm_i915_gem_object *obj;
180 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100183 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200184 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100185 if (obj->pin_count)
186 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100187 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700188
Chris Wilson6299f992010-11-24 12:23:44 +0000189 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400190 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000191
Eric Anholt5a125c32008-10-22 21:40:13 -0700192 return 0;
193}
194
Dave Airlieff72145b2011-02-07 12:16:14 +1000195static int
196i915_gem_create(struct drm_file *file,
197 struct drm_device *dev,
198 uint64_t size,
199 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700200{
Chris Wilson05394f32010-11-08 19:18:58 +0000201 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300202 int ret;
203 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200206 if (size == 0)
207 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700208
209 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000210 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700211 if (obj == NULL)
212 return -ENOMEM;
213
Chris Wilson05394f32010-11-08 19:18:58 +0000214 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100215 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_release(&obj->base);
217 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100218 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700219 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100220 }
221
Chris Wilson202f2fe2010-10-14 13:20:40 +0100222 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100224 trace_i915_gem_object_create(obj);
225
Dave Airlieff72145b2011-02-07 12:16:14 +1000226 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700227 return 0;
228}
229
Dave Airlieff72145b2011-02-07 12:16:14 +1000230int
231i915_gem_dumb_create(struct drm_file *file,
232 struct drm_device *dev,
233 struct drm_mode_create_dumb *args)
234{
235 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000236 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000237 args->size = args->pitch * args->height;
238 return i915_gem_create(file, dev,
239 args->size, &args->handle);
240}
241
242int i915_gem_dumb_destroy(struct drm_file *file,
243 struct drm_device *dev,
244 uint32_t handle)
245{
246 return drm_gem_handle_delete(file, handle);
247}
248
249/**
250 * Creates a new mm object and returns a handle to it.
251 */
252int
253i915_gem_create_ioctl(struct drm_device *dev, void *data,
254 struct drm_file *file)
255{
256 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258 return i915_gem_create(file, dev,
259 args->size, &args->handle);
260}
261
Chris Wilson05394f32010-11-08 19:18:58 +0000262static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700263{
Chris Wilson05394f32010-11-08 19:18:58 +0000264 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700265
266 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000267 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700268}
269
Daniel Vetter8c599672011-12-14 13:57:31 +0100270static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100271__copy_to_user_swizzled(char __user *cpu_vaddr,
272 const char *gpu_vaddr, int gpu_offset,
273 int length)
274{
275 int ret, cpu_offset = 0;
276
277 while (length > 0) {
278 int cacheline_end = ALIGN(gpu_offset + 1, 64);
279 int this_length = min(cacheline_end - gpu_offset, length);
280 int swizzled_gpu_offset = gpu_offset ^ 64;
281
282 ret = __copy_to_user(cpu_vaddr + cpu_offset,
283 gpu_vaddr + swizzled_gpu_offset,
284 this_length);
285 if (ret)
286 return ret + length;
287
288 cpu_offset += this_length;
289 gpu_offset += this_length;
290 length -= this_length;
291 }
292
293 return 0;
294}
295
296static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700297__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
298 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100299 int length)
300{
301 int ret, cpu_offset = 0;
302
303 while (length > 0) {
304 int cacheline_end = ALIGN(gpu_offset + 1, 64);
305 int this_length = min(cacheline_end - gpu_offset, length);
306 int swizzled_gpu_offset = gpu_offset ^ 64;
307
308 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
309 cpu_vaddr + cpu_offset,
310 this_length);
311 if (ret)
312 return ret + length;
313
314 cpu_offset += this_length;
315 gpu_offset += this_length;
316 length -= this_length;
317 }
318
319 return 0;
320}
321
Daniel Vetterd174bd62012-03-25 19:47:40 +0200322/* Per-page copy function for the shmem pread fastpath.
323 * Flushes invalid cachelines before reading the target if
324 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700325static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200326shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
327 char __user *user_data,
328 bool page_do_bit17_swizzling, bool needs_clflush)
329{
330 char *vaddr;
331 int ret;
332
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200333 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200334 return -EINVAL;
335
336 vaddr = kmap_atomic(page);
337 if (needs_clflush)
338 drm_clflush_virt_range(vaddr + shmem_page_offset,
339 page_length);
340 ret = __copy_to_user_inatomic(user_data,
341 vaddr + shmem_page_offset,
342 page_length);
343 kunmap_atomic(vaddr);
344
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100345 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200346}
347
Daniel Vetter23c18c72012-03-25 19:47:42 +0200348static void
349shmem_clflush_swizzled_range(char *addr, unsigned long length,
350 bool swizzled)
351{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200352 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200353 unsigned long start = (unsigned long) addr;
354 unsigned long end = (unsigned long) addr + length;
355
356 /* For swizzling simply ensure that we always flush both
357 * channels. Lame, but simple and it works. Swizzled
358 * pwrite/pread is far from a hotpath - current userspace
359 * doesn't use it at all. */
360 start = round_down(start, 128);
361 end = round_up(end, 128);
362
363 drm_clflush_virt_range((void *)start, end - start);
364 } else {
365 drm_clflush_virt_range(addr, length);
366 }
367
368}
369
Daniel Vetterd174bd62012-03-25 19:47:40 +0200370/* Only difference to the fast-path function is that this can handle bit17
371 * and uses non-atomic copy and kmap functions. */
372static int
373shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
374 char __user *user_data,
375 bool page_do_bit17_swizzling, bool needs_clflush)
376{
377 char *vaddr;
378 int ret;
379
380 vaddr = kmap(page);
381 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200382 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
383 page_length,
384 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200385
386 if (page_do_bit17_swizzling)
387 ret = __copy_to_user_swizzled(user_data,
388 vaddr, shmem_page_offset,
389 page_length);
390 else
391 ret = __copy_to_user(user_data,
392 vaddr + shmem_page_offset,
393 page_length);
394 kunmap(page);
395
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100396 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200397}
398
Eric Anholteb014592009-03-10 11:44:52 -0700399static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200400i915_gem_shmem_pread(struct drm_device *dev,
401 struct drm_i915_gem_object *obj,
402 struct drm_i915_gem_pread *args,
403 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700404{
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700406 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100408 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200410 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200411 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200412 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100413 struct scatterlist *sg;
414 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700417 remain = args->size;
418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700420
Daniel Vetter84897312012-03-25 19:47:31 +0200421 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
422 /* If we're not in the cpu read domain, set ourself into the gtt
423 * read domain and manually flush cachelines (if required). This
424 * optimizes for the case when the gpu will dirty the data
425 * anyway again before the next pread happens. */
426 if (obj->cache_level == I915_CACHE_NONE)
427 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200428 if (obj->gtt_space) {
429 ret = i915_gem_object_set_to_gtt_domain(obj, false);
430 if (ret)
431 return ret;
432 }
Daniel Vetter84897312012-03-25 19:47:31 +0200433 }
Eric Anholteb014592009-03-10 11:44:52 -0700434
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100435 ret = i915_gem_object_get_pages(obj);
436 if (ret)
437 return ret;
438
439 i915_gem_object_pin_pages(obj);
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100442
Chris Wilson9da3da62012-06-01 15:20:22 +0100443 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100444 struct page *page;
445
Chris Wilson9da3da62012-06-01 15:20:22 +0100446 if (i < offset >> PAGE_SHIFT)
447 continue;
448
449 if (remain <= 0)
450 break;
451
Eric Anholteb014592009-03-10 11:44:52 -0700452 /* Operation in this page
453 *
Eric Anholteb014592009-03-10 11:44:52 -0700454 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700455 * page_length = bytes to copy for this page
456 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100457 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700458 page_length = remain;
459 if ((shmem_page_offset + page_length) > PAGE_SIZE)
460 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700461
Chris Wilson9da3da62012-06-01 15:20:22 +0100462 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100463 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464 (page_to_phys(page) & (1 << 17)) != 0;
465
Daniel Vetterd174bd62012-03-25 19:47:40 +0200466 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467 user_data, page_do_bit17_swizzling,
468 needs_clflush);
469 if (ret == 0)
470 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700471
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200472 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 mutex_unlock(&dev->struct_mutex);
474
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200476 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 /* Userspace is tricking us, but we've already clobbered
478 * its pages with the prefault and promised to write the
479 * data up to the first fault. Hence ignore any errors
480 * and just continue. */
481 (void)ret;
482 prefaulted = 1;
483 }
484
Daniel Vetterd174bd62012-03-25 19:47:40 +0200485 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486 user_data, page_do_bit17_swizzling,
487 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100495 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100503 i915_gem_object_unpin_pages(obj);
504
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200505 if (hit_slowpath) {
506 /* Fixup: Kill any reinstated backing storage pages */
507 if (obj->madv == __I915_MADV_PURGED)
508 i915_gem_object_truncate(obj);
509 }
Eric Anholteb014592009-03-10 11:44:52 -0700510
511 return ret;
512}
513
Eric Anholt673a3942008-07-30 12:06:12 -0700514/**
515 * Reads data from the object referenced by handle.
516 *
517 * On error, the contents of *data are undefined.
518 */
519int
520i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000521 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700522{
523 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100525 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700526
Chris Wilson51311d02010-11-17 09:10:42 +0000527 if (args->size == 0)
528 return 0;
529
530 if (!access_ok(VERIFY_WRITE,
531 (char __user *)(uintptr_t)args->data_ptr,
532 args->size))
533 return -EFAULT;
534
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100536 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700538
Chris Wilson05394f32010-11-08 19:18:58 +0000539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000540 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100541 ret = -ENOENT;
542 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100543 }
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson7dcd2492010-09-26 20:21:44 +0100545 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000546 if (args->offset > obj->base.size ||
547 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100549 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100550 }
551
Daniel Vetter1286ff72012-05-10 15:25:09 +0200552 /* prime objects have no backing filp to GEM pread/pwrite
553 * pages from.
554 */
555 if (!obj->base.filp) {
556 ret = -EINVAL;
557 goto out;
558 }
559
Chris Wilsondb53a302011-02-03 11:57:46 +0000560 trace_i915_gem_object_pread(obj, args->offset, args->size);
561
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200562 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700563
Chris Wilson35b62a82010-09-26 20:23:38 +0100564out:
Chris Wilson05394f32010-11-08 19:18:58 +0000565 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100566unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100567 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700568 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700569}
570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571/* This is the fast write path which cannot handle
572 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574
Keith Packard0839ccb2008-10-30 19:38:48 -0700575static inline int
576fast_user_write(struct io_mapping *mapping,
577 loff_t page_base, int page_offset,
578 char __user *user_data,
579 int length)
580{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581 void __iomem *vaddr_atomic;
582 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 unsigned long unwritten;
584
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700585 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700586 /* We can use the cpu mem copy function because this is X86. */
587 vaddr = (void __force*)vaddr_atomic + page_offset;
588 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700589 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700590 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100591 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700592}
593
Eric Anholt3de09aa2009-03-09 09:42:23 -0700594/**
595 * This is the fast pwrite path, where we copy the data directly from the
596 * user into the GTT, uncached.
597 */
Eric Anholt673a3942008-07-30 12:06:12 -0700598static int
Chris Wilson05394f32010-11-08 19:18:58 +0000599i915_gem_gtt_pwrite_fast(struct drm_device *dev,
600 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000602 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700603{
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700607 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200608 int page_offset, page_length, ret;
609
Chris Wilson86a1ee22012-08-11 15:41:04 +0100610 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200611 if (ret)
612 goto out;
613
614 ret = i915_gem_object_set_to_gtt_domain(obj, true);
615 if (ret)
616 goto out_unpin;
617
618 ret = i915_gem_object_put_fence(obj);
619 if (ret)
620 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700621
622 user_data = (char __user *) (uintptr_t) args->data_ptr;
623 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
Chris Wilson05394f32010-11-08 19:18:58 +0000625 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
627 while (remain > 0) {
628 /* Operation in this page
629 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 * page_base = page offset within aperture
631 * page_offset = offset within page
632 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700633 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100634 page_base = offset & PAGE_MASK;
635 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700636 page_length = remain;
637 if ((page_offset + remain) > PAGE_SIZE)
638 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700641 * source page isn't available. Return the error and we'll
642 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100644 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200645 page_offset, user_data, page_length)) {
646 ret = -EFAULT;
647 goto out_unpin;
648 }
Eric Anholt673a3942008-07-30 12:06:12 -0700649
Keith Packard0839ccb2008-10-30 19:38:48 -0700650 remain -= page_length;
651 user_data += page_length;
652 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700653 }
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Daniel Vetter935aaa62012-03-25 19:47:35 +0200655out_unpin:
656 i915_gem_object_unpin(obj);
657out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700658 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700659}
660
Daniel Vetterd174bd62012-03-25 19:47:40 +0200661/* Per-page copy function for the shmem pwrite fastpath.
662 * Flushes invalid cachelines before writing to the target if
663 * needs_clflush_before is set and flushes out any written cachelines after
664 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700665static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
667 char __user *user_data,
668 bool page_do_bit17_swizzling,
669 bool needs_clflush_before,
670 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700671{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200675 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677
Daniel Vetterd174bd62012-03-25 19:47:40 +0200678 vaddr = kmap_atomic(page);
679 if (needs_clflush_before)
680 drm_clflush_virt_range(vaddr + shmem_page_offset,
681 page_length);
682 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
683 user_data,
684 page_length);
685 if (needs_clflush_after)
686 drm_clflush_virt_range(vaddr + shmem_page_offset,
687 page_length);
688 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689
Chris Wilson755d2212012-09-04 21:02:55 +0100690 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700691}
692
Daniel Vetterd174bd62012-03-25 19:47:40 +0200693/* Only difference to the fast-path function is that this can handle bit17
694 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700695static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
697 char __user *user_data,
698 bool page_do_bit17_swizzling,
699 bool needs_clflush_before,
700 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700701{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200702 char *vaddr;
703 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700704
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200706 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200707 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
708 page_length,
709 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200710 if (page_do_bit17_swizzling)
711 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100712 user_data,
713 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200714 else
715 ret = __copy_from_user(vaddr + shmem_page_offset,
716 user_data,
717 page_length);
718 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200719 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
720 page_length,
721 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200722 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100723
Chris Wilson755d2212012-09-04 21:02:55 +0100724 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700725}
726
Eric Anholt40123c12009-03-09 13:42:30 -0700727static int
Daniel Vettere244a442012-03-25 19:47:28 +0200728i915_gem_shmem_pwrite(struct drm_device *dev,
729 struct drm_i915_gem_object *obj,
730 struct drm_i915_gem_pwrite *args,
731 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700732{
Eric Anholt40123c12009-03-09 13:42:30 -0700733 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100734 loff_t offset;
735 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100736 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200738 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200739 int needs_clflush_after = 0;
740 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100741 int i;
742 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700745 remain = args->size;
746
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700748
Daniel Vetter58642882012-03-25 19:47:37 +0200749 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
750 /* If we're not in the cpu write domain, set ourself into the gtt
751 * write domain and manually flush cachelines (if required). This
752 * optimizes for the case when the gpu will use the data
753 * right away and we therefore have to clflush anyway. */
754 if (obj->cache_level == I915_CACHE_NONE)
755 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200756 if (obj->gtt_space) {
757 ret = i915_gem_object_set_to_gtt_domain(obj, true);
758 if (ret)
759 return ret;
760 }
Daniel Vetter58642882012-03-25 19:47:37 +0200761 }
762 /* Same trick applies for invalidate partially written cachelines before
763 * writing. */
764 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
765 && obj->cache_level == I915_CACHE_NONE)
766 needs_clflush_before = 1;
767
Chris Wilson755d2212012-09-04 21:02:55 +0100768 ret = i915_gem_object_get_pages(obj);
769 if (ret)
770 return ret;
771
772 i915_gem_object_pin_pages(obj);
773
Eric Anholt40123c12009-03-09 13:42:30 -0700774 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000775 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700776
Chris Wilson9da3da62012-06-01 15:20:22 +0100777 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100778 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200779 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100780
Chris Wilson9da3da62012-06-01 15:20:22 +0100781 if (i < offset >> PAGE_SHIFT)
782 continue;
783
784 if (remain <= 0)
785 break;
786
Eric Anholt40123c12009-03-09 13:42:30 -0700787 /* Operation in this page
788 *
Eric Anholt40123c12009-03-09 13:42:30 -0700789 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * page_length = bytes to copy for this page
791 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100792 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700793
794 page_length = remain;
795 if ((shmem_page_offset + page_length) > PAGE_SIZE)
796 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700797
Daniel Vetter58642882012-03-25 19:47:37 +0200798 /* If we don't overwrite a cacheline completely we need to be
799 * careful to have up-to-date data by first clflushing. Don't
800 * overcomplicate things and flush the entire patch. */
801 partial_cacheline_write = needs_clflush_before &&
802 ((shmem_page_offset | page_length)
803 & (boot_cpu_data.x86_clflush_size - 1));
804
Chris Wilson9da3da62012-06-01 15:20:22 +0100805 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100806 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
807 (page_to_phys(page) & (1 << 17)) != 0;
808
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
813 if (ret == 0)
814 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700815
Daniel Vettere244a442012-03-25 19:47:28 +0200816 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200817 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200818 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
819 user_data, page_do_bit17_swizzling,
820 partial_cacheline_write,
821 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100824
Daniel Vettere244a442012-03-25 19:47:28 +0200825next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 set_page_dirty(page);
827 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100828
Chris Wilson755d2212012-09-04 21:02:55 +0100829 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100830 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100831
Eric Anholt40123c12009-03-09 13:42:30 -0700832 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100833 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700834 offset += page_length;
835 }
836
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100837out:
Chris Wilson755d2212012-09-04 21:02:55 +0100838 i915_gem_object_unpin_pages(obj);
839
Daniel Vettere244a442012-03-25 19:47:28 +0200840 if (hit_slowpath) {
841 /* Fixup: Kill any reinstated backing storage pages */
842 if (obj->madv == __I915_MADV_PURGED)
843 i915_gem_object_truncate(obj);
844 /* and flush dirty cachelines in case the object isn't in the cpu write
845 * domain anymore. */
846 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
847 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200849 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100850 }
Eric Anholt40123c12009-03-09 13:42:30 -0700851
Daniel Vetter58642882012-03-25 19:47:37 +0200852 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800853 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700856}
857
858/**
859 * Writes data to the object referenced by handle.
860 *
861 * On error, the contents of the buffer that were to be modified are undefined.
862 */
863int
864i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100865 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700866{
867 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000868 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000869 int ret;
870
871 if (args->size == 0)
872 return 0;
873
874 if (!access_ok(VERIFY_READ,
875 (char __user *)(uintptr_t)args->data_ptr,
876 args->size))
877 return -EFAULT;
878
Daniel Vetterf56f8212012-03-25 19:47:41 +0200879 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
880 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000881 if (ret)
882 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700883
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = i915_mutex_lock_interruptible(dev);
885 if (ret)
886 return ret;
887
Chris Wilson05394f32010-11-08 19:18:58 +0000888 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000889 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = -ENOENT;
891 goto unlock;
892 }
Eric Anholt673a3942008-07-30 12:06:12 -0700893
Chris Wilson7dcd2492010-09-26 20:21:44 +0100894 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000895 if (args->offset > obj->base.size ||
896 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100897 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100898 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100899 }
900
Daniel Vetter1286ff72012-05-10 15:25:09 +0200901 /* prime objects have no backing filp to GEM pread/pwrite
902 * pages from.
903 */
904 if (!obj->base.filp) {
905 ret = -EINVAL;
906 goto out;
907 }
908
Chris Wilsondb53a302011-02-03 11:57:46 +0000909 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
910
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700912 /* We can only do the GTT pwrite on untiled buffers, as otherwise
913 * it would end up going through the fenced access, and we'll get
914 * different detiling behavior between reading and writing.
915 * pread/pwrite currently are reading and writing from the CPU
916 * perspective, requiring manual detiling by the client.
917 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 goto out;
921 }
922
Chris Wilson86a1ee22012-08-11 15:41:04 +0100923 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200924 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 /* Note that the gtt paths might fail with non-page-backed user
928 * pointers (e.g. gtt mappings when moving data between
929 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700930 }
Eric Anholt673a3942008-07-30 12:06:12 -0700931
Chris Wilson86a1ee22012-08-11 15:41:04 +0100932 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100934
Chris Wilson35b62a82010-09-26 20:23:38 +0100935out:
Chris Wilson05394f32010-11-08 19:18:58 +0000936 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100937unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100938 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700939 return ret;
940}
941
Chris Wilsonb3612372012-08-24 09:35:08 +0100942int
943i915_gem_check_wedge(struct drm_i915_private *dev_priv,
944 bool interruptible)
945{
946 if (atomic_read(&dev_priv->mm.wedged)) {
947 struct completion *x = &dev_priv->error_completion;
948 bool recovery_complete;
949 unsigned long flags;
950
951 /* Give the error handler a chance to run. */
952 spin_lock_irqsave(&x->wait.lock, flags);
953 recovery_complete = x->done > 0;
954 spin_unlock_irqrestore(&x->wait.lock, flags);
955
956 /* Non-interruptible callers can't handle -EAGAIN, hence return
957 * -EIO unconditionally for these. */
958 if (!interruptible)
959 return -EIO;
960
961 /* Recovery complete, but still wedged means reset failure. */
962 if (recovery_complete)
963 return -EIO;
964
965 return -EAGAIN;
966 }
967
968 return 0;
969}
970
971/*
972 * Compare seqno against outstanding lazy request. Emit a request if they are
973 * equal.
974 */
975static int
976i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
977{
978 int ret;
979
980 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
981
982 ret = 0;
983 if (seqno == ring->outstanding_lazy_request)
984 ret = i915_add_request(ring, NULL, NULL);
985
986 return ret;
987}
988
989/**
990 * __wait_seqno - wait until execution of seqno has finished
991 * @ring: the ring expected to report seqno
992 * @seqno: duh!
993 * @interruptible: do an interruptible wait (normally yes)
994 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
995 *
996 * Returns 0 if the seqno was found within the alloted time. Else returns the
997 * errno with remaining time filled in timeout argument.
998 */
999static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1000 bool interruptible, struct timespec *timeout)
1001{
1002 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1003 struct timespec before, now, wait_time={1,0};
1004 unsigned long timeout_jiffies;
1005 long end;
1006 bool wait_forever = true;
1007 int ret;
1008
1009 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1010 return 0;
1011
1012 trace_i915_gem_request_wait_begin(ring, seqno);
1013
1014 if (timeout != NULL) {
1015 wait_time = *timeout;
1016 wait_forever = false;
1017 }
1018
1019 timeout_jiffies = timespec_to_jiffies(&wait_time);
1020
1021 if (WARN_ON(!ring->irq_get(ring)))
1022 return -ENODEV;
1023
1024 /* Record current time in case interrupted by signal, or wedged * */
1025 getrawmonotonic(&before);
1026
1027#define EXIT_COND \
1028 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1029 atomic_read(&dev_priv->mm.wedged))
1030 do {
1031 if (interruptible)
1032 end = wait_event_interruptible_timeout(ring->irq_queue,
1033 EXIT_COND,
1034 timeout_jiffies);
1035 else
1036 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1037 timeout_jiffies);
1038
1039 ret = i915_gem_check_wedge(dev_priv, interruptible);
1040 if (ret)
1041 end = ret;
1042 } while (end == 0 && wait_forever);
1043
1044 getrawmonotonic(&now);
1045
1046 ring->irq_put(ring);
1047 trace_i915_gem_request_wait_end(ring, seqno);
1048#undef EXIT_COND
1049
1050 if (timeout) {
1051 struct timespec sleep_time = timespec_sub(now, before);
1052 *timeout = timespec_sub(*timeout, sleep_time);
1053 }
1054
1055 switch (end) {
1056 case -EIO:
1057 case -EAGAIN: /* Wedged */
1058 case -ERESTARTSYS: /* Signal */
1059 return (int)end;
1060 case 0: /* Timeout */
1061 if (timeout)
1062 set_normalized_timespec(timeout, 0, 0);
1063 return -ETIME;
1064 default: /* Completed */
1065 WARN_ON(end < 0); /* We're not aware of other errors */
1066 return 0;
1067 }
1068}
1069
1070/**
1071 * Waits for a sequence number to be signaled, and cleans up the
1072 * request and object lists appropriately for that event.
1073 */
1074int
1075i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1076{
1077 struct drm_device *dev = ring->dev;
1078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 bool interruptible = dev_priv->mm.interruptible;
1080 int ret;
1081
1082 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1083 BUG_ON(seqno == 0);
1084
1085 ret = i915_gem_check_wedge(dev_priv, interruptible);
1086 if (ret)
1087 return ret;
1088
1089 ret = i915_gem_check_olr(ring, seqno);
1090 if (ret)
1091 return ret;
1092
1093 return __wait_seqno(ring, seqno, interruptible, NULL);
1094}
1095
1096/**
1097 * Ensures that all rendering to the object has completed and the object is
1098 * safe to unbind from the GTT or access from the CPU.
1099 */
1100static __must_check int
1101i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1102 bool readonly)
1103{
1104 struct intel_ring_buffer *ring = obj->ring;
1105 u32 seqno;
1106 int ret;
1107
1108 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1109 if (seqno == 0)
1110 return 0;
1111
1112 ret = i915_wait_seqno(ring, seqno);
1113 if (ret)
1114 return ret;
1115
1116 i915_gem_retire_requests_ring(ring);
1117
1118 /* Manually manage the write flush as we may have not yet
1119 * retired the buffer.
1120 */
1121 if (obj->last_write_seqno &&
1122 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1123 obj->last_write_seqno = 0;
1124 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1125 }
1126
1127 return 0;
1128}
1129
Chris Wilson3236f572012-08-24 09:35:09 +01001130/* A nonblocking variant of the above wait. This is a highly dangerous routine
1131 * as the object state may change during this call.
1132 */
1133static __must_check int
1134i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1135 bool readonly)
1136{
1137 struct drm_device *dev = obj->base.dev;
1138 struct drm_i915_private *dev_priv = dev->dev_private;
1139 struct intel_ring_buffer *ring = obj->ring;
1140 u32 seqno;
1141 int ret;
1142
1143 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1144 BUG_ON(!dev_priv->mm.interruptible);
1145
1146 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1147 if (seqno == 0)
1148 return 0;
1149
1150 ret = i915_gem_check_wedge(dev_priv, true);
1151 if (ret)
1152 return ret;
1153
1154 ret = i915_gem_check_olr(ring, seqno);
1155 if (ret)
1156 return ret;
1157
1158 mutex_unlock(&dev->struct_mutex);
1159 ret = __wait_seqno(ring, seqno, true, NULL);
1160 mutex_lock(&dev->struct_mutex);
1161
1162 i915_gem_retire_requests_ring(ring);
1163
1164 /* Manually manage the write flush as we may have not yet
1165 * retired the buffer.
1166 */
1167 if (obj->last_write_seqno &&
1168 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1169 obj->last_write_seqno = 0;
1170 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1171 }
1172
1173 return ret;
1174}
1175
Eric Anholt673a3942008-07-30 12:06:12 -07001176/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001177 * Called when user space prepares to use an object with the CPU, either
1178 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001179 */
1180int
1181i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001183{
1184 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001185 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001186 uint32_t read_domains = args->read_domains;
1187 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001188 int ret;
1189
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
Chris Wilson21d509e2009-06-06 09:46:02 +01001194 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001195 return -EINVAL;
1196
1197 /* Having something in the write domain implies it's in the read
1198 * domain, and only that read domain. Enforce that in the request.
1199 */
1200 if (write_domain != 0 && read_domains != write_domain)
1201 return -EINVAL;
1202
Chris Wilson76c1dec2010-09-25 11:22:51 +01001203 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001206
Chris Wilson05394f32010-11-08 19:18:58 +00001207 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001208 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001209 ret = -ENOENT;
1210 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001211 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001212
Chris Wilson3236f572012-08-24 09:35:09 +01001213 /* Try to flush the object off the GPU without holding the lock.
1214 * We will repeat the flush holding the lock in the normal manner
1215 * to catch cases where we are gazumped.
1216 */
1217 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1218 if (ret)
1219 goto unref;
1220
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001221 if (read_domains & I915_GEM_DOMAIN_GTT) {
1222 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001223
1224 /* Silently promote "you're not bound, there was nothing to do"
1225 * to success, since the client was just asking us to
1226 * make sure everything was done.
1227 */
1228 if (ret == -EINVAL)
1229 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001230 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001231 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 }
1233
Chris Wilson3236f572012-08-24 09:35:09 +01001234unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001235 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001236unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001237 mutex_unlock(&dev->struct_mutex);
1238 return ret;
1239}
1240
1241/**
1242 * Called when user space has done writes to this buffer
1243 */
1244int
1245i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001247{
1248 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001249 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001250 int ret = 0;
1251
Chris Wilson76c1dec2010-09-25 11:22:51 +01001252 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001254 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255
Chris Wilson05394f32010-11-08 19:18:58 +00001256 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001257 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001258 ret = -ENOENT;
1259 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001260 }
1261
Eric Anholt673a3942008-07-30 12:06:12 -07001262 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001263 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001264 i915_gem_object_flush_cpu_write_domain(obj);
1265
Chris Wilson05394f32010-11-08 19:18:58 +00001266 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001267unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001268 mutex_unlock(&dev->struct_mutex);
1269 return ret;
1270}
1271
1272/**
1273 * Maps the contents of an object, returning the address it is mapped
1274 * into.
1275 *
1276 * While the mapping holds a reference on the contents of the object, it doesn't
1277 * imply a ref on the object itself.
1278 */
1279int
1280i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001281 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001282{
1283 struct drm_i915_gem_mmap *args = data;
1284 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001285 unsigned long addr;
1286
Chris Wilson05394f32010-11-08 19:18:58 +00001287 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001288 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001289 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001290
Daniel Vetter1286ff72012-05-10 15:25:09 +02001291 /* prime objects have no backing filp to GEM mmap
1292 * pages from.
1293 */
1294 if (!obj->filp) {
1295 drm_gem_object_unreference_unlocked(obj);
1296 return -EINVAL;
1297 }
1298
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001299 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001300 PROT_READ | PROT_WRITE, MAP_SHARED,
1301 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001302 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001303 if (IS_ERR((void *)addr))
1304 return addr;
1305
1306 args->addr_ptr = (uint64_t) addr;
1307
1308 return 0;
1309}
1310
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311/**
1312 * i915_gem_fault - fault a page into the GTT
1313 * vma: VMA in question
1314 * vmf: fault info
1315 *
1316 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1317 * from userspace. The fault handler takes care of binding the object to
1318 * the GTT (if needed), allocating and programming a fence register (again,
1319 * only if needed based on whether the old reg is still valid or the object
1320 * is tiled) and inserting a new PTE into the faulting process.
1321 *
1322 * Note that the faulting process may involve evicting existing objects
1323 * from the GTT and/or fence registers to make room. So performance may
1324 * suffer if the GTT working set is large or there are few fence registers
1325 * left.
1326 */
1327int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1328{
Chris Wilson05394f32010-11-08 19:18:58 +00001329 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1330 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001331 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001332 pgoff_t page_offset;
1333 unsigned long pfn;
1334 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001335 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001336
1337 /* We don't use vmf->pgoff since that has the fake offset */
1338 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1339 PAGE_SHIFT;
1340
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001341 ret = i915_mutex_lock_interruptible(dev);
1342 if (ret)
1343 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001344
Chris Wilsondb53a302011-02-03 11:57:46 +00001345 trace_i915_gem_object_fault(obj, page_offset, true, write);
1346
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001347 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001348 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001349 if (ret)
1350 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001351
Chris Wilsonc9839302012-11-20 10:45:17 +00001352 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1353 if (ret)
1354 goto unpin;
1355
1356 ret = i915_gem_object_get_fence(obj);
1357 if (ret)
1358 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001359
Chris Wilson6299f992010-11-24 12:23:44 +00001360 obj->fault_mappable = true;
1361
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001362 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363 page_offset;
1364
1365 /* Finally, remap it using the new GTT offset */
1366 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001367unpin:
1368 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001369unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001371out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001373 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001374 /* If this -EIO is due to a gpu hang, give the reset code a
1375 * chance to clean up the mess. Otherwise return the proper
1376 * SIGBUS. */
1377 if (!atomic_read(&dev_priv->mm.wedged))
1378 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001379 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001380 /* Give the error handler a chance to run and move the
1381 * objects off the GPU active list. Next time we service the
1382 * fault, we should be able to transition the page into the
1383 * GTT without touching the GPU (and so avoid further
1384 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1385 * with coherency, just lost writes.
1386 */
Chris Wilson045e7692010-11-07 09:18:22 +00001387 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001388 case 0:
1389 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001390 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001391 case -EBUSY:
1392 /*
1393 * EBUSY is ok: this just means that another thread
1394 * already did the job.
1395 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001396 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001399 case -ENOSPC:
1400 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001402 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001403 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 }
1405}
1406
1407/**
Chris Wilson901782b2009-07-10 08:18:50 +01001408 * i915_gem_release_mmap - remove physical page mappings
1409 * @obj: obj in question
1410 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001411 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * relinquish ownership of the pages back to the system.
1413 *
1414 * It is vital that we remove the page mapping if we have mapped a tiled
1415 * object through the GTT and then lose the fence register due to
1416 * resource pressure. Similarly if the object has been moved out of the
1417 * aperture, than pages mapped into userspace must be revoked. Removing the
1418 * mapping will then trigger a page fault on the next user access, allowing
1419 * fixup by i915_gem_fault().
1420 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001421void
Chris Wilson05394f32010-11-08 19:18:58 +00001422i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001423{
Chris Wilson6299f992010-11-24 12:23:44 +00001424 if (!obj->fault_mappable)
1425 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001426
Chris Wilsonf6e47882011-03-20 21:09:12 +00001427 if (obj->base.dev->dev_mapping)
1428 unmap_mapping_range(obj->base.dev->dev_mapping,
1429 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1430 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001431
Chris Wilson6299f992010-11-24 12:23:44 +00001432 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001433}
1434
Chris Wilson92b88ae2010-11-09 11:47:32 +00001435static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001436i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001437{
Chris Wilsone28f8712011-07-18 13:11:49 -07001438 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439
1440 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001441 tiling_mode == I915_TILING_NONE)
1442 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 /* Previous chips need a power-of-two fence region when tiling */
1445 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001446 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 while (gtt_size < size)
1451 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454}
1455
Jesse Barnesde151cf2008-11-12 10:03:55 -08001456/**
1457 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1458 * @obj: object to check
1459 *
1460 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001461 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462 */
1463static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001464i915_gem_get_gtt_alignment(struct drm_device *dev,
1465 uint32_t size,
1466 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468 /*
1469 * Minimum alignment is 4k (GTT page size), but might be greater
1470 * if a fence register is needed for the object.
1471 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001472 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001473 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 return 4096;
1475
1476 /*
1477 * Previous chips need to be aligned to the size of the smallest
1478 * fence register that can contain the object.
1479 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001480 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481}
1482
Daniel Vetter5e783302010-11-14 22:32:36 +01001483/**
1484 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1485 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001486 * @dev: the device
1487 * @size: size of the object
1488 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001489 *
1490 * Return the required GTT alignment for an object, only taking into account
1491 * unfenced tiled surface requirements.
1492 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001493uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001494i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1495 uint32_t size,
1496 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001497{
Daniel Vetter5e783302010-11-14 22:32:36 +01001498 /*
1499 * Minimum alignment is 4k (GTT page size) for sane hw.
1500 */
1501 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001502 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001503 return 4096;
1504
Chris Wilsone28f8712011-07-18 13:11:49 -07001505 /* Previous hardware however needs to be aligned to a power-of-two
1506 * tile height. The simplest method for determining this is to reuse
1507 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001508 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001509 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001510}
1511
Chris Wilsond8cb5082012-08-11 15:41:03 +01001512static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1513{
1514 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1515 int ret;
1516
1517 if (obj->base.map_list.map)
1518 return 0;
1519
Daniel Vetterda494d72012-12-20 15:11:16 +01001520 dev_priv->mm.shrinker_no_lock_stealing = true;
1521
Chris Wilsond8cb5082012-08-11 15:41:03 +01001522 ret = drm_gem_create_mmap_offset(&obj->base);
1523 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001524 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001525
1526 /* Badly fragmented mmap space? The only way we can recover
1527 * space is by destroying unwanted objects. We can't randomly release
1528 * mmap_offsets as userspace expects them to be persistent for the
1529 * lifetime of the objects. The closest we can is to release the
1530 * offsets on purgeable objects by truncating it and marking it purged,
1531 * which prevents userspace from ever using that object again.
1532 */
1533 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1534 ret = drm_gem_create_mmap_offset(&obj->base);
1535 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001536 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001537
1538 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001539 ret = drm_gem_create_mmap_offset(&obj->base);
1540out:
1541 dev_priv->mm.shrinker_no_lock_stealing = false;
1542
1543 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001544}
1545
1546static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1547{
1548 if (!obj->base.map_list.map)
1549 return;
1550
1551 drm_gem_free_mmap_offset(&obj->base);
1552}
1553
Jesse Barnesde151cf2008-11-12 10:03:55 -08001554int
Dave Airlieff72145b2011-02-07 12:16:14 +10001555i915_gem_mmap_gtt(struct drm_file *file,
1556 struct drm_device *dev,
1557 uint32_t handle,
1558 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001559{
Chris Wilsonda761a62010-10-27 17:37:08 +01001560 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001561 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562 int ret;
1563
Chris Wilson76c1dec2010-09-25 11:22:51 +01001564 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001566 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567
Dave Airlieff72145b2011-02-07 12:16:14 +10001568 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001569 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001570 ret = -ENOENT;
1571 goto unlock;
1572 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001573
Chris Wilson05394f32010-11-08 19:18:58 +00001574 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001575 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001576 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001577 }
1578
Chris Wilson05394f32010-11-08 19:18:58 +00001579 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001580 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001581 ret = -EINVAL;
1582 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001583 }
1584
Chris Wilsond8cb5082012-08-11 15:41:03 +01001585 ret = i915_gem_object_create_mmap_offset(obj);
1586 if (ret)
1587 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588
Dave Airlieff72145b2011-02-07 12:16:14 +10001589 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001590
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001591out:
Chris Wilson05394f32010-11-08 19:18:58 +00001592 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001593unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001595 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001596}
1597
Dave Airlieff72145b2011-02-07 12:16:14 +10001598/**
1599 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1600 * @dev: DRM device
1601 * @data: GTT mapping ioctl data
1602 * @file: GEM object info
1603 *
1604 * Simply returns the fake offset to userspace so it can mmap it.
1605 * The mmap call will end up in drm_gem_mmap(), which will set things
1606 * up so we can get faults in the handler above.
1607 *
1608 * The fault handler will take care of binding the object into the GTT
1609 * (since it may have been evicted to make room for something), allocating
1610 * a fence register, and mapping the appropriate aperture address into
1611 * userspace.
1612 */
1613int
1614i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1615 struct drm_file *file)
1616{
1617 struct drm_i915_gem_mmap_gtt *args = data;
1618
Dave Airlieff72145b2011-02-07 12:16:14 +10001619 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1620}
1621
Daniel Vetter225067e2012-08-20 10:23:20 +02001622/* Immediately discard the backing storage */
1623static void
1624i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001625{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001626 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001627
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001628 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001629
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001630 if (obj->base.filp == NULL)
1631 return;
1632
Daniel Vetter225067e2012-08-20 10:23:20 +02001633 /* Our goal here is to return as much of the memory as
1634 * is possible back to the system as we are called from OOM.
1635 * To do this we must instruct the shmfs to drop all of its
1636 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001637 */
Chris Wilson05394f32010-11-08 19:18:58 +00001638 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001639 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001640
Daniel Vetter225067e2012-08-20 10:23:20 +02001641 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001642}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001643
Daniel Vetter225067e2012-08-20 10:23:20 +02001644static inline int
1645i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1646{
1647 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001648}
1649
Chris Wilson5cdf5882010-09-27 15:51:07 +01001650static void
Chris Wilson05394f32010-11-08 19:18:58 +00001651i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001652{
Chris Wilson05394f32010-11-08 19:18:58 +00001653 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001654 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001655 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001656
Chris Wilson05394f32010-11-08 19:18:58 +00001657 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001658
Chris Wilson6c085a72012-08-20 11:40:46 +02001659 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1660 if (ret) {
1661 /* In the event of a disaster, abandon all caches and
1662 * hope for the best.
1663 */
1664 WARN_ON(ret != -EIO);
1665 i915_gem_clflush_object(obj);
1666 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1667 }
1668
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001669 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001670 i915_gem_object_save_bit_17_swizzle(obj);
1671
Chris Wilson05394f32010-11-08 19:18:58 +00001672 if (obj->madv == I915_MADV_DONTNEED)
1673 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001674
Chris Wilson9da3da62012-06-01 15:20:22 +01001675 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1676 struct page *page = sg_page(sg);
1677
Chris Wilson05394f32010-11-08 19:18:58 +00001678 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001679 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001680
Chris Wilson05394f32010-11-08 19:18:58 +00001681 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001683
Chris Wilson9da3da62012-06-01 15:20:22 +01001684 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001685 }
Chris Wilson05394f32010-11-08 19:18:58 +00001686 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001687
Chris Wilson9da3da62012-06-01 15:20:22 +01001688 sg_free_table(obj->pages);
1689 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001690}
1691
1692static int
1693i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1694{
1695 const struct drm_i915_gem_object_ops *ops = obj->ops;
1696
Chris Wilson2f745ad2012-09-04 21:02:58 +01001697 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001698 return 0;
1699
1700 BUG_ON(obj->gtt_space);
1701
Chris Wilsona5570172012-09-04 21:02:54 +01001702 if (obj->pages_pin_count)
1703 return -EBUSY;
1704
Chris Wilsona2165e32012-12-03 11:49:00 +00001705 /* ->put_pages might need to allocate memory for the bit17 swizzle
1706 * array, hence protect them from being reaped by removing them from gtt
1707 * lists early. */
1708 list_del(&obj->gtt_list);
1709
Chris Wilson37e680a2012-06-07 15:38:42 +01001710 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001711 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001712
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 if (i915_gem_object_is_purgeable(obj))
1714 i915_gem_object_truncate(obj);
1715
1716 return 0;
1717}
1718
1719static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001720__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1721 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001722{
1723 struct drm_i915_gem_object *obj, *next;
1724 long count = 0;
1725
1726 list_for_each_entry_safe(obj, next,
1727 &dev_priv->mm.unbound_list,
1728 gtt_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001729 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001730 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001731 count += obj->base.size >> PAGE_SHIFT;
1732 if (count >= target)
1733 return count;
1734 }
1735 }
1736
1737 list_for_each_entry_safe(obj, next,
1738 &dev_priv->mm.inactive_list,
1739 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001740 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001741 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001742 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001743 count += obj->base.size >> PAGE_SHIFT;
1744 if (count >= target)
1745 return count;
1746 }
1747 }
1748
1749 return count;
1750}
1751
Daniel Vetter93927ca2013-01-10 18:03:00 +01001752static long
1753i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1754{
1755 return __i915_gem_shrink(dev_priv, target, true);
1756}
1757
Chris Wilson6c085a72012-08-20 11:40:46 +02001758static void
1759i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1760{
1761 struct drm_i915_gem_object *obj, *next;
1762
1763 i915_gem_evict_everything(dev_priv->dev);
1764
1765 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001766 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001767}
1768
Chris Wilson37e680a2012-06-07 15:38:42 +01001769static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001770i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001771{
Chris Wilson6c085a72012-08-20 11:40:46 +02001772 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001773 int page_count, i;
1774 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001775 struct sg_table *st;
1776 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001777 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001778 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001779
Chris Wilson6c085a72012-08-20 11:40:46 +02001780 /* Assert that the object is not currently in any GPU domain. As it
1781 * wasn't in the GTT, there shouldn't be any way it could have been in
1782 * a GPU cache
1783 */
1784 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1785 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1786
Chris Wilson9da3da62012-06-01 15:20:22 +01001787 st = kmalloc(sizeof(*st), GFP_KERNEL);
1788 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001789 return -ENOMEM;
1790
Chris Wilson9da3da62012-06-01 15:20:22 +01001791 page_count = obj->base.size / PAGE_SIZE;
1792 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1793 sg_free_table(st);
1794 kfree(st);
1795 return -ENOMEM;
1796 }
1797
1798 /* Get the list of pages out of our struct file. They'll be pinned
1799 * at this point until we release them.
1800 *
1801 * Fail silently without starting the shrinker
1802 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001803 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1804 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001805 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001806 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001807 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001808 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1809 if (IS_ERR(page)) {
1810 i915_gem_purge(dev_priv, page_count);
1811 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1812 }
1813 if (IS_ERR(page)) {
1814 /* We've tried hard to allocate the memory by reaping
1815 * our own buffer, now let the real VM do its job and
1816 * go down in flames if truly OOM.
1817 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001818 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001819 gfp |= __GFP_IO | __GFP_WAIT;
1820
1821 i915_gem_shrink_all(dev_priv);
1822 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1823 if (IS_ERR(page))
1824 goto err_pages;
1825
Linus Torvaldscaf49192012-12-10 10:51:16 -08001826 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001827 gfp &= ~(__GFP_IO | __GFP_WAIT);
1828 }
Eric Anholt673a3942008-07-30 12:06:12 -07001829
Chris Wilson9da3da62012-06-01 15:20:22 +01001830 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001831 }
1832
Chris Wilson74ce6b62012-10-19 15:51:06 +01001833 obj->pages = st;
1834
Eric Anholt673a3942008-07-30 12:06:12 -07001835 if (i915_gem_object_needs_bit17_swizzle(obj))
1836 i915_gem_object_do_bit_17_swizzle(obj);
1837
1838 return 0;
1839
1840err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001841 for_each_sg(st->sgl, sg, i, page_count)
1842 page_cache_release(sg_page(sg));
1843 sg_free_table(st);
1844 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001845 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001846}
1847
Chris Wilson37e680a2012-06-07 15:38:42 +01001848/* Ensure that the associated pages are gathered from the backing storage
1849 * and pinned into our object. i915_gem_object_get_pages() may be called
1850 * multiple times before they are released by a single call to
1851 * i915_gem_object_put_pages() - once the pages are no longer referenced
1852 * either as a result of memory pressure (reaping pages under the shrinker)
1853 * or as the object is itself released.
1854 */
1855int
1856i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1857{
1858 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1859 const struct drm_i915_gem_object_ops *ops = obj->ops;
1860 int ret;
1861
Chris Wilson2f745ad2012-09-04 21:02:58 +01001862 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001863 return 0;
1864
Chris Wilsona5570172012-09-04 21:02:54 +01001865 BUG_ON(obj->pages_pin_count);
1866
Chris Wilson37e680a2012-06-07 15:38:42 +01001867 ret = ops->get_pages(obj);
1868 if (ret)
1869 return ret;
1870
1871 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1872 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001873}
1874
Chris Wilson54cf91d2010-11-25 18:00:26 +00001875void
Chris Wilson05394f32010-11-08 19:18:58 +00001876i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001877 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001878{
Chris Wilson05394f32010-11-08 19:18:58 +00001879 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001881 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001882
Zou Nan hai852835f2010-05-21 09:08:56 +08001883 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001884 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001885
1886 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001887 if (!obj->active) {
1888 drm_gem_object_reference(&obj->base);
1889 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001890 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001891
Eric Anholt673a3942008-07-30 12:06:12 -07001892 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001893 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1894 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895
Chris Wilson0201f1e2012-07-20 12:41:01 +01001896 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001897
Chris Wilsoncaea7472010-11-12 13:53:37 +00001898 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900
Chris Wilson7dd49062012-03-21 10:48:18 +00001901 /* Bump MRU to take account of the delayed flush */
1902 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1903 struct drm_i915_fence_reg *reg;
1904
1905 reg = &dev_priv->fence_regs[obj->fence_reg];
1906 list_move_tail(&reg->lru_list,
1907 &dev_priv->mm.fence_list);
1908 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001909 }
1910}
1911
1912static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1914{
1915 struct drm_device *dev = obj->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
1917
Chris Wilson65ce3022012-07-20 12:41:02 +01001918 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001919 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001920
Chris Wilsonf047e392012-07-21 12:31:41 +01001921 if (obj->pin_count) /* are we a framebuffer? */
1922 intel_mark_fb_idle(obj);
1923
Chris Wilsoncaea7472010-11-12 13:53:37 +00001924 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1925
Chris Wilson65ce3022012-07-20 12:41:02 +01001926 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001927 obj->ring = NULL;
1928
Chris Wilson65ce3022012-07-20 12:41:02 +01001929 obj->last_read_seqno = 0;
1930 obj->last_write_seqno = 0;
1931 obj->base.write_domain = 0;
1932
1933 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001934 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001935
1936 obj->active = 0;
1937 drm_gem_object_unreference(&obj->base);
1938
1939 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001940}
Eric Anholt673a3942008-07-30 12:06:12 -07001941
Chris Wilson9d7730912012-11-27 16:22:52 +00001942static int
1943i915_gem_handle_seqno_wrap(struct drm_device *dev)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001944{
Chris Wilson9d7730912012-11-27 16:22:52 +00001945 struct drm_i915_private *dev_priv = dev->dev_private;
1946 struct intel_ring_buffer *ring;
1947 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001948
Chris Wilson9d7730912012-11-27 16:22:52 +00001949 /* The hardware uses various monotonic 32-bit counters, if we
1950 * detect that they will wraparound we need to idle the GPU
1951 * and reset those counters.
1952 */
1953 ret = 0;
1954 for_each_ring(ring, dev_priv, i) {
1955 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1956 ret |= ring->sync_seqno[j] != 0;
1957 }
1958 if (ret == 0)
1959 return ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001960
Chris Wilson9d7730912012-11-27 16:22:52 +00001961 ret = i915_gpu_idle(dev);
1962 if (ret)
1963 return ret;
1964
1965 i915_gem_retire_requests(dev);
1966 for_each_ring(ring, dev_priv, i) {
1967 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1968 ring->sync_seqno[j] = 0;
1969 }
1970
1971 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001972}
1973
Chris Wilson9d7730912012-11-27 16:22:52 +00001974int
1975i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001976{
Chris Wilson9d7730912012-11-27 16:22:52 +00001977 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001978
Chris Wilson9d7730912012-11-27 16:22:52 +00001979 /* reserve 0 for non-seqno */
1980 if (dev_priv->next_seqno == 0) {
1981 int ret = i915_gem_handle_seqno_wrap(dev);
1982 if (ret)
1983 return ret;
1984
1985 dev_priv->next_seqno = 1;
1986 }
1987
1988 *seqno = dev_priv->next_seqno++;
1989 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001990}
1991
Chris Wilson3cce4692010-10-27 16:11:02 +01001992int
Chris Wilsondb53a302011-02-03 11:57:46 +00001993i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001994 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001995 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001996{
Chris Wilsondb53a302011-02-03 11:57:46 +00001997 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001998 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001999 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002000 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002001 int ret;
2002
Daniel Vettercc889e02012-06-13 20:45:19 +02002003 /*
2004 * Emit any outstanding flushes - execbuf can fail to emit the flush
2005 * after having emitted the batchbuffer command. Hence we need to fix
2006 * things up similar to emitting the lazy request. The difference here
2007 * is that the flush _must_ happen before the next request, no matter
2008 * what.
2009 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002010 ret = intel_ring_flush_all_caches(ring);
2011 if (ret)
2012 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002013
Chris Wilsonacb868d2012-09-26 13:47:30 +01002014 request = kmalloc(sizeof(*request), GFP_KERNEL);
2015 if (request == NULL)
2016 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002017
Eric Anholt673a3942008-07-30 12:06:12 -07002018
Chris Wilsona71d8d92012-02-15 11:25:36 +00002019 /* Record the position of the start of the request so that
2020 * should we detect the updated seqno part-way through the
2021 * GPU processing the request, we never over-estimate the
2022 * position of the head.
2023 */
2024 request_ring_position = intel_ring_get_tail(ring);
2025
Chris Wilson9d7730912012-11-27 16:22:52 +00002026 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002027 if (ret) {
2028 kfree(request);
2029 return ret;
2030 }
Eric Anholt673a3942008-07-30 12:06:12 -07002031
Chris Wilson9d7730912012-11-27 16:22:52 +00002032 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002033 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002034 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002035 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002036 was_empty = list_empty(&ring->request_list);
2037 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002038 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002039
Chris Wilsondb53a302011-02-03 11:57:46 +00002040 if (file) {
2041 struct drm_i915_file_private *file_priv = file->driver_priv;
2042
Chris Wilson1c255952010-09-26 11:03:27 +01002043 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002044 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002045 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002046 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002047 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002048 }
Eric Anholt673a3942008-07-30 12:06:12 -07002049
Chris Wilson9d7730912012-11-27 16:22:52 +00002050 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002051 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002052
Ben Gamarif65d9422009-09-14 17:48:44 -04002053 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002054 if (i915_enable_hangcheck) {
2055 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002056 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002057 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002058 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002059 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002060 &dev_priv->mm.retire_work,
2061 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002062 intel_mark_busy(dev_priv->dev);
2063 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002064 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002065
Chris Wilsonacb868d2012-09-26 13:47:30 +01002066 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002067 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002068 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002069}
2070
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002071static inline void
2072i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002073{
Chris Wilson1c255952010-09-26 11:03:27 +01002074 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002075
Chris Wilson1c255952010-09-26 11:03:27 +01002076 if (!file_priv)
2077 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002078
Chris Wilson1c255952010-09-26 11:03:27 +01002079 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002080 if (request->file_priv) {
2081 list_del(&request->client_list);
2082 request->file_priv = NULL;
2083 }
Chris Wilson1c255952010-09-26 11:03:27 +01002084 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002085}
2086
Chris Wilsondfaae392010-09-22 10:31:52 +01002087static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2088 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002089{
Chris Wilsondfaae392010-09-22 10:31:52 +01002090 while (!list_empty(&ring->request_list)) {
2091 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002092
Chris Wilsondfaae392010-09-22 10:31:52 +01002093 request = list_first_entry(&ring->request_list,
2094 struct drm_i915_gem_request,
2095 list);
2096
2097 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002098 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002099 kfree(request);
2100 }
2101
2102 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002103 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002104
Chris Wilson05394f32010-11-08 19:18:58 +00002105 obj = list_first_entry(&ring->active_list,
2106 struct drm_i915_gem_object,
2107 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002108
Chris Wilson05394f32010-11-08 19:18:58 +00002109 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002110 }
Eric Anholt673a3942008-07-30 12:06:12 -07002111}
2112
Chris Wilson312817a2010-11-22 11:50:11 +00002113static void i915_gem_reset_fences(struct drm_device *dev)
2114{
2115 struct drm_i915_private *dev_priv = dev->dev_private;
2116 int i;
2117
Daniel Vetter4b9de732011-10-09 21:52:02 +02002118 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002119 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002120
Chris Wilsonada726c2012-04-17 15:31:32 +01002121 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002122
Chris Wilsonada726c2012-04-17 15:31:32 +01002123 if (reg->obj)
2124 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002125
Chris Wilsonada726c2012-04-17 15:31:32 +01002126 reg->pin_count = 0;
2127 reg->obj = NULL;
2128 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002129 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002130
2131 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002132}
2133
Chris Wilson069efc12010-09-30 16:53:18 +01002134void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002135{
Chris Wilsondfaae392010-09-22 10:31:52 +01002136 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002137 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002138 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002139 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002140
Chris Wilsonb4519512012-05-11 14:29:30 +01002141 for_each_ring(ring, dev_priv, i)
2142 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002143
Chris Wilsondfaae392010-09-22 10:31:52 +01002144 /* Move everything out of the GPU domains to ensure we do any
2145 * necessary invalidation upon reuse.
2146 */
Chris Wilson05394f32010-11-08 19:18:58 +00002147 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002148 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002149 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002150 {
Chris Wilson05394f32010-11-08 19:18:58 +00002151 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002152 }
Chris Wilson069efc12010-09-30 16:53:18 +01002153
2154 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002155 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002156}
2157
2158/**
2159 * This function clears the request list as sequence numbers are passed.
2160 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002161void
Chris Wilsondb53a302011-02-03 11:57:46 +00002162i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002163{
Eric Anholt673a3942008-07-30 12:06:12 -07002164 uint32_t seqno;
2165
Chris Wilsondb53a302011-02-03 11:57:46 +00002166 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002167 return;
2168
Chris Wilsondb53a302011-02-03 11:57:46 +00002169 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002170
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002171 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002172
Zou Nan hai852835f2010-05-21 09:08:56 +08002173 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002174 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002175
Zou Nan hai852835f2010-05-21 09:08:56 +08002176 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002177 struct drm_i915_gem_request,
2178 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002179
Chris Wilsondfaae392010-09-22 10:31:52 +01002180 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002181 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002182
Chris Wilsondb53a302011-02-03 11:57:46 +00002183 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002184 /* We know the GPU must have read the request to have
2185 * sent us the seqno + interrupt, so use the position
2186 * of tail of the request to update the last known position
2187 * of the GPU head.
2188 */
2189 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002190
2191 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002192 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002193 kfree(request);
2194 }
2195
2196 /* Move any buffers on the active list that are no longer referenced
2197 * by the ringbuffer to the flushing/inactive lists as appropriate.
2198 */
2199 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002200 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002201
Akshay Joshi0206e352011-08-16 15:34:10 -04002202 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002203 struct drm_i915_gem_object,
2204 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002205
Chris Wilson0201f1e2012-07-20 12:41:01 +01002206 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002207 break;
2208
Chris Wilson65ce3022012-07-20 12:41:02 +01002209 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002210 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002211
Chris Wilsondb53a302011-02-03 11:57:46 +00002212 if (unlikely(ring->trace_irq_seqno &&
2213 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002214 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002215 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002216 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002217
Chris Wilsondb53a302011-02-03 11:57:46 +00002218 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002219}
2220
2221void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002222i915_gem_retire_requests(struct drm_device *dev)
2223{
2224 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002225 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002226 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002227
Chris Wilsonb4519512012-05-11 14:29:30 +01002228 for_each_ring(ring, dev_priv, i)
2229 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002230}
2231
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002232static void
Eric Anholt673a3942008-07-30 12:06:12 -07002233i915_gem_retire_work_handler(struct work_struct *work)
2234{
2235 drm_i915_private_t *dev_priv;
2236 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002237 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002238 bool idle;
2239 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002240
2241 dev_priv = container_of(work, drm_i915_private_t,
2242 mm.retire_work.work);
2243 dev = dev_priv->dev;
2244
Chris Wilson891b48c2010-09-29 12:26:37 +01002245 /* Come back later if the device is busy... */
2246 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002247 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2248 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002249 return;
2250 }
2251
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002252 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002253
Chris Wilson0a587052011-01-09 21:05:44 +00002254 /* Send a periodic flush down the ring so we don't hold onto GEM
2255 * objects indefinitely.
2256 */
2257 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002258 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002259 if (ring->gpu_caches_dirty)
2260 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002261
2262 idle &= list_empty(&ring->request_list);
2263 }
2264
2265 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002266 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2267 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002268 if (idle)
2269 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002270
Eric Anholt673a3942008-07-30 12:06:12 -07002271 mutex_unlock(&dev->struct_mutex);
2272}
2273
Ben Widawsky5816d642012-04-11 11:18:19 -07002274/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002275 * Ensures that an object will eventually get non-busy by flushing any required
2276 * write domains, emitting any outstanding lazy request and retiring and
2277 * completed requests.
2278 */
2279static int
2280i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2281{
2282 int ret;
2283
2284 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002285 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002286 if (ret)
2287 return ret;
2288
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002289 i915_gem_retire_requests_ring(obj->ring);
2290 }
2291
2292 return 0;
2293}
2294
2295/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002296 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2297 * @DRM_IOCTL_ARGS: standard ioctl arguments
2298 *
2299 * Returns 0 if successful, else an error is returned with the remaining time in
2300 * the timeout parameter.
2301 * -ETIME: object is still busy after timeout
2302 * -ERESTARTSYS: signal interrupted the wait
2303 * -ENONENT: object doesn't exist
2304 * Also possible, but rare:
2305 * -EAGAIN: GPU wedged
2306 * -ENOMEM: damn
2307 * -ENODEV: Internal IRQ fail
2308 * -E?: The add request failed
2309 *
2310 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2311 * non-zero timeout parameter the wait ioctl will wait for the given number of
2312 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2313 * without holding struct_mutex the object may become re-busied before this
2314 * function completes. A similar but shorter * race condition exists in the busy
2315 * ioctl
2316 */
2317int
2318i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2319{
2320 struct drm_i915_gem_wait *args = data;
2321 struct drm_i915_gem_object *obj;
2322 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002323 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002324 u32 seqno = 0;
2325 int ret = 0;
2326
Ben Widawskyeac1f142012-06-05 15:24:24 -07002327 if (args->timeout_ns >= 0) {
2328 timeout_stack = ns_to_timespec(args->timeout_ns);
2329 timeout = &timeout_stack;
2330 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002331
2332 ret = i915_mutex_lock_interruptible(dev);
2333 if (ret)
2334 return ret;
2335
2336 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2337 if (&obj->base == NULL) {
2338 mutex_unlock(&dev->struct_mutex);
2339 return -ENOENT;
2340 }
2341
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002342 /* Need to make sure the object gets inactive eventually. */
2343 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002344 if (ret)
2345 goto out;
2346
2347 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002348 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002349 ring = obj->ring;
2350 }
2351
2352 if (seqno == 0)
2353 goto out;
2354
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002355 /* Do this after OLR check to make sure we make forward progress polling
2356 * on this IOCTL with a 0 timeout (like busy ioctl)
2357 */
2358 if (!args->timeout_ns) {
2359 ret = -ETIME;
2360 goto out;
2361 }
2362
2363 drm_gem_object_unreference(&obj->base);
2364 mutex_unlock(&dev->struct_mutex);
2365
Ben Widawskyeac1f142012-06-05 15:24:24 -07002366 ret = __wait_seqno(ring, seqno, true, timeout);
2367 if (timeout) {
2368 WARN_ON(!timespec_valid(timeout));
2369 args->timeout_ns = timespec_to_ns(timeout);
2370 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002371 return ret;
2372
2373out:
2374 drm_gem_object_unreference(&obj->base);
2375 mutex_unlock(&dev->struct_mutex);
2376 return ret;
2377}
2378
2379/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002380 * i915_gem_object_sync - sync an object to a ring.
2381 *
2382 * @obj: object which may be in use on another ring.
2383 * @to: ring we wish to use the object on. May be NULL.
2384 *
2385 * This code is meant to abstract object synchronization with the GPU.
2386 * Calling with NULL implies synchronizing the object with the CPU
2387 * rather than a particular GPU ring.
2388 *
2389 * Returns 0 if successful, else propagates up the lower layer error.
2390 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002391int
2392i915_gem_object_sync(struct drm_i915_gem_object *obj,
2393 struct intel_ring_buffer *to)
2394{
2395 struct intel_ring_buffer *from = obj->ring;
2396 u32 seqno;
2397 int ret, idx;
2398
2399 if (from == NULL || to == from)
2400 return 0;
2401
Ben Widawsky5816d642012-04-11 11:18:19 -07002402 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002403 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002404
2405 idx = intel_ring_sync_index(from, to);
2406
Chris Wilson0201f1e2012-07-20 12:41:01 +01002407 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002408 if (seqno <= from->sync_seqno[idx])
2409 return 0;
2410
Ben Widawskyb4aca012012-04-25 20:50:12 -07002411 ret = i915_gem_check_olr(obj->ring, seqno);
2412 if (ret)
2413 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002414
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002415 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002416 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002417 /* We use last_read_seqno because sync_to()
2418 * might have just caused seqno wrap under
2419 * the radar.
2420 */
2421 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002422
Ben Widawskye3a5a222012-04-11 11:18:20 -07002423 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002424}
2425
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002426static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2427{
2428 u32 old_write_domain, old_read_domains;
2429
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002430 /* Act a barrier for all accesses through the GTT */
2431 mb();
2432
2433 /* Force a pagefault for domain tracking on next user access */
2434 i915_gem_release_mmap(obj);
2435
Keith Packardb97c3d92011-06-24 21:02:59 -07002436 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2437 return;
2438
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002439 old_read_domains = obj->base.read_domains;
2440 old_write_domain = obj->base.write_domain;
2441
2442 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2443 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2444
2445 trace_i915_gem_object_change_domain(obj,
2446 old_read_domains,
2447 old_write_domain);
2448}
2449
Eric Anholt673a3942008-07-30 12:06:12 -07002450/**
2451 * Unbinds an object from the GTT aperture.
2452 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002453int
Chris Wilson05394f32010-11-08 19:18:58 +00002454i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002455{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002456 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002457 int ret = 0;
2458
Chris Wilson05394f32010-11-08 19:18:58 +00002459 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002460 return 0;
2461
Chris Wilson31d8d652012-05-24 19:11:20 +01002462 if (obj->pin_count)
2463 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002464
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002465 BUG_ON(obj->pages == NULL);
2466
Chris Wilsona8198ee2011-04-13 22:04:09 +01002467 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002468 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002469 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002470 /* Continue on if we fail due to EIO, the GPU is hung so we
2471 * should be safe and we need to cleanup or else we might
2472 * cause memory corruption through use-after-free.
2473 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002474
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002475 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002476
Daniel Vetter96b47b62009-12-15 17:50:00 +01002477 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002478 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002479 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002480 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002481
Chris Wilsondb53a302011-02-03 11:57:46 +00002482 trace_i915_gem_object_unbind(obj);
2483
Daniel Vetter74898d72012-02-15 23:50:22 +01002484 if (obj->has_global_gtt_mapping)
2485 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002486 if (obj->has_aliasing_ppgtt_mapping) {
2487 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2488 obj->has_aliasing_ppgtt_mapping = 0;
2489 }
Daniel Vetter74163902012-02-15 23:50:21 +01002490 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002491
Chris Wilson6c085a72012-08-20 11:40:46 +02002492 list_del(&obj->mm_list);
2493 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002494 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002495 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002496
Chris Wilson05394f32010-11-08 19:18:58 +00002497 drm_mm_put_block(obj->gtt_space);
2498 obj->gtt_space = NULL;
2499 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002500
Chris Wilson88241782011-01-07 17:09:48 +00002501 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002502}
2503
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002504int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002505{
2506 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002507 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002508 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002509
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002510 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002511 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002512 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2513 if (ret)
2514 return ret;
2515
Chris Wilson3e960502012-11-27 16:22:54 +00002516 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002517 if (ret)
2518 return ret;
2519 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002520
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002521 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002522}
2523
Chris Wilson9ce079e2012-04-17 15:31:30 +01002524static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2525 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002526{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002527 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002528 uint64_t val;
2529
Chris Wilson9ce079e2012-04-17 15:31:30 +01002530 if (obj) {
2531 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002532
Chris Wilson9ce079e2012-04-17 15:31:30 +01002533 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2534 0xfffff000) << 32;
2535 val |= obj->gtt_offset & 0xfffff000;
2536 val |= (uint64_t)((obj->stride / 128) - 1) <<
2537 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002538
Chris Wilson9ce079e2012-04-17 15:31:30 +01002539 if (obj->tiling_mode == I915_TILING_Y)
2540 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2541 val |= I965_FENCE_REG_VALID;
2542 } else
2543 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002544
Chris Wilson9ce079e2012-04-17 15:31:30 +01002545 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2546 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002547}
2548
Chris Wilson9ce079e2012-04-17 15:31:30 +01002549static void i965_write_fence_reg(struct drm_device *dev, int reg,
2550 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002553 uint64_t val;
2554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555 if (obj) {
2556 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557
Chris Wilson9ce079e2012-04-17 15:31:30 +01002558 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2559 0xfffff000) << 32;
2560 val |= obj->gtt_offset & 0xfffff000;
2561 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2562 if (obj->tiling_mode == I915_TILING_Y)
2563 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2564 val |= I965_FENCE_REG_VALID;
2565 } else
2566 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002567
Chris Wilson9ce079e2012-04-17 15:31:30 +01002568 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2569 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002570}
2571
Chris Wilson9ce079e2012-04-17 15:31:30 +01002572static void i915_write_fence_reg(struct drm_device *dev, int reg,
2573 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002574{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002575 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002576 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002577
Chris Wilson9ce079e2012-04-17 15:31:30 +01002578 if (obj) {
2579 u32 size = obj->gtt_space->size;
2580 int pitch_val;
2581 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002582
Chris Wilson9ce079e2012-04-17 15:31:30 +01002583 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2584 (size & -size) != size ||
2585 (obj->gtt_offset & (size - 1)),
2586 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2587 obj->gtt_offset, obj->map_and_fenceable, size);
2588
2589 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2590 tile_width = 128;
2591 else
2592 tile_width = 512;
2593
2594 /* Note: pitch better be a power of two tile widths */
2595 pitch_val = obj->stride / tile_width;
2596 pitch_val = ffs(pitch_val) - 1;
2597
2598 val = obj->gtt_offset;
2599 if (obj->tiling_mode == I915_TILING_Y)
2600 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2601 val |= I915_FENCE_SIZE_BITS(size);
2602 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2603 val |= I830_FENCE_REG_VALID;
2604 } else
2605 val = 0;
2606
2607 if (reg < 8)
2608 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002609 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002610 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002611
Chris Wilson9ce079e2012-04-17 15:31:30 +01002612 I915_WRITE(reg, val);
2613 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002614}
2615
Chris Wilson9ce079e2012-04-17 15:31:30 +01002616static void i830_write_fence_reg(struct drm_device *dev, int reg,
2617 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002618{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002619 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002620 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002621
Chris Wilson9ce079e2012-04-17 15:31:30 +01002622 if (obj) {
2623 u32 size = obj->gtt_space->size;
2624 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002625
Chris Wilson9ce079e2012-04-17 15:31:30 +01002626 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2627 (size & -size) != size ||
2628 (obj->gtt_offset & (size - 1)),
2629 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2630 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002631
Chris Wilson9ce079e2012-04-17 15:31:30 +01002632 pitch_val = obj->stride / 128;
2633 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002634
Chris Wilson9ce079e2012-04-17 15:31:30 +01002635 val = obj->gtt_offset;
2636 if (obj->tiling_mode == I915_TILING_Y)
2637 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2638 val |= I830_FENCE_SIZE_BITS(size);
2639 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2640 val |= I830_FENCE_REG_VALID;
2641 } else
2642 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002643
Chris Wilson9ce079e2012-04-17 15:31:30 +01002644 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2645 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2646}
2647
2648static void i915_gem_write_fence(struct drm_device *dev, int reg,
2649 struct drm_i915_gem_object *obj)
2650{
2651 switch (INTEL_INFO(dev)->gen) {
2652 case 7:
2653 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2654 case 5:
2655 case 4: i965_write_fence_reg(dev, reg, obj); break;
2656 case 3: i915_write_fence_reg(dev, reg, obj); break;
2657 case 2: i830_write_fence_reg(dev, reg, obj); break;
2658 default: break;
2659 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002660}
2661
Chris Wilson61050802012-04-17 15:31:31 +01002662static inline int fence_number(struct drm_i915_private *dev_priv,
2663 struct drm_i915_fence_reg *fence)
2664{
2665 return fence - dev_priv->fence_regs;
2666}
2667
2668static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2669 struct drm_i915_fence_reg *fence,
2670 bool enable)
2671{
2672 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2673 int reg = fence_number(dev_priv, fence);
2674
2675 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2676
2677 if (enable) {
2678 obj->fence_reg = reg;
2679 fence->obj = obj;
2680 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2681 } else {
2682 obj->fence_reg = I915_FENCE_REG_NONE;
2683 fence->obj = NULL;
2684 list_del_init(&fence->lru_list);
2685 }
2686}
2687
Chris Wilsond9e86c02010-11-10 16:40:20 +00002688static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002689i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002690{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002691 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002692 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002693 if (ret)
2694 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002695
2696 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002697 }
2698
Chris Wilson63256ec2011-01-04 18:42:07 +00002699 /* Ensure that all CPU reads are completed before installing a fence
2700 * and all writes before removing the fence.
2701 */
2702 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2703 mb();
2704
Chris Wilson86d5bc32012-07-20 12:41:04 +01002705 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002706 return 0;
2707}
2708
2709int
2710i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2711{
Chris Wilson61050802012-04-17 15:31:31 +01002712 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002713 int ret;
2714
Chris Wilsona360bb12012-04-17 15:31:25 +01002715 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002716 if (ret)
2717 return ret;
2718
Chris Wilson61050802012-04-17 15:31:31 +01002719 if (obj->fence_reg == I915_FENCE_REG_NONE)
2720 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002721
Chris Wilson61050802012-04-17 15:31:31 +01002722 i915_gem_object_update_fence(obj,
2723 &dev_priv->fence_regs[obj->fence_reg],
2724 false);
2725 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002726
2727 return 0;
2728}
2729
2730static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002731i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002732{
Daniel Vetterae3db242010-02-19 11:51:58 +01002733 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002734 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002735 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002736
2737 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002738 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002739 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2740 reg = &dev_priv->fence_regs[i];
2741 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002742 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002743
Chris Wilson1690e1e2011-12-14 13:57:08 +01002744 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002745 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002746 }
2747
Chris Wilsond9e86c02010-11-10 16:40:20 +00002748 if (avail == NULL)
2749 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002750
2751 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002752 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002753 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002754 continue;
2755
Chris Wilson8fe301a2012-04-17 15:31:28 +01002756 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002757 }
2758
Chris Wilson8fe301a2012-04-17 15:31:28 +01002759 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002760}
2761
Jesse Barnesde151cf2008-11-12 10:03:55 -08002762/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002763 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002764 * @obj: object to map through a fence reg
2765 *
2766 * When mapping objects through the GTT, userspace wants to be able to write
2767 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002768 * This function walks the fence regs looking for a free one for @obj,
2769 * stealing one if it can't find any.
2770 *
2771 * It then sets up the reg based on the object's properties: address, pitch
2772 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002773 *
2774 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002775 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002776int
Chris Wilson06d98132012-04-17 15:31:24 +01002777i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002778{
Chris Wilson05394f32010-11-08 19:18:58 +00002779 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002780 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002781 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002782 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002783 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002784
Chris Wilson14415742012-04-17 15:31:33 +01002785 /* Have we updated the tiling parameters upon the object and so
2786 * will need to serialise the write to the associated fence register?
2787 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002788 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002789 ret = i915_gem_object_flush_fence(obj);
2790 if (ret)
2791 return ret;
2792 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002793
Chris Wilsond9e86c02010-11-10 16:40:20 +00002794 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002795 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2796 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002797 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002798 list_move_tail(&reg->lru_list,
2799 &dev_priv->mm.fence_list);
2800 return 0;
2801 }
2802 } else if (enable) {
2803 reg = i915_find_fence_reg(dev);
2804 if (reg == NULL)
2805 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002806
Chris Wilson14415742012-04-17 15:31:33 +01002807 if (reg->obj) {
2808 struct drm_i915_gem_object *old = reg->obj;
2809
2810 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002811 if (ret)
2812 return ret;
2813
Chris Wilson14415742012-04-17 15:31:33 +01002814 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002815 }
Chris Wilson14415742012-04-17 15:31:33 +01002816 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002817 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002818
Chris Wilson14415742012-04-17 15:31:33 +01002819 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002820 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002821
Chris Wilson9ce079e2012-04-17 15:31:30 +01002822 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002823}
2824
Chris Wilson42d6ab42012-07-26 11:49:32 +01002825static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2826 struct drm_mm_node *gtt_space,
2827 unsigned long cache_level)
2828{
2829 struct drm_mm_node *other;
2830
2831 /* On non-LLC machines we have to be careful when putting differing
2832 * types of snoopable memory together to avoid the prefetcher
2833 * crossing memory domains and dieing.
2834 */
2835 if (HAS_LLC(dev))
2836 return true;
2837
2838 if (gtt_space == NULL)
2839 return true;
2840
2841 if (list_empty(&gtt_space->node_list))
2842 return true;
2843
2844 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2845 if (other->allocated && !other->hole_follows && other->color != cache_level)
2846 return false;
2847
2848 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2849 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2850 return false;
2851
2852 return true;
2853}
2854
2855static void i915_gem_verify_gtt(struct drm_device *dev)
2856{
2857#if WATCH_GTT
2858 struct drm_i915_private *dev_priv = dev->dev_private;
2859 struct drm_i915_gem_object *obj;
2860 int err = 0;
2861
2862 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2863 if (obj->gtt_space == NULL) {
2864 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2865 err++;
2866 continue;
2867 }
2868
2869 if (obj->cache_level != obj->gtt_space->color) {
2870 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2871 obj->gtt_space->start,
2872 obj->gtt_space->start + obj->gtt_space->size,
2873 obj->cache_level,
2874 obj->gtt_space->color);
2875 err++;
2876 continue;
2877 }
2878
2879 if (!i915_gem_valid_gtt_space(dev,
2880 obj->gtt_space,
2881 obj->cache_level)) {
2882 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2883 obj->gtt_space->start,
2884 obj->gtt_space->start + obj->gtt_space->size,
2885 obj->cache_level);
2886 err++;
2887 continue;
2888 }
2889 }
2890
2891 WARN_ON(err);
2892#endif
2893}
2894
Jesse Barnesde151cf2008-11-12 10:03:55 -08002895/**
Eric Anholt673a3942008-07-30 12:06:12 -07002896 * Finds free space in the GTT aperture and binds the object there.
2897 */
2898static int
Chris Wilson05394f32010-11-08 19:18:58 +00002899i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002900 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002901 bool map_and_fenceable,
2902 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002903{
Chris Wilson05394f32010-11-08 19:18:58 +00002904 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002905 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002906 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002907 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002908 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002909 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002910
Chris Wilson05394f32010-11-08 19:18:58 +00002911 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002912 DRM_ERROR("Attempting to bind a purgeable object\n");
2913 return -EINVAL;
2914 }
2915
Chris Wilsone28f8712011-07-18 13:11:49 -07002916 fence_size = i915_gem_get_gtt_size(dev,
2917 obj->base.size,
2918 obj->tiling_mode);
2919 fence_alignment = i915_gem_get_gtt_alignment(dev,
2920 obj->base.size,
2921 obj->tiling_mode);
2922 unfenced_alignment =
2923 i915_gem_get_unfenced_gtt_alignment(dev,
2924 obj->base.size,
2925 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002926
Eric Anholt673a3942008-07-30 12:06:12 -07002927 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002928 alignment = map_and_fenceable ? fence_alignment :
2929 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002930 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002931 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2932 return -EINVAL;
2933 }
2934
Chris Wilson05394f32010-11-08 19:18:58 +00002935 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002936
Chris Wilson654fc602010-05-27 13:18:21 +01002937 /* If the object is bigger than the entire aperture, reject it early
2938 * before evicting everything in a vain attempt to find space.
2939 */
Chris Wilson05394f32010-11-08 19:18:58 +00002940 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002941 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002942 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2943 return -E2BIG;
2944 }
2945
Chris Wilson37e680a2012-06-07 15:38:42 +01002946 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002947 if (ret)
2948 return ret;
2949
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002950 i915_gem_object_pin_pages(obj);
2951
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002952 node = kzalloc(sizeof(*node), GFP_KERNEL);
2953 if (node == NULL) {
2954 i915_gem_object_unpin_pages(obj);
2955 return -ENOMEM;
2956 }
2957
Eric Anholt673a3942008-07-30 12:06:12 -07002958 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002959 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002960 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2961 size, alignment, obj->cache_level,
2962 0, dev_priv->mm.gtt_mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002963 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002964 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2965 size, alignment, obj->cache_level);
2966 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002967 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002968 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002969 map_and_fenceable,
2970 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002971 if (ret == 0)
2972 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002973
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002974 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002975 kfree(node);
2976 return ret;
2977 }
2978 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2979 i915_gem_object_unpin_pages(obj);
2980 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002981 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002982 }
2983
Daniel Vetter74163902012-02-15 23:50:21 +01002984 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002985 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002986 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002987 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002988 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002989 }
Eric Anholt673a3942008-07-30 12:06:12 -07002990
Chris Wilson6c085a72012-08-20 11:40:46 +02002991 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002992 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002993
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002994 obj->gtt_space = node;
2995 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002996
Daniel Vetter75e9e912010-11-04 17:11:09 +01002997 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002998 node->size == fence_size &&
2999 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003000
Daniel Vetter75e9e912010-11-04 17:11:09 +01003001 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00003002 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003003
Chris Wilson05394f32010-11-08 19:18:58 +00003004 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003005
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003006 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003007 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003008 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003009 return 0;
3010}
3011
3012void
Chris Wilson05394f32010-11-08 19:18:58 +00003013i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003014{
Eric Anholt673a3942008-07-30 12:06:12 -07003015 /* If we don't have a page list set up, then we're not pinned
3016 * to GPU, and we can ignore the cache flush because it'll happen
3017 * again at bind time.
3018 */
Chris Wilson05394f32010-11-08 19:18:58 +00003019 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003020 return;
3021
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003022 /* If the GPU is snooping the contents of the CPU cache,
3023 * we do not need to manually clear the CPU cache lines. However,
3024 * the caches are only snooped when the render cache is
3025 * flushed/invalidated. As we always have to emit invalidations
3026 * and flushes when moving into and out of the RENDER domain, correct
3027 * snooping behaviour occurs naturally as the result of our domain
3028 * tracking.
3029 */
3030 if (obj->cache_level != I915_CACHE_NONE)
3031 return;
3032
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003033 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003034
Chris Wilson9da3da62012-06-01 15:20:22 +01003035 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003036}
3037
3038/** Flushes the GTT write domain for the object if it's dirty. */
3039static void
Chris Wilson05394f32010-11-08 19:18:58 +00003040i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003041{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003042 uint32_t old_write_domain;
3043
Chris Wilson05394f32010-11-08 19:18:58 +00003044 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003045 return;
3046
Chris Wilson63256ec2011-01-04 18:42:07 +00003047 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003048 * to it immediately go to main memory as far as we know, so there's
3049 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003050 *
3051 * However, we do have to enforce the order so that all writes through
3052 * the GTT land before any writes to the device, such as updates to
3053 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003054 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003055 wmb();
3056
Chris Wilson05394f32010-11-08 19:18:58 +00003057 old_write_domain = obj->base.write_domain;
3058 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003059
3060 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003061 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003062 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003063}
3064
3065/** Flushes the CPU write domain for the object if it's dirty. */
3066static void
Chris Wilson05394f32010-11-08 19:18:58 +00003067i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003068{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003069 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003070
Chris Wilson05394f32010-11-08 19:18:58 +00003071 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003072 return;
3073
3074 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003075 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003076 old_write_domain = obj->base.write_domain;
3077 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003078
3079 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003080 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003081 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003082}
3083
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003084/**
3085 * Moves a single object to the GTT read, and possibly write domain.
3086 *
3087 * This function returns when the move is complete, including waiting on
3088 * flushes to occur.
3089 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003090int
Chris Wilson20217462010-11-23 15:26:33 +00003091i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003092{
Chris Wilson8325a092012-04-24 15:52:35 +01003093 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003094 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003095 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003096
Eric Anholt02354392008-11-26 13:58:13 -08003097 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003098 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003099 return -EINVAL;
3100
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003101 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3102 return 0;
3103
Chris Wilson0201f1e2012-07-20 12:41:01 +01003104 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003105 if (ret)
3106 return ret;
3107
Chris Wilson72133422010-09-13 23:56:38 +01003108 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003109
Chris Wilson05394f32010-11-08 19:18:58 +00003110 old_write_domain = obj->base.write_domain;
3111 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003112
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003113 /* It should now be out of any other write domains, and we can update
3114 * the domain values for our changes.
3115 */
Chris Wilson05394f32010-11-08 19:18:58 +00003116 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3117 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003118 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003119 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3120 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3121 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003122 }
3123
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003124 trace_i915_gem_object_change_domain(obj,
3125 old_read_domains,
3126 old_write_domain);
3127
Chris Wilson8325a092012-04-24 15:52:35 +01003128 /* And bump the LRU for this access */
3129 if (i915_gem_object_is_inactive(obj))
3130 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3131
Eric Anholte47c68e2008-11-14 13:35:19 -08003132 return 0;
3133}
3134
Chris Wilsone4ffd172011-04-04 09:44:39 +01003135int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3136 enum i915_cache_level cache_level)
3137{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003138 struct drm_device *dev = obj->base.dev;
3139 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003140 int ret;
3141
3142 if (obj->cache_level == cache_level)
3143 return 0;
3144
3145 if (obj->pin_count) {
3146 DRM_DEBUG("can not change the cache level of pinned objects\n");
3147 return -EBUSY;
3148 }
3149
Chris Wilson42d6ab42012-07-26 11:49:32 +01003150 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3151 ret = i915_gem_object_unbind(obj);
3152 if (ret)
3153 return ret;
3154 }
3155
Chris Wilsone4ffd172011-04-04 09:44:39 +01003156 if (obj->gtt_space) {
3157 ret = i915_gem_object_finish_gpu(obj);
3158 if (ret)
3159 return ret;
3160
3161 i915_gem_object_finish_gtt(obj);
3162
3163 /* Before SandyBridge, you could not use tiling or fence
3164 * registers with snooped memory, so relinquish any fences
3165 * currently pointing to our region in the aperture.
3166 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003167 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003168 ret = i915_gem_object_put_fence(obj);
3169 if (ret)
3170 return ret;
3171 }
3172
Daniel Vetter74898d72012-02-15 23:50:22 +01003173 if (obj->has_global_gtt_mapping)
3174 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003175 if (obj->has_aliasing_ppgtt_mapping)
3176 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3177 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003178
3179 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003180 }
3181
3182 if (cache_level == I915_CACHE_NONE) {
3183 u32 old_read_domains, old_write_domain;
3184
3185 /* If we're coming from LLC cached, then we haven't
3186 * actually been tracking whether the data is in the
3187 * CPU cache or not, since we only allow one bit set
3188 * in obj->write_domain and have been skipping the clflushes.
3189 * Just set it to the CPU cache for now.
3190 */
3191 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3192 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3193
3194 old_read_domains = obj->base.read_domains;
3195 old_write_domain = obj->base.write_domain;
3196
3197 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3198 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3199
3200 trace_i915_gem_object_change_domain(obj,
3201 old_read_domains,
3202 old_write_domain);
3203 }
3204
3205 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003206 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003207 return 0;
3208}
3209
Ben Widawsky199adf42012-09-21 17:01:20 -07003210int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3211 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003212{
Ben Widawsky199adf42012-09-21 17:01:20 -07003213 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003214 struct drm_i915_gem_object *obj;
3215 int ret;
3216
3217 ret = i915_mutex_lock_interruptible(dev);
3218 if (ret)
3219 return ret;
3220
3221 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3222 if (&obj->base == NULL) {
3223 ret = -ENOENT;
3224 goto unlock;
3225 }
3226
Ben Widawsky199adf42012-09-21 17:01:20 -07003227 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003228
3229 drm_gem_object_unreference(&obj->base);
3230unlock:
3231 mutex_unlock(&dev->struct_mutex);
3232 return ret;
3233}
3234
Ben Widawsky199adf42012-09-21 17:01:20 -07003235int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3236 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003237{
Ben Widawsky199adf42012-09-21 17:01:20 -07003238 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003239 struct drm_i915_gem_object *obj;
3240 enum i915_cache_level level;
3241 int ret;
3242
Ben Widawsky199adf42012-09-21 17:01:20 -07003243 switch (args->caching) {
3244 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003245 level = I915_CACHE_NONE;
3246 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003247 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003248 level = I915_CACHE_LLC;
3249 break;
3250 default:
3251 return -EINVAL;
3252 }
3253
Ben Widawsky3bc29132012-09-26 16:15:20 -07003254 ret = i915_mutex_lock_interruptible(dev);
3255 if (ret)
3256 return ret;
3257
Chris Wilsone6994ae2012-07-10 10:27:08 +01003258 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3259 if (&obj->base == NULL) {
3260 ret = -ENOENT;
3261 goto unlock;
3262 }
3263
3264 ret = i915_gem_object_set_cache_level(obj, level);
3265
3266 drm_gem_object_unreference(&obj->base);
3267unlock:
3268 mutex_unlock(&dev->struct_mutex);
3269 return ret;
3270}
3271
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003272/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003273 * Prepare buffer for display plane (scanout, cursors, etc).
3274 * Can be called from an uninterruptible phase (modesetting) and allows
3275 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003276 */
3277int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003278i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3279 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003280 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003281{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003282 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003283 int ret;
3284
Chris Wilson0be73282010-12-06 14:36:27 +00003285 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003286 ret = i915_gem_object_sync(obj, pipelined);
3287 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003288 return ret;
3289 }
3290
Eric Anholta7ef0642011-03-29 16:59:54 -07003291 /* The display engine is not coherent with the LLC cache on gen6. As
3292 * a result, we make sure that the pinning that is about to occur is
3293 * done with uncached PTEs. This is lowest common denominator for all
3294 * chipsets.
3295 *
3296 * However for gen6+, we could do better by using the GFDT bit instead
3297 * of uncaching, which would allow us to flush all the LLC-cached data
3298 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3299 */
3300 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3301 if (ret)
3302 return ret;
3303
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003304 /* As the user may map the buffer once pinned in the display plane
3305 * (e.g. libkms for the bootup splash), we have to ensure that we
3306 * always use map_and_fenceable for all scanout buffers.
3307 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003308 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003309 if (ret)
3310 return ret;
3311
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003312 i915_gem_object_flush_cpu_write_domain(obj);
3313
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003314 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003315 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003316
3317 /* It should now be out of any other write domains, and we can update
3318 * the domain values for our changes.
3319 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003320 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003321 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003322
3323 trace_i915_gem_object_change_domain(obj,
3324 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003325 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003326
3327 return 0;
3328}
3329
Chris Wilson85345512010-11-13 09:49:11 +00003330int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003331i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003332{
Chris Wilson88241782011-01-07 17:09:48 +00003333 int ret;
3334
Chris Wilsona8198ee2011-04-13 22:04:09 +01003335 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003336 return 0;
3337
Chris Wilson0201f1e2012-07-20 12:41:01 +01003338 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003339 if (ret)
3340 return ret;
3341
Chris Wilsona8198ee2011-04-13 22:04:09 +01003342 /* Ensure that we invalidate the GPU's caches and TLBs. */
3343 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003344 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003345}
3346
Eric Anholte47c68e2008-11-14 13:35:19 -08003347/**
3348 * Moves a single object to the CPU read, and possibly write domain.
3349 *
3350 * This function returns when the move is complete, including waiting on
3351 * flushes to occur.
3352 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003353int
Chris Wilson919926a2010-11-12 13:42:53 +00003354i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003355{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003356 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003357 int ret;
3358
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003359 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3360 return 0;
3361
Chris Wilson0201f1e2012-07-20 12:41:01 +01003362 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003363 if (ret)
3364 return ret;
3365
Eric Anholte47c68e2008-11-14 13:35:19 -08003366 i915_gem_object_flush_gtt_write_domain(obj);
3367
Chris Wilson05394f32010-11-08 19:18:58 +00003368 old_write_domain = obj->base.write_domain;
3369 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003370
Eric Anholte47c68e2008-11-14 13:35:19 -08003371 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003372 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003373 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003374
Chris Wilson05394f32010-11-08 19:18:58 +00003375 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003376 }
3377
3378 /* It should now be out of any other write domains, and we can update
3379 * the domain values for our changes.
3380 */
Chris Wilson05394f32010-11-08 19:18:58 +00003381 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003382
3383 /* If we're writing through the CPU, then the GPU read domains will
3384 * need to be invalidated at next use.
3385 */
3386 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003387 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3388 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003389 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003390
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003391 trace_i915_gem_object_change_domain(obj,
3392 old_read_domains,
3393 old_write_domain);
3394
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003395 return 0;
3396}
3397
Eric Anholt673a3942008-07-30 12:06:12 -07003398/* Throttle our rendering by waiting until the ring has completed our requests
3399 * emitted over 20 msec ago.
3400 *
Eric Anholtb9624422009-06-03 07:27:35 +00003401 * Note that if we were to use the current jiffies each time around the loop,
3402 * we wouldn't escape the function with any frames outstanding if the time to
3403 * render a frame was over 20ms.
3404 *
Eric Anholt673a3942008-07-30 12:06:12 -07003405 * This should get us reasonable parallelism between CPU and GPU but also
3406 * relatively low latency when blocking on a particular request to finish.
3407 */
3408static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003409i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003410{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003411 struct drm_i915_private *dev_priv = dev->dev_private;
3412 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003413 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003414 struct drm_i915_gem_request *request;
3415 struct intel_ring_buffer *ring = NULL;
3416 u32 seqno = 0;
3417 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003418
Chris Wilsone110e8d2011-01-26 15:39:14 +00003419 if (atomic_read(&dev_priv->mm.wedged))
3420 return -EIO;
3421
Chris Wilson1c255952010-09-26 11:03:27 +01003422 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003423 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003424 if (time_after_eq(request->emitted_jiffies, recent_enough))
3425 break;
3426
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003427 ring = request->ring;
3428 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003429 }
Chris Wilson1c255952010-09-26 11:03:27 +01003430 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003431
3432 if (seqno == 0)
3433 return 0;
3434
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003435 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003436 if (ret == 0)
3437 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003438
Eric Anholt673a3942008-07-30 12:06:12 -07003439 return ret;
3440}
3441
Eric Anholt673a3942008-07-30 12:06:12 -07003442int
Chris Wilson05394f32010-11-08 19:18:58 +00003443i915_gem_object_pin(struct drm_i915_gem_object *obj,
3444 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003445 bool map_and_fenceable,
3446 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003447{
Eric Anholt673a3942008-07-30 12:06:12 -07003448 int ret;
3449
Chris Wilson7e81a422012-09-15 09:41:57 +01003450 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3451 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003452
Chris Wilson05394f32010-11-08 19:18:58 +00003453 if (obj->gtt_space != NULL) {
3454 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3455 (map_and_fenceable && !obj->map_and_fenceable)) {
3456 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003457 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003458 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3459 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003460 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003461 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003462 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003463 ret = i915_gem_object_unbind(obj);
3464 if (ret)
3465 return ret;
3466 }
3467 }
3468
Chris Wilson05394f32010-11-08 19:18:58 +00003469 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003470 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3471
Chris Wilsona00b10c2010-09-24 21:15:47 +01003472 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003473 map_and_fenceable,
3474 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003475 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003476 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003477
3478 if (!dev_priv->mm.aliasing_ppgtt)
3479 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003480 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003481
Daniel Vetter74898d72012-02-15 23:50:22 +01003482 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3483 i915_gem_gtt_bind_object(obj, obj->cache_level);
3484
Chris Wilson1b502472012-04-24 15:47:30 +01003485 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003486 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003487
3488 return 0;
3489}
3490
3491void
Chris Wilson05394f32010-11-08 19:18:58 +00003492i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003493{
Chris Wilson05394f32010-11-08 19:18:58 +00003494 BUG_ON(obj->pin_count == 0);
3495 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003496
Chris Wilson1b502472012-04-24 15:47:30 +01003497 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003498 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003499}
3500
3501int
3502i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003503 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003504{
3505 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003506 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003507 int ret;
3508
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003509 ret = i915_mutex_lock_interruptible(dev);
3510 if (ret)
3511 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003512
Chris Wilson05394f32010-11-08 19:18:58 +00003513 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003514 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003515 ret = -ENOENT;
3516 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003517 }
Eric Anholt673a3942008-07-30 12:06:12 -07003518
Chris Wilson05394f32010-11-08 19:18:58 +00003519 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003520 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003521 ret = -EINVAL;
3522 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003523 }
3524
Chris Wilson05394f32010-11-08 19:18:58 +00003525 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003526 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3527 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003528 ret = -EINVAL;
3529 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003530 }
3531
Chris Wilson93be8782013-01-02 10:31:22 +00003532 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003533 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003534 if (ret)
3535 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003536 }
3537
Chris Wilson93be8782013-01-02 10:31:22 +00003538 obj->user_pin_count++;
3539 obj->pin_filp = file;
3540
Eric Anholt673a3942008-07-30 12:06:12 -07003541 /* XXX - flush the CPU caches for pinned objects
3542 * as the X server doesn't manage domains yet
3543 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003544 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003545 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003546out:
Chris Wilson05394f32010-11-08 19:18:58 +00003547 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003548unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003549 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003550 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003551}
3552
3553int
3554i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003555 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003556{
3557 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003558 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003559 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003560
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003561 ret = i915_mutex_lock_interruptible(dev);
3562 if (ret)
3563 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003564
Chris Wilson05394f32010-11-08 19:18:58 +00003565 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003566 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003567 ret = -ENOENT;
3568 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003569 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003570
Chris Wilson05394f32010-11-08 19:18:58 +00003571 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003572 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3573 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003574 ret = -EINVAL;
3575 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003576 }
Chris Wilson05394f32010-11-08 19:18:58 +00003577 obj->user_pin_count--;
3578 if (obj->user_pin_count == 0) {
3579 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003580 i915_gem_object_unpin(obj);
3581 }
Eric Anholt673a3942008-07-30 12:06:12 -07003582
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003583out:
Chris Wilson05394f32010-11-08 19:18:58 +00003584 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003585unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003586 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003587 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003588}
3589
3590int
3591i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003592 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003593{
3594 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003595 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003596 int ret;
3597
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003598 ret = i915_mutex_lock_interruptible(dev);
3599 if (ret)
3600 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003601
Chris Wilson05394f32010-11-08 19:18:58 +00003602 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003603 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003604 ret = -ENOENT;
3605 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003606 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003607
Chris Wilson0be555b2010-08-04 15:36:30 +01003608 /* Count all active objects as busy, even if they are currently not used
3609 * by the gpu. Users of this interface expect objects to eventually
3610 * become non-busy without any further actions, therefore emit any
3611 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003612 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003613 ret = i915_gem_object_flush_active(obj);
3614
Chris Wilson05394f32010-11-08 19:18:58 +00003615 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003616 if (obj->ring) {
3617 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3618 args->busy |= intel_ring_flag(obj->ring) << 16;
3619 }
Eric Anholt673a3942008-07-30 12:06:12 -07003620
Chris Wilson05394f32010-11-08 19:18:58 +00003621 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003622unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003623 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003624 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003625}
3626
3627int
3628i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3629 struct drm_file *file_priv)
3630{
Akshay Joshi0206e352011-08-16 15:34:10 -04003631 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003632}
3633
Chris Wilson3ef94da2009-09-14 16:50:29 +01003634int
3635i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3636 struct drm_file *file_priv)
3637{
3638 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003639 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003640 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003641
3642 switch (args->madv) {
3643 case I915_MADV_DONTNEED:
3644 case I915_MADV_WILLNEED:
3645 break;
3646 default:
3647 return -EINVAL;
3648 }
3649
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003650 ret = i915_mutex_lock_interruptible(dev);
3651 if (ret)
3652 return ret;
3653
Chris Wilson05394f32010-11-08 19:18:58 +00003654 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003655 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003656 ret = -ENOENT;
3657 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003658 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003659
Chris Wilson05394f32010-11-08 19:18:58 +00003660 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003661 ret = -EINVAL;
3662 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003663 }
3664
Chris Wilson05394f32010-11-08 19:18:58 +00003665 if (obj->madv != __I915_MADV_PURGED)
3666 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003667
Chris Wilson6c085a72012-08-20 11:40:46 +02003668 /* if the object is no longer attached, discard its backing storage */
3669 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003670 i915_gem_object_truncate(obj);
3671
Chris Wilson05394f32010-11-08 19:18:58 +00003672 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003673
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003674out:
Chris Wilson05394f32010-11-08 19:18:58 +00003675 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003676unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003677 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003678 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003679}
3680
Chris Wilson37e680a2012-06-07 15:38:42 +01003681void i915_gem_object_init(struct drm_i915_gem_object *obj,
3682 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003683{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003684 INIT_LIST_HEAD(&obj->mm_list);
3685 INIT_LIST_HEAD(&obj->gtt_list);
3686 INIT_LIST_HEAD(&obj->ring_list);
3687 INIT_LIST_HEAD(&obj->exec_list);
3688
Chris Wilson37e680a2012-06-07 15:38:42 +01003689 obj->ops = ops;
3690
Chris Wilson0327d6b2012-08-11 15:41:06 +01003691 obj->fence_reg = I915_FENCE_REG_NONE;
3692 obj->madv = I915_MADV_WILLNEED;
3693 /* Avoid an unnecessary call to unbind on the first bind. */
3694 obj->map_and_fenceable = true;
3695
3696 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3697}
3698
Chris Wilson37e680a2012-06-07 15:38:42 +01003699static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3700 .get_pages = i915_gem_object_get_pages_gtt,
3701 .put_pages = i915_gem_object_put_pages_gtt,
3702};
3703
Chris Wilson05394f32010-11-08 19:18:58 +00003704struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3705 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003706{
Daniel Vetterc397b902010-04-09 19:05:07 +00003707 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003708 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003709 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003710
3711 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3712 if (obj == NULL)
3713 return NULL;
3714
3715 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3716 kfree(obj);
3717 return NULL;
3718 }
3719
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003720 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3721 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3722 /* 965gm cannot relocate objects above 4GiB. */
3723 mask &= ~__GFP_HIGHMEM;
3724 mask |= __GFP_DMA32;
3725 }
3726
Hugh Dickins5949eac2011-06-27 16:18:18 -07003727 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003728 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003729
Chris Wilson37e680a2012-06-07 15:38:42 +01003730 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003731
Daniel Vetterc397b902010-04-09 19:05:07 +00003732 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3733 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3734
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003735 if (HAS_LLC(dev)) {
3736 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003737 * cache) for about a 10% performance improvement
3738 * compared to uncached. Graphics requests other than
3739 * display scanout are coherent with the CPU in
3740 * accessing this cache. This means in this mode we
3741 * don't need to clflush on the CPU side, and on the
3742 * GPU side we only need to flush internal caches to
3743 * get data visible to the CPU.
3744 *
3745 * However, we maintain the display planes as UC, and so
3746 * need to rebind when first used as such.
3747 */
3748 obj->cache_level = I915_CACHE_LLC;
3749 } else
3750 obj->cache_level = I915_CACHE_NONE;
3751
Chris Wilson05394f32010-11-08 19:18:58 +00003752 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003753}
3754
Eric Anholt673a3942008-07-30 12:06:12 -07003755int i915_gem_init_object(struct drm_gem_object *obj)
3756{
Daniel Vetterc397b902010-04-09 19:05:07 +00003757 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003758
Eric Anholt673a3942008-07-30 12:06:12 -07003759 return 0;
3760}
3761
Chris Wilson1488fc02012-04-24 15:47:31 +01003762void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003763{
Chris Wilson1488fc02012-04-24 15:47:31 +01003764 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003765 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003766 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003767
Chris Wilson26e12f82011-03-20 11:20:19 +00003768 trace_i915_gem_object_destroy(obj);
3769
Chris Wilson1488fc02012-04-24 15:47:31 +01003770 if (obj->phys_obj)
3771 i915_gem_detach_phys_object(dev, obj);
3772
3773 obj->pin_count = 0;
3774 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3775 bool was_interruptible;
3776
3777 was_interruptible = dev_priv->mm.interruptible;
3778 dev_priv->mm.interruptible = false;
3779
3780 WARN_ON(i915_gem_object_unbind(obj));
3781
3782 dev_priv->mm.interruptible = was_interruptible;
3783 }
3784
Chris Wilsona5570172012-09-04 21:02:54 +01003785 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003786 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003787 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003788
Chris Wilson9da3da62012-06-01 15:20:22 +01003789 BUG_ON(obj->pages);
3790
Chris Wilson2f745ad2012-09-04 21:02:58 +01003791 if (obj->base.import_attach)
3792 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003793
Chris Wilson05394f32010-11-08 19:18:58 +00003794 drm_gem_object_release(&obj->base);
3795 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003796
Chris Wilson05394f32010-11-08 19:18:58 +00003797 kfree(obj->bit_17);
3798 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003799}
3800
Jesse Barnes5669fca2009-02-17 15:13:31 -08003801int
Eric Anholt673a3942008-07-30 12:06:12 -07003802i915_gem_idle(struct drm_device *dev)
3803{
3804 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003805 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003806
Keith Packard6dbe2772008-10-14 21:41:13 -07003807 mutex_lock(&dev->struct_mutex);
3808
Chris Wilson87acb0a2010-10-19 10:13:00 +01003809 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003810 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003811 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003812 }
Eric Anholt673a3942008-07-30 12:06:12 -07003813
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003814 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003815 if (ret) {
3816 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003817 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003818 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003819 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003820
Chris Wilson29105cc2010-01-07 10:39:13 +00003821 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003822 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003823 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003824
Chris Wilson312817a2010-11-22 11:50:11 +00003825 i915_gem_reset_fences(dev);
3826
Chris Wilson29105cc2010-01-07 10:39:13 +00003827 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3828 * We need to replace this with a semaphore, or something.
3829 * And not confound mm.suspended!
3830 */
3831 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003832 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003833
3834 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003835 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003836
Keith Packard6dbe2772008-10-14 21:41:13 -07003837 mutex_unlock(&dev->struct_mutex);
3838
Chris Wilson29105cc2010-01-07 10:39:13 +00003839 /* Cancel the retire work handler, which should be idle now. */
3840 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3841
Eric Anholt673a3942008-07-30 12:06:12 -07003842 return 0;
3843}
3844
Ben Widawskyb9524a12012-05-25 16:56:24 -07003845void i915_gem_l3_remap(struct drm_device *dev)
3846{
3847 drm_i915_private_t *dev_priv = dev->dev_private;
3848 u32 misccpctl;
3849 int i;
3850
3851 if (!IS_IVYBRIDGE(dev))
3852 return;
3853
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003854 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003855 return;
3856
3857 misccpctl = I915_READ(GEN7_MISCCPCTL);
3858 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3859 POSTING_READ(GEN7_MISCCPCTL);
3860
3861 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3862 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003863 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003864 DRM_DEBUG("0x%x was already programmed to %x\n",
3865 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003866 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003867 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003868 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003869 }
3870
3871 /* Make sure all the writes land before disabling dop clock gating */
3872 POSTING_READ(GEN7_L3LOG_BASE);
3873
3874 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3875}
3876
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003877void i915_gem_init_swizzling(struct drm_device *dev)
3878{
3879 drm_i915_private_t *dev_priv = dev->dev_private;
3880
Daniel Vetter11782b02012-01-31 16:47:55 +01003881 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003882 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3883 return;
3884
3885 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3886 DISP_TILE_SURFACE_SWIZZLING);
3887
Daniel Vetter11782b02012-01-31 16:47:55 +01003888 if (IS_GEN5(dev))
3889 return;
3890
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003891 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3892 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003893 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003894 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003895 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003896}
Daniel Vettere21af882012-02-09 20:53:27 +01003897
Chris Wilson67b1b572012-07-05 23:49:40 +01003898static bool
3899intel_enable_blt(struct drm_device *dev)
3900{
3901 if (!HAS_BLT(dev))
3902 return false;
3903
3904 /* The blitter was dysfunctional on early prototypes */
3905 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3906 DRM_INFO("BLT not supported on this pre-production hardware;"
3907 " graphics performance will be degraded.\n");
3908 return false;
3909 }
3910
3911 return true;
3912}
3913
Eric Anholt673a3942008-07-30 12:06:12 -07003914int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003915i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003916{
3917 drm_i915_private_t *dev_priv = dev->dev_private;
3918 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003919
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003920 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003921 return -EIO;
3922
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003923 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3924 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3925
Ben Widawskyb9524a12012-05-25 16:56:24 -07003926 i915_gem_l3_remap(dev);
3927
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003928 i915_gem_init_swizzling(dev);
3929
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003930 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003931 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003932 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003933
3934 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003935 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003936 if (ret)
3937 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003938 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003939
Chris Wilson67b1b572012-07-05 23:49:40 +01003940 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003941 ret = intel_init_blt_ring_buffer(dev);
3942 if (ret)
3943 goto cleanup_bsd_ring;
3944 }
3945
Chris Wilson6f392d52010-08-07 11:01:22 +01003946 dev_priv->next_seqno = 1;
3947
Ben Widawsky254f9652012-06-04 14:42:42 -07003948 /*
3949 * XXX: There was some w/a described somewhere suggesting loading
3950 * contexts before PPGTT.
3951 */
3952 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003953 i915_gem_init_ppgtt(dev);
3954
Chris Wilson68f95ba2010-05-27 13:18:22 +01003955 return 0;
3956
Chris Wilson549f7362010-10-19 11:19:32 +01003957cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003958 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003959cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003960 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003961 return ret;
3962}
3963
Chris Wilson1070a422012-04-24 15:47:41 +01003964static bool
3965intel_enable_ppgtt(struct drm_device *dev)
3966{
3967 if (i915_enable_ppgtt >= 0)
3968 return i915_enable_ppgtt;
3969
3970#ifdef CONFIG_INTEL_IOMMU
3971 /* Disable ppgtt on SNB if VT-d is on. */
3972 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3973 return false;
3974#endif
3975
3976 return true;
3977}
3978
3979int i915_gem_init(struct drm_device *dev)
3980{
3981 struct drm_i915_private *dev_priv = dev->dev_private;
3982 unsigned long gtt_size, mappable_size;
3983 int ret;
3984
3985 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3986 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3987
3988 mutex_lock(&dev->struct_mutex);
3989 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3990 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3991 * aperture accordingly when using aliasing ppgtt. */
3992 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3993
3994 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3995
3996 ret = i915_gem_init_aliasing_ppgtt(dev);
3997 if (ret) {
3998 mutex_unlock(&dev->struct_mutex);
3999 return ret;
4000 }
4001 } else {
4002 /* Let GEM Manage all of the aperture.
4003 *
4004 * However, leave one page at the end still bound to the scratch
4005 * page. There are a number of places where the hardware
4006 * apparently prefetches past the end of the object, and we've
4007 * seen multiple hangs with the GPU head pointer stuck in a
4008 * batchbuffer bound at the last page of the aperture. One page
4009 * should be enough to keep any prefetching inside of the
4010 * aperture.
4011 */
4012 i915_gem_init_global_gtt(dev, 0, mappable_size,
4013 gtt_size);
4014 }
4015
4016 ret = i915_gem_init_hw(dev);
4017 mutex_unlock(&dev->struct_mutex);
4018 if (ret) {
4019 i915_gem_cleanup_aliasing_ppgtt(dev);
4020 return ret;
4021 }
4022
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004023 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4024 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4025 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004026 return 0;
4027}
4028
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004029void
4030i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4031{
4032 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004033 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004034 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004035
Chris Wilsonb4519512012-05-11 14:29:30 +01004036 for_each_ring(ring, dev_priv, i)
4037 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004038}
4039
4040int
Eric Anholt673a3942008-07-30 12:06:12 -07004041i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4042 struct drm_file *file_priv)
4043{
4044 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004045 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004046
Jesse Barnes79e53942008-11-07 14:24:08 -08004047 if (drm_core_check_feature(dev, DRIVER_MODESET))
4048 return 0;
4049
Ben Gamariba1234d2009-09-14 17:48:47 -04004050 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004051 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004052 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004053 }
4054
Eric Anholt673a3942008-07-30 12:06:12 -07004055 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004056 dev_priv->mm.suspended = 0;
4057
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004058 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004059 if (ret != 0) {
4060 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004061 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004062 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004063
Chris Wilson69dc4982010-10-19 10:36:51 +01004064 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004065 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004066
Chris Wilson5f353082010-06-07 14:03:03 +01004067 ret = drm_irq_install(dev);
4068 if (ret)
4069 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004070
Eric Anholt673a3942008-07-30 12:06:12 -07004071 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004072
4073cleanup_ringbuffer:
4074 mutex_lock(&dev->struct_mutex);
4075 i915_gem_cleanup_ringbuffer(dev);
4076 dev_priv->mm.suspended = 1;
4077 mutex_unlock(&dev->struct_mutex);
4078
4079 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004080}
4081
4082int
4083i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4084 struct drm_file *file_priv)
4085{
Jesse Barnes79e53942008-11-07 14:24:08 -08004086 if (drm_core_check_feature(dev, DRIVER_MODESET))
4087 return 0;
4088
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004089 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004090 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004091}
4092
4093void
4094i915_gem_lastclose(struct drm_device *dev)
4095{
4096 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004097
Eric Anholte806b492009-01-22 09:56:58 -08004098 if (drm_core_check_feature(dev, DRIVER_MODESET))
4099 return;
4100
Keith Packard6dbe2772008-10-14 21:41:13 -07004101 ret = i915_gem_idle(dev);
4102 if (ret)
4103 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004104}
4105
Chris Wilson64193402010-10-24 12:38:05 +01004106static void
4107init_ring_lists(struct intel_ring_buffer *ring)
4108{
4109 INIT_LIST_HEAD(&ring->active_list);
4110 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004111}
4112
Eric Anholt673a3942008-07-30 12:06:12 -07004113void
4114i915_gem_load(struct drm_device *dev)
4115{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004116 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004117 drm_i915_private_t *dev_priv = dev->dev_private;
4118
Chris Wilson69dc4982010-10-19 10:36:51 +01004119 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004120 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004121 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4122 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004123 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004124 for (i = 0; i < I915_NUM_RINGS; i++)
4125 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004126 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004127 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004128 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4129 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004130 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004131
Dave Airlie94400122010-07-20 13:15:31 +10004132 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4133 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004134 I915_WRITE(MI_ARB_STATE,
4135 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004136 }
4137
Chris Wilson72bfa192010-12-19 11:42:05 +00004138 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4139
Jesse Barnesde151cf2008-11-12 10:03:55 -08004140 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004141 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4142 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004143
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004144 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004145 dev_priv->num_fence_regs = 16;
4146 else
4147 dev_priv->num_fence_regs = 8;
4148
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004149 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004150 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004151
Eric Anholt673a3942008-07-30 12:06:12 -07004152 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004153 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004154
Chris Wilsonce453d82011-02-21 14:43:56 +00004155 dev_priv->mm.interruptible = true;
4156
Chris Wilson17250b72010-10-28 12:51:39 +01004157 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4158 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4159 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004160}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004161
4162/*
4163 * Create a physically contiguous memory object for this object
4164 * e.g. for cursor + overlay regs
4165 */
Chris Wilson995b67622010-08-20 13:23:26 +01004166static int i915_gem_init_phys_object(struct drm_device *dev,
4167 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004168{
4169 drm_i915_private_t *dev_priv = dev->dev_private;
4170 struct drm_i915_gem_phys_object *phys_obj;
4171 int ret;
4172
4173 if (dev_priv->mm.phys_objs[id - 1] || !size)
4174 return 0;
4175
Eric Anholt9a298b22009-03-24 12:23:04 -07004176 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004177 if (!phys_obj)
4178 return -ENOMEM;
4179
4180 phys_obj->id = id;
4181
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004182 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004183 if (!phys_obj->handle) {
4184 ret = -ENOMEM;
4185 goto kfree_obj;
4186 }
4187#ifdef CONFIG_X86
4188 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4189#endif
4190
4191 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4192
4193 return 0;
4194kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004195 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004196 return ret;
4197}
4198
Chris Wilson995b67622010-08-20 13:23:26 +01004199static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004200{
4201 drm_i915_private_t *dev_priv = dev->dev_private;
4202 struct drm_i915_gem_phys_object *phys_obj;
4203
4204 if (!dev_priv->mm.phys_objs[id - 1])
4205 return;
4206
4207 phys_obj = dev_priv->mm.phys_objs[id - 1];
4208 if (phys_obj->cur_obj) {
4209 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4210 }
4211
4212#ifdef CONFIG_X86
4213 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4214#endif
4215 drm_pci_free(dev, phys_obj->handle);
4216 kfree(phys_obj);
4217 dev_priv->mm.phys_objs[id - 1] = NULL;
4218}
4219
4220void i915_gem_free_all_phys_object(struct drm_device *dev)
4221{
4222 int i;
4223
Dave Airlie260883c2009-01-22 17:58:49 +10004224 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004225 i915_gem_free_phys_object(dev, i);
4226}
4227
4228void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004229 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004230{
Chris Wilson05394f32010-11-08 19:18:58 +00004231 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004232 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004233 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004234 int page_count;
4235
Chris Wilson05394f32010-11-08 19:18:58 +00004236 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004237 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004238 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004239
Chris Wilson05394f32010-11-08 19:18:58 +00004240 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004241 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004242 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004243 if (!IS_ERR(page)) {
4244 char *dst = kmap_atomic(page);
4245 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4246 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004247
Chris Wilsone5281cc2010-10-28 13:45:36 +01004248 drm_clflush_pages(&page, 1);
4249
4250 set_page_dirty(page);
4251 mark_page_accessed(page);
4252 page_cache_release(page);
4253 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004254 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004255 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004256
Chris Wilson05394f32010-11-08 19:18:58 +00004257 obj->phys_obj->cur_obj = NULL;
4258 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004259}
4260
4261int
4262i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004263 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004264 int id,
4265 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004266{
Chris Wilson05394f32010-11-08 19:18:58 +00004267 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004269 int ret = 0;
4270 int page_count;
4271 int i;
4272
4273 if (id > I915_MAX_PHYS_OBJECT)
4274 return -EINVAL;
4275
Chris Wilson05394f32010-11-08 19:18:58 +00004276 if (obj->phys_obj) {
4277 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004278 return 0;
4279 i915_gem_detach_phys_object(dev, obj);
4280 }
4281
Dave Airlie71acb5e2008-12-30 20:31:46 +10004282 /* create a new object */
4283 if (!dev_priv->mm.phys_objs[id - 1]) {
4284 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004285 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004286 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004287 DRM_ERROR("failed to init phys object %d size: %zu\n",
4288 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004289 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004290 }
4291 }
4292
4293 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004294 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4295 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004296
Chris Wilson05394f32010-11-08 19:18:58 +00004297 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004298
4299 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004300 struct page *page;
4301 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004302
Hugh Dickins5949eac2011-06-27 16:18:18 -07004303 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004304 if (IS_ERR(page))
4305 return PTR_ERR(page);
4306
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004307 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004308 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004309 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004310 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004311
4312 mark_page_accessed(page);
4313 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004314 }
4315
4316 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004317}
4318
4319static int
Chris Wilson05394f32010-11-08 19:18:58 +00004320i915_gem_phys_pwrite(struct drm_device *dev,
4321 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004322 struct drm_i915_gem_pwrite *args,
4323 struct drm_file *file_priv)
4324{
Chris Wilson05394f32010-11-08 19:18:58 +00004325 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004326 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004327
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004328 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4329 unsigned long unwritten;
4330
4331 /* The physical object once assigned is fixed for the lifetime
4332 * of the obj, so we can safely drop the lock and continue
4333 * to access vaddr.
4334 */
4335 mutex_unlock(&dev->struct_mutex);
4336 unwritten = copy_from_user(vaddr, user_data, args->size);
4337 mutex_lock(&dev->struct_mutex);
4338 if (unwritten)
4339 return -EFAULT;
4340 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004341
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004342 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004343 return 0;
4344}
Eric Anholtb9624422009-06-03 07:27:35 +00004345
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004346void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004347{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004348 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004349
4350 /* Clean up our request list when the client is going away, so that
4351 * later retire_requests won't dereference our soon-to-be-gone
4352 * file_priv.
4353 */
Chris Wilson1c255952010-09-26 11:03:27 +01004354 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004355 while (!list_empty(&file_priv->mm.request_list)) {
4356 struct drm_i915_gem_request *request;
4357
4358 request = list_first_entry(&file_priv->mm.request_list,
4359 struct drm_i915_gem_request,
4360 client_list);
4361 list_del(&request->client_list);
4362 request->file_priv = NULL;
4363 }
Chris Wilson1c255952010-09-26 11:03:27 +01004364 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004365}
Chris Wilson31169712009-09-14 16:50:28 +01004366
Chris Wilson57745062012-11-21 13:04:04 +00004367static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4368{
4369 if (!mutex_is_locked(mutex))
4370 return false;
4371
4372#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4373 return mutex->owner == task;
4374#else
4375 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4376 return false;
4377#endif
4378}
4379
Chris Wilson31169712009-09-14 16:50:28 +01004380static int
Ying Han1495f232011-05-24 17:12:27 -07004381i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004382{
Chris Wilson17250b72010-10-28 12:51:39 +01004383 struct drm_i915_private *dev_priv =
4384 container_of(shrinker,
4385 struct drm_i915_private,
4386 mm.inactive_shrinker);
4387 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004388 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004389 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004390 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004391 int cnt;
4392
Chris Wilson57745062012-11-21 13:04:04 +00004393 if (!mutex_trylock(&dev->struct_mutex)) {
4394 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4395 return 0;
4396
Daniel Vetter677feac2012-12-19 14:33:45 +01004397 if (dev_priv->mm.shrinker_no_lock_stealing)
4398 return 0;
4399
Chris Wilson57745062012-11-21 13:04:04 +00004400 unlock = false;
4401 }
Chris Wilson31169712009-09-14 16:50:28 +01004402
Chris Wilson6c085a72012-08-20 11:40:46 +02004403 if (nr_to_scan) {
4404 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4405 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004406 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4407 false);
4408 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004409 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004410 }
4411
Chris Wilson17250b72010-10-28 12:51:39 +01004412 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004413 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004414 if (obj->pages_pin_count == 0)
4415 cnt += obj->base.size >> PAGE_SHIFT;
Daniel Vetter93927ca2013-01-10 18:03:00 +01004416 list_for_each_entry(obj, &dev_priv->mm.inactive_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004417 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004418 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004419
Chris Wilson57745062012-11-21 13:04:04 +00004420 if (unlock)
4421 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004422 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004423}