blob: 89bdb8264305c6a0547948c31ff0781c0b31eaa4 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04002 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07003
4config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04005 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07006
7config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -04008 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -07009
10config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040011 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070012
13config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040014 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000015 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000016 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040017 select HAVE_DYNAMIC_FTRACE
18 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040019 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040020 select HAVE_FUNCTION_TRACER
Sam Ravnborgec7748b2008-02-09 10:46:40 +010021 select HAVE_IDE
Barry Songd86bfb12010-01-07 04:11:17 +000022 select HAVE_KERNEL_GZIP if RAMKERNEL
23 select HAVE_KERNEL_BZIP2 if RAMKERNEL
24 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000025 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050026 select HAVE_OPROFILE
Mike Frysinger7db79172011-05-06 11:47:52 -040027 select HAVE_PERF_EVENTS
Mark Brown7563bbf2012-04-15 10:52:54 +010028 select ARCH_HAVE_CUSTOM_GPIO_H
Linus Walleije8919e92016-04-19 11:12:36 +020029 select GPIOLIB
Catalin Marinasaf1839e2012-10-08 16:28:08 -070030 select HAVE_UID16
Rusty Russellb92021b2013-03-15 15:04:17 +103031 select HAVE_UNDERSCORE_SYMBOL_PREFIX
Stephen Rothwell4febd952013-03-07 15:48:16 +110032 select VIRT_TO_BUS
Will Deaconc1d7e012012-07-30 14:42:46 -070033 select ARCH_WANT_IPC_PARSE_VERSION
Mike Frysingerbee18be2011-03-21 02:39:10 -040034 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010035 select GENERIC_IRQ_PROBE
Thomas Gleixnere8fac632014-02-23 21:40:13 +000036 select GENERIC_IRQ_SHOW
Cong Wangd314d742012-03-23 15:01:51 -070037 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
Thomas Gleixner6bba2682012-04-20 13:05:53 +000038 select GENERIC_SMP_IDLE_THREAD
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +000039 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
David Howells786d35d2012-09-28 14:31:03 +093040 select HAVE_MOD_ARCH_SPECIFIC
41 select MODULES_USE_ELF_RELA
Dave Hansend1a1dc02013-07-01 13:04:42 -070042 select HAVE_DEBUG_STACKOVERFLOW
Petr Mladek42a0bb32016-05-20 17:00:33 -070043 select HAVE_NMI
Vladimir Murzin07c75d72017-06-28 10:16:57 +010044 select ARCH_NO_COHERENT_DMA_MMAP
Bryan Wu1394f032007-05-06 14:50:22 -070045
Mike Frysingerddf9dda2009-06-13 07:42:58 -040046config GENERIC_CSUM
47 def_bool y
48
Mike Frysinger70f12562009-06-07 17:18:25 -040049config GENERIC_BUG
50 def_bool y
51 depends on BUG
52
Aubrey Lie3defff2007-05-21 18:09:11 +080053config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040054 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080055
Bryan Wu1394f032007-05-06 14:50:22 -070056config FORCE_MAX_ZONEORDER
57 int
58 default "14"
59
60config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040061 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070062
Mike Frysinger6fa68e72009-06-08 18:45:01 -040063config LOCKDEP_SUPPORT
64 def_bool y
65
Mike Frysingerc7b412f2009-06-08 18:44:45 -040066config STACKTRACE_SUPPORT
67 def_bool y
68
Mike Frysinger8f860012009-06-08 12:49:48 -040069config TRACE_IRQFLAGS_SUPPORT
70 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070071
Bryan Wu1394f032007-05-06 14:50:22 -070072source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070073
Bryan Wu1394f032007-05-06 14:50:22 -070074source "kernel/Kconfig.preempt"
75
Matt Helsleydc52ddc2008-10-18 20:27:21 -070076source "kernel/Kconfig.freezer"
77
Bryan Wu1394f032007-05-06 14:50:22 -070078menu "Blackfin Processor Options"
79
80comment "Processor and Board Settings"
81
82choice
83 prompt "CPU"
84 default BF533
85
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080086config BF512
87 bool "BF512"
88 help
89 BF512 Processor Support.
90
91config BF514
92 bool "BF514"
93 help
94 BF514 Processor Support.
95
96config BF516
97 bool "BF516"
98 help
99 BF516 Processor Support.
100
101config BF518
102 bool "BF518"
103 help
104 BF518 Processor Support.
105
Michael Hennerich59003142007-10-21 16:54:27 +0800106config BF522
107 bool "BF522"
108 help
109 BF522 Processor Support.
110
Mike Frysinger1545a112007-12-24 16:54:48 +0800111config BF523
112 bool "BF523"
113 help
114 BF523 Processor Support.
115
116config BF524
117 bool "BF524"
118 help
119 BF524 Processor Support.
120
Michael Hennerich59003142007-10-21 16:54:27 +0800121config BF525
122 bool "BF525"
123 help
124 BF525 Processor Support.
125
Mike Frysinger1545a112007-12-24 16:54:48 +0800126config BF526
127 bool "BF526"
128 help
129 BF526 Processor Support.
130
Michael Hennerich59003142007-10-21 16:54:27 +0800131config BF527
132 bool "BF527"
133 help
134 BF527 Processor Support.
135
Bryan Wu1394f032007-05-06 14:50:22 -0700136config BF531
137 bool "BF531"
138 help
139 BF531 Processor Support.
140
141config BF532
142 bool "BF532"
143 help
144 BF532 Processor Support.
145
146config BF533
147 bool "BF533"
148 help
149 BF533 Processor Support.
150
151config BF534
152 bool "BF534"
153 help
154 BF534 Processor Support.
155
156config BF536
157 bool "BF536"
158 help
159 BF536 Processor Support.
160
161config BF537
162 bool "BF537"
163 help
164 BF537 Processor Support.
165
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800166config BF538
167 bool "BF538"
168 help
169 BF538 Processor Support.
170
171config BF539
172 bool "BF539"
173 help
174 BF539 Processor Support.
175
Mike Frysinger5df326a2009-11-16 23:49:41 +0000176config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800177 bool "BF542"
178 help
179 BF542 Processor Support.
180
Mike Frysinger2f89c062009-02-04 16:49:45 +0800181config BF542M
182 bool "BF542m"
183 help
184 BF542 Processor Support.
185
Mike Frysinger5df326a2009-11-16 23:49:41 +0000186config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800187 bool "BF544"
188 help
189 BF544 Processor Support.
190
Mike Frysinger2f89c062009-02-04 16:49:45 +0800191config BF544M
192 bool "BF544m"
193 help
194 BF544 Processor Support.
195
Mike Frysinger5df326a2009-11-16 23:49:41 +0000196config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800197 bool "BF547"
198 help
199 BF547 Processor Support.
200
Mike Frysinger2f89c062009-02-04 16:49:45 +0800201config BF547M
202 bool "BF547m"
203 help
204 BF547 Processor Support.
205
Mike Frysinger5df326a2009-11-16 23:49:41 +0000206config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800207 bool "BF548"
208 help
209 BF548 Processor Support.
210
Mike Frysinger2f89c062009-02-04 16:49:45 +0800211config BF548M
212 bool "BF548m"
213 help
214 BF548 Processor Support.
215
Mike Frysinger5df326a2009-11-16 23:49:41 +0000216config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800217 bool "BF549"
218 help
219 BF549 Processor Support.
220
Mike Frysinger2f89c062009-02-04 16:49:45 +0800221config BF549M
222 bool "BF549m"
223 help
224 BF549 Processor Support.
225
Bryan Wu1394f032007-05-06 14:50:22 -0700226config BF561
227 bool "BF561"
228 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800229 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700230
Bob Liub5affb02012-05-16 17:37:24 +0800231config BF609
232 bool "BF609"
233 select CLKDEV_LOOKUP
234 help
235 BF609 Processor Support.
236
Bryan Wu1394f032007-05-06 14:50:22 -0700237endchoice
238
Graf Yang46fa5ee2009-01-07 23:14:39 +0800239config SMP
240 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000241 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800242 bool "Symmetric multi-processing support"
243 ---help---
244 This enables support for systems with more than one CPU,
245 like the dual core BF561. If you have a system with only one
246 CPU, say N. If you have a system with more than one CPU, say Y.
247
248 If you don't know what to do here, say N.
249
250config NR_CPUS
251 int
252 depends on SMP
253 default 2 if BF561
254
Graf Yang0b39db22009-12-28 11:13:51 +0000255config HOTPLUG_CPU
256 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +1000257 depends on SMP
Graf Yang0b39db22009-12-28 11:13:51 +0000258 default y
259
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800260config BF_REV_MIN
261 int
Bob Liub5affb02012-05-16 17:37:24 +0800262 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800263 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800264 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800265 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800266
267config BF_REV_MAX
268 int
Bob Liub5affb02012-05-16 17:37:24 +0800269 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger2f89c062009-02-04 16:49:45 +0800270 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800271 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800272 default 6 if (BF533 || BF532 || BF531)
273
Bryan Wu1394f032007-05-06 14:50:22 -0700274choice
275 prompt "Silicon Rev"
Bob Liub5affb02012-05-16 17:37:24 +0800276 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
Mike Frysingerf8b55652009-04-13 21:58:34 +0000277 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800278 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800279
280config BF_REV_0_0
281 bool "0.0"
Bob Liub5affb02012-05-16 17:37:24 +0800282 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Michael Hennerich59003142007-10-21 16:54:27 +0800283
284config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800285 bool "0.1"
Sonic Zhang67c0b1b2013-06-07 16:45:12 +0800286 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Bryan Wu1394f032007-05-06 14:50:22 -0700287
288config BF_REV_0_2
289 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000290 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700291
292config BF_REV_0_3
293 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800294 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700295
296config BF_REV_0_4
297 bool "0.4"
Sonic Zhangee5124e32012-08-31 11:13:31 +0800298 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x)
Bryan Wu1394f032007-05-06 14:50:22 -0700299
300config BF_REV_0_5
301 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800302 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700303
Mike Frysinger49f72532008-10-09 12:06:27 +0800304config BF_REV_0_6
305 bool "0.6"
306 depends on (BF533 || BF532 || BF531)
307
Jie Zhangde3025f2007-06-25 18:04:12 +0800308config BF_REV_ANY
309 bool "any"
310
311config BF_REV_NONE
312 bool "none"
313
Bryan Wu1394f032007-05-06 14:50:22 -0700314endchoice
315
Roy Huang24a07a12007-07-12 22:41:45 +0800316config BF53x
317 bool
318 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
319 default y
320
Sonic Zhangffb7fc02013-09-03 16:29:00 +0800321config GPIO_ADI
322 def_bool y
323 depends on (BF51x || BF52x || BF53x || BF538 || BF539 || BF561)
324
Sonic Zhang741ecef2013-09-03 16:29:01 +0800325config PINCTRL
326 def_bool y
327 depends on BF54x || BF60x
328
Bryan Wu1394f032007-05-06 14:50:22 -0700329config MEM_MT48LC64M4A2FB_7E
330 bool
331 depends on (BFIN533_STAMP)
332 default y
333
334config MEM_MT48LC16M16A2TG_75
335 bool
336 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000337 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
338 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
339 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700340 default y
341
342config MEM_MT48LC32M8A2_75
343 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000344 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700345 default y
346
347config MEM_MT48LC8M32B2B5_7
348 bool
349 depends on (BFIN561_BLUETECHNIX_CM)
350 default y
351
Michael Hennerich59003142007-10-21 16:54:27 +0800352config MEM_MT48LC32M16A2TG_75
353 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000354 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800355 default y
356
Graf Yangee48efb2009-06-18 04:32:04 +0000357config MEM_MT48H32M16LFCJ_75
358 bool
359 depends on (BFIN526_EZBRD)
360 default y
361
Bob Liuf82f16d2012-07-23 10:47:48 +0800362config MEM_MT47H64M16
363 bool
364 depends on (BFIN609_EZKIT)
365 default y
366
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800367source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800368source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700369source "arch/blackfin/mach-bf533/Kconfig"
370source "arch/blackfin/mach-bf561/Kconfig"
371source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800372source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800373source "arch/blackfin/mach-bf548/Kconfig"
Bob Liub5affb02012-05-16 17:37:24 +0800374source "arch/blackfin/mach-bf609/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700375
376menu "Board customizations"
377
378config CMDLINE_BOOL
379 bool "Default bootloader kernel arguments"
380
381config CMDLINE
382 string "Initial kernel command string"
383 depends on CMDLINE_BOOL
384 default "console=ttyBF0,57600"
385 help
386 If you don't have a boot loader capable of passing a command line string
387 to the kernel, you may specify one here. As a minimum, you should specify
388 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
389
Mike Frysinger5f004c22008-04-25 02:11:24 +0800390config BOOT_LOAD
391 hex "Kernel load address for booting"
392 default "0x1000"
393 range 0x1000 0x20000000
394 help
395 This option allows you to set the load address of the kernel.
396 This can be useful if you are on a board which has a small amount
397 of memory or you wish to reserve some memory at the beginning of
398 the address space.
399
400 Note that you need to keep this value above 4k (0x1000) as this
401 memory region is used to capture NULL pointer references as well
402 as some core kernel functions.
403
Bob Liub5affb02012-05-16 17:37:24 +0800404config PHY_RAM_BASE_ADDRESS
405 hex "Physical RAM Base"
406 default 0x0
407 help
408 set BF609 FPGA physical SRAM base address
409
Michael Hennerich8cc71172008-10-13 14:45:06 +0800410config ROM_BASE
411 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800412 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000413 default "0x20040040"
Bob Liu30036682012-05-30 15:30:27 +0800414 range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800415 range 0x20000000 0x30000000 if (BF54x || BF561)
Bob Liu30036682012-05-30 15:30:27 +0800416 range 0xB0000000 0xC0000000 if (BF60x)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800417 help
Barry Songd86bfb12010-01-07 04:11:17 +0000418 Make sure your ROM base does not include any file-header
419 information that is prepended to the kernel.
420
421 For example, the bootable U-Boot format (created with
422 mkimage) has a 64 byte header (0x40). So while the image
423 you write to flash might start at say 0x20080000, you have
424 to add 0x40 to get the kernel's ROM base as it will come
425 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800426
Robin Getzf16295e2007-08-03 18:07:17 +0800427comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700428
429config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800430 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800431 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000432 default "11059200" if BFIN533_STAMP
433 default "24576000" if PNAV10
434 default "25000000" # most people use this
435 default "27000000" if BFIN533_EZKIT
436 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000437 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700438 help
439 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800440 Warning: This value should match the crystal on the board. Otherwise,
441 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700442
Robin Getzf16295e2007-08-03 18:07:17 +0800443config BFIN_KERNEL_CLOCK
444 bool "Re-program Clocks while Kernel boots?"
445 default n
446 help
447 This option decides if kernel clocks are re-programed from the
448 bootloader settings. If the clocks are not set, the SDRAM settings
449 are also not changed, and the Bootloader does 100% of the hardware
450 configuration.
451
452config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800453 bool "Bypass PLL"
Bob Liu7c141c12012-05-17 17:15:40 +0800454 depends on BFIN_KERNEL_CLOCK && (!BF60x)
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800455 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800456
457config CLKIN_HALF
458 bool "Half Clock In"
459 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
460 default n
461 help
462 If this is set the clock will be divided by 2, before it goes to the PLL.
463
464config VCO_MULT
465 int "VCO Multiplier"
466 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
467 range 1 64
468 default "22" if BFIN533_EZKIT
469 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000470 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800471 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000472 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Bob Liu7c141c12012-05-17 17:15:40 +0800473 default "20" if (BFIN561_EZKIT || BF609)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800474 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000475 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800476 help
477 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
478 PLL Frequency = (Crystal Frequency) * (this setting)
479
480choice
481 prompt "Core Clock Divider"
482 depends on BFIN_KERNEL_CLOCK
483 default CCLK_DIV_1
484 help
485 This sets the frequency of the core. It can be 1, 2, 4 or 8
486 Core Frequency = (PLL frequency) / (this setting)
487
488config CCLK_DIV_1
489 bool "1"
490
491config CCLK_DIV_2
492 bool "2"
493
494config CCLK_DIV_4
495 bool "4"
496
497config CCLK_DIV_8
498 bool "8"
499endchoice
500
501config SCLK_DIV
502 int "System Clock Divider"
503 depends on BFIN_KERNEL_CLOCK
504 range 1 15
Bob Liu7c141c12012-05-17 17:15:40 +0800505 default 4
Robin Getzf16295e2007-08-03 18:07:17 +0800506 help
Bob Liu7c141c12012-05-17 17:15:40 +0800507 This sets the frequency of the system clock (including SDRAM or DDR) on
508 !BF60x else it set the clock for system buses and provides the
509 source from which SCLK0 and SCLK1 are derived.
Robin Getzf16295e2007-08-03 18:07:17 +0800510 This can be between 1 and 15
511 System Clock = (PLL frequency) / (this setting)
512
Bob Liu7c141c12012-05-17 17:15:40 +0800513config SCLK0_DIV
514 int "System Clock0 Divider"
515 depends on BFIN_KERNEL_CLOCK && BF60x
516 range 1 15
517 default 1
518 help
519 This sets the frequency of the system clock0 for PVP and all other
520 peripherals not clocked by SCLK1.
521 This can be between 1 and 15
522 System Clock0 = (System Clock) / (this setting)
523
524config SCLK1_DIV
525 int "System Clock1 Divider"
526 depends on BFIN_KERNEL_CLOCK && BF60x
527 range 1 15
528 default 1
529 help
530 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
531 This can be between 1 and 15
532 System Clock1 = (System Clock) / (this setting)
533
534config DCLK_DIV
535 int "DDR Clock Divider"
536 depends on BFIN_KERNEL_CLOCK && BF60x
537 range 1 15
538 default 2
539 help
540 This sets the frequency of the DDR memory.
541 This can be between 1 and 15
542 DDR Clock = (PLL frequency) / (this setting)
543
Mike Frysinger5f004c22008-04-25 02:11:24 +0800544choice
545 prompt "DDR SDRAM Chip Type"
546 depends on BFIN_KERNEL_CLOCK
547 depends on BF54x
548 default MEM_MT46V32M16_5B
549
550config MEM_MT46V32M16_6T
551 bool "MT46V32M16_6T"
552
553config MEM_MT46V32M16_5B
554 bool "MT46V32M16_5B"
555endchoice
556
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800557choice
558 prompt "DDR/SDRAM Timing"
Bob Liu7c141c12012-05-17 17:15:40 +0800559 depends on BFIN_KERNEL_CLOCK && !BF60x
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800560 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
561 help
562 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
563 The calculated SDRAM timing parameters may not be 100%
564 accurate - This option is therefore marked experimental.
565
566config BFIN_KERNEL_CLOCK_MEMINIT_CALC
Kees Cook89a06772013-01-16 18:53:16 -0800567 bool "Calculate Timings"
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800568
569config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
570 bool "Provide accurate Timings based on target SCLK"
571 help
572 Please consult the Blackfin Hardware Reference Manuals as well
573 as the memory device datasheet.
574 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
575endchoice
576
577menu "Memory Init Control"
578 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
579
580config MEM_DDRCTL0
581 depends on BF54x
582 hex "DDRCTL0"
583 default 0x0
584
585config MEM_DDRCTL1
586 depends on BF54x
587 hex "DDRCTL1"
588 default 0x0
589
590config MEM_DDRCTL2
591 depends on BF54x
592 hex "DDRCTL2"
593 default 0x0
594
595config MEM_EBIU_DDRQUE
596 depends on BF54x
597 hex "DDRQUE"
598 default 0x0
599
600config MEM_SDRRC
601 depends on !BF54x
602 hex "SDRRC"
603 default 0x0
604
605config MEM_SDGCTL
606 depends on !BF54x
607 hex "SDGCTL"
608 default 0x0
609endmenu
610
Robin Getzf16295e2007-08-03 18:07:17 +0800611#
612# Max & Min Speeds for various Chips
613#
614config MAX_VCO_HZ
615 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800616 default 400000000 if BF512
617 default 400000000 if BF514
618 default 400000000 if BF516
619 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000620 default 400000000 if BF522
621 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800622 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800623 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800624 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800625 default 600000000 if BF527
626 default 400000000 if BF531
627 default 400000000 if BF532
628 default 750000000 if BF533
629 default 500000000 if BF534
630 default 400000000 if BF536
631 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800632 default 533333333 if BF538
633 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800634 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800635 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800636 default 600000000 if BF547
637 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800638 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800639 default 600000000 if BF561
Bob Liu7c141c12012-05-17 17:15:40 +0800640 default 800000000 if BF609
Robin Getzf16295e2007-08-03 18:07:17 +0800641
642config MIN_VCO_HZ
643 int
644 default 50000000
645
646config MAX_SCLK_HZ
647 int
Bob Liu7c141c12012-05-17 17:15:40 +0800648 default 200000000 if BF609
Robin Getzf72eecb2007-11-21 16:29:20 +0800649 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800650
651config MIN_SCLK_HZ
652 int
653 default 27000000
654
655comment "Kernel Timer/Scheduler"
656
657source kernel/Kconfig.hz
658
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000659config SET_GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800660 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800661 default y
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000662 select GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800663
Yi Li0d152c22009-12-28 10:21:49 +0000664menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000665 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000666config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000667 bool "GPTimer0"
668 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000669 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000670
671config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000672 bool "Core timer"
673 default y
674endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000675
Masanari Iidaf54619f2014-09-18 12:09:42 +0900676menu "Clock source"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800677 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000678config CYCLES_CLOCKSOURCE
679 bool "CYCLES"
680 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800681 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000682 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800683 help
684 If you say Y here, you will enable support for using the 'cycles'
685 registers as a clock source. Doing so means you will be unable to
686 safely write to the 'cycles' register during runtime. You will
687 still be able to read it (such as for performance monitoring), but
688 writing the registers will most likely crash the kernel.
689
Graf Yang1fa9be72009-05-15 11:01:59 +0000690config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000691 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000692 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000693 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000694endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000695
Mike Frysinger5f004c22008-04-25 02:11:24 +0800696comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800697
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800698choice
699 prompt "Blackfin Exception Scratch Register"
700 default BFIN_SCRATCH_REG_RETN
701 help
702 Select the resource to reserve for the Exception handler:
703 - RETN: Non-Maskable Interrupt (NMI)
704 - RETE: Exception Return (JTAG/ICE)
705 - CYCLES: Performance counter
706
707 If you are unsure, please select "RETN".
708
709config BFIN_SCRATCH_REG_RETN
710 bool "RETN"
711 help
712 Use the RETN register in the Blackfin exception handler
713 as a stack scratch register. This means you cannot
714 safely use NMI on the Blackfin while running Linux, but
715 you can debug the system with a JTAG ICE and use the
716 CYCLES performance registers.
717
718 If you are unsure, please select "RETN".
719
720config BFIN_SCRATCH_REG_RETE
721 bool "RETE"
722 help
723 Use the RETE register in the Blackfin exception handler
724 as a stack scratch register. This means you cannot
725 safely use a JTAG ICE while debugging a Blackfin board,
726 but you can safely use the CYCLES performance registers
727 and the NMI.
728
729 If you are unsure, please select "RETN".
730
731config BFIN_SCRATCH_REG_CYCLES
732 bool "CYCLES"
733 help
734 Use the CYCLES register in the Blackfin exception handler
735 as a stack scratch register. This means you cannot
736 safely use the CYCLES performance registers on a Blackfin
737 board at anytime, but you can debug the system with a JTAG
738 ICE and use the NMI.
739
740 If you are unsure, please select "RETN".
741
742endchoice
743
Bryan Wu1394f032007-05-06 14:50:22 -0700744endmenu
745
746
747menu "Blackfin Kernel Optimizations"
748
Bryan Wu1394f032007-05-06 14:50:22 -0700749comment "Memory Optimizations"
750
751config I_ENTRY_L1
752 bool "Locate interrupt entry code in L1 Memory"
753 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500754 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700755 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200756 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
757 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700758
759config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200760 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700761 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500762 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700763 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200764 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800765 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200766 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700767
768config DO_IRQ_L1
769 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
770 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500771 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700772 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200773 If enabled, the frequently called do_irq dispatcher function is linked
774 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700775
776config CORE_TIMER_IRQ_L1
777 bool "Locate frequently called timer_interrupt() function in L1 Memory"
778 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500779 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700780 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200781 If enabled, the frequently called timer_interrupt() function is linked
782 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700783
784config IDLE_L1
785 bool "Locate frequently idle function in L1 Memory"
786 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500787 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700788 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200789 If enabled, the frequently called idle function is linked
790 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700791
792config SCHEDULE_L1
793 bool "Locate kernel schedule function in L1 Memory"
794 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500795 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700796 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200797 If enabled, the frequently called kernel schedule is linked
798 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700799
800config ARITHMETIC_OPS_L1
801 bool "Locate kernel owned arithmetic functions in L1 Memory"
802 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500803 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700804 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200805 If enabled, arithmetic functions are linked
806 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700807
808config ACCESS_OK_L1
809 bool "Locate access_ok function in L1 Memory"
810 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500811 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700812 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200813 If enabled, the access_ok function is linked
814 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700815
816config MEMSET_L1
817 bool "Locate memset function in L1 Memory"
818 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500819 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700820 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200821 If enabled, the memset function is linked
822 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700823
824config MEMCPY_L1
825 bool "Locate memcpy function in L1 Memory"
826 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500827 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700828 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200829 If enabled, the memcpy function is linked
830 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700831
Robin Getz479ba602010-05-03 17:23:20 +0000832config STRCMP_L1
833 bool "locate strcmp function in L1 Memory"
834 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500835 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000836 help
837 If enabled, the strcmp function is linked
838 into L1 instruction memory (less latency).
839
840config STRNCMP_L1
841 bool "locate strncmp function in L1 Memory"
842 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500843 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000844 help
845 If enabled, the strncmp function is linked
846 into L1 instruction memory (less latency).
847
848config STRCPY_L1
849 bool "locate strcpy function in L1 Memory"
850 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500851 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000852 help
853 If enabled, the strcpy function is linked
854 into L1 instruction memory (less latency).
855
856config STRNCPY_L1
857 bool "locate strncpy function in L1 Memory"
858 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500859 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000860 help
861 If enabled, the strncpy function is linked
862 into L1 instruction memory (less latency).
863
Bryan Wu1394f032007-05-06 14:50:22 -0700864config SYS_BFIN_SPINLOCK_L1
865 bool "Locate sys_bfin_spinlock function in L1 Memory"
866 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500867 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700868 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200869 If enabled, sys_bfin_spinlock function is linked
870 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700871
Bryan Wu1394f032007-05-06 14:50:22 -0700872config CACHELINE_ALIGNED_L1
873 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800874 default y if !BF54x
875 default n if BF54x
Mike Frysinger95fc2d82012-03-28 11:43:02 +0800876 depends on !SMP && !BF531 && !CRC32
Bryan Wu1394f032007-05-06 14:50:22 -0700877 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100878 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200879 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700880
881config SYSCALL_TAB_L1
882 bool "Locate Syscall Table L1 Data Memory"
883 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500884 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700885 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200886 If enabled, the Syscall LUT is linked
887 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700888
889config CPLB_SWITCH_TAB_L1
890 bool "Locate CPLB Switch Tables L1 Data Memory"
891 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500892 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700893 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200894 If enabled, the CPLB Switch Tables are linked
895 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700896
Mike Frysinger820b1272011-02-02 22:31:42 -0500897config ICACHE_FLUSH_L1
898 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000899 default y
900 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500901 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000902 into L1 instruction memory.
903
904 Note that this might be required to address anomalies, but
905 these functions are pretty small, so it shouldn't be too bad.
906 If you are using a processor affected by an anomaly, the build
907 system will double check for you and prevent it.
908
Mike Frysinger820b1272011-02-02 22:31:42 -0500909config DCACHE_FLUSH_L1
910 bool "Locate dcache flush funcs in L1 Inst Memory"
911 default y
912 depends on !SMP
913 help
914 If enabled, the Blackfin dcache flushing functions are linked
915 into L1 instruction memory.
916
Graf Yangca87b7a2008-10-08 17:30:01 +0800917config APP_STACK_L1
918 bool "Support locating application stack in L1 Scratch Memory"
919 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500920 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800921 help
922 If enabled the application stack can be located in L1
923 scratch memory (less latency).
924
925 Currently only works with FLAT binaries.
926
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800927config EXCEPTION_L1_SCRATCH
928 bool "Locate exception stack in L1 Scratch Memory"
929 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500930 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800931 help
932 Whenever an exception occurs, use the L1 Scratch memory for
933 stack storage. You cannot place the stacks of FLAT binaries
934 in L1 when using this option.
935
936 If you don't use L1 Scratch, then you should say Y here.
937
Robin Getz251383c2008-08-14 15:12:55 +0800938comment "Speed Optimizations"
939config BFIN_INS_LOWOVERHEAD
940 bool "ins[bwl] low overhead, higher interrupt latency"
941 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500942 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800943 help
944 Reads on the Blackfin are speculative. In Blackfin terms, this means
945 they can be interrupted at any time (even after they have been issued
946 on to the external bus), and re-issued after the interrupt occurs.
947 For memory - this is not a big deal, since memory does not change if
948 it sees a read.
949
950 If a FIFO is sitting on the end of the read, it will see two reads,
951 when the core only sees one since the FIFO receives both the read
952 which is cancelled (and not delivered to the core) and the one which
953 is re-issued (which is delivered to the core).
954
955 To solve this, interrupts are turned off before reads occur to
956 I/O space. This option controls which the overhead/latency of
957 controlling interrupts during this time
958 "n" turns interrupts off every read
959 (higher overhead, but lower interrupt latency)
960 "y" turns interrupts off every loop
961 (low overhead, but longer interrupt latency)
962
963 default behavior is to leave this set to on (type "Y"). If you are experiencing
964 interrupt latency issues, it is safe and OK to turn this off.
965
Bryan Wu1394f032007-05-06 14:50:22 -0700966endmenu
967
Bryan Wu1394f032007-05-06 14:50:22 -0700968choice
969 prompt "Kernel executes from"
970 help
971 Choose the memory type that the kernel will be running in.
972
973config RAMKERNEL
974 bool "RAM"
975 help
976 The kernel will be resident in RAM when running.
977
978config ROMKERNEL
979 bool "ROM"
980 help
981 The kernel will be resident in FLASH/ROM when running.
982
983endchoice
984
Mike Frysinger56b4f072010-10-16 19:46:21 -0400985# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
986config XIP_KERNEL
987 bool
988 default y
989 depends on ROMKERNEL
990
Bryan Wu1394f032007-05-06 14:50:22 -0700991source "mm/Kconfig"
992
Mike Frysinger780431e2007-10-21 23:37:54 +0800993config BFIN_GPTIMERS
994 tristate "Enable Blackfin General Purpose Timers API"
995 default n
996 help
997 Enable support for the General Purpose Timers API. If you
998 are unsure, say N.
999
1000 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +02001001 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +08001002
Bryan Wu1394f032007-05-06 14:50:22 -07001003choice
Mike Frysingerd292b002008-10-28 11:15:36 +08001004 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001005 default DMA_UNCACHED_1M
Scott Jiangc8d11a02012-05-18 16:27:22 -04001006config DMA_UNCACHED_32M
1007 bool "Enable 32M DMA region"
1008config DMA_UNCACHED_16M
1009 bool "Enable 16M DMA region"
1010config DMA_UNCACHED_8M
1011 bool "Enable 8M DMA region"
Cliff Cai86ad7932008-05-17 16:36:52 +08001012config DMA_UNCACHED_4M
1013 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001014config DMA_UNCACHED_2M
1015 bool "Enable 2M DMA region"
1016config DMA_UNCACHED_1M
1017 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +00001018config DMA_UNCACHED_512K
1019 bool "Enable 512K DMA region"
1020config DMA_UNCACHED_256K
1021 bool "Enable 256K DMA region"
1022config DMA_UNCACHED_128K
1023 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001024config DMA_UNCACHED_NONE
1025 bool "Disable DMA region"
1026endchoice
1027
1028
1029comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +00001030
Robin Getz3bebca22007-10-10 23:55:26 +08001031config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001032 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001033 default y
Jie Zhang41ba6532009-06-16 09:48:33 +00001034config BFIN_EXTMEM_ICACHEABLE
1035 bool "Enable ICACHE for external memory"
1036 depends on BFIN_ICACHE
1037 default y
1038config BFIN_L2_ICACHEABLE
1039 bool "Enable ICACHE for L2 SRAM"
1040 depends on BFIN_ICACHE
Steven Miaob0ce61d2012-06-01 10:29:42 +08001041 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001042 default n
1043
Robin Getz3bebca22007-10-10 23:55:26 +08001044config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001045 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001046 default y
Robin Getz3bebca22007-10-10 23:55:26 +08001047config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -07001048 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +08001049 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -07001050 default n
Jie Zhang41ba6532009-06-16 09:48:33 +00001051config BFIN_EXTMEM_DCACHEABLE
1052 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001053 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001054 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001055choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001056 prompt "External memory DCACHE policy"
1057 depends on BFIN_EXTMEM_DCACHEABLE
1058 default BFIN_EXTMEM_WRITEBACK if !SMP
1059 default BFIN_EXTMEM_WRITETHROUGH if SMP
1060config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001061 bool "Write back"
1062 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001063 help
1064 Write Back Policy:
1065 Cached data will be written back to SDRAM only when needed.
1066 This can give a nice increase in performance, but beware of
1067 broken drivers that do not properly invalidate/flush their
1068 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001069
Jie Zhang41ba6532009-06-16 09:48:33 +00001070 Write Through Policy:
1071 Cached data will always be written back to SDRAM when the
1072 cache is updated. This is a completely safe setting, but
1073 performance is worse than Write Back.
1074
1075 If you are unsure of the options and you want to be safe,
1076 then go with Write Through.
1077
1078config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001079 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001080 help
1081 Write Back Policy:
1082 Cached data will be written back to SDRAM only when needed.
1083 This can give a nice increase in performance, but beware of
1084 broken drivers that do not properly invalidate/flush their
1085 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001086
Jie Zhang41ba6532009-06-16 09:48:33 +00001087 Write Through Policy:
1088 Cached data will always be written back to SDRAM when the
1089 cache is updated. This is a completely safe setting, but
1090 performance is worse than Write Back.
1091
1092 If you are unsure of the options and you want to be safe,
1093 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001094
1095endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001096
Jie Zhang41ba6532009-06-16 09:48:33 +00001097config BFIN_L2_DCACHEABLE
1098 bool "Enable DCACHE for L2 SRAM"
1099 depends on BFIN_DCACHE
Bob Liub5affb02012-05-16 17:37:24 +08001100 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001101 default n
1102choice
1103 prompt "L2 SRAM DCACHE policy"
1104 depends on BFIN_L2_DCACHEABLE
1105 default BFIN_L2_WRITEBACK
1106config BFIN_L2_WRITEBACK
1107 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001108
1109config BFIN_L2_WRITETHROUGH
1110 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001111endchoice
1112
1113
1114comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001115config MPU
Kees Cook89a06772013-01-16 18:53:16 -08001116 bool "Enable the memory protection unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001117 default n
1118 help
1119 Use the processor's MPU to protect applications from accessing
1120 memory they do not own. This comes at a performance penalty
1121 and is recommended only for debugging.
1122
Matt LaPlante692105b2009-01-26 11:12:25 +01001123comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001124
Mike Frysingerddf416b2007-10-10 18:06:47 +08001125menu "EBIU_AMGCTL Global Control"
Bob Liub5affb02012-05-16 17:37:24 +08001126 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001127config C_AMCKEN
1128 bool "Enable CLKOUT"
1129 default y
1130
1131config C_CDPRIO
1132 bool "DMA has priority over core for ext. accesses"
1133 default n
1134
1135config C_B0PEN
1136 depends on BF561
1137 bool "Bank 0 16 bit packing enable"
1138 default y
1139
1140config C_B1PEN
1141 depends on BF561
1142 bool "Bank 1 16 bit packing enable"
1143 default y
1144
1145config C_B2PEN
1146 depends on BF561
1147 bool "Bank 2 16 bit packing enable"
1148 default y
1149
1150config C_B3PEN
1151 depends on BF561
1152 bool "Bank 3 16 bit packing enable"
1153 default n
1154
1155choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001156 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001157 default C_AMBEN_ALL
1158
1159config C_AMBEN
1160 bool "Disable All Banks"
1161
1162config C_AMBEN_B0
1163 bool "Enable Bank 0"
1164
1165config C_AMBEN_B0_B1
1166 bool "Enable Bank 0 & 1"
1167
1168config C_AMBEN_B0_B1_B2
1169 bool "Enable Bank 0 & 1 & 2"
1170
1171config C_AMBEN_ALL
1172 bool "Enable All Banks"
1173endchoice
1174endmenu
1175
1176menu "EBIU_AMBCTL Control"
Bob Liub5affb02012-05-16 17:37:24 +08001177 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001178config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001179 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001180 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001181 help
1182 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1183 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001184
1185config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001186 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001187 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001188 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001189 help
1190 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1191 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001192
1193config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001194 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001195 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001196 help
1197 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1198 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001199
1200config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001201 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001202 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001203 help
1204 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1205 used to control the Asynchronous Memory Bank 3 settings.
1206
Bryan Wu1394f032007-05-06 14:50:22 -07001207endmenu
1208
Sonic Zhange40540b2007-11-21 23:49:52 +08001209config EBIU_MBSCTLVAL
1210 hex "EBIU Bank Select Control Register"
1211 depends on BF54x
1212 default 0
1213
1214config EBIU_MODEVAL
1215 hex "Flash Memory Mode Control Register"
1216 depends on BF54x
1217 default 1
1218
1219config EBIU_FCTLVAL
1220 hex "Flash Memory Bank Control Register"
1221 depends on BF54x
1222 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001223endmenu
1224
1225#############################################################################
1226menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1227
1228config PCI
1229 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001230 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001231 help
1232 Support for PCI bus.
1233
1234source "drivers/pci/Kconfig"
1235
Bryan Wu1394f032007-05-06 14:50:22 -07001236source "drivers/pcmcia/Kconfig"
1237
Bryan Wu1394f032007-05-06 14:50:22 -07001238endmenu
1239
1240menu "Executable file formats"
1241
1242source "fs/Kconfig.binfmt"
1243
1244endmenu
1245
1246menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001247
Bryan Wu1394f032007-05-06 14:50:22 -07001248source "kernel/power/Kconfig"
1249
Johannes Bergf4cb5702007-12-08 02:14:00 +01001250config ARCH_SUSPEND_POSSIBLE
1251 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001252
Bryan Wu1394f032007-05-06 14:50:22 -07001253choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001254 prompt "Standby Power Saving Mode"
Steven Miao0fbd88c2012-05-17 17:29:54 +08001255 depends on PM && !BF60x
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001256 default PM_BFIN_SLEEP_DEEPER
1257config PM_BFIN_SLEEP_DEEPER
1258 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001259 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001260 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1261 power dissipation by disabling the clock to the processor core (CCLK).
1262 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1263 to 0.85 V to provide the greatest power savings, while preserving the
1264 processor state.
1265 The PLL and system clock (SCLK) continue to operate at a very low
1266 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1267 the SDRAM is put into Self Refresh Mode. Typically an external event
1268 such as GPIO interrupt or RTC activity wakes up the processor.
1269 Various Peripherals such as UART, SPORT, PPI may not function as
1270 normal during Sleep Deeper, due to the reduced SCLK frequency.
1271 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001272
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001273 If unsure, select "Sleep Deeper".
1274
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001275config PM_BFIN_SLEEP
1276 bool "Sleep"
1277 help
1278 Sleep Mode (High Power Savings) - The sleep mode reduces power
1279 dissipation by disabling the clock to the processor core (CCLK).
1280 The PLL and system clock (SCLK), however, continue to operate in
1281 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001282 up the processor. When in the sleep mode, system DMA access to L1
1283 memory is not supported.
1284
1285 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001286endchoice
1287
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001288comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1289 depends on PM
1290
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001291config PM_BFIN_WAKE_PH6
1292 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001293 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001294 default n
1295 help
1296 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1297
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001298config PM_BFIN_WAKE_GP
1299 bool "Allow Wake-Up from GPIOs"
1300 depends on PM && BF54x
1301 default n
1302 help
1303 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001304 (all processors, except ADSP-BF549). This option sets
1305 the general-purpose wake-up enable (GPWE) control bit to enable
1306 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
Masanari Iida59bf8962012-04-18 00:01:21 +09001307 On ADSP-BF549 this option enables the same functionality on the
Michael Hennerich19986282009-03-05 16:45:55 +08001308 /MRXON pin also PH7.
1309
Steven Miao0fbd88c2012-05-17 17:29:54 +08001310config PM_BFIN_WAKE_PA15
1311 bool "Allow Wake-Up from PA15"
1312 depends on PM && BF60x
1313 default n
1314 help
1315 Enable PA15 Wake-Up
1316
1317config PM_BFIN_WAKE_PA15_POL
1318 int "Wake-up priority"
1319 depends on PM_BFIN_WAKE_PA15
1320 default 0
1321 help
1322 Wake-Up priority 0(low) 1(high)
1323
1324config PM_BFIN_WAKE_PB15
1325 bool "Allow Wake-Up from PB15"
1326 depends on PM && BF60x
1327 default n
1328 help
1329 Enable PB15 Wake-Up
1330
1331config PM_BFIN_WAKE_PB15_POL
1332 int "Wake-up priority"
1333 depends on PM_BFIN_WAKE_PB15
1334 default 0
1335 help
1336 Wake-Up priority 0(low) 1(high)
1337
1338config PM_BFIN_WAKE_PC15
1339 bool "Allow Wake-Up from PC15"
1340 depends on PM && BF60x
1341 default n
1342 help
1343 Enable PC15 Wake-Up
1344
1345config PM_BFIN_WAKE_PC15_POL
1346 int "Wake-up priority"
1347 depends on PM_BFIN_WAKE_PC15
1348 default 0
1349 help
1350 Wake-Up priority 0(low) 1(high)
1351
1352config PM_BFIN_WAKE_PD06
1353 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1354 depends on PM && BF60x
1355 default n
1356 help
1357 Enable PD06(ETH0_PHYINT) Wake-up
1358
1359config PM_BFIN_WAKE_PD06_POL
1360 int "Wake-up priority"
1361 depends on PM_BFIN_WAKE_PD06
1362 default 0
1363 help
1364 Wake-Up priority 0(low) 1(high)
1365
1366config PM_BFIN_WAKE_PE12
1367 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1368 depends on PM && BF60x
1369 default n
1370 help
1371 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1372
1373config PM_BFIN_WAKE_PE12_POL
1374 int "Wake-up priority"
1375 depends on PM_BFIN_WAKE_PE12
1376 default 0
1377 help
1378 Wake-Up priority 0(low) 1(high)
1379
1380config PM_BFIN_WAKE_PG04
1381 bool "Allow Wake-Up from PG04(CAN0_RX)"
1382 depends on PM && BF60x
1383 default n
1384 help
1385 Enable PG04(CAN0_RX) Wake-up
1386
1387config PM_BFIN_WAKE_PG04_POL
1388 int "Wake-up priority"
1389 depends on PM_BFIN_WAKE_PG04
1390 default 0
1391 help
1392 Wake-Up priority 0(low) 1(high)
1393
1394config PM_BFIN_WAKE_PG13
1395 bool "Allow Wake-Up from PG13"
1396 depends on PM && BF60x
1397 default n
1398 help
1399 Enable PG13 Wake-Up
1400
1401config PM_BFIN_WAKE_PG13_POL
1402 int "Wake-up priority"
1403 depends on PM_BFIN_WAKE_PG13
1404 default 0
1405 help
1406 Wake-Up priority 0(low) 1(high)
1407
1408config PM_BFIN_WAKE_USB
1409 bool "Allow Wake-Up from (USB)"
1410 depends on PM && BF60x
1411 default n
1412 help
1413 Enable (USB) Wake-up
1414
1415config PM_BFIN_WAKE_USB_POL
1416 int "Wake-up priority"
1417 depends on PM_BFIN_WAKE_USB
1418 default 0
1419 help
1420 Wake-Up priority 0(low) 1(high)
1421
Bryan Wu1394f032007-05-06 14:50:22 -07001422endmenu
1423
Bryan Wu1394f032007-05-06 14:50:22 -07001424menu "CPU Frequency scaling"
1425
1426source "drivers/cpufreq/Kconfig"
1427
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001428config BFIN_CPU_FREQ
1429 bool
1430 depends on CPU_FREQ
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001431 default y
1432
Michael Hennerich14b03202008-05-07 11:41:26 +08001433config CPU_VOLTAGE
1434 bool "CPU Voltage scaling"
Michael Hennerich14b03202008-05-07 11:41:26 +08001435 depends on CPU_FREQ
1436 default n
1437 help
1438 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1439 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001440 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001441 the PLL may unlock.
1442
Bryan Wu1394f032007-05-06 14:50:22 -07001443endmenu
1444
Bryan Wu1394f032007-05-06 14:50:22 -07001445source "net/Kconfig"
1446
1447source "drivers/Kconfig"
1448
Mike Frysinger872d0242009-10-06 04:49:07 +00001449source "drivers/firmware/Kconfig"
1450
Bryan Wu1394f032007-05-06 14:50:22 -07001451source "fs/Kconfig"
1452
Mike Frysinger74ce8322007-11-21 23:50:49 +08001453source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001454
1455source "security/Kconfig"
1456
1457source "crypto/Kconfig"
1458
1459source "lib/Kconfig"