blob: 51f8215877f552ed168424107078ac786febaf3b [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
Christoph Hellwiga8695722017-05-21 13:26:45 +020057#define AMD_IOMMU_MAPPING_ERROR 0
58
Joerg Roedelb6c02712008-06-26 21:27:53 +020059#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
60
Joerg Roedel815b33f2011-04-06 17:26:49 +020061#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020062
Joerg Roedel307d5852016-07-05 11:54:04 +020063/* IO virtual address start page frame number */
64#define IOVA_START_PFN (1)
65#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
66#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
67
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Joerg Roedelb6c02712008-06-26 21:27:53 +020084static DEFINE_RWLOCK(amd_iommu_devtable_lock);
85
Joerg Roedel8fa5f802011-06-09 12:24:45 +020086/* List of all available dev_data structures */
87static LIST_HEAD(dev_data_list);
88static DEFINE_SPINLOCK(dev_data_list_lock);
89
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedel0feae532009-08-26 15:26:30 +020094/*
95 * Domain for untranslated devices - only allocated
96 * if iommu=pt passed on kernel cmd line.
97 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010098const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010099
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100101int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102
Bart Van Assche52997092017-01-20 13:04:01 -0800103static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200104
Joerg Roedel431b2a22008-07-11 17:14:22 +0200105/*
106 * general struct to manage commands send to an IOMMU
107 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200108struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200109 u32 data[4];
110};
111
Joerg Roedel05152a02012-06-15 16:53:51 +0200112struct kmem_cache *amd_iommu_irq_cache;
113
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200114static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200115static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100116static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200117static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200118
Joerg Roedel007b74b2015-12-21 12:53:54 +0100119/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100120 * Data container for a dma_ops specific protection domain
121 */
122struct dma_ops_domain {
123 /* generic protection domain information */
124 struct protection_domain domain;
125
Joerg Roedel307d5852016-07-05 11:54:04 +0200126 /* IOVA RB-Tree */
127 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100128};
129
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200130static struct iova_domain reserved_iova_ranges;
131static struct lock_class_key reserved_rbtree_key;
132
Joerg Roedel15898bb2009-11-24 15:39:42 +0100133/****************************************************************************
134 *
135 * Helper functions
136 *
137 ****************************************************************************/
138
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400139static inline int match_hid_uid(struct device *dev,
140 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100141{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400142 const char *hid, *uid;
143
144 hid = acpi_device_hid(ACPI_COMPANION(dev));
145 uid = acpi_device_uid(ACPI_COMPANION(dev));
146
147 if (!hid || !(*hid))
148 return -ENODEV;
149
150 if (!uid || !(*uid))
151 return strcmp(hid, entry->hid);
152
153 if (!(*entry->uid))
154 return strcmp(hid, entry->hid);
155
156 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100157}
158
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400159static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200160{
161 struct pci_dev *pdev = to_pci_dev(dev);
162
163 return PCI_DEVID(pdev->bus->number, pdev->devfn);
164}
165
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400166static inline int get_acpihid_device_id(struct device *dev,
167 struct acpihid_map_entry **entry)
168{
169 struct acpihid_map_entry *p;
170
171 list_for_each_entry(p, &acpihid_map, list) {
172 if (!match_hid_uid(dev, p)) {
173 if (entry)
174 *entry = p;
175 return p->devid;
176 }
177 }
178 return -EINVAL;
179}
180
181static inline int get_device_id(struct device *dev)
182{
183 int devid;
184
185 if (dev_is_pci(dev))
186 devid = get_pci_device_id(dev);
187 else
188 devid = get_acpihid_device_id(dev, NULL);
189
190 return devid;
191}
192
Joerg Roedel15898bb2009-11-24 15:39:42 +0100193static struct protection_domain *to_pdomain(struct iommu_domain *dom)
194{
195 return container_of(dom, struct protection_domain, domain);
196}
197
Joerg Roedelb3311b02016-07-08 13:31:31 +0200198static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
199{
200 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
201 return container_of(domain, struct dma_ops_domain, domain);
202}
203
Joerg Roedelf62dda62011-06-09 12:55:35 +0200204static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200205{
206 struct iommu_dev_data *dev_data;
207 unsigned long flags;
208
209 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
210 if (!dev_data)
211 return NULL;
212
Joerg Roedelf62dda62011-06-09 12:55:35 +0200213 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200214
215 spin_lock_irqsave(&dev_data_list_lock, flags);
216 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
217 spin_unlock_irqrestore(&dev_data_list_lock, flags);
218
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200219 ratelimit_default_init(&dev_data->rs);
220
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200221 return dev_data;
222}
223
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200224static struct iommu_dev_data *search_dev_data(u16 devid)
225{
226 struct iommu_dev_data *dev_data;
227 unsigned long flags;
228
229 spin_lock_irqsave(&dev_data_list_lock, flags);
230 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
231 if (dev_data->devid == devid)
232 goto out_unlock;
233 }
234
235 dev_data = NULL;
236
237out_unlock:
238 spin_unlock_irqrestore(&dev_data_list_lock, flags);
239
240 return dev_data;
241}
242
Joerg Roedele3156042016-04-08 15:12:24 +0200243static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
244{
245 *(u16 *)data = alias;
246 return 0;
247}
248
249static u16 get_alias(struct device *dev)
250{
251 struct pci_dev *pdev = to_pci_dev(dev);
252 u16 devid, ivrs_alias, pci_alias;
253
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200254 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200255 devid = get_device_id(dev);
256 ivrs_alias = amd_iommu_alias_table[devid];
257 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
258
259 if (ivrs_alias == pci_alias)
260 return ivrs_alias;
261
262 /*
263 * DMA alias showdown
264 *
265 * The IVRS is fairly reliable in telling us about aliases, but it
266 * can't know about every screwy device. If we don't have an IVRS
267 * reported alias, use the PCI reported alias. In that case we may
268 * still need to initialize the rlookup and dev_table entries if the
269 * alias is to a non-existent device.
270 */
271 if (ivrs_alias == devid) {
272 if (!amd_iommu_rlookup_table[pci_alias]) {
273 amd_iommu_rlookup_table[pci_alias] =
274 amd_iommu_rlookup_table[devid];
275 memcpy(amd_iommu_dev_table[pci_alias].data,
276 amd_iommu_dev_table[devid].data,
277 sizeof(amd_iommu_dev_table[pci_alias].data));
278 }
279
280 return pci_alias;
281 }
282
283 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
284 "for device %s[%04x:%04x], kernel reported alias "
285 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
286 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
287 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
288 PCI_FUNC(pci_alias));
289
290 /*
291 * If we don't have a PCI DMA alias and the IVRS alias is on the same
292 * bus, then the IVRS table may know about a quirk that we don't.
293 */
294 if (pci_alias == devid &&
295 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700296 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200297 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
298 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
299 dev_name(dev));
300 }
301
302 return ivrs_alias;
303}
304
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200305static struct iommu_dev_data *find_dev_data(u16 devid)
306{
307 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800308 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200309
310 dev_data = search_dev_data(devid);
311
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800312 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200313 dev_data = alloc_dev_data(devid);
314
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800315 if (translation_pre_enabled(iommu))
316 dev_data->defer_attach = true;
317 }
318
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200319 return dev_data;
320}
321
Baoquan Hedaae2d22017-08-09 16:33:43 +0800322struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100323{
324 return dev->archdata.iommu;
325}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800326EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100327
Wan Zongshunb097d112016-04-01 09:06:04 -0400328/*
329* Find or create an IOMMU group for a acpihid device.
330*/
331static struct iommu_group *acpihid_device_group(struct device *dev)
332{
333 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300334 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400335
336 devid = get_acpihid_device_id(dev, &entry);
337 if (devid < 0)
338 return ERR_PTR(devid);
339
340 list_for_each_entry(p, &acpihid_map, list) {
341 if ((devid == p->devid) && p->group)
342 entry->group = p->group;
343 }
344
345 if (!entry->group)
346 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000347 else
348 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400349
350 return entry->group;
351}
352
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100353static bool pci_iommuv2_capable(struct pci_dev *pdev)
354{
355 static const int caps[] = {
356 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100357 PCI_EXT_CAP_ID_PRI,
358 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100359 };
360 int i, pos;
361
362 for (i = 0; i < 3; ++i) {
363 pos = pci_find_ext_capability(pdev, caps[i]);
364 if (pos == 0)
365 return false;
366 }
367
368 return true;
369}
370
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100371static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
372{
373 struct iommu_dev_data *dev_data;
374
375 dev_data = get_dev_data(&pdev->dev);
376
377 return dev_data->errata & (1 << erratum) ? true : false;
378}
379
Joerg Roedel71c70982009-11-24 16:43:06 +0100380/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100381 * This function checks if the driver got a valid device from the caller to
382 * avoid dereferencing invalid pointers.
383 */
384static bool check_device(struct device *dev)
385{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400386 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100387
388 if (!dev || !dev->dma_mask)
389 return false;
390
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100391 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200392 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400393 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100394
395 /* Out of our scope? */
396 if (devid > amd_iommu_last_bdf)
397 return false;
398
399 if (amd_iommu_rlookup_table[devid] == NULL)
400 return false;
401
402 return true;
403}
404
Alex Williamson25b11ce2014-09-19 10:03:13 -0600405static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600406{
Alex Williamson2851db22012-10-08 22:49:41 -0600407 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600408
Alex Williamson65d53522014-07-03 09:51:30 -0600409 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200410 if (IS_ERR(group))
411 return;
412
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200413 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600414}
415
416static int iommu_init_device(struct device *dev)
417{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600418 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100419 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400420 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600421
422 if (dev->archdata.iommu)
423 return 0;
424
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400425 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200426 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400427 return devid;
428
Joerg Roedel39ab9552017-02-01 16:56:46 +0100429 iommu = amd_iommu_rlookup_table[devid];
430
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400431 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600432 if (!dev_data)
433 return -ENOMEM;
434
Joerg Roedele3156042016-04-08 15:12:24 +0200435 dev_data->alias = get_alias(dev);
436
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400437 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100438 struct amd_iommu *iommu;
439
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400440 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100441 dev_data->iommu_v2 = iommu->is_iommu_v2;
442 }
443
Joerg Roedel657cbb62009-11-23 15:26:46 +0100444 dev->archdata.iommu = dev_data;
445
Joerg Roedele3d10af2017-02-01 17:23:22 +0100446 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600447
Joerg Roedel657cbb62009-11-23 15:26:46 +0100448 return 0;
449}
450
Joerg Roedel26018872011-06-06 16:50:14 +0200451static void iommu_ignore_device(struct device *dev)
452{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400453 u16 alias;
454 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200455
456 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200457 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400458 return;
459
Joerg Roedele3156042016-04-08 15:12:24 +0200460 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200461
462 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
463 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
464
465 amd_iommu_rlookup_table[devid] = NULL;
466 amd_iommu_rlookup_table[alias] = NULL;
467}
468
Joerg Roedel657cbb62009-11-23 15:26:46 +0100469static void iommu_uninit_device(struct device *dev)
470{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400471 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100472 struct amd_iommu *iommu;
473 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600474
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400475 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200476 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400477 return;
478
Joerg Roedel39ab9552017-02-01 16:56:46 +0100479 iommu = amd_iommu_rlookup_table[devid];
480
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400481 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600482 if (!dev_data)
483 return;
484
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100485 if (dev_data->domain)
486 detach_device(dev);
487
Joerg Roedele3d10af2017-02-01 17:23:22 +0100488 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600489
Alex Williamson9dcd6132012-05-30 14:19:07 -0600490 iommu_group_remove_device(dev);
491
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200492 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800493 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200494
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200495 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600496 * We keep dev_data around for unplugged devices and reuse it when the
497 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200498 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100499}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100500
Joerg Roedel431b2a22008-07-11 17:14:22 +0200501/****************************************************************************
502 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200503 * Interrupt handling functions
504 *
505 ****************************************************************************/
506
Joerg Roedele3e59872009-09-03 14:02:10 +0200507static void dump_dte_entry(u16 devid)
508{
509 int i;
510
Joerg Roedelee6c2862011-11-09 12:06:03 +0100511 for (i = 0; i < 4; ++i)
512 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200513 amd_iommu_dev_table[devid].data[i]);
514}
515
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200516static void dump_command(unsigned long phys_addr)
517{
Tom Lendacky2543a782017-07-17 16:10:24 -0500518 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200519 int i;
520
521 for (i = 0; i < 4; ++i)
522 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
523}
524
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200525static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
526 u64 address, int flags)
527{
528 struct iommu_dev_data *dev_data = NULL;
529 struct pci_dev *pdev;
530
531 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
532 if (pdev)
533 dev_data = get_dev_data(&pdev->dev);
534
535 if (dev_data && __ratelimit(&dev_data->rs)) {
536 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
537 domain_id, address, flags);
538 } else if (printk_ratelimit()) {
539 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
540 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
541 domain_id, address, flags);
542 }
543
544 if (pdev)
545 pci_dev_put(pdev);
546}
547
Joerg Roedela345b232009-09-03 15:01:43 +0200548static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200549{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200550 int type, devid, domid, flags;
551 volatile u32 *event = __evt;
552 int count = 0;
553 u64 address;
554
555retry:
556 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
557 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
558 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
559 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
560 address = (u64)(((u64)event[3]) << 32) | event[2];
561
562 if (type == 0) {
563 /* Did we hit the erratum? */
564 if (++count == LOOP_TIMEOUT) {
565 pr_err("AMD-Vi: No event written to event log\n");
566 return;
567 }
568 udelay(1);
569 goto retry;
570 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200571
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200572 if (type == EVENT_TYPE_IO_FAULT) {
573 amd_iommu_report_page_fault(devid, domid, address, flags);
574 return;
575 } else {
576 printk(KERN_ERR "AMD-Vi: Event logged [");
577 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200578
579 switch (type) {
580 case EVENT_TYPE_ILL_DEV:
581 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
582 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700583 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200584 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200585 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200586 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200587 case EVENT_TYPE_DEV_TAB_ERR:
588 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
589 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700590 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200591 address, flags);
592 break;
593 case EVENT_TYPE_PAGE_TAB_ERR:
594 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
595 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700596 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200597 domid, address, flags);
598 break;
599 case EVENT_TYPE_ILL_CMD:
600 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200601 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200602 break;
603 case EVENT_TYPE_CMD_HARD_ERR:
604 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
605 "flags=0x%04x]\n", address, flags);
606 break;
607 case EVENT_TYPE_IOTLB_INV_TO:
608 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
609 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700610 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200611 address);
612 break;
613 case EVENT_TYPE_INV_DEV_REQ:
614 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
615 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700616 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200617 address, flags);
618 break;
619 default:
620 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
621 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200622
623 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200624}
625
626static void iommu_poll_events(struct amd_iommu *iommu)
627{
628 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629
630 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
631 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
632
633 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200634 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200635 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200636 }
637
638 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200639}
640
Joerg Roedeleee53532012-06-01 15:20:23 +0200641static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100642{
643 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100644
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100645 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
646 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
647 return;
648 }
649
650 fault.address = raw[1];
651 fault.pasid = PPR_PASID(raw[0]);
652 fault.device_id = PPR_DEVID(raw[0]);
653 fault.tag = PPR_TAG(raw[0]);
654 fault.flags = PPR_FLAGS(raw[0]);
655
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100656 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
657}
658
659static void iommu_poll_ppr_log(struct amd_iommu *iommu)
660{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100661 u32 head, tail;
662
663 if (iommu->ppr_log == NULL)
664 return;
665
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100666 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
667 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
668
669 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200670 volatile u64 *raw;
671 u64 entry[2];
672 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100673
Joerg Roedeleee53532012-06-01 15:20:23 +0200674 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100675
Joerg Roedeleee53532012-06-01 15:20:23 +0200676 /*
677 * Hardware bug: Interrupt may arrive before the entry is
678 * written to memory. If this happens we need to wait for the
679 * entry to arrive.
680 */
681 for (i = 0; i < LOOP_TIMEOUT; ++i) {
682 if (PPR_REQ_TYPE(raw[0]) != 0)
683 break;
684 udelay(1);
685 }
686
687 /* Avoid memcpy function-call overhead */
688 entry[0] = raw[0];
689 entry[1] = raw[1];
690
691 /*
692 * To detect the hardware bug we need to clear the entry
693 * back to zero.
694 */
695 raw[0] = raw[1] = 0UL;
696
697 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100698 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
699 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200700
Joerg Roedeleee53532012-06-01 15:20:23 +0200701 /* Handle PPR entry */
702 iommu_handle_ppr_entry(iommu, entry);
703
Joerg Roedeleee53532012-06-01 15:20:23 +0200704 /* Refresh ring-buffer information */
705 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100706 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
707 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100708}
709
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500710#ifdef CONFIG_IRQ_REMAP
711static int (*iommu_ga_log_notifier)(u32);
712
713int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
714{
715 iommu_ga_log_notifier = notifier;
716
717 return 0;
718}
719EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
720
721static void iommu_poll_ga_log(struct amd_iommu *iommu)
722{
723 u32 head, tail, cnt = 0;
724
725 if (iommu->ga_log == NULL)
726 return;
727
728 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
729 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
730
731 while (head != tail) {
732 volatile u64 *raw;
733 u64 log_entry;
734
735 raw = (u64 *)(iommu->ga_log + head);
736 cnt++;
737
738 /* Avoid memcpy function-call overhead */
739 log_entry = *raw;
740
741 /* Update head pointer of hardware ring-buffer */
742 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
743 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
744
745 /* Handle GA entry */
746 switch (GA_REQ_TYPE(log_entry)) {
747 case GA_GUEST_NR:
748 if (!iommu_ga_log_notifier)
749 break;
750
751 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
752 __func__, GA_DEVID(log_entry),
753 GA_TAG(log_entry));
754
755 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
756 pr_err("AMD-Vi: GA log notifier failed.\n");
757 break;
758 default:
759 break;
760 }
761 }
762}
763#endif /* CONFIG_IRQ_REMAP */
764
765#define AMD_IOMMU_INT_MASK \
766 (MMIO_STATUS_EVT_INT_MASK | \
767 MMIO_STATUS_PPR_INT_MASK | \
768 MMIO_STATUS_GALOG_INT_MASK)
769
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200770irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200771{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500772 struct amd_iommu *iommu = (struct amd_iommu *) data;
773 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200774
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500775 while (status & AMD_IOMMU_INT_MASK) {
776 /* Enable EVT and PPR and GA interrupts again */
777 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500778 iommu->mmio_base + MMIO_STATUS_OFFSET);
779
780 if (status & MMIO_STATUS_EVT_INT_MASK) {
781 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
782 iommu_poll_events(iommu);
783 }
784
785 if (status & MMIO_STATUS_PPR_INT_MASK) {
786 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
787 iommu_poll_ppr_log(iommu);
788 }
789
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500790#ifdef CONFIG_IRQ_REMAP
791 if (status & MMIO_STATUS_GALOG_INT_MASK) {
792 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
793 iommu_poll_ga_log(iommu);
794 }
795#endif
796
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500797 /*
798 * Hardware bug: ERBT1312
799 * When re-enabling interrupt (by writing 1
800 * to clear the bit), the hardware might also try to set
801 * the interrupt bit in the event status register.
802 * In this scenario, the bit will be set, and disable
803 * subsequent interrupts.
804 *
805 * Workaround: The IOMMU driver should read back the
806 * status register and check if the interrupt bits are cleared.
807 * If not, driver will need to go through the interrupt handler
808 * again and re-clear the bits
809 */
810 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100811 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200812 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200813}
814
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200815irqreturn_t amd_iommu_int_handler(int irq, void *data)
816{
817 return IRQ_WAKE_THREAD;
818}
819
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200820/****************************************************************************
821 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200822 * IOMMU command queuing functions
823 *
824 ****************************************************************************/
825
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200826static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200827{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200828 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200829
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200830 while (*sem == 0 && i < LOOP_TIMEOUT) {
831 udelay(1);
832 i += 1;
833 }
834
835 if (i == LOOP_TIMEOUT) {
836 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
837 return -EIO;
838 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200839
840 return 0;
841}
842
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200843static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500844 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200845{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200846 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200847
Tom Lendackyd334a562017-06-05 14:52:12 -0500848 target = iommu->cmd_buf + iommu->cmd_buf_tail;
849
850 iommu->cmd_buf_tail += sizeof(*cmd);
851 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200852
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200853 /* Copy command to buffer */
854 memcpy(target, cmd, sizeof(*cmd));
855
856 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500857 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200858}
859
Joerg Roedel815b33f2011-04-06 17:26:49 +0200860static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200861{
Tom Lendacky2543a782017-07-17 16:10:24 -0500862 u64 paddr = iommu_virt_to_phys((void *)address);
863
Joerg Roedel815b33f2011-04-06 17:26:49 +0200864 WARN_ON(address & 0x7ULL);
865
Joerg Roedelded46732011-04-06 10:53:48 +0200866 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500867 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
868 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200869 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200870 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
871}
872
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200873static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
874{
875 memset(cmd, 0, sizeof(*cmd));
876 cmd->data[0] = devid;
877 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
878}
879
Joerg Roedel11b64022011-04-06 11:49:28 +0200880static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
881 size_t size, u16 domid, int pde)
882{
883 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100884 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200885
886 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100887 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200888
889 if (pages > 1) {
890 /*
891 * If we have to flush more than one page, flush all
892 * TLB entries for this domain
893 */
894 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100895 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200896 }
897
898 address &= PAGE_MASK;
899
900 memset(cmd, 0, sizeof(*cmd));
901 cmd->data[1] |= domid;
902 cmd->data[2] = lower_32_bits(address);
903 cmd->data[3] = upper_32_bits(address);
904 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
905 if (s) /* size bit - we flush more than one 4kb page */
906 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200907 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200908 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
909}
910
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200911static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
912 u64 address, size_t size)
913{
914 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100915 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200916
917 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100918 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200919
920 if (pages > 1) {
921 /*
922 * If we have to flush more than one page, flush all
923 * TLB entries for this domain
924 */
925 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100926 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200927 }
928
929 address &= PAGE_MASK;
930
931 memset(cmd, 0, sizeof(*cmd));
932 cmd->data[0] = devid;
933 cmd->data[0] |= (qdep & 0xff) << 24;
934 cmd->data[1] = devid;
935 cmd->data[2] = lower_32_bits(address);
936 cmd->data[3] = upper_32_bits(address);
937 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
938 if (s)
939 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
940}
941
Joerg Roedel22e266c2011-11-21 15:59:08 +0100942static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
943 u64 address, bool size)
944{
945 memset(cmd, 0, sizeof(*cmd));
946
947 address &= ~(0xfffULL);
948
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600949 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100950 cmd->data[1] = domid;
951 cmd->data[2] = lower_32_bits(address);
952 cmd->data[3] = upper_32_bits(address);
953 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
954 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
955 if (size)
956 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
957 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
958}
959
960static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
961 int qdep, u64 address, bool size)
962{
963 memset(cmd, 0, sizeof(*cmd));
964
965 address &= ~(0xfffULL);
966
967 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600968 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100969 cmd->data[0] |= (qdep & 0xff) << 24;
970 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600971 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100972 cmd->data[2] = lower_32_bits(address);
973 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
974 cmd->data[3] = upper_32_bits(address);
975 if (size)
976 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
977 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
978}
979
Joerg Roedelc99afa22011-11-21 18:19:25 +0100980static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
981 int status, int tag, bool gn)
982{
983 memset(cmd, 0, sizeof(*cmd));
984
985 cmd->data[0] = devid;
986 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600987 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100988 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
989 }
990 cmd->data[3] = tag & 0x1ff;
991 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
992
993 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
994}
995
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200996static void build_inv_all(struct iommu_cmd *cmd)
997{
998 memset(cmd, 0, sizeof(*cmd));
999 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001000}
1001
Joerg Roedel7ef27982012-06-21 16:46:04 +02001002static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1003{
1004 memset(cmd, 0, sizeof(*cmd));
1005 cmd->data[0] = devid;
1006 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1007}
1008
Joerg Roedel431b2a22008-07-11 17:14:22 +02001009/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001010 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001011 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001012 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001013static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1014 struct iommu_cmd *cmd,
1015 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001016{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001017 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001018 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001019
Tom Lendackyd334a562017-06-05 14:52:12 -05001020 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001021again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001022 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001023
Huang Rui432abf62016-12-12 07:28:26 -05001024 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001025 /* Skip udelay() the first time around */
1026 if (count++) {
1027 if (count == LOOP_TIMEOUT) {
1028 pr_err("AMD-Vi: Command buffer timeout\n");
1029 return -EIO;
1030 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001031
Tom Lendacky23e967e2017-06-05 14:52:26 -05001032 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001033 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001034
Tom Lendacky23e967e2017-06-05 14:52:26 -05001035 /* Update head and recheck remaining space */
1036 iommu->cmd_buf_head = readl(iommu->mmio_base +
1037 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001038
1039 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001040 }
1041
Tom Lendackyd334a562017-06-05 14:52:12 -05001042 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001043
Tom Lendacky23e967e2017-06-05 14:52:26 -05001044 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001045 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001046
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001047 return 0;
1048}
1049
1050static int iommu_queue_command_sync(struct amd_iommu *iommu,
1051 struct iommu_cmd *cmd,
1052 bool sync)
1053{
1054 unsigned long flags;
1055 int ret;
1056
1057 spin_lock_irqsave(&iommu->lock, flags);
1058 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001059 spin_unlock_irqrestore(&iommu->lock, flags);
1060
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001061 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001062}
1063
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001064static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1065{
1066 return iommu_queue_command_sync(iommu, cmd, true);
1067}
1068
Joerg Roedel8d201962008-12-02 20:34:41 +01001069/*
1070 * This function queues a completion wait command into the command
1071 * buffer of an IOMMU
1072 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001073static int iommu_completion_wait(struct amd_iommu *iommu)
1074{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001075 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001076 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001077 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001078
1079 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001080 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001081
Joerg Roedel8d201962008-12-02 20:34:41 +01001082
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001083 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1084
1085 spin_lock_irqsave(&iommu->lock, flags);
1086
1087 iommu->cmd_sem = 0;
1088
1089 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001090 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001091 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001092
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001093 ret = wait_on_sem(&iommu->cmd_sem);
1094
1095out_unlock:
1096 spin_unlock_irqrestore(&iommu->lock, flags);
1097
1098 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001099}
1100
Joerg Roedeld8c13082011-04-06 18:51:26 +02001101static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001102{
1103 struct iommu_cmd cmd;
1104
Joerg Roedeld8c13082011-04-06 18:51:26 +02001105 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001106
Joerg Roedeld8c13082011-04-06 18:51:26 +02001107 return iommu_queue_command(iommu, &cmd);
1108}
1109
Joerg Roedel0688a092017-08-23 15:50:03 +02001110static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001111{
1112 u32 devid;
1113
1114 for (devid = 0; devid <= 0xffff; ++devid)
1115 iommu_flush_dte(iommu, devid);
1116
1117 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001118}
1119
1120/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001121 * This function uses heavy locking and may disable irqs for some time. But
1122 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001123 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001124static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001125{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001126 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001127
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001128 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1129 struct iommu_cmd cmd;
1130 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1131 dom_id, 1);
1132 iommu_queue_command(iommu, &cmd);
1133 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001134
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001135 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001136}
1137
Joerg Roedel0688a092017-08-23 15:50:03 +02001138static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001139{
1140 struct iommu_cmd cmd;
1141
1142 build_inv_all(&cmd);
1143
1144 iommu_queue_command(iommu, &cmd);
1145 iommu_completion_wait(iommu);
1146}
1147
Joerg Roedel7ef27982012-06-21 16:46:04 +02001148static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1149{
1150 struct iommu_cmd cmd;
1151
1152 build_inv_irt(&cmd, devid);
1153
1154 iommu_queue_command(iommu, &cmd);
1155}
1156
Joerg Roedel0688a092017-08-23 15:50:03 +02001157static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001158{
1159 u32 devid;
1160
1161 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1162 iommu_flush_irt(iommu, devid);
1163
1164 iommu_completion_wait(iommu);
1165}
1166
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001167void iommu_flush_all_caches(struct amd_iommu *iommu)
1168{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001169 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001170 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001171 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001172 amd_iommu_flush_dte_all(iommu);
1173 amd_iommu_flush_irt_all(iommu);
1174 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001175 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001176}
1177
Joerg Roedel431b2a22008-07-11 17:14:22 +02001178/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001179 * Command send function for flushing on-device TLB
1180 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001181static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1182 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001183{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001184 struct amd_iommu *iommu;
1185 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001186 int qdep;
1187
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001188 qdep = dev_data->ats.qdep;
1189 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001190
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001191 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001192
1193 return iommu_queue_command(iommu, &cmd);
1194}
1195
1196/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001197 * Command send function for invalidating a device table entry
1198 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001199static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001200{
1201 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001202 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001203 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001204
Joerg Roedel6c542042011-06-09 17:07:31 +02001205 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001206 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001207
Joerg Roedelf62dda62011-06-09 12:55:35 +02001208 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001209 if (!ret && alias != dev_data->devid)
1210 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001211 if (ret)
1212 return ret;
1213
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001214 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001215 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001216
1217 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001218}
1219
Joerg Roedel431b2a22008-07-11 17:14:22 +02001220/*
1221 * TLB invalidation function which is called from the mapping functions.
1222 * It invalidates a single PTE if the range to flush is within a single
1223 * page. Otherwise it flushes the whole TLB of the IOMMU.
1224 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001225static void __domain_flush_pages(struct protection_domain *domain,
1226 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001227{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001228 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001229 struct iommu_cmd cmd;
1230 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001231
Joerg Roedel11b64022011-04-06 11:49:28 +02001232 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001233
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001234 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001235 if (!domain->dev_iommu[i])
1236 continue;
1237
1238 /*
1239 * Devices of this domain are behind this IOMMU
1240 * We need a TLB flush
1241 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001242 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001243 }
1244
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001245 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001246
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001247 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001248 continue;
1249
Joerg Roedel6c542042011-06-09 17:07:31 +02001250 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001251 }
1252
Joerg Roedel11b64022011-04-06 11:49:28 +02001253 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001254}
1255
Joerg Roedel17b124b2011-04-06 18:01:35 +02001256static void domain_flush_pages(struct protection_domain *domain,
1257 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001258{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001259 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001260}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001261
Joerg Roedel1c655772008-09-04 18:40:05 +02001262/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001263static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001264{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001265 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001266}
1267
Chris Wright42a49f92009-06-15 15:42:00 +02001268/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001269static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001270{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001271 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1272}
1273
1274static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001275{
1276 int i;
1277
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001278 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001279 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001280 continue;
1281
1282 /*
1283 * Devices of this domain are behind this IOMMU
1284 * We need to wait for completion of all commands.
1285 */
1286 iommu_completion_wait(amd_iommus[i]);
1287 }
1288}
1289
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001290
Joerg Roedel43f49602008-12-02 21:01:12 +01001291/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001292 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001293 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001294static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001295{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001296 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001297
1298 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001299 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001300}
1301
Joerg Roedel431b2a22008-07-11 17:14:22 +02001302/****************************************************************************
1303 *
1304 * The functions below are used the create the page table mappings for
1305 * unity mapped regions.
1306 *
1307 ****************************************************************************/
1308
1309/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001310 * This function is used to add another level to an IO page table. Adding
1311 * another level increases the size of the address space by 9 bits to a size up
1312 * to 64 bits.
1313 */
1314static bool increase_address_space(struct protection_domain *domain,
1315 gfp_t gfp)
1316{
1317 u64 *pte;
1318
1319 if (domain->mode == PAGE_MODE_6_LEVEL)
1320 /* address space already 64 bit large */
1321 return false;
1322
1323 pte = (void *)get_zeroed_page(gfp);
1324 if (!pte)
1325 return false;
1326
1327 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001328 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001329 domain->pt_root = pte;
1330 domain->mode += 1;
1331 domain->updated = true;
1332
1333 return true;
1334}
1335
1336static u64 *alloc_pte(struct protection_domain *domain,
1337 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001338 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001339 u64 **pte_page,
1340 gfp_t gfp)
1341{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001342 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001343 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001344
1345 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001346
1347 while (address > PM_LEVEL_SIZE(domain->mode))
1348 increase_address_space(domain, gfp);
1349
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001350 level = domain->mode - 1;
1351 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1352 address = PAGE_SIZE_ALIGN(address, page_size);
1353 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001354
1355 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001356 u64 __pte, __npte;
1357
1358 __pte = *pte;
1359
1360 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001361 page = (u64 *)get_zeroed_page(gfp);
1362 if (!page)
1363 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001364
Tom Lendacky2543a782017-07-17 16:10:24 -05001365 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001366
Baoquan He134414f2016-09-15 16:50:50 +08001367 /* pte could have been changed somewhere. */
1368 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001369 free_page((unsigned long)page);
1370 continue;
1371 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001372 }
1373
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001374 /* No level skipping support yet */
1375 if (PM_PTE_LEVEL(*pte) != level)
1376 return NULL;
1377
Joerg Roedel308973d2009-11-24 17:43:32 +01001378 level -= 1;
1379
1380 pte = IOMMU_PTE_PAGE(*pte);
1381
1382 if (pte_page && level == end_lvl)
1383 *pte_page = pte;
1384
1385 pte = &pte[PM_LEVEL_INDEX(level, address)];
1386 }
1387
1388 return pte;
1389}
1390
1391/*
1392 * This function checks if there is a PTE for a given dma address. If
1393 * there is one, it returns the pointer to it.
1394 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001395static u64 *fetch_pte(struct protection_domain *domain,
1396 unsigned long address,
1397 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001398{
1399 int level;
1400 u64 *pte;
1401
Joerg Roedel24cd7722010-01-19 17:27:39 +01001402 if (address > PM_LEVEL_SIZE(domain->mode))
1403 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001404
Joerg Roedel3039ca12015-04-01 14:58:48 +02001405 level = domain->mode - 1;
1406 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1407 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001408
1409 while (level > 0) {
1410
1411 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001412 if (!IOMMU_PTE_PRESENT(*pte))
1413 return NULL;
1414
Joerg Roedel24cd7722010-01-19 17:27:39 +01001415 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001416 if (PM_PTE_LEVEL(*pte) == 7 ||
1417 PM_PTE_LEVEL(*pte) == 0)
1418 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001419
1420 /* No level skipping support yet */
1421 if (PM_PTE_LEVEL(*pte) != level)
1422 return NULL;
1423
Joerg Roedel308973d2009-11-24 17:43:32 +01001424 level -= 1;
1425
Joerg Roedel24cd7722010-01-19 17:27:39 +01001426 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001427 pte = IOMMU_PTE_PAGE(*pte);
1428 pte = &pte[PM_LEVEL_INDEX(level, address)];
1429 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1430 }
1431
1432 if (PM_PTE_LEVEL(*pte) == 0x07) {
1433 unsigned long pte_mask;
1434
1435 /*
1436 * If we have a series of large PTEs, make
1437 * sure to return a pointer to the first one.
1438 */
1439 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1440 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1441 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001442 }
1443
1444 return pte;
1445}
1446
1447/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001448 * Generic mapping functions. It maps a physical address into a DMA
1449 * address space. It allocates the page table pages if necessary.
1450 * In the future it can be extended to a generic mapping function
1451 * supporting all features of AMD IOMMU page tables like level skipping
1452 * and full 64 bit address spaces.
1453 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001454static int iommu_map_page(struct protection_domain *dom,
1455 unsigned long bus_addr,
1456 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001457 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001458 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001459 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001460{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001461 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001462 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001463
Joerg Roedeld4b03662015-04-01 14:58:52 +02001464 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1465 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1466
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001467 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001468 return -EINVAL;
1469
Joerg Roedeld4b03662015-04-01 14:58:52 +02001470 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001471 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001472
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001473 if (!pte)
1474 return -ENOMEM;
1475
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001476 for (i = 0; i < count; ++i)
1477 if (IOMMU_PTE_PRESENT(pte[i]))
1478 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001479
Joerg Roedeld4b03662015-04-01 14:58:52 +02001480 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001481 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001482 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001483 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001484 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001485
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001486 if (prot & IOMMU_PROT_IR)
1487 __pte |= IOMMU_PTE_IR;
1488 if (prot & IOMMU_PROT_IW)
1489 __pte |= IOMMU_PTE_IW;
1490
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001491 for (i = 0; i < count; ++i)
1492 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001493
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001494 update_domain(dom);
1495
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001496 return 0;
1497}
1498
Joerg Roedel24cd7722010-01-19 17:27:39 +01001499static unsigned long iommu_unmap_page(struct protection_domain *dom,
1500 unsigned long bus_addr,
1501 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001502{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001503 unsigned long long unmapped;
1504 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001505 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001506
Joerg Roedel24cd7722010-01-19 17:27:39 +01001507 BUG_ON(!is_power_of_2(page_size));
1508
1509 unmapped = 0;
1510
1511 while (unmapped < page_size) {
1512
Joerg Roedel71b390e2015-04-01 14:58:49 +02001513 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001514
Joerg Roedel71b390e2015-04-01 14:58:49 +02001515 if (pte) {
1516 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001517
Joerg Roedel71b390e2015-04-01 14:58:49 +02001518 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001519 for (i = 0; i < count; i++)
1520 pte[i] = 0ULL;
1521 }
1522
1523 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1524 unmapped += unmap_size;
1525 }
1526
Alex Williamson60d0ca32013-06-21 14:33:19 -06001527 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001528
1529 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001530}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001531
Joerg Roedel431b2a22008-07-11 17:14:22 +02001532/****************************************************************************
1533 *
1534 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001535 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001536 *
1537 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001538
Joerg Roedel9cabe892009-05-18 16:38:55 +02001539
Joerg Roedel256e4622016-07-05 14:23:01 +02001540static unsigned long dma_ops_alloc_iova(struct device *dev,
1541 struct dma_ops_domain *dma_dom,
1542 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001543{
Joerg Roedel256e4622016-07-05 14:23:01 +02001544 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001545
Joerg Roedel256e4622016-07-05 14:23:01 +02001546 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001547
Joerg Roedel256e4622016-07-05 14:23:01 +02001548 if (dma_mask > DMA_BIT_MASK(32))
1549 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1550 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001551
Joerg Roedel256e4622016-07-05 14:23:01 +02001552 if (!pfn)
1553 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001554
Joerg Roedel256e4622016-07-05 14:23:01 +02001555 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001556}
1557
Joerg Roedel256e4622016-07-05 14:23:01 +02001558static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1559 unsigned long address,
1560 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001561{
Joerg Roedel256e4622016-07-05 14:23:01 +02001562 pages = __roundup_pow_of_two(pages);
1563 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001564
Joerg Roedel256e4622016-07-05 14:23:01 +02001565 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001566}
1567
Joerg Roedel431b2a22008-07-11 17:14:22 +02001568/****************************************************************************
1569 *
1570 * The next functions belong to the domain allocation. A domain is
1571 * allocated for every IOMMU as the default domain. If device isolation
1572 * is enabled, every device get its own domain. The most important thing
1573 * about domains is the page table mapping the DMA address space they
1574 * contain.
1575 *
1576 ****************************************************************************/
1577
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001578/*
1579 * This function adds a protection domain to the global protection domain list
1580 */
1581static void add_domain_to_list(struct protection_domain *domain)
1582{
1583 unsigned long flags;
1584
1585 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1586 list_add(&domain->list, &amd_iommu_pd_list);
1587 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1588}
1589
1590/*
1591 * This function removes a protection domain to the global
1592 * protection domain list
1593 */
1594static void del_domain_from_list(struct protection_domain *domain)
1595{
1596 unsigned long flags;
1597
1598 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1599 list_del(&domain->list);
1600 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1601}
1602
Joerg Roedelec487d12008-06-26 21:27:58 +02001603static u16 domain_id_alloc(void)
1604{
1605 unsigned long flags;
1606 int id;
1607
1608 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1609 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1610 BUG_ON(id == 0);
1611 if (id > 0 && id < MAX_DOMAIN_ID)
1612 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1613 else
1614 id = 0;
1615 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1616
1617 return id;
1618}
1619
Joerg Roedela2acfb72008-12-02 18:28:53 +01001620static void domain_id_free(int id)
1621{
1622 unsigned long flags;
1623
1624 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1625 if (id > 0 && id < MAX_DOMAIN_ID)
1626 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1627 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1628}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001629
Joerg Roedel5c34c402013-06-20 20:22:58 +02001630#define DEFINE_FREE_PT_FN(LVL, FN) \
1631static void free_pt_##LVL (unsigned long __pt) \
1632{ \
1633 unsigned long p; \
1634 u64 *pt; \
1635 int i; \
1636 \
1637 pt = (u64 *)__pt; \
1638 \
1639 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001640 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001641 if (!IOMMU_PTE_PRESENT(pt[i])) \
1642 continue; \
1643 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001644 /* Large PTE? */ \
1645 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1646 PM_PTE_LEVEL(pt[i]) == 7) \
1647 continue; \
1648 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001649 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1650 FN(p); \
1651 } \
1652 free_page((unsigned long)pt); \
1653}
1654
1655DEFINE_FREE_PT_FN(l2, free_page)
1656DEFINE_FREE_PT_FN(l3, free_pt_l2)
1657DEFINE_FREE_PT_FN(l4, free_pt_l3)
1658DEFINE_FREE_PT_FN(l5, free_pt_l4)
1659DEFINE_FREE_PT_FN(l6, free_pt_l5)
1660
Joerg Roedel86db2e52008-12-02 18:20:21 +01001661static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001662{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001663 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001664
Joerg Roedel5c34c402013-06-20 20:22:58 +02001665 switch (domain->mode) {
1666 case PAGE_MODE_NONE:
1667 break;
1668 case PAGE_MODE_1_LEVEL:
1669 free_page(root);
1670 break;
1671 case PAGE_MODE_2_LEVEL:
1672 free_pt_l2(root);
1673 break;
1674 case PAGE_MODE_3_LEVEL:
1675 free_pt_l3(root);
1676 break;
1677 case PAGE_MODE_4_LEVEL:
1678 free_pt_l4(root);
1679 break;
1680 case PAGE_MODE_5_LEVEL:
1681 free_pt_l5(root);
1682 break;
1683 case PAGE_MODE_6_LEVEL:
1684 free_pt_l6(root);
1685 break;
1686 default:
1687 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001688 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001689}
1690
Joerg Roedelb16137b2011-11-21 16:50:23 +01001691static void free_gcr3_tbl_level1(u64 *tbl)
1692{
1693 u64 *ptr;
1694 int i;
1695
1696 for (i = 0; i < 512; ++i) {
1697 if (!(tbl[i] & GCR3_VALID))
1698 continue;
1699
Tom Lendacky2543a782017-07-17 16:10:24 -05001700 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001701
1702 free_page((unsigned long)ptr);
1703 }
1704}
1705
1706static void free_gcr3_tbl_level2(u64 *tbl)
1707{
1708 u64 *ptr;
1709 int i;
1710
1711 for (i = 0; i < 512; ++i) {
1712 if (!(tbl[i] & GCR3_VALID))
1713 continue;
1714
Tom Lendacky2543a782017-07-17 16:10:24 -05001715 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001716
1717 free_gcr3_tbl_level1(ptr);
1718 }
1719}
1720
Joerg Roedel52815b72011-11-17 17:24:28 +01001721static void free_gcr3_table(struct protection_domain *domain)
1722{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001723 if (domain->glx == 2)
1724 free_gcr3_tbl_level2(domain->gcr3_tbl);
1725 else if (domain->glx == 1)
1726 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001727 else
1728 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001729
Joerg Roedel52815b72011-11-17 17:24:28 +01001730 free_page((unsigned long)domain->gcr3_tbl);
1731}
1732
Joerg Roedelfca6af62017-06-02 18:13:37 +02001733static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1734{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001735 domain_flush_tlb(&dom->domain);
1736 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001737}
1738
Joerg Roedel9003d612017-08-10 17:19:13 +02001739static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001740{
Joerg Roedel9003d612017-08-10 17:19:13 +02001741 struct dma_ops_domain *dom;
Joerg Roedele241f8e2017-06-02 15:44:57 +02001742
Joerg Roedel9003d612017-08-10 17:19:13 +02001743 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001744
1745 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001746}
1747
Joerg Roedel431b2a22008-07-11 17:14:22 +02001748/*
1749 * Free a domain, only used if something went wrong in the
1750 * allocation path and we need to free an already allocated page table
1751 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001752static void dma_ops_domain_free(struct dma_ops_domain *dom)
1753{
1754 if (!dom)
1755 return;
1756
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001757 del_domain_from_list(&dom->domain);
1758
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001759 put_iova_domain(&dom->iovad);
1760
Joerg Roedel86db2e52008-12-02 18:20:21 +01001761 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001762
Baoquan Hec3db9012016-09-15 16:50:52 +08001763 if (dom->domain.id)
1764 domain_id_free(dom->domain.id);
1765
Joerg Roedelec487d12008-06-26 21:27:58 +02001766 kfree(dom);
1767}
1768
Joerg Roedel431b2a22008-07-11 17:14:22 +02001769/*
1770 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001771 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001772 * structures required for the dma_ops interface
1773 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001774static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001775{
1776 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001777
1778 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1779 if (!dma_dom)
1780 return NULL;
1781
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001782 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001783 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001784
Joerg Roedelffec2192016-07-26 15:31:23 +02001785 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001786 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001787 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001788 if (!dma_dom->domain.pt_root)
1789 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001790
Joerg Roedel307d5852016-07-05 11:54:04 +02001791 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1792 IOVA_START_PFN, DMA_32BIT_PFN);
1793
Joerg Roedel9003d612017-08-10 17:19:13 +02001794 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001795 goto free_dma_dom;
1796
Joerg Roedel9003d612017-08-10 17:19:13 +02001797 /* Initialize reserved ranges */
1798 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001799
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001800 add_domain_to_list(&dma_dom->domain);
1801
Joerg Roedelec487d12008-06-26 21:27:58 +02001802 return dma_dom;
1803
1804free_dma_dom:
1805 dma_ops_domain_free(dma_dom);
1806
1807 return NULL;
1808}
1809
Joerg Roedel431b2a22008-07-11 17:14:22 +02001810/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001811 * little helper function to check whether a given protection domain is a
1812 * dma_ops domain
1813 */
1814static bool dma_ops_domain(struct protection_domain *domain)
1815{
1816 return domain->flags & PD_DMA_OPS_MASK;
1817}
1818
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001819static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001820{
Joerg Roedel132bd682011-11-17 14:18:46 +01001821 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001822 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001823
Joerg Roedel132bd682011-11-17 14:18:46 +01001824 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001825 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001826
Joerg Roedel38ddf412008-09-11 10:38:32 +02001827 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1828 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001829 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001830
Joerg Roedelee6c2862011-11-09 12:06:03 +01001831 flags = amd_iommu_dev_table[devid].data[1];
1832
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001833 if (ats)
1834 flags |= DTE_FLAG_IOTLB;
1835
Joerg Roedel52815b72011-11-17 17:24:28 +01001836 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001837 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001838 u64 glx = domain->glx;
1839 u64 tmp;
1840
1841 pte_root |= DTE_FLAG_GV;
1842 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1843
1844 /* First mask out possible old values for GCR3 table */
1845 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1846 flags &= ~tmp;
1847
1848 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1849 flags &= ~tmp;
1850
1851 /* Encode GCR3 table into DTE */
1852 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1853 pte_root |= tmp;
1854
1855 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1856 flags |= tmp;
1857
1858 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1859 flags |= tmp;
1860 }
1861
Baoquan He45a01c42017-08-09 16:33:37 +08001862 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001863 flags |= domain->id;
1864
1865 amd_iommu_dev_table[devid].data[1] = flags;
1866 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001867}
1868
Joerg Roedel15898bb2009-11-24 15:39:42 +01001869static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001870{
Joerg Roedel355bf552008-12-08 12:02:41 +01001871 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001872 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001873 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001874
Joerg Roedelc5cca142009-10-09 18:31:20 +02001875 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001876}
1877
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001878static void do_attach(struct iommu_dev_data *dev_data,
1879 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001880{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001881 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001882 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001883 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001884
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001885 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001886 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001887 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001888
1889 /* Update data structures */
1890 dev_data->domain = domain;
1891 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001892
1893 /* Do reference counting */
1894 domain->dev_iommu[iommu->index] += 1;
1895 domain->dev_cnt += 1;
1896
Joerg Roedele25bfb52015-10-20 17:33:38 +02001897 /* Update device table */
1898 set_dte_entry(dev_data->devid, domain, ats);
1899 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08001900 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001901
Joerg Roedel6c542042011-06-09 17:07:31 +02001902 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001903}
1904
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001905static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001906{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001907 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001908 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001909
Joerg Roedel5adad992015-10-09 16:23:33 +02001910 /*
1911 * First check if the device is still attached. It might already
1912 * be detached from its domain because the generic
1913 * iommu_detach_group code detached it and we try again here in
1914 * our alias handling.
1915 */
1916 if (!dev_data->domain)
1917 return;
1918
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001919 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001920 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001921
Joerg Roedelc4596112009-11-20 14:57:32 +01001922 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001923 dev_data->domain->dev_iommu[iommu->index] -= 1;
1924 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001925
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001926 /* Update data structures */
1927 dev_data->domain = NULL;
1928 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001929 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001930 if (alias != dev_data->devid)
1931 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001932
1933 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001934 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001935}
1936
1937/*
1938 * If a device is not yet associated with a domain, this function does
1939 * assigns it visible for the hardware
1940 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001941static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001942 struct protection_domain *domain)
1943{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001944 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001945
Joerg Roedel272e4f92015-10-20 17:33:37 +02001946 /*
1947 * Must be called with IRQs disabled. Warn here to detect early
1948 * when its not.
1949 */
1950 WARN_ON(!irqs_disabled());
1951
Joerg Roedel15898bb2009-11-24 15:39:42 +01001952 /* lock domain */
1953 spin_lock(&domain->lock);
1954
Joerg Roedel397111a2014-08-05 17:31:51 +02001955 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001956 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001957 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01001958
Joerg Roedel397111a2014-08-05 17:31:51 +02001959 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02001960 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01001961
Julia Lawall84fe6c12010-05-27 12:31:51 +02001962 ret = 0;
1963
1964out_unlock:
1965
Joerg Roedel355bf552008-12-08 12:02:41 +01001966 /* ready */
1967 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001968
Julia Lawall84fe6c12010-05-27 12:31:51 +02001969 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001970}
1971
Joerg Roedel52815b72011-11-17 17:24:28 +01001972
1973static void pdev_iommuv2_disable(struct pci_dev *pdev)
1974{
1975 pci_disable_ats(pdev);
1976 pci_disable_pri(pdev);
1977 pci_disable_pasid(pdev);
1978}
1979
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001980/* FIXME: Change generic reset-function to do the same */
1981static int pri_reset_while_enabled(struct pci_dev *pdev)
1982{
1983 u16 control;
1984 int pos;
1985
Joerg Roedel46277b72011-12-07 14:34:02 +01001986 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001987 if (!pos)
1988 return -EINVAL;
1989
Joerg Roedel46277b72011-12-07 14:34:02 +01001990 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1991 control |= PCI_PRI_CTRL_RESET;
1992 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001993
1994 return 0;
1995}
1996
Joerg Roedel52815b72011-11-17 17:24:28 +01001997static int pdev_iommuv2_enable(struct pci_dev *pdev)
1998{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001999 bool reset_enable;
2000 int reqs, ret;
2001
2002 /* FIXME: Hardcode number of outstanding requests for now */
2003 reqs = 32;
2004 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2005 reqs = 1;
2006 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002007
2008 /* Only allow access to user-accessible pages */
2009 ret = pci_enable_pasid(pdev, 0);
2010 if (ret)
2011 goto out_err;
2012
2013 /* First reset the PRI state of the device */
2014 ret = pci_reset_pri(pdev);
2015 if (ret)
2016 goto out_err;
2017
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002018 /* Enable PRI */
2019 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002020 if (ret)
2021 goto out_err;
2022
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002023 if (reset_enable) {
2024 ret = pri_reset_while_enabled(pdev);
2025 if (ret)
2026 goto out_err;
2027 }
2028
Joerg Roedel52815b72011-11-17 17:24:28 +01002029 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2030 if (ret)
2031 goto out_err;
2032
2033 return 0;
2034
2035out_err:
2036 pci_disable_pri(pdev);
2037 pci_disable_pasid(pdev);
2038
2039 return ret;
2040}
2041
Joerg Roedelc99afa22011-11-21 18:19:25 +01002042/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002043#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002044
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002045static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002046{
Joerg Roedela3b93122012-04-12 12:49:26 +02002047 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002048 int pos;
2049
Joerg Roedel46277b72011-12-07 14:34:02 +01002050 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002051 if (!pos)
2052 return false;
2053
Joerg Roedela3b93122012-04-12 12:49:26 +02002054 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002055
Joerg Roedela3b93122012-04-12 12:49:26 +02002056 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002057}
2058
Joerg Roedel15898bb2009-11-24 15:39:42 +01002059/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002060 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002061 * assigns it visible for the hardware
2062 */
2063static int attach_device(struct device *dev,
2064 struct protection_domain *domain)
2065{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002066 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002067 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002068 unsigned long flags;
2069 int ret;
2070
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002071 dev_data = get_dev_data(dev);
2072
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002073 if (!dev_is_pci(dev))
2074 goto skip_ats_check;
2075
2076 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002077 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002078 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002079 return -EINVAL;
2080
Joerg Roedel02ca2022015-07-28 16:58:49 +02002081 if (dev_data->iommu_v2) {
2082 if (pdev_iommuv2_enable(pdev) != 0)
2083 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002084
Joerg Roedel02ca2022015-07-28 16:58:49 +02002085 dev_data->ats.enabled = true;
2086 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2087 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2088 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002089 } else if (amd_iommu_iotlb_sup &&
2090 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002091 dev_data->ats.enabled = true;
2092 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2093 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002094
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002095skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002096 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002097 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002098 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2099
2100 /*
2101 * We might boot into a crash-kernel here. The crashed kernel
2102 * left the caches in the IOMMU dirty. So we have to flush
2103 * here to evict all dirty stuff.
2104 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002105 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002106
2107 return ret;
2108}
2109
2110/*
2111 * Removes a device from a protection domain (unlocked)
2112 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002113static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002114{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002115 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002116
Joerg Roedel272e4f92015-10-20 17:33:37 +02002117 /*
2118 * Must be called with IRQs disabled. Warn here to detect early
2119 * when its not.
2120 */
2121 WARN_ON(!irqs_disabled());
2122
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002123 if (WARN_ON(!dev_data->domain))
2124 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002125
Joerg Roedel2ca76272010-01-22 16:45:31 +01002126 domain = dev_data->domain;
2127
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002128 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002129
Joerg Roedel150952f2015-10-20 17:33:35 +02002130 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002131
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002132 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002133}
2134
2135/*
2136 * Removes a device from a protection domain (with devtable_lock held)
2137 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002138static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002139{
Joerg Roedel52815b72011-11-17 17:24:28 +01002140 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002141 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002142 unsigned long flags;
2143
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002144 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002145 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002146
Joerg Roedel355bf552008-12-08 12:02:41 +01002147 /* lock device table */
2148 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002149 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002150 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002151
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002152 if (!dev_is_pci(dev))
2153 return;
2154
Joerg Roedel02ca2022015-07-28 16:58:49 +02002155 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002156 pdev_iommuv2_disable(to_pci_dev(dev));
2157 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002158 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002159
2160 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002161}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002162
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002163static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002164{
Joerg Roedel71f77582011-06-09 19:03:15 +02002165 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002166 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002167 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002168 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002169
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002170 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002171 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002172
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002173 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002174 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002175 return devid;
2176
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002177 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002178
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002179 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002180 if (ret) {
2181 if (ret != -ENOTSUPP)
2182 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2183 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002184
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002185 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002186 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002187 goto out;
2188 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002189 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002190
Joerg Roedel07ee8692015-05-28 18:41:42 +02002191 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002192
2193 BUG_ON(!dev_data);
2194
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002195 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002196 iommu_request_dm_for_dev(dev);
2197
2198 /* Domains are initialized for this device - have a look what we ended up with */
2199 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002200 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002201 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002202 else
Bart Van Assche56579332017-01-20 13:04:02 -08002203 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002204
2205out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002206 iommu_completion_wait(iommu);
2207
Joerg Roedele275a2a2008-12-10 18:27:25 +01002208 return 0;
2209}
2210
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002211static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002212{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002213 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002214 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002215
2216 if (!check_device(dev))
2217 return;
2218
2219 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002220 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002221 return;
2222
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002223 iommu = amd_iommu_rlookup_table[devid];
2224
2225 iommu_uninit_device(dev);
2226 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002227}
2228
Wan Zongshunb097d112016-04-01 09:06:04 -04002229static struct iommu_group *amd_iommu_device_group(struct device *dev)
2230{
2231 if (dev_is_pci(dev))
2232 return pci_device_group(dev);
2233
2234 return acpihid_device_group(dev);
2235}
2236
Joerg Roedel431b2a22008-07-11 17:14:22 +02002237/*****************************************************************************
2238 *
2239 * The next functions belong to the dma_ops mapping/unmapping code.
2240 *
2241 *****************************************************************************/
2242
2243/*
2244 * In the dma_ops path we only have the struct device. This function
2245 * finds the corresponding IOMMU, the protection domain and the
2246 * requestor id for a given device.
2247 * If the device is not yet associated with a domain this is also done
2248 * in this function.
2249 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002250static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002251{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002252 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002253 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002254
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002255 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002256 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002257
Joerg Roedeld26592a2016-07-07 15:31:13 +02002258 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002259 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2260 get_dev_data(dev)->defer_attach = false;
2261 io_domain = iommu_get_domain_for_dev(dev);
2262 domain = to_pdomain(io_domain);
2263 attach_device(dev, domain);
2264 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002265 if (domain == NULL)
2266 return ERR_PTR(-EBUSY);
2267
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002268 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002269 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002270
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002271 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002272}
2273
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002274static void update_device_table(struct protection_domain *domain)
2275{
Joerg Roedel492667d2009-11-27 13:25:47 +01002276 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002277
Joerg Roedel3254de62016-07-26 15:18:54 +02002278 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002279 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002280
2281 if (dev_data->devid == dev_data->alias)
2282 continue;
2283
2284 /* There is an alias, update device table entry for it */
2285 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2286 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002287}
2288
2289static void update_domain(struct protection_domain *domain)
2290{
2291 if (!domain->updated)
2292 return;
2293
2294 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002295
2296 domain_flush_devices(domain);
2297 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002298
2299 domain->updated = false;
2300}
2301
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002302static int dir2prot(enum dma_data_direction direction)
2303{
2304 if (direction == DMA_TO_DEVICE)
2305 return IOMMU_PROT_IR;
2306 else if (direction == DMA_FROM_DEVICE)
2307 return IOMMU_PROT_IW;
2308 else if (direction == DMA_BIDIRECTIONAL)
2309 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2310 else
2311 return 0;
2312}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002313
Joerg Roedel431b2a22008-07-11 17:14:22 +02002314/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002315 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002316 * contiguous memory region into DMA address space. It is used by all
2317 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002318 * Must be called with the domain lock held.
2319 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002320static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002321 struct dma_ops_domain *dma_dom,
2322 phys_addr_t paddr,
2323 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002324 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002325 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002326{
2327 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002328 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002329 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002330 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002331 int i;
2332
Joerg Roedele3c449f2008-10-15 22:02:11 -07002333 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002334 paddr &= PAGE_MASK;
2335
Joerg Roedel256e4622016-07-05 14:23:01 +02002336 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002337 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002338 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002339
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002340 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002341
Joerg Roedelcb76c322008-06-26 21:28:00 +02002342 start = address;
2343 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002344 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2345 PAGE_SIZE, prot, GFP_ATOMIC);
2346 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002347 goto out_unmap;
2348
Joerg Roedelcb76c322008-06-26 21:28:00 +02002349 paddr += PAGE_SIZE;
2350 start += PAGE_SIZE;
2351 }
2352 address += offset;
2353
Joerg Roedelab7032b2015-12-21 18:47:11 +01002354 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002355 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002356 domain_flush_complete(&dma_dom->domain);
2357 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002358
Joerg Roedelcb76c322008-06-26 21:28:00 +02002359out:
2360 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002361
2362out_unmap:
2363
2364 for (--i; i >= 0; --i) {
2365 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002366 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002367 }
2368
Joerg Roedel256e4622016-07-05 14:23:01 +02002369 domain_flush_tlb(&dma_dom->domain);
2370 domain_flush_complete(&dma_dom->domain);
2371
2372 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002373
Christoph Hellwiga8695722017-05-21 13:26:45 +02002374 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002375}
2376
Joerg Roedel431b2a22008-07-11 17:14:22 +02002377/*
2378 * Does the reverse of the __map_single function. Must be called with
2379 * the domain lock held too
2380 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002381static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002382 dma_addr_t dma_addr,
2383 size_t size,
2384 int dir)
2385{
Joerg Roedel04e04632010-09-23 16:12:48 +02002386 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002387 dma_addr_t i, start;
2388 unsigned int pages;
2389
Joerg Roedel04e04632010-09-23 16:12:48 +02002390 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002391 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002392 dma_addr &= PAGE_MASK;
2393 start = dma_addr;
2394
2395 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002396 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002397 start += PAGE_SIZE;
2398 }
2399
Joerg Roedelb1516a12016-07-06 13:07:22 +02002400 if (amd_iommu_unmap_flush) {
2401 dma_ops_free_iova(dma_dom, dma_addr, pages);
2402 domain_flush_tlb(&dma_dom->domain);
2403 domain_flush_complete(&dma_dom->domain);
2404 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002405 pages = __roundup_pow_of_two(pages);
2406 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002407 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002408}
2409
Joerg Roedel431b2a22008-07-11 17:14:22 +02002410/*
2411 * The exported map_single function for dma_ops.
2412 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002413static dma_addr_t map_page(struct device *dev, struct page *page,
2414 unsigned long offset, size_t size,
2415 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002416 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002417{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002418 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002419 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002420 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002421 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002422
Joerg Roedel94f6d192009-11-24 16:40:02 +01002423 domain = get_domain(dev);
2424 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002425 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002426 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002427 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002428
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002429 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002430 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002431
Joerg Roedelb3311b02016-07-08 13:31:31 +02002432 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002433}
2434
Joerg Roedel431b2a22008-07-11 17:14:22 +02002435/*
2436 * The exported unmap_single function for dma_ops.
2437 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002438static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002439 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002440{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002441 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002442 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002443
Joerg Roedel94f6d192009-11-24 16:40:02 +01002444 domain = get_domain(dev);
2445 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002446 return;
2447
Joerg Roedelb3311b02016-07-08 13:31:31 +02002448 dma_dom = to_dma_ops_domain(domain);
2449
2450 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002451}
2452
Joerg Roedel80187fd2016-07-06 17:20:54 +02002453static int sg_num_pages(struct device *dev,
2454 struct scatterlist *sglist,
2455 int nelems)
2456{
2457 unsigned long mask, boundary_size;
2458 struct scatterlist *s;
2459 int i, npages = 0;
2460
2461 mask = dma_get_seg_boundary(dev);
2462 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2463 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2464
2465 for_each_sg(sglist, s, nelems, i) {
2466 int p, n;
2467
2468 s->dma_address = npages << PAGE_SHIFT;
2469 p = npages % boundary_size;
2470 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2471 if (p + n > boundary_size)
2472 npages += boundary_size - p;
2473 npages += n;
2474 }
2475
2476 return npages;
2477}
2478
Joerg Roedel431b2a22008-07-11 17:14:22 +02002479/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002480 * The exported map_sg function for dma_ops (handles scatter-gather
2481 * lists).
2482 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002483static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002484 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002485 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002486{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002487 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002488 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002489 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002490 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002491 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002492 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002493
Joerg Roedel94f6d192009-11-24 16:40:02 +01002494 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002495 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002496 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002497
Joerg Roedelb3311b02016-07-08 13:31:31 +02002498 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002499 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002500
Joerg Roedel80187fd2016-07-06 17:20:54 +02002501 npages = sg_num_pages(dev, sglist, nelems);
2502
2503 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002504 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002505 goto out_err;
2506
2507 prot = dir2prot(direction);
2508
2509 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002510 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002511 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002512
Joerg Roedel80187fd2016-07-06 17:20:54 +02002513 for (j = 0; j < pages; ++j) {
2514 unsigned long bus_addr, phys_addr;
2515 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002516
Joerg Roedel80187fd2016-07-06 17:20:54 +02002517 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2518 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2519 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2520 if (ret)
2521 goto out_unmap;
2522
2523 mapped_pages += 1;
2524 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002525 }
2526
Joerg Roedel80187fd2016-07-06 17:20:54 +02002527 /* Everything is mapped - write the right values into s->dma_address */
2528 for_each_sg(sglist, s, nelems, i) {
2529 s->dma_address += address + s->offset;
2530 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002531 }
2532
Joerg Roedel80187fd2016-07-06 17:20:54 +02002533 return nelems;
2534
2535out_unmap:
2536 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2537 dev_name(dev), npages);
2538
2539 for_each_sg(sglist, s, nelems, i) {
2540 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2541
2542 for (j = 0; j < pages; ++j) {
2543 unsigned long bus_addr;
2544
2545 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2546 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2547
2548 if (--mapped_pages)
2549 goto out_free_iova;
2550 }
2551 }
2552
2553out_free_iova:
2554 free_iova_fast(&dma_dom->iovad, address, npages);
2555
2556out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002557 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002558}
2559
Joerg Roedel431b2a22008-07-11 17:14:22 +02002560/*
2561 * The exported map_sg function for dma_ops (handles scatter-gather
2562 * lists).
2563 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002564static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002565 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002566 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002567{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002568 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002569 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002570 unsigned long startaddr;
2571 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002572
Joerg Roedel94f6d192009-11-24 16:40:02 +01002573 domain = get_domain(dev);
2574 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002575 return;
2576
Joerg Roedel80187fd2016-07-06 17:20:54 +02002577 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002578 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002579 npages = sg_num_pages(dev, sglist, nelems);
2580
Joerg Roedelb3311b02016-07-08 13:31:31 +02002581 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002582}
2583
Joerg Roedel431b2a22008-07-11 17:14:22 +02002584/*
2585 * The exported alloc_coherent function for dma_ops.
2586 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002587static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002588 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002589 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002590{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002591 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002592 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002593 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002594 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002595
Joerg Roedel94f6d192009-11-24 16:40:02 +01002596 domain = get_domain(dev);
2597 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002598 page = alloc_pages(flag, get_order(size));
2599 *dma_addr = page_to_phys(page);
2600 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002601 } else if (IS_ERR(domain))
2602 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002603
Joerg Roedelb3311b02016-07-08 13:31:31 +02002604 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002605 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002606 dma_mask = dev->coherent_dma_mask;
2607 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002608 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002609
Joerg Roedel3b839a52015-04-01 14:58:47 +02002610 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2611 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002612 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002613 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002614
Joerg Roedel3b839a52015-04-01 14:58:47 +02002615 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002616 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002617 if (!page)
2618 return NULL;
2619 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002620
Joerg Roedel832a90c2008-09-18 15:54:23 +02002621 if (!dma_mask)
2622 dma_mask = *dev->dma_mask;
2623
Joerg Roedelb3311b02016-07-08 13:31:31 +02002624 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002625 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002626
Christoph Hellwiga8695722017-05-21 13:26:45 +02002627 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002628 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002629
Joerg Roedel3b839a52015-04-01 14:58:47 +02002630 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002631
2632out_free:
2633
Joerg Roedel3b839a52015-04-01 14:58:47 +02002634 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2635 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002636
2637 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002638}
2639
Joerg Roedel431b2a22008-07-11 17:14:22 +02002640/*
2641 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002642 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002643static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002644 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002645 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002646{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002647 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002648 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002649 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002650
Joerg Roedel3b839a52015-04-01 14:58:47 +02002651 page = virt_to_page(virt_addr);
2652 size = PAGE_ALIGN(size);
2653
Joerg Roedel94f6d192009-11-24 16:40:02 +01002654 domain = get_domain(dev);
2655 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002656 goto free_mem;
2657
Joerg Roedelb3311b02016-07-08 13:31:31 +02002658 dma_dom = to_dma_ops_domain(domain);
2659
2660 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002661
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002662free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002663 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2664 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002665}
2666
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002667/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002668 * This function is called by the DMA layer to find out if we can handle a
2669 * particular device. It is part of the dma_ops.
2670 */
2671static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2672{
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002673 if (!x86_dma_supported(dev, mask))
2674 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002675 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002676}
2677
Christoph Hellwiga8695722017-05-21 13:26:45 +02002678static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2679{
2680 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2681}
2682
Bart Van Assche52997092017-01-20 13:04:01 -08002683static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002684 .alloc = alloc_coherent,
2685 .free = free_coherent,
2686 .map_page = map_page,
2687 .unmap_page = unmap_page,
2688 .map_sg = map_sg,
2689 .unmap_sg = unmap_sg,
2690 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002691 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002692};
2693
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002694static int init_reserved_iova_ranges(void)
2695{
2696 struct pci_dev *pdev = NULL;
2697 struct iova *val;
2698
2699 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2700 IOVA_START_PFN, DMA_32BIT_PFN);
2701
2702 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2703 &reserved_rbtree_key);
2704
2705 /* MSI memory range */
2706 val = reserve_iova(&reserved_iova_ranges,
2707 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2708 if (!val) {
2709 pr_err("Reserving MSI range failed\n");
2710 return -ENOMEM;
2711 }
2712
2713 /* HT memory range */
2714 val = reserve_iova(&reserved_iova_ranges,
2715 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2716 if (!val) {
2717 pr_err("Reserving HT range failed\n");
2718 return -ENOMEM;
2719 }
2720
2721 /*
2722 * Memory used for PCI resources
2723 * FIXME: Check whether we can reserve the PCI-hole completly
2724 */
2725 for_each_pci_dev(pdev) {
2726 int i;
2727
2728 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2729 struct resource *r = &pdev->resource[i];
2730
2731 if (!(r->flags & IORESOURCE_MEM))
2732 continue;
2733
2734 val = reserve_iova(&reserved_iova_ranges,
2735 IOVA_PFN(r->start),
2736 IOVA_PFN(r->end));
2737 if (!val) {
2738 pr_err("Reserve pci-resource range failed\n");
2739 return -ENOMEM;
2740 }
2741 }
2742 }
2743
2744 return 0;
2745}
2746
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002747int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002748{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002749 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002750
2751 ret = iova_cache_get();
2752 if (ret)
2753 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002754
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002755 ret = init_reserved_iova_ranges();
2756 if (ret)
2757 return ret;
2758
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002759 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2760 if (err)
2761 return err;
2762#ifdef CONFIG_ARM_AMBA
2763 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2764 if (err)
2765 return err;
2766#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002767 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2768 if (err)
2769 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002770
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002771 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002772}
2773
Joerg Roedel6631ee92008-06-26 21:28:05 +02002774int __init amd_iommu_init_dma_ops(void)
2775{
Joerg Roedel32302322015-07-28 16:58:50 +02002776 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002777 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002778
Joerg Roedel52717822015-07-28 16:58:51 +02002779 /*
2780 * In case we don't initialize SWIOTLB (actually the common case
2781 * when AMD IOMMU is enabled), make sure there are global
2782 * dma_ops set as a fall-back for devices not handled by this
2783 * driver (for example non-PCI devices).
2784 */
2785 if (!swiotlb)
2786 dma_ops = &nommu_dma_ops;
2787
Joerg Roedel62410ee2012-06-12 16:42:43 +02002788 if (amd_iommu_unmap_flush)
2789 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2790 else
2791 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2792
Joerg Roedel6631ee92008-06-26 21:28:05 +02002793 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002794
Joerg Roedel6631ee92008-06-26 21:28:05 +02002795}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002796
2797/*****************************************************************************
2798 *
2799 * The following functions belong to the exported interface of AMD IOMMU
2800 *
2801 * This interface allows access to lower level functions of the IOMMU
2802 * like protection domain handling and assignement of devices to domains
2803 * which is not possible with the dma_ops interface.
2804 *
2805 *****************************************************************************/
2806
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002807static void cleanup_domain(struct protection_domain *domain)
2808{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002809 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002810 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002811
2812 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2813
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002814 while (!list_empty(&domain->dev_list)) {
2815 entry = list_first_entry(&domain->dev_list,
2816 struct iommu_dev_data, list);
2817 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002818 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002819
2820 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2821}
2822
Joerg Roedel26508152009-08-26 16:52:40 +02002823static void protection_domain_free(struct protection_domain *domain)
2824{
2825 if (!domain)
2826 return;
2827
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002828 del_domain_from_list(domain);
2829
Joerg Roedel26508152009-08-26 16:52:40 +02002830 if (domain->id)
2831 domain_id_free(domain->id);
2832
2833 kfree(domain);
2834}
2835
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002836static int protection_domain_init(struct protection_domain *domain)
2837{
2838 spin_lock_init(&domain->lock);
2839 mutex_init(&domain->api_lock);
2840 domain->id = domain_id_alloc();
2841 if (!domain->id)
2842 return -ENOMEM;
2843 INIT_LIST_HEAD(&domain->dev_list);
2844
2845 return 0;
2846}
2847
Joerg Roedel26508152009-08-26 16:52:40 +02002848static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002849{
2850 struct protection_domain *domain;
2851
2852 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2853 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002854 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002855
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002856 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002857 goto out_err;
2858
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002859 add_domain_to_list(domain);
2860
Joerg Roedel26508152009-08-26 16:52:40 +02002861 return domain;
2862
2863out_err:
2864 kfree(domain);
2865
2866 return NULL;
2867}
2868
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002869static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2870{
2871 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002872 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002873
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002874 switch (type) {
2875 case IOMMU_DOMAIN_UNMANAGED:
2876 pdomain = protection_domain_alloc();
2877 if (!pdomain)
2878 return NULL;
2879
2880 pdomain->mode = PAGE_MODE_3_LEVEL;
2881 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2882 if (!pdomain->pt_root) {
2883 protection_domain_free(pdomain);
2884 return NULL;
2885 }
2886
2887 pdomain->domain.geometry.aperture_start = 0;
2888 pdomain->domain.geometry.aperture_end = ~0ULL;
2889 pdomain->domain.geometry.force_aperture = true;
2890
2891 break;
2892 case IOMMU_DOMAIN_DMA:
2893 dma_domain = dma_ops_domain_alloc();
2894 if (!dma_domain) {
2895 pr_err("AMD-Vi: Failed to allocate\n");
2896 return NULL;
2897 }
2898 pdomain = &dma_domain->domain;
2899 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002900 case IOMMU_DOMAIN_IDENTITY:
2901 pdomain = protection_domain_alloc();
2902 if (!pdomain)
2903 return NULL;
2904
2905 pdomain->mode = PAGE_MODE_NONE;
2906 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002907 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002908 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002909 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002910
2911 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002912}
2913
2914static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002915{
2916 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002917 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002918
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002919 domain = to_pdomain(dom);
2920
Joerg Roedel98383fc2008-12-02 18:34:12 +01002921 if (domain->dev_cnt > 0)
2922 cleanup_domain(domain);
2923
2924 BUG_ON(domain->dev_cnt != 0);
2925
Joerg Roedelcda70052016-07-07 15:57:04 +02002926 if (!dom)
2927 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002928
Joerg Roedelcda70052016-07-07 15:57:04 +02002929 switch (dom->type) {
2930 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002931 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002932 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002933 dma_ops_domain_free(dma_dom);
2934 break;
2935 default:
2936 if (domain->mode != PAGE_MODE_NONE)
2937 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002938
Joerg Roedelcda70052016-07-07 15:57:04 +02002939 if (domain->flags & PD_IOMMUV2_MASK)
2940 free_gcr3_table(domain);
2941
2942 protection_domain_free(domain);
2943 break;
2944 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01002945}
2946
Joerg Roedel684f2882008-12-08 12:07:44 +01002947static void amd_iommu_detach_device(struct iommu_domain *dom,
2948 struct device *dev)
2949{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002950 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002951 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002952 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01002953
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002954 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002955 return;
2956
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002957 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002958 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002959 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01002960
Joerg Roedel657cbb62009-11-23 15:26:46 +01002961 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002962 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002963
2964 iommu = amd_iommu_rlookup_table[devid];
2965 if (!iommu)
2966 return;
2967
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05002968#ifdef CONFIG_IRQ_REMAP
2969 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
2970 (dom->type == IOMMU_DOMAIN_UNMANAGED))
2971 dev_data->use_vapic = 0;
2972#endif
2973
Joerg Roedel684f2882008-12-08 12:07:44 +01002974 iommu_completion_wait(iommu);
2975}
2976
Joerg Roedel01106062008-12-02 19:34:11 +01002977static int amd_iommu_attach_device(struct iommu_domain *dom,
2978 struct device *dev)
2979{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002980 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01002981 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01002982 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002983 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01002984
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002985 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01002986 return -EINVAL;
2987
Joerg Roedel657cbb62009-11-23 15:26:46 +01002988 dev_data = dev->archdata.iommu;
2989
Joerg Roedelf62dda62011-06-09 12:55:35 +02002990 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01002991 if (!iommu)
2992 return -EINVAL;
2993
Joerg Roedel657cbb62009-11-23 15:26:46 +01002994 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002995 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01002996
Joerg Roedel15898bb2009-11-24 15:39:42 +01002997 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01002998
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05002999#ifdef CONFIG_IRQ_REMAP
3000 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3001 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3002 dev_data->use_vapic = 1;
3003 else
3004 dev_data->use_vapic = 0;
3005 }
3006#endif
3007
Joerg Roedel01106062008-12-02 19:34:11 +01003008 iommu_completion_wait(iommu);
3009
Joerg Roedel15898bb2009-11-24 15:39:42 +01003010 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003011}
3012
Joerg Roedel468e2362010-01-21 16:37:36 +01003013static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003014 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003015{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003016 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003017 int prot = 0;
3018 int ret;
3019
Joerg Roedel132bd682011-11-17 14:18:46 +01003020 if (domain->mode == PAGE_MODE_NONE)
3021 return -EINVAL;
3022
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003023 if (iommu_prot & IOMMU_READ)
3024 prot |= IOMMU_PROT_IR;
3025 if (iommu_prot & IOMMU_WRITE)
3026 prot |= IOMMU_PROT_IW;
3027
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003028 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003029 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003030 mutex_unlock(&domain->api_lock);
3031
Joerg Roedel795e74f72010-05-11 17:40:57 +02003032 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003033}
3034
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003035static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3036 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003037{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003038 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003039 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003040
Joerg Roedel132bd682011-11-17 14:18:46 +01003041 if (domain->mode == PAGE_MODE_NONE)
3042 return -EINVAL;
3043
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003044 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003045 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003046 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003047
Joerg Roedel17b124b2011-04-06 18:01:35 +02003048 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003049
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003050 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003051}
3052
Joerg Roedel645c4c82008-12-02 20:05:50 +01003053static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303054 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003055{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003056 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003057 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003058 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003059
Joerg Roedel132bd682011-11-17 14:18:46 +01003060 if (domain->mode == PAGE_MODE_NONE)
3061 return iova;
3062
Joerg Roedel3039ca12015-04-01 14:58:48 +02003063 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003064
Joerg Roedela6d41a42009-09-02 17:08:55 +02003065 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003066 return 0;
3067
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003068 offset_mask = pte_pgsize - 1;
3069 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003070
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003071 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003072}
3073
Joerg Roedelab636482014-09-05 10:48:21 +02003074static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003075{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003076 switch (cap) {
3077 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003078 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003079 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003080 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003081 case IOMMU_CAP_NOEXEC:
3082 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003083 }
3084
Joerg Roedelab636482014-09-05 10:48:21 +02003085 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003086}
3087
Eric Augere5b52342017-01-19 20:57:47 +00003088static void amd_iommu_get_resv_regions(struct device *dev,
3089 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003090{
Eric Auger4397f322017-01-19 20:57:54 +00003091 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003092 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003093 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003094
3095 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003096 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003097 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003098
3099 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003100 size_t length;
3101 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003102
3103 if (devid < entry->devid_start || devid > entry->devid_end)
3104 continue;
3105
Eric Auger4397f322017-01-19 20:57:54 +00003106 length = entry->address_end - entry->address_start;
3107 if (entry->prot & IOMMU_PROT_IR)
3108 prot |= IOMMU_READ;
3109 if (entry->prot & IOMMU_PROT_IW)
3110 prot |= IOMMU_WRITE;
3111
3112 region = iommu_alloc_resv_region(entry->address_start,
3113 length, prot,
3114 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003115 if (!region) {
3116 pr_err("Out of memory allocating dm-regions for %s\n",
3117 dev_name(dev));
3118 return;
3119 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003120 list_add_tail(&region->list, head);
3121 }
Eric Auger4397f322017-01-19 20:57:54 +00003122
3123 region = iommu_alloc_resv_region(MSI_RANGE_START,
3124 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003125 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003126 if (!region)
3127 return;
3128 list_add_tail(&region->list, head);
3129
3130 region = iommu_alloc_resv_region(HT_RANGE_START,
3131 HT_RANGE_END - HT_RANGE_START + 1,
3132 0, IOMMU_RESV_RESERVED);
3133 if (!region)
3134 return;
3135 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003136}
3137
Eric Augere5b52342017-01-19 20:57:47 +00003138static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003139 struct list_head *head)
3140{
Eric Augere5b52342017-01-19 20:57:47 +00003141 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003142
3143 list_for_each_entry_safe(entry, next, head, list)
3144 kfree(entry);
3145}
3146
Eric Augere5b52342017-01-19 20:57:47 +00003147static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003148 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003149 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003150{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003151 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003152 unsigned long start, end;
3153
3154 start = IOVA_PFN(region->start);
3155 end = IOVA_PFN(region->start + region->length);
3156
3157 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3158}
3159
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003160static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3161 struct device *dev)
3162{
3163 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3164 return dev_data->defer_attach;
3165}
3166
Joerg Roedelb0119e82017-02-01 13:23:08 +01003167const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003168 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003169 .domain_alloc = amd_iommu_domain_alloc,
3170 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003171 .attach_dev = amd_iommu_attach_device,
3172 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003173 .map = amd_iommu_map,
3174 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003175 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003176 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003177 .add_device = amd_iommu_add_device,
3178 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003179 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003180 .get_resv_regions = amd_iommu_get_resv_regions,
3181 .put_resv_regions = amd_iommu_put_resv_regions,
3182 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003183 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003184 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003185};
3186
Joerg Roedel0feae532009-08-26 15:26:30 +02003187/*****************************************************************************
3188 *
3189 * The next functions do a basic initialization of IOMMU for pass through
3190 * mode
3191 *
3192 * In passthrough mode the IOMMU is initialized and enabled but not used for
3193 * DMA-API translation.
3194 *
3195 *****************************************************************************/
3196
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003197/* IOMMUv2 specific functions */
3198int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3199{
3200 return atomic_notifier_chain_register(&ppr_notifier, nb);
3201}
3202EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3203
3204int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3205{
3206 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3207}
3208EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003209
3210void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3211{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003212 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003213 unsigned long flags;
3214
3215 spin_lock_irqsave(&domain->lock, flags);
3216
3217 /* Update data structure */
3218 domain->mode = PAGE_MODE_NONE;
3219 domain->updated = true;
3220
3221 /* Make changes visible to IOMMUs */
3222 update_domain(domain);
3223
3224 /* Page-table is not visible to IOMMU anymore, so free it */
3225 free_pagetable(domain);
3226
3227 spin_unlock_irqrestore(&domain->lock, flags);
3228}
3229EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003230
3231int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3232{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003233 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003234 unsigned long flags;
3235 int levels, ret;
3236
3237 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3238 return -EINVAL;
3239
3240 /* Number of GCR3 table levels required */
3241 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3242 levels += 1;
3243
3244 if (levels > amd_iommu_max_glx_val)
3245 return -EINVAL;
3246
3247 spin_lock_irqsave(&domain->lock, flags);
3248
3249 /*
3250 * Save us all sanity checks whether devices already in the
3251 * domain support IOMMUv2. Just force that the domain has no
3252 * devices attached when it is switched into IOMMUv2 mode.
3253 */
3254 ret = -EBUSY;
3255 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3256 goto out;
3257
3258 ret = -ENOMEM;
3259 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3260 if (domain->gcr3_tbl == NULL)
3261 goto out;
3262
3263 domain->glx = levels;
3264 domain->flags |= PD_IOMMUV2_MASK;
3265 domain->updated = true;
3266
3267 update_domain(domain);
3268
3269 ret = 0;
3270
3271out:
3272 spin_unlock_irqrestore(&domain->lock, flags);
3273
3274 return ret;
3275}
3276EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003277
3278static int __flush_pasid(struct protection_domain *domain, int pasid,
3279 u64 address, bool size)
3280{
3281 struct iommu_dev_data *dev_data;
3282 struct iommu_cmd cmd;
3283 int i, ret;
3284
3285 if (!(domain->flags & PD_IOMMUV2_MASK))
3286 return -EINVAL;
3287
3288 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3289
3290 /*
3291 * IOMMU TLB needs to be flushed before Device TLB to
3292 * prevent device TLB refill from IOMMU TLB
3293 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003294 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003295 if (domain->dev_iommu[i] == 0)
3296 continue;
3297
3298 ret = iommu_queue_command(amd_iommus[i], &cmd);
3299 if (ret != 0)
3300 goto out;
3301 }
3302
3303 /* Wait until IOMMU TLB flushes are complete */
3304 domain_flush_complete(domain);
3305
3306 /* Now flush device TLBs */
3307 list_for_each_entry(dev_data, &domain->dev_list, list) {
3308 struct amd_iommu *iommu;
3309 int qdep;
3310
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003311 /*
3312 There might be non-IOMMUv2 capable devices in an IOMMUv2
3313 * domain.
3314 */
3315 if (!dev_data->ats.enabled)
3316 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003317
3318 qdep = dev_data->ats.qdep;
3319 iommu = amd_iommu_rlookup_table[dev_data->devid];
3320
3321 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3322 qdep, address, size);
3323
3324 ret = iommu_queue_command(iommu, &cmd);
3325 if (ret != 0)
3326 goto out;
3327 }
3328
3329 /* Wait until all device TLBs are flushed */
3330 domain_flush_complete(domain);
3331
3332 ret = 0;
3333
3334out:
3335
3336 return ret;
3337}
3338
3339static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3340 u64 address)
3341{
3342 return __flush_pasid(domain, pasid, address, false);
3343}
3344
3345int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3346 u64 address)
3347{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003348 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003349 unsigned long flags;
3350 int ret;
3351
3352 spin_lock_irqsave(&domain->lock, flags);
3353 ret = __amd_iommu_flush_page(domain, pasid, address);
3354 spin_unlock_irqrestore(&domain->lock, flags);
3355
3356 return ret;
3357}
3358EXPORT_SYMBOL(amd_iommu_flush_page);
3359
3360static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3361{
3362 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3363 true);
3364}
3365
3366int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3367{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003368 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003369 unsigned long flags;
3370 int ret;
3371
3372 spin_lock_irqsave(&domain->lock, flags);
3373 ret = __amd_iommu_flush_tlb(domain, pasid);
3374 spin_unlock_irqrestore(&domain->lock, flags);
3375
3376 return ret;
3377}
3378EXPORT_SYMBOL(amd_iommu_flush_tlb);
3379
Joerg Roedelb16137b2011-11-21 16:50:23 +01003380static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3381{
3382 int index;
3383 u64 *pte;
3384
3385 while (true) {
3386
3387 index = (pasid >> (9 * level)) & 0x1ff;
3388 pte = &root[index];
3389
3390 if (level == 0)
3391 break;
3392
3393 if (!(*pte & GCR3_VALID)) {
3394 if (!alloc)
3395 return NULL;
3396
3397 root = (void *)get_zeroed_page(GFP_ATOMIC);
3398 if (root == NULL)
3399 return NULL;
3400
Tom Lendacky2543a782017-07-17 16:10:24 -05003401 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003402 }
3403
Tom Lendacky2543a782017-07-17 16:10:24 -05003404 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003405
3406 level -= 1;
3407 }
3408
3409 return pte;
3410}
3411
3412static int __set_gcr3(struct protection_domain *domain, int pasid,
3413 unsigned long cr3)
3414{
3415 u64 *pte;
3416
3417 if (domain->mode != PAGE_MODE_NONE)
3418 return -EINVAL;
3419
3420 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3421 if (pte == NULL)
3422 return -ENOMEM;
3423
3424 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3425
3426 return __amd_iommu_flush_tlb(domain, pasid);
3427}
3428
3429static int __clear_gcr3(struct protection_domain *domain, int pasid)
3430{
3431 u64 *pte;
3432
3433 if (domain->mode != PAGE_MODE_NONE)
3434 return -EINVAL;
3435
3436 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3437 if (pte == NULL)
3438 return 0;
3439
3440 *pte = 0;
3441
3442 return __amd_iommu_flush_tlb(domain, pasid);
3443}
3444
3445int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3446 unsigned long cr3)
3447{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003448 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003449 unsigned long flags;
3450 int ret;
3451
3452 spin_lock_irqsave(&domain->lock, flags);
3453 ret = __set_gcr3(domain, pasid, cr3);
3454 spin_unlock_irqrestore(&domain->lock, flags);
3455
3456 return ret;
3457}
3458EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3459
3460int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3461{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003462 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003463 unsigned long flags;
3464 int ret;
3465
3466 spin_lock_irqsave(&domain->lock, flags);
3467 ret = __clear_gcr3(domain, pasid);
3468 spin_unlock_irqrestore(&domain->lock, flags);
3469
3470 return ret;
3471}
3472EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003473
3474int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3475 int status, int tag)
3476{
3477 struct iommu_dev_data *dev_data;
3478 struct amd_iommu *iommu;
3479 struct iommu_cmd cmd;
3480
3481 dev_data = get_dev_data(&pdev->dev);
3482 iommu = amd_iommu_rlookup_table[dev_data->devid];
3483
3484 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3485 tag, dev_data->pri_tlp);
3486
3487 return iommu_queue_command(iommu, &cmd);
3488}
3489EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003490
3491struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3492{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003493 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003494
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003495 pdomain = get_domain(&pdev->dev);
3496 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003497 return NULL;
3498
3499 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003500 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003501 return NULL;
3502
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003503 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003504}
3505EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003506
3507void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3508{
3509 struct iommu_dev_data *dev_data;
3510
3511 if (!amd_iommu_v2_supported())
3512 return;
3513
3514 dev_data = get_dev_data(&pdev->dev);
3515 dev_data->errata |= (1 << erratum);
3516}
3517EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003518
3519int amd_iommu_device_info(struct pci_dev *pdev,
3520 struct amd_iommu_device_info *info)
3521{
3522 int max_pasids;
3523 int pos;
3524
3525 if (pdev == NULL || info == NULL)
3526 return -EINVAL;
3527
3528 if (!amd_iommu_v2_supported())
3529 return -EINVAL;
3530
3531 memset(info, 0, sizeof(*info));
3532
3533 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3534 if (pos)
3535 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3536
3537 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3538 if (pos)
3539 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3540
3541 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3542 if (pos) {
3543 int features;
3544
3545 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3546 max_pasids = min(max_pasids, (1 << 20));
3547
3548 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3549 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3550
3551 features = pci_pasid_features(pdev);
3552 if (features & PCI_PASID_CAP_EXEC)
3553 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3554 if (features & PCI_PASID_CAP_PRIV)
3555 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3556 }
3557
3558 return 0;
3559}
3560EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003561
3562#ifdef CONFIG_IRQ_REMAP
3563
3564/*****************************************************************************
3565 *
3566 * Interrupt Remapping Implementation
3567 *
3568 *****************************************************************************/
3569
Jiang Liu7c71d302015-04-13 14:11:33 +08003570static struct irq_chip amd_ir_chip;
3571
Joerg Roedel2b324502012-06-21 16:29:10 +02003572static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3573{
3574 u64 dte;
3575
3576 dte = amd_iommu_dev_table[devid].data[2];
3577 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003578 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003579 dte |= DTE_IRQ_REMAP_INTCTL;
3580 dte |= DTE_IRQ_TABLE_LEN;
3581 dte |= DTE_IRQ_REMAP_ENABLE;
3582
3583 amd_iommu_dev_table[devid].data[2] = dte;
3584}
3585
Joerg Roedel2b324502012-06-21 16:29:10 +02003586static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3587{
3588 struct irq_remap_table *table = NULL;
3589 struct amd_iommu *iommu;
3590 unsigned long flags;
3591 u16 alias;
3592
3593 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3594
3595 iommu = amd_iommu_rlookup_table[devid];
3596 if (!iommu)
3597 goto out_unlock;
3598
3599 table = irq_lookup_table[devid];
3600 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003601 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003602
3603 alias = amd_iommu_alias_table[devid];
3604 table = irq_lookup_table[alias];
3605 if (table) {
3606 irq_lookup_table[devid] = table;
3607 set_dte_irq_entry(devid, table);
3608 iommu_flush_dte(iommu, devid);
3609 goto out;
3610 }
3611
3612 /* Nothing there yet, allocate new irq remapping table */
3613 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3614 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003615 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003616
Joerg Roedel197887f2013-04-09 21:14:08 +02003617 /* Initialize table spin-lock */
3618 spin_lock_init(&table->lock);
3619
Joerg Roedel2b324502012-06-21 16:29:10 +02003620 if (ioapic)
3621 /* Keep the first 32 indexes free for IOAPIC interrupts */
3622 table->min_index = 32;
3623
3624 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3625 if (!table->table) {
3626 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003627 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003628 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003629 }
3630
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003631 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3632 memset(table->table, 0,
3633 MAX_IRQS_PER_TABLE * sizeof(u32));
3634 else
3635 memset(table->table, 0,
3636 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003637
3638 if (ioapic) {
3639 int i;
3640
3641 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003642 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003643 }
3644
3645 irq_lookup_table[devid] = table;
3646 set_dte_irq_entry(devid, table);
3647 iommu_flush_dte(iommu, devid);
3648 if (devid != alias) {
3649 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003650 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003651 iommu_flush_dte(iommu, alias);
3652 }
3653
3654out:
3655 iommu_completion_wait(iommu);
3656
3657out_unlock:
3658 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3659
3660 return table;
3661}
3662
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003663static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003664{
3665 struct irq_remap_table *table;
3666 unsigned long flags;
3667 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003668 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3669
3670 if (!iommu)
3671 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003672
3673 table = get_irq_table(devid, false);
3674 if (!table)
3675 return -ENODEV;
3676
3677 spin_lock_irqsave(&table->lock, flags);
3678
3679 /* Scan table for free entries */
3680 for (c = 0, index = table->min_index;
3681 index < MAX_IRQS_PER_TABLE;
3682 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003683 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003684 c += 1;
3685 else
3686 c = 0;
3687
3688 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003689 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003690 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003691
3692 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003693 goto out;
3694 }
3695 }
3696
3697 index = -ENOSPC;
3698
3699out:
3700 spin_unlock_irqrestore(&table->lock, flags);
3701
3702 return index;
3703}
3704
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003705static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3706 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003707{
3708 struct irq_remap_table *table;
3709 struct amd_iommu *iommu;
3710 unsigned long flags;
3711 struct irte_ga *entry;
3712
3713 iommu = amd_iommu_rlookup_table[devid];
3714 if (iommu == NULL)
3715 return -EINVAL;
3716
3717 table = get_irq_table(devid, false);
3718 if (!table)
3719 return -ENOMEM;
3720
3721 spin_lock_irqsave(&table->lock, flags);
3722
3723 entry = (struct irte_ga *)table->table;
3724 entry = &entry[index];
3725 entry->lo.fields_remap.valid = 0;
3726 entry->hi.val = irte->hi.val;
3727 entry->lo.val = irte->lo.val;
3728 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003729 if (data)
3730 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003731
3732 spin_unlock_irqrestore(&table->lock, flags);
3733
3734 iommu_flush_irt(iommu, devid);
3735 iommu_completion_wait(iommu);
3736
3737 return 0;
3738}
3739
3740static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003741{
3742 struct irq_remap_table *table;
3743 struct amd_iommu *iommu;
3744 unsigned long flags;
3745
3746 iommu = amd_iommu_rlookup_table[devid];
3747 if (iommu == NULL)
3748 return -EINVAL;
3749
3750 table = get_irq_table(devid, false);
3751 if (!table)
3752 return -ENOMEM;
3753
3754 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003755 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003756 spin_unlock_irqrestore(&table->lock, flags);
3757
3758 iommu_flush_irt(iommu, devid);
3759 iommu_completion_wait(iommu);
3760
3761 return 0;
3762}
3763
3764static void free_irte(u16 devid, int index)
3765{
3766 struct irq_remap_table *table;
3767 struct amd_iommu *iommu;
3768 unsigned long flags;
3769
3770 iommu = amd_iommu_rlookup_table[devid];
3771 if (iommu == NULL)
3772 return;
3773
3774 table = get_irq_table(devid, false);
3775 if (!table)
3776 return;
3777
3778 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003779 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003780 spin_unlock_irqrestore(&table->lock, flags);
3781
3782 iommu_flush_irt(iommu, devid);
3783 iommu_completion_wait(iommu);
3784}
3785
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003786static void irte_prepare(void *entry,
3787 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003788 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003789{
3790 union irte *irte = (union irte *) entry;
3791
3792 irte->val = 0;
3793 irte->fields.vector = vector;
3794 irte->fields.int_type = delivery_mode;
3795 irte->fields.destination = dest_apicid;
3796 irte->fields.dm = dest_mode;
3797 irte->fields.valid = 1;
3798}
3799
3800static void irte_ga_prepare(void *entry,
3801 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003802 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003803{
3804 struct irte_ga *irte = (struct irte_ga *) entry;
3805
3806 irte->lo.val = 0;
3807 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003808 irte->lo.fields_remap.int_type = delivery_mode;
3809 irte->lo.fields_remap.dm = dest_mode;
3810 irte->hi.fields.vector = vector;
3811 irte->lo.fields_remap.destination = dest_apicid;
3812 irte->lo.fields_remap.valid = 1;
3813}
3814
3815static void irte_activate(void *entry, u16 devid, u16 index)
3816{
3817 union irte *irte = (union irte *) entry;
3818
3819 irte->fields.valid = 1;
3820 modify_irte(devid, index, irte);
3821}
3822
3823static void irte_ga_activate(void *entry, u16 devid, u16 index)
3824{
3825 struct irte_ga *irte = (struct irte_ga *) entry;
3826
3827 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003828 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003829}
3830
3831static void irte_deactivate(void *entry, u16 devid, u16 index)
3832{
3833 union irte *irte = (union irte *) entry;
3834
3835 irte->fields.valid = 0;
3836 modify_irte(devid, index, irte);
3837}
3838
3839static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3840{
3841 struct irte_ga *irte = (struct irte_ga *) entry;
3842
3843 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003844 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003845}
3846
3847static void irte_set_affinity(void *entry, u16 devid, u16 index,
3848 u8 vector, u32 dest_apicid)
3849{
3850 union irte *irte = (union irte *) entry;
3851
3852 irte->fields.vector = vector;
3853 irte->fields.destination = dest_apicid;
3854 modify_irte(devid, index, irte);
3855}
3856
3857static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3858 u8 vector, u32 dest_apicid)
3859{
3860 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003861 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003862
Suravee Suthikulpanit84a21db2017-06-26 04:28:04 -05003863 if (!dev_data || !dev_data->use_vapic ||
3864 !irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003865 irte->hi.fields.vector = vector;
3866 irte->lo.fields_remap.destination = dest_apicid;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003867 modify_irte_ga(devid, index, irte, NULL);
3868 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003869}
3870
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003871#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003872static void irte_set_allocated(struct irq_remap_table *table, int index)
3873{
3874 table->table[index] = IRTE_ALLOCATED;
3875}
3876
3877static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3878{
3879 struct irte_ga *ptr = (struct irte_ga *)table->table;
3880 struct irte_ga *irte = &ptr[index];
3881
3882 memset(&irte->lo.val, 0, sizeof(u64));
3883 memset(&irte->hi.val, 0, sizeof(u64));
3884 irte->hi.fields.vector = 0xff;
3885}
3886
3887static bool irte_is_allocated(struct irq_remap_table *table, int index)
3888{
3889 union irte *ptr = (union irte *)table->table;
3890 union irte *irte = &ptr[index];
3891
3892 return irte->val != 0;
3893}
3894
3895static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3896{
3897 struct irte_ga *ptr = (struct irte_ga *)table->table;
3898 struct irte_ga *irte = &ptr[index];
3899
3900 return irte->hi.fields.vector != 0;
3901}
3902
3903static void irte_clear_allocated(struct irq_remap_table *table, int index)
3904{
3905 table->table[index] = 0;
3906}
3907
3908static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3909{
3910 struct irte_ga *ptr = (struct irte_ga *)table->table;
3911 struct irte_ga *irte = &ptr[index];
3912
3913 memset(&irte->lo.val, 0, sizeof(u64));
3914 memset(&irte->hi.val, 0, sizeof(u64));
3915}
3916
Jiang Liu7c71d302015-04-13 14:11:33 +08003917static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003918{
Jiang Liu7c71d302015-04-13 14:11:33 +08003919 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003920
Jiang Liu7c71d302015-04-13 14:11:33 +08003921 switch (info->type) {
3922 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3923 devid = get_ioapic_devid(info->ioapic_id);
3924 break;
3925 case X86_IRQ_ALLOC_TYPE_HPET:
3926 devid = get_hpet_devid(info->hpet_id);
3927 break;
3928 case X86_IRQ_ALLOC_TYPE_MSI:
3929 case X86_IRQ_ALLOC_TYPE_MSIX:
3930 devid = get_device_id(&info->msi_dev->dev);
3931 break;
3932 default:
3933 BUG_ON(1);
3934 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003935 }
3936
Jiang Liu7c71d302015-04-13 14:11:33 +08003937 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003938}
3939
Jiang Liu7c71d302015-04-13 14:11:33 +08003940static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003941{
Jiang Liu7c71d302015-04-13 14:11:33 +08003942 struct amd_iommu *iommu;
3943 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003944
Jiang Liu7c71d302015-04-13 14:11:33 +08003945 if (!info)
3946 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003947
Jiang Liu7c71d302015-04-13 14:11:33 +08003948 devid = get_devid(info);
3949 if (devid >= 0) {
3950 iommu = amd_iommu_rlookup_table[devid];
3951 if (iommu)
3952 return iommu->ir_domain;
3953 }
Joerg Roedel5527de72012-06-26 11:17:32 +02003954
Jiang Liu7c71d302015-04-13 14:11:33 +08003955 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02003956}
3957
Jiang Liu7c71d302015-04-13 14:11:33 +08003958static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003959{
Jiang Liu7c71d302015-04-13 14:11:33 +08003960 struct amd_iommu *iommu;
3961 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003962
Jiang Liu7c71d302015-04-13 14:11:33 +08003963 if (!info)
3964 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003965
Jiang Liu7c71d302015-04-13 14:11:33 +08003966 switch (info->type) {
3967 case X86_IRQ_ALLOC_TYPE_MSI:
3968 case X86_IRQ_ALLOC_TYPE_MSIX:
3969 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003970 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003971 return NULL;
3972
Dan Carpenter1fb260b2016-01-07 12:36:06 +03003973 iommu = amd_iommu_rlookup_table[devid];
3974 if (iommu)
3975 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08003976 break;
3977 default:
3978 break;
3979 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02003980
Jiang Liu7c71d302015-04-13 14:11:33 +08003981 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02003982}
3983
Joerg Roedel6b474b82012-06-26 16:46:04 +02003984struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02003985 .prepare = amd_iommu_prepare,
3986 .enable = amd_iommu_enable,
3987 .disable = amd_iommu_disable,
3988 .reenable = amd_iommu_reenable,
3989 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08003990 .get_ir_irq_domain = get_ir_irq_domain,
3991 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02003992};
Jiang Liu7c71d302015-04-13 14:11:33 +08003993
3994static void irq_remapping_prepare_irte(struct amd_ir_data *data,
3995 struct irq_cfg *irq_cfg,
3996 struct irq_alloc_info *info,
3997 int devid, int index, int sub_handle)
3998{
3999 struct irq_2_irte *irte_info = &data->irq_2_irte;
4000 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004001 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004002 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4003
4004 if (!iommu)
4005 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004006
Jiang Liu7c71d302015-04-13 14:11:33 +08004007 data->irq_2_irte.devid = devid;
4008 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004009 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4010 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004011 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004012
4013 switch (info->type) {
4014 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4015 /* Setup IOAPIC entry */
4016 entry = info->ioapic_entry;
4017 info->ioapic_entry = NULL;
4018 memset(entry, 0, sizeof(*entry));
4019 entry->vector = index;
4020 entry->mask = 0;
4021 entry->trigger = info->ioapic_trigger;
4022 entry->polarity = info->ioapic_polarity;
4023 /* Mask level triggered irqs. */
4024 if (info->ioapic_trigger)
4025 entry->mask = 1;
4026 break;
4027
4028 case X86_IRQ_ALLOC_TYPE_HPET:
4029 case X86_IRQ_ALLOC_TYPE_MSI:
4030 case X86_IRQ_ALLOC_TYPE_MSIX:
4031 msg->address_hi = MSI_ADDR_BASE_HI;
4032 msg->address_lo = MSI_ADDR_BASE_LO;
4033 msg->data = irte_info->index;
4034 break;
4035
4036 default:
4037 BUG_ON(1);
4038 break;
4039 }
4040}
4041
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004042struct amd_irte_ops irte_32_ops = {
4043 .prepare = irte_prepare,
4044 .activate = irte_activate,
4045 .deactivate = irte_deactivate,
4046 .set_affinity = irte_set_affinity,
4047 .set_allocated = irte_set_allocated,
4048 .is_allocated = irte_is_allocated,
4049 .clear_allocated = irte_clear_allocated,
4050};
4051
4052struct amd_irte_ops irte_128_ops = {
4053 .prepare = irte_ga_prepare,
4054 .activate = irte_ga_activate,
4055 .deactivate = irte_ga_deactivate,
4056 .set_affinity = irte_ga_set_affinity,
4057 .set_allocated = irte_ga_set_allocated,
4058 .is_allocated = irte_ga_is_allocated,
4059 .clear_allocated = irte_ga_clear_allocated,
4060};
4061
Jiang Liu7c71d302015-04-13 14:11:33 +08004062static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4063 unsigned int nr_irqs, void *arg)
4064{
4065 struct irq_alloc_info *info = arg;
4066 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004067 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004068 struct irq_cfg *cfg;
4069 int i, ret, devid;
4070 int index = -1;
4071
4072 if (!info)
4073 return -EINVAL;
4074 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4075 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4076 return -EINVAL;
4077
4078 /*
4079 * With IRQ remapping enabled, don't need contiguous CPU vectors
4080 * to support multiple MSI interrupts.
4081 */
4082 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4083 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4084
4085 devid = get_devid(info);
4086 if (devid < 0)
4087 return -EINVAL;
4088
4089 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4090 if (ret < 0)
4091 return ret;
4092
Jiang Liu7c71d302015-04-13 14:11:33 +08004093 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4094 if (get_irq_table(devid, true))
4095 index = info->ioapic_pin;
4096 else
4097 ret = -ENOMEM;
4098 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004099 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004100 }
4101 if (index < 0) {
4102 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004103 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004104 goto out_free_parent;
4105 }
4106
4107 for (i = 0; i < nr_irqs; i++) {
4108 irq_data = irq_domain_get_irq_data(domain, virq + i);
4109 cfg = irqd_cfg(irq_data);
4110 if (!irq_data || !cfg) {
4111 ret = -EINVAL;
4112 goto out_free_data;
4113 }
4114
Joerg Roedela130e692015-08-13 11:07:25 +02004115 ret = -ENOMEM;
4116 data = kzalloc(sizeof(*data), GFP_KERNEL);
4117 if (!data)
4118 goto out_free_data;
4119
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004120 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4121 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4122 else
4123 data->entry = kzalloc(sizeof(struct irte_ga),
4124 GFP_KERNEL);
4125 if (!data->entry) {
4126 kfree(data);
4127 goto out_free_data;
4128 }
4129
Jiang Liu7c71d302015-04-13 14:11:33 +08004130 irq_data->hwirq = (devid << 16) + i;
4131 irq_data->chip_data = data;
4132 irq_data->chip = &amd_ir_chip;
4133 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4134 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4135 }
Joerg Roedela130e692015-08-13 11:07:25 +02004136
Jiang Liu7c71d302015-04-13 14:11:33 +08004137 return 0;
4138
4139out_free_data:
4140 for (i--; i >= 0; i--) {
4141 irq_data = irq_domain_get_irq_data(domain, virq + i);
4142 if (irq_data)
4143 kfree(irq_data->chip_data);
4144 }
4145 for (i = 0; i < nr_irqs; i++)
4146 free_irte(devid, index + i);
4147out_free_parent:
4148 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4149 return ret;
4150}
4151
4152static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4153 unsigned int nr_irqs)
4154{
4155 struct irq_2_irte *irte_info;
4156 struct irq_data *irq_data;
4157 struct amd_ir_data *data;
4158 int i;
4159
4160 for (i = 0; i < nr_irqs; i++) {
4161 irq_data = irq_domain_get_irq_data(domain, virq + i);
4162 if (irq_data && irq_data->chip_data) {
4163 data = irq_data->chip_data;
4164 irte_info = &data->irq_2_irte;
4165 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004166 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004167 kfree(data);
4168 }
4169 }
4170 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4171}
4172
4173static void irq_remapping_activate(struct irq_domain *domain,
4174 struct irq_data *irq_data)
4175{
4176 struct amd_ir_data *data = irq_data->chip_data;
4177 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004178 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004179
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004180 if (iommu)
4181 iommu->irte_ops->activate(data->entry, irte_info->devid,
4182 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004183}
4184
4185static void irq_remapping_deactivate(struct irq_domain *domain,
4186 struct irq_data *irq_data)
4187{
4188 struct amd_ir_data *data = irq_data->chip_data;
4189 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004190 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004191
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004192 if (iommu)
4193 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4194 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004195}
4196
Tobias Klausere2f9d452017-05-24 16:31:16 +02004197static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004198 .alloc = irq_remapping_alloc,
4199 .free = irq_remapping_free,
4200 .activate = irq_remapping_activate,
4201 .deactivate = irq_remapping_deactivate,
4202};
4203
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004204static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4205{
4206 struct amd_iommu *iommu;
4207 struct amd_iommu_pi_data *pi_data = vcpu_info;
4208 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4209 struct amd_ir_data *ir_data = data->chip_data;
4210 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4211 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004212 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4213
4214 /* Note:
4215 * This device has never been set up for guest mode.
4216 * we should not modify the IRTE
4217 */
4218 if (!dev_data || !dev_data->use_vapic)
4219 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004220
4221 pi_data->ir_data = ir_data;
4222
4223 /* Note:
4224 * SVM tries to set up for VAPIC mode, but we are in
4225 * legacy mode. So, we force legacy mode instead.
4226 */
4227 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4228 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4229 __func__);
4230 pi_data->is_guest_mode = false;
4231 }
4232
4233 iommu = amd_iommu_rlookup_table[irte_info->devid];
4234 if (iommu == NULL)
4235 return -EINVAL;
4236
4237 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4238 if (pi_data->is_guest_mode) {
4239 /* Setting */
4240 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4241 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004242 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004243 irte->lo.fields_vapic.guest_mode = 1;
4244 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4245
4246 ir_data->cached_ga_tag = pi_data->ga_tag;
4247 } else {
4248 /* Un-Setting */
4249 struct irq_cfg *cfg = irqd_cfg(data);
4250
4251 irte->hi.val = 0;
4252 irte->lo.val = 0;
4253 irte->hi.fields.vector = cfg->vector;
4254 irte->lo.fields_remap.guest_mode = 0;
4255 irte->lo.fields_remap.destination = cfg->dest_apicid;
4256 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4257 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4258
4259 /*
4260 * This communicates the ga_tag back to the caller
4261 * so that it can do all the necessary clean up.
4262 */
4263 ir_data->cached_ga_tag = 0;
4264 }
4265
4266 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4267}
4268
Jiang Liu7c71d302015-04-13 14:11:33 +08004269static int amd_ir_set_affinity(struct irq_data *data,
4270 const struct cpumask *mask, bool force)
4271{
4272 struct amd_ir_data *ir_data = data->chip_data;
4273 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4274 struct irq_cfg *cfg = irqd_cfg(data);
4275 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004276 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004277 int ret;
4278
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004279 if (!iommu)
4280 return -ENODEV;
4281
Jiang Liu7c71d302015-04-13 14:11:33 +08004282 ret = parent->chip->irq_set_affinity(parent, mask, force);
4283 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4284 return ret;
4285
4286 /*
4287 * Atomically updates the IRTE with the new destination, vector
4288 * and flushes the interrupt entry cache.
4289 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004290 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4291 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004292
4293 /*
4294 * After this point, all the interrupts will start arriving
4295 * at the new destination. So, time to cleanup the previous
4296 * vector allocation.
4297 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004298 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004299
4300 return IRQ_SET_MASK_OK_DONE;
4301}
4302
4303static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4304{
4305 struct amd_ir_data *ir_data = irq_data->chip_data;
4306
4307 *msg = ir_data->msi_entry;
4308}
4309
4310static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004311 .name = "AMD-IR",
4312 .irq_ack = ir_ack_apic_edge,
4313 .irq_set_affinity = amd_ir_set_affinity,
4314 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4315 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004316};
4317
4318int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4319{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004320 struct fwnode_handle *fn;
4321
4322 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4323 if (!fn)
4324 return -ENOMEM;
4325 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4326 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004327 if (!iommu->ir_domain)
4328 return -ENOMEM;
4329
4330 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004331 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4332 "AMD-IR-MSI",
4333 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004334 return 0;
4335}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004336
4337int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4338{
4339 unsigned long flags;
4340 struct amd_iommu *iommu;
4341 struct irq_remap_table *irt;
4342 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4343 int devid = ir_data->irq_2_irte.devid;
4344 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4345 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4346
4347 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4348 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4349 return 0;
4350
4351 iommu = amd_iommu_rlookup_table[devid];
4352 if (!iommu)
4353 return -ENODEV;
4354
4355 irt = get_irq_table(devid, false);
4356 if (!irt)
4357 return -ENODEV;
4358
4359 spin_lock_irqsave(&irt->lock, flags);
4360
4361 if (ref->lo.fields_vapic.guest_mode) {
4362 if (cpu >= 0)
4363 ref->lo.fields_vapic.destination = cpu;
4364 ref->lo.fields_vapic.is_run = is_run;
4365 barrier();
4366 }
4367
4368 spin_unlock_irqrestore(&irt->lock, flags);
4369
4370 iommu_flush_irt(iommu, devid);
4371 iommu_completion_wait(iommu);
4372 return 0;
4373}
4374EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004375#endif