blob: 3d26c4c47fdf05c15c09eb31023627588c149915 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
61 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070064
Paulo Zanonia5c961d2012-10-24 15:59:34 -020065enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
Jesse Barnes80824002009-09-10 15:28:06 -070073enum plane {
74 PLANE_A = 0,
75 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080076 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070077};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080079
Ville Syrjälä06da8da2013-04-17 17:48:51 +030080#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
Eugeni Dodonov2b139522012-03-29 12:32:22 -030082enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
Chon Ming Leee4607fc2013-11-06 14:36:35 +080092#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
Paulo Zanonib97186f2013-05-03 12:15:36 -0300104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300114 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300115 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200116 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300117 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300118
119 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300120};
121
Imre Deakbddc7642013-10-16 17:25:49 +0300122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
Paulo Zanonib97186f2013-05-03 12:15:36 -0300124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300130
Imre Deakbddc7642013-10-16 17:25:49 +0300131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300138
Egbert Eich1d843f92013-02-25 12:06:49 -0500139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
Chris Wilson2a2d5482012-12-03 11:49:06 +0000152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700158
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800160
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
Daniel Vettere7b903d2013-06-05 13:34:14 +0200165struct drm_i915_private;
166
Daniel Vettere2b78262013-06-07 23:10:03 +0200167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100173#define I915_NUM_PLLS 2
174
Daniel Vetter53589012013-06-05 13:34:16 +0200175struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200176 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200177 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200178 uint32_t fp0;
179 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200180};
181
Daniel Vetter46edb022013-06-05 13:34:12 +0200182struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200189 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/* Interface history:
221 *
222 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100225 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000226 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 */
230#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000231#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define DRIVER_PATCHLEVEL 0
233
Chris Wilson23bc5982010-09-29 16:10:57 +0100234#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100235#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700236
Dave Airlie71acb5e2008-12-30 20:31:46 +1000237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000246 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000247};
248
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100254struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000262 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200263 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100264};
Chris Wilson44834a62010-08-19 16:09:23 +0100265#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266
Chris Wilson6ef3d422010-08-04 20:26:07 +0100267struct intel_overlay;
268struct intel_overlay_error_state;
269
Dave Airlie7c1c2872008-11-28 14:22:24 +1000270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800274#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800278
279struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200280 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000281 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100282 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000284
yakui_zhao9b9d1722009-05-31 17:17:17 +0800285struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100286 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100290 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400291 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292};
293
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000294struct intel_display_error_state;
295
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700296struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200297 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700298 u32 eir;
299 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700300 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700301 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000302 u32 derrmr;
303 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700304 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800305 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100306 u32 tail[I915_NUM_RINGS];
307 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000308 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100309 u32 ipeir[I915_NUM_RINGS];
310 u32 ipehr[I915_NUM_RINGS];
311 u32 instdone[I915_NUM_RINGS];
312 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100313 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000314 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100315 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100316 /* our own tracking of ring head and tail */
317 u32 cpu_ring_head[I915_NUM_RINGS];
318 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100319 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700320 u32 err_int; /* gen7 */
Chris Wilson94e39e22013-10-30 09:28:22 +0000321 u32 bbstate[I915_NUM_RINGS];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100322 u32 instpm[I915_NUM_RINGS];
323 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700324 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100325 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000326 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100327 u32 fault_reg[I915_NUM_RINGS];
328 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100329 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200330 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700331 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000332 struct drm_i915_error_ring {
333 struct drm_i915_error_object {
334 int page_count;
335 u32 gtt_offset;
336 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800337 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000338 struct drm_i915_error_request {
339 long jiffies;
340 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000341 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000342 } *requests;
343 int num_requests;
344 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000345 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000346 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000347 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100348 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000349 u32 gtt_offset;
350 u32 read_domains;
351 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200352 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000353 s32 pinned:2;
354 u32 tiling:2;
355 u32 dirty:1;
356 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100357 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100358 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700359 } **active_bo, **pinned_bo;
360 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100361 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000362 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300363 int hangcheck_score[I915_NUM_RINGS];
364 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700365};
366
Jani Nikula7bd688c2013-11-08 16:48:56 +0200367struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100368struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100369struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200370struct intel_limit;
371struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100372
Jesse Barnese70236a2009-09-21 10:42:27 -0700373struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400374 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700375 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
376 void (*disable_fbc)(struct drm_device *dev);
377 int (*get_display_clock_speed)(struct drm_device *dev);
378 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200379 /**
380 * find_dpll() - Find the best values for the PLL
381 * @limit: limits for the PLL
382 * @crtc: current CRTC
383 * @target: target frequency in kHz
384 * @refclk: reference clock frequency in kHz
385 * @match_clock: if provided, @best_clock P divider must
386 * match the P divider from @match_clock
387 * used for LVDS downclocking
388 * @best_clock: best PLL values found
389 *
390 * Returns true on success, false on failure.
391 */
392 bool (*find_dpll)(const struct intel_limit *limit,
393 struct drm_crtc *crtc,
394 int target, int refclk,
395 struct dpll *match_clock,
396 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300397 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300398 void (*update_sprite_wm)(struct drm_plane *plane,
399 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300400 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300401 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200402 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100403 /* Returns the active state of the crtc, and if the crtc is active,
404 * fills out the pipe-config with the hw state. */
405 bool (*get_pipe_config)(struct intel_crtc *,
406 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700407 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700408 int x, int y,
409 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200410 void (*crtc_enable)(struct drm_crtc *crtc);
411 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100412 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800413 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300414 struct drm_crtc *crtc,
415 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700416 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700417 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700418 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
419 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700420 struct drm_i915_gem_object *obj,
421 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700422 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
423 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100424 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700425 /* clock updates for mode set */
426 /* cursor updates */
427 /* render clock increase/decrease */
428 /* display clock increase/decrease */
429 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200430
431 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200432 uint32_t (*get_backlight)(struct intel_connector *connector);
433 void (*set_backlight)(struct intel_connector *connector,
434 uint32_t level);
435 void (*disable_backlight)(struct intel_connector *connector);
436 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700437};
438
Chris Wilson907b28c2013-07-19 20:36:52 +0100439struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530440 void (*force_wake_get)(struct drm_i915_private *dev_priv,
441 int fw_engine);
442 void (*force_wake_put)(struct drm_i915_private *dev_priv,
443 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700444
445 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
446 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
447 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
448 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
449
450 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
451 uint8_t val, bool trace);
452 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
453 uint16_t val, bool trace);
454 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
455 uint32_t val, bool trace);
456 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
457 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300458};
459
Chris Wilson907b28c2013-07-19 20:36:52 +0100460struct intel_uncore {
461 spinlock_t lock; /** lock is also taken in irq contexts. */
462
463 struct intel_uncore_funcs funcs;
464
465 unsigned fifo_count;
466 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100467
Deepak S940aece2013-11-23 14:55:43 +0530468 unsigned fw_rendercount;
469 unsigned fw_mediacount;
470
Chris Wilsonaec347a2013-08-26 13:46:09 +0100471 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100472};
473
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100474#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
475 func(is_mobile) sep \
476 func(is_i85x) sep \
477 func(is_i915g) sep \
478 func(is_i945gm) sep \
479 func(is_g33) sep \
480 func(need_gfx_hws) sep \
481 func(is_g4x) sep \
482 func(is_pineview) sep \
483 func(is_broadwater) sep \
484 func(is_crestline) sep \
485 func(is_ivybridge) sep \
486 func(is_valleyview) sep \
487 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700488 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100489 func(has_fbc) sep \
490 func(has_pipe_cxsr) sep \
491 func(has_hotplug) sep \
492 func(cursor_needs_physical) sep \
493 func(has_overlay) sep \
494 func(overlay_needs_physical) sep \
495 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100496 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100497 func(has_ddi) sep \
498 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200499
Damien Lespiaua587f772013-04-22 18:40:38 +0100500#define DEFINE_FLAG(name) u8 name:1
501#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200502
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500503struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200504 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700505 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000506 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700507 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100508 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500509};
510
Damien Lespiaua587f772013-04-22 18:40:38 +0100511#undef DEFINE_FLAG
512#undef SEP_SEMICOLON
513
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800514enum i915_cache_level {
515 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100516 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
517 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
518 caches, eg sampler/render caches, and the
519 large Last-Level-Cache. LLC is coherent with
520 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100521 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800522};
523
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700524typedef uint32_t gen6_gtt_pte_t;
525
Ben Widawsky6f65e292013-12-06 14:10:56 -0800526/**
527 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
528 * VMA's presence cannot be guaranteed before binding, or after unbinding the
529 * object into/from the address space.
530 *
531 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
532 * will always be <= an objects lifetime. So object refcounting should cover us.
533 */
534struct i915_vma {
535 struct drm_mm_node node;
536 struct drm_i915_gem_object *obj;
537 struct i915_address_space *vm;
538
539 /** This object's place on the active/inactive lists */
540 struct list_head mm_list;
541
542 struct list_head vma_link; /* Link in the object's VMA list */
543
544 /** This vma's place in the batchbuffer or on the eviction list */
545 struct list_head exec_list;
546
547 /**
548 * Used for performing relocations during execbuffer insertion.
549 */
550 struct hlist_node exec_node;
551 unsigned long exec_handle;
552 struct drm_i915_gem_exec_object2 *exec_entry;
553
554 /**
555 * How many users have pinned this object in GTT space. The following
556 * users can each hold at most one reference: pwrite/pread, pin_ioctl
557 * (via user_pin_count), execbuffer (objects are not allowed multiple
558 * times for the same batchbuffer), and the framebuffer code. When
559 * switching/pageflipping, the framebuffer code has at most two buffers
560 * pinned per crtc.
561 *
562 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
563 * bits with absolutely no headroom. So use 4 bits. */
564 unsigned int pin_count:4;
565#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
566
567 /** Unmap an object from an address space. This usually consists of
568 * setting the valid PTE entries to a reserved scratch page. */
569 void (*unbind_vma)(struct i915_vma *vma);
570 /* Map an object into an address space with the given cache flags. */
571#define GLOBAL_BIND (1<<0)
572 void (*bind_vma)(struct i915_vma *vma,
573 enum i915_cache_level cache_level,
574 u32 flags);
575};
576
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700577struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700578 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700579 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700580 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700581 unsigned long start; /* Start offset always 0 for dri2 */
582 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
583
584 struct {
585 dma_addr_t addr;
586 struct page *page;
587 } scratch;
588
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700589 /**
590 * List of objects currently involved in rendering.
591 *
592 * Includes buffers having the contents of their GPU caches
593 * flushed, not necessarily primitives. last_rendering_seqno
594 * represents when the rendering involved will be completed.
595 *
596 * A reference is held on the buffer while on this list.
597 */
598 struct list_head active_list;
599
600 /**
601 * LRU list of objects which are not in the ringbuffer and
602 * are ready to unbind, but are still in the GTT.
603 *
604 * last_rendering_seqno is 0 while an object is in this list.
605 *
606 * A reference is not held on the buffer while on this list,
607 * as merely being GTT-bound shouldn't prevent its being
608 * freed, and we'll pull it off the list in the free path.
609 */
610 struct list_head inactive_list;
611
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700612 /* FIXME: Need a more generic return type */
613 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700614 enum i915_cache_level level,
615 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700616 void (*clear_range)(struct i915_address_space *vm,
617 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700618 unsigned int num_entries,
619 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700620 void (*insert_entries)(struct i915_address_space *vm,
621 struct sg_table *st,
622 unsigned int first_entry,
623 enum i915_cache_level cache_level);
624 void (*cleanup)(struct i915_address_space *vm);
625};
626
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800627/* The Graphics Translation Table is the way in which GEN hardware translates a
628 * Graphics Virtual Address into a Physical Address. In addition to the normal
629 * collateral associated with any va->pa translations GEN hardware also has a
630 * portion of the GTT which can be mapped by the CPU and remain both coherent
631 * and correct (in cases like swizzling). That region is referred to as GMADR in
632 * the spec.
633 */
634struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700635 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800636 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800637
638 unsigned long mappable_end; /* End offset that we can CPU map */
639 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
640 phys_addr_t mappable_base; /* PA of our GMADR */
641
642 /** "Graphics Stolen Memory" holds the global PTEs */
643 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800644
645 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800646
Ben Widawsky911bdf02013-06-27 16:30:23 -0700647 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800648
649 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800650 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800651 size_t *stolen, phys_addr_t *mappable_base,
652 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800653};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700654#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800655
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100656struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700657 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100658 unsigned num_pd_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800659 union {
660 struct page **pt_pages;
661 struct page *gen8_pt_pages;
662 };
663 struct page *pd_pages;
664 int num_pd_pages;
665 int num_pt_pages;
666 union {
667 uint32_t pd_offset;
668 dma_addr_t pd_dma_addr[4];
669 };
670 union {
671 dma_addr_t *pt_dma_addr;
672 dma_addr_t *gen8_pt_dma_addr[4];
673 };
Ben Widawskya3d67d22013-12-06 14:11:06 -0800674
675 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100676};
677
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300678struct i915_ctx_hang_stats {
679 /* This context had batch pending when hang was declared */
680 unsigned batch_pending;
681
682 /* This context had batch active when hang was declared */
683 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300684
685 /* Time when this context was last blamed for a GPU reset */
686 unsigned long guilty_ts;
687
688 /* This context is banned to submit more work */
689 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300690};
Ben Widawsky40521052012-06-04 14:42:43 -0700691
692/* This must match up with the value previously used for execbuf2.rsvd1. */
693#define DEFAULT_CONTEXT_ID 0
694struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300695 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700696 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700697 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700698 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700699 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800700 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700701 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300702 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700703
704 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700705};
706
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700707struct i915_fbc {
708 unsigned long size;
709 unsigned int fb_id;
710 enum plane plane;
711 int y;
712
713 struct drm_mm_node *compressed_fb;
714 struct drm_mm_node *compressed_llb;
715
716 struct intel_fbc_work {
717 struct delayed_work work;
718 struct drm_crtc *crtc;
719 struct drm_framebuffer *fb;
720 int interval;
721 } *fbc_work;
722
Chris Wilson29ebf902013-07-27 17:23:55 +0100723 enum no_fbc_reason {
724 FBC_OK, /* FBC is enabled */
725 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700726 FBC_NO_OUTPUT, /* no outputs enabled to compress */
727 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
728 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
729 FBC_MODE_TOO_LARGE, /* mode too large for compression */
730 FBC_BAD_PLANE, /* fbc not supported on plane */
731 FBC_NOT_TILED, /* buffer not tiled */
732 FBC_MULTIPLE_PIPES, /* more than one pipe active */
733 FBC_MODULE_PARAM,
734 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
735 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800736};
737
Rodrigo Vivia031d702013-10-03 16:15:06 -0300738struct i915_psr {
739 bool sink_support;
740 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300741};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700742
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800743enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300744 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800745 PCH_IBX, /* Ibexpeak PCH */
746 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300747 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700748 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800749};
750
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200751enum intel_sbi_destination {
752 SBI_ICLK,
753 SBI_MPHY,
754};
755
Jesse Barnesb690e962010-07-19 13:53:12 -0700756#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700757#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100758#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700759
Dave Airlie8be48d92010-03-30 05:34:14 +0000760struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100761struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000762
Daniel Vetterc2b91522012-02-14 22:37:19 +0100763struct intel_gmbus {
764 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000765 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100766 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100767 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100768 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100769 struct drm_i915_private *dev_priv;
770};
771
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100772struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000773 u8 saveLBB;
774 u32 saveDSPACNTR;
775 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000776 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000777 u32 savePIPEACONF;
778 u32 savePIPEBCONF;
779 u32 savePIPEASRC;
780 u32 savePIPEBSRC;
781 u32 saveFPA0;
782 u32 saveFPA1;
783 u32 saveDPLL_A;
784 u32 saveDPLL_A_MD;
785 u32 saveHTOTAL_A;
786 u32 saveHBLANK_A;
787 u32 saveHSYNC_A;
788 u32 saveVTOTAL_A;
789 u32 saveVBLANK_A;
790 u32 saveVSYNC_A;
791 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000792 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800793 u32 saveTRANS_HTOTAL_A;
794 u32 saveTRANS_HBLANK_A;
795 u32 saveTRANS_HSYNC_A;
796 u32 saveTRANS_VTOTAL_A;
797 u32 saveTRANS_VBLANK_A;
798 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000799 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000800 u32 saveDSPASTRIDE;
801 u32 saveDSPASIZE;
802 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700803 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000804 u32 saveDSPASURF;
805 u32 saveDSPATILEOFF;
806 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700807 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000808 u32 saveBLC_PWM_CTL;
809 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200810 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800811 u32 saveBLC_CPU_PWM_CTL;
812 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000813 u32 saveFPB0;
814 u32 saveFPB1;
815 u32 saveDPLL_B;
816 u32 saveDPLL_B_MD;
817 u32 saveHTOTAL_B;
818 u32 saveHBLANK_B;
819 u32 saveHSYNC_B;
820 u32 saveVTOTAL_B;
821 u32 saveVBLANK_B;
822 u32 saveVSYNC_B;
823 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000824 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800825 u32 saveTRANS_HTOTAL_B;
826 u32 saveTRANS_HBLANK_B;
827 u32 saveTRANS_HSYNC_B;
828 u32 saveTRANS_VTOTAL_B;
829 u32 saveTRANS_VBLANK_B;
830 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000831 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000832 u32 saveDSPBSTRIDE;
833 u32 saveDSPBSIZE;
834 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700835 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000836 u32 saveDSPBSURF;
837 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700838 u32 saveVGA0;
839 u32 saveVGA1;
840 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000841 u32 saveVGACNTRL;
842 u32 saveADPA;
843 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700844 u32 savePP_ON_DELAYS;
845 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000846 u32 saveDVOA;
847 u32 saveDVOB;
848 u32 saveDVOC;
849 u32 savePP_ON;
850 u32 savePP_OFF;
851 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700852 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000853 u32 savePFIT_CONTROL;
854 u32 save_palette_a[256];
855 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700856 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000857 u32 saveFBC_CFB_BASE;
858 u32 saveFBC_LL_BASE;
859 u32 saveFBC_CONTROL;
860 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000861 u32 saveIER;
862 u32 saveIIR;
863 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800864 u32 saveDEIER;
865 u32 saveDEIMR;
866 u32 saveGTIER;
867 u32 saveGTIMR;
868 u32 saveFDI_RXA_IMR;
869 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800870 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800871 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000872 u32 saveSWF0[16];
873 u32 saveSWF1[16];
874 u32 saveSWF2[3];
875 u8 saveMSR;
876 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800877 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000878 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000879 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000880 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000881 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200882 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000883 u32 saveCURACNTR;
884 u32 saveCURAPOS;
885 u32 saveCURABASE;
886 u32 saveCURBCNTR;
887 u32 saveCURBPOS;
888 u32 saveCURBBASE;
889 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 u32 saveDP_B;
891 u32 saveDP_C;
892 u32 saveDP_D;
893 u32 savePIPEA_GMCH_DATA_M;
894 u32 savePIPEB_GMCH_DATA_M;
895 u32 savePIPEA_GMCH_DATA_N;
896 u32 savePIPEB_GMCH_DATA_N;
897 u32 savePIPEA_DP_LINK_M;
898 u32 savePIPEB_DP_LINK_M;
899 u32 savePIPEA_DP_LINK_N;
900 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800901 u32 saveFDI_RXA_CTL;
902 u32 saveFDI_TXA_CTL;
903 u32 saveFDI_RXB_CTL;
904 u32 saveFDI_TXB_CTL;
905 u32 savePFA_CTL_1;
906 u32 savePFB_CTL_1;
907 u32 savePFA_WIN_SZ;
908 u32 savePFB_WIN_SZ;
909 u32 savePFA_WIN_POS;
910 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000911 u32 savePCH_DREF_CONTROL;
912 u32 saveDISP_ARB_CTL;
913 u32 savePIPEA_DATA_M1;
914 u32 savePIPEA_DATA_N1;
915 u32 savePIPEA_LINK_M1;
916 u32 savePIPEA_LINK_N1;
917 u32 savePIPEB_DATA_M1;
918 u32 savePIPEB_DATA_N1;
919 u32 savePIPEB_LINK_M1;
920 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000921 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400922 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100923};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100924
925struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200926 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100927 struct work_struct work;
928 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200929
Daniel Vetterc85aa882012-11-02 19:55:03 +0100930 /* The below variables an all the rps hw state are protected by
931 * dev->struct mutext. */
932 u8 cur_delay;
933 u8 min_delay;
934 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700935 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100936 u8 rp1_delay;
937 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700938 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700939
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100940 int last_adj;
941 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
942
Chris Wilsonc0951f02013-10-10 21:58:50 +0100943 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700944 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700945
946 /*
947 * Protects RPS/RC6 register access and PCU communication.
948 * Must be taken after struct_mutex if nested.
949 */
950 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100951};
952
Daniel Vetter1a240d42012-11-29 22:18:51 +0100953/* defined intel_pm.c */
954extern spinlock_t mchdev_lock;
955
Daniel Vetterc85aa882012-11-02 19:55:03 +0100956struct intel_ilk_power_mgmt {
957 u8 cur_delay;
958 u8 min_delay;
959 u8 max_delay;
960 u8 fmax;
961 u8 fstart;
962
963 u64 last_count1;
964 unsigned long last_time1;
965 unsigned long chipset_power;
966 u64 last_count2;
967 struct timespec last_time2;
968 unsigned long gfx_power;
969 u8 corr;
970
971 int c_m;
972 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100973
974 struct drm_i915_gem_object *pwrctx;
975 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100976};
977
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800978/* Power well structure for haswell */
979struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200980 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200981 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800982 /* power well enable/disable usage count */
983 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +0200984 unsigned long domains;
985 void *data;
986 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
987 bool enable);
988 bool (*is_enabled)(struct drm_device *dev,
989 struct i915_power_well *power_well);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800990};
991
Imre Deak83c00f52013-10-25 17:36:47 +0300992struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300993 /*
994 * Power wells needed for initialization at driver init and suspend
995 * time are on. They are kept on until after the first modeset.
996 */
997 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +0200998 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300999
Imre Deak83c00f52013-10-25 17:36:47 +03001000 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001001 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001002 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001003};
1004
Daniel Vetter231f42a2012-11-02 19:55:05 +01001005struct i915_dri1_state {
1006 unsigned allow_batchbuffer : 1;
1007 u32 __iomem *gfx_hws_cpu_addr;
1008
1009 unsigned int cpp;
1010 int back_offset;
1011 int front_offset;
1012 int current_page;
1013 int page_flipping;
1014
1015 uint32_t counter;
1016};
1017
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001018struct i915_ums_state {
1019 /**
1020 * Flag if the X Server, and thus DRM, is not currently in
1021 * control of the device.
1022 *
1023 * This is set between LeaveVT and EnterVT. It needs to be
1024 * replaced with a semaphore. It also needs to be
1025 * transitioned away from for kernel modesetting.
1026 */
1027 int mm_suspended;
1028};
1029
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001030#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001031struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001032 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001033 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001034 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001035};
1036
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001037struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001038 /** Memory allocator for GTT stolen memory */
1039 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001040 /** List of all objects in gtt_space. Used to restore gtt
1041 * mappings on resume */
1042 struct list_head bound_list;
1043 /**
1044 * List of objects which are not bound to the GTT (thus
1045 * are idle and not used by the GPU) but still have
1046 * (presumably uncached) pages still attached.
1047 */
1048 struct list_head unbound_list;
1049
1050 /** Usable portion of the GTT for GEM */
1051 unsigned long stolen_base; /* limited to low memory (32-bit) */
1052
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001053 /** PPGTT used for aliasing the PPGTT with the GTT */
1054 struct i915_hw_ppgtt *aliasing_ppgtt;
1055
1056 struct shrinker inactive_shrinker;
1057 bool shrinker_no_lock_stealing;
1058
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001059 /** LRU list of objects with fence regs on them. */
1060 struct list_head fence_list;
1061
1062 /**
1063 * We leave the user IRQ off as much as possible,
1064 * but this means that requests will finish and never
1065 * be retired once the system goes idle. Set a timer to
1066 * fire periodically while the ring is running. When it
1067 * fires, go retire requests.
1068 */
1069 struct delayed_work retire_work;
1070
1071 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001072 * When we detect an idle GPU, we want to turn on
1073 * powersaving features. So once we see that there
1074 * are no more requests outstanding and no more
1075 * arrive within a small period of time, we fire
1076 * off the idle_work.
1077 */
1078 struct delayed_work idle_work;
1079
1080 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001081 * Are we in a non-interruptible section of code like
1082 * modesetting?
1083 */
1084 bool interruptible;
1085
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001086 /** Bit 6 swizzling required for X tiling */
1087 uint32_t bit_6_swizzle_x;
1088 /** Bit 6 swizzling required for Y tiling */
1089 uint32_t bit_6_swizzle_y;
1090
1091 /* storage for physical objects */
1092 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1093
1094 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001095 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001096 size_t object_memory;
1097 u32 object_count;
1098};
1099
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001100struct drm_i915_error_state_buf {
1101 unsigned bytes;
1102 unsigned size;
1103 int err;
1104 u8 *buf;
1105 loff_t start;
1106 loff_t pos;
1107};
1108
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001109struct i915_error_state_file_priv {
1110 struct drm_device *dev;
1111 struct drm_i915_error_state *error;
1112};
1113
Daniel Vetter99584db2012-11-14 17:14:04 +01001114struct i915_gpu_error {
1115 /* For hangcheck timer */
1116#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1117#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001118 /* Hang gpu twice in this window and your context gets banned */
1119#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1120
Daniel Vetter99584db2012-11-14 17:14:04 +01001121 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001122
1123 /* For reset and error_state handling. */
1124 spinlock_t lock;
1125 /* Protected by the above dev->gpu_error.lock. */
1126 struct drm_i915_error_state *first_error;
1127 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001128
Chris Wilson094f9a52013-09-25 17:34:55 +01001129
1130 unsigned long missed_irq_rings;
1131
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001132 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001133 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001134 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001135 * This is a counter which gets incremented when reset is triggered,
1136 * and again when reset has been handled. So odd values (lowest bit set)
1137 * means that reset is in progress and even values that
1138 * (reset_counter >> 1):th reset was successfully completed.
1139 *
1140 * If reset is not completed succesfully, the I915_WEDGE bit is
1141 * set meaning that hardware is terminally sour and there is no
1142 * recovery. All waiters on the reset_queue will be woken when
1143 * that happens.
1144 *
1145 * This counter is used by the wait_seqno code to notice that reset
1146 * event happened and it needs to restart the entire ioctl (since most
1147 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001148 *
1149 * This is important for lock-free wait paths, where no contended lock
1150 * naturally enforces the correct ordering between the bail-out of the
1151 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001152 */
1153 atomic_t reset_counter;
1154
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001155#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001156#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001157
1158 /**
1159 * Waitqueue to signal when the reset has completed. Used by clients
1160 * that wait for dev_priv->mm.wedged to settle.
1161 */
1162 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001163
Daniel Vetter99584db2012-11-14 17:14:04 +01001164 /* For gpu hang simulation. */
1165 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001166
1167 /* For missed irq/seqno simulation. */
1168 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001169};
1170
Zhang Ruib8efb172013-02-05 15:41:53 +08001171enum modeset_restore {
1172 MODESET_ON_LID_OPEN,
1173 MODESET_DONE,
1174 MODESET_SUSPENDED,
1175};
1176
Paulo Zanoni6acab152013-09-12 17:06:24 -03001177struct ddi_vbt_port_info {
1178 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001179
1180 uint8_t supports_dvi:1;
1181 uint8_t supports_hdmi:1;
1182 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001183};
1184
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001185struct intel_vbt_data {
1186 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1187 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1188
1189 /* Feature bits */
1190 unsigned int int_tv_support:1;
1191 unsigned int lvds_dither:1;
1192 unsigned int lvds_vbt:1;
1193 unsigned int int_crt_support:1;
1194 unsigned int lvds_use_ssc:1;
1195 unsigned int display_clock_mode:1;
1196 unsigned int fdi_rx_polarity_inverted:1;
1197 int lvds_ssc_freq;
1198 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1199
1200 /* eDP */
1201 int edp_rate;
1202 int edp_lanes;
1203 int edp_preemphasis;
1204 int edp_vswing;
1205 bool edp_initialized;
1206 bool edp_support;
1207 int edp_bpp;
1208 struct edp_power_seq edp_pps;
1209
Shobhit Kumard17c5442013-08-27 15:12:25 +03001210 /* MIPI DSI */
1211 struct {
1212 u16 panel_id;
1213 } dsi;
1214
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001215 int crt_ddc_pin;
1216
1217 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001218 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001219
1220 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001221};
1222
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001223enum intel_ddb_partitioning {
1224 INTEL_DDB_PART_1_2,
1225 INTEL_DDB_PART_5_6, /* IVB+ */
1226};
1227
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001228struct intel_wm_level {
1229 bool enable;
1230 uint32_t pri_val;
1231 uint32_t spr_val;
1232 uint32_t cur_val;
1233 uint32_t fbc_val;
1234};
1235
Ville Syrjälä609cede2013-10-09 19:18:03 +03001236struct hsw_wm_values {
1237 uint32_t wm_pipe[3];
1238 uint32_t wm_lp[3];
1239 uint32_t wm_lp_spr[3];
1240 uint32_t wm_linetime[3];
1241 bool enable_fbc_wm;
1242 enum intel_ddb_partitioning partitioning;
1243};
1244
Paulo Zanonic67a4702013-08-19 13:18:09 -03001245/*
1246 * This struct tracks the state needed for the Package C8+ feature.
1247 *
1248 * Package states C8 and deeper are really deep PC states that can only be
1249 * reached when all the devices on the system allow it, so even if the graphics
1250 * device allows PC8+, it doesn't mean the system will actually get to these
1251 * states.
1252 *
1253 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1254 * is disabled and the GPU is idle. When these conditions are met, we manually
1255 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1256 * refclk to Fclk.
1257 *
1258 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1259 * the state of some registers, so when we come back from PC8+ we need to
1260 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1261 * need to take care of the registers kept by RC6.
1262 *
1263 * The interrupt disabling is part of the requirements. We can only leave the
1264 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1265 * can lock the machine.
1266 *
1267 * Ideally every piece of our code that needs PC8+ disabled would call
1268 * hsw_disable_package_c8, which would increment disable_count and prevent the
1269 * system from reaching PC8+. But we don't have a symmetric way to do this for
1270 * everything, so we have the requirements_met and gpu_idle variables. When we
1271 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1272 * increase it in the opposite case. The requirements_met variable is true when
1273 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1274 * variable is true when the GPU is idle.
1275 *
1276 * In addition to everything, we only actually enable PC8+ if disable_count
1277 * stays at zero for at least some seconds. This is implemented with the
1278 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1279 * consecutive times when all screens are disabled and some background app
1280 * queries the state of our connectors, or we have some application constantly
1281 * waking up to use the GPU. Only after the enable_work function actually
1282 * enables PC8+ the "enable" variable will become true, which means that it can
1283 * be false even if disable_count is 0.
1284 *
1285 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1286 * goes back to false exactly before we reenable the IRQs. We use this variable
1287 * to check if someone is trying to enable/disable IRQs while they're supposed
1288 * to be disabled. This shouldn't happen and we'll print some error messages in
1289 * case it happens, but if it actually happens we'll also update the variables
1290 * inside struct regsave so when we restore the IRQs they will contain the
1291 * latest expected values.
1292 *
1293 * For more, read "Display Sequences for Package C8" on our documentation.
1294 */
1295struct i915_package_c8 {
1296 bool requirements_met;
1297 bool gpu_idle;
1298 bool irqs_disabled;
1299 /* Only true after the delayed work task actually enables it. */
1300 bool enabled;
1301 int disable_count;
1302 struct mutex lock;
1303 struct delayed_work enable_work;
1304
1305 struct {
1306 uint32_t deimr;
1307 uint32_t sdeimr;
1308 uint32_t gtimr;
1309 uint32_t gtier;
1310 uint32_t gen6_pmimr;
1311 } regsave;
1312};
1313
Daniel Vetter926321d2013-10-16 13:30:34 +02001314enum intel_pipe_crc_source {
1315 INTEL_PIPE_CRC_SOURCE_NONE,
1316 INTEL_PIPE_CRC_SOURCE_PLANE1,
1317 INTEL_PIPE_CRC_SOURCE_PLANE2,
1318 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001319 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001320 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1321 INTEL_PIPE_CRC_SOURCE_TV,
1322 INTEL_PIPE_CRC_SOURCE_DP_B,
1323 INTEL_PIPE_CRC_SOURCE_DP_C,
1324 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001325 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001326 INTEL_PIPE_CRC_SOURCE_MAX,
1327};
1328
Shuang He8bf1e9f2013-10-15 18:55:27 +01001329struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001330 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001331 uint32_t crc[5];
1332};
1333
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001334#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001335struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001336 spinlock_t lock;
1337 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001338 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001339 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001340 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001341 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001342};
1343
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001344typedef struct drm_i915_private {
1345 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001346 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001347
1348 const struct intel_device_info *info;
1349
1350 int relative_constants_mode;
1351
1352 void __iomem *regs;
1353
Chris Wilson907b28c2013-07-19 20:36:52 +01001354 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001355
1356 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1357
Daniel Vetter28c70f12012-12-01 13:53:45 +01001358
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001359 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1360 * controller on different i2c buses. */
1361 struct mutex gmbus_mutex;
1362
1363 /**
1364 * Base address of the gmbus and gpio block.
1365 */
1366 uint32_t gpio_mmio_base;
1367
Daniel Vetter28c70f12012-12-01 13:53:45 +01001368 wait_queue_head_t gmbus_wait_queue;
1369
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001370 struct pci_dev *bridge_dev;
1371 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001372 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001373
1374 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001375 struct resource mch_res;
1376
1377 atomic_t irq_received;
1378
1379 /* protects the irq masks */
1380 spinlock_t irq_lock;
1381
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001382 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1383 struct pm_qos_request pm_qos;
1384
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001385 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001386 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001387
1388 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001389 union {
1390 u32 irq_mask;
1391 u32 de_irq_mask[I915_MAX_PIPES];
1392 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001393 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001394 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001395
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001396 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001397 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001398 struct {
1399 unsigned long hpd_last_jiffies;
1400 int hpd_cnt;
1401 enum {
1402 HPD_ENABLED = 0,
1403 HPD_DISABLED = 1,
1404 HPD_MARK_DISABLED = 2
1405 } hpd_mark;
1406 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001407 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001408 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001409
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001410 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001412 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001413 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001414 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001415
1416 /* overlay */
1417 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001418 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001419
Jani Nikula58c68772013-11-08 16:48:54 +02001420 /* backlight registers and fields in struct intel_panel */
1421 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001422
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001423 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001424 bool no_aux_handshake;
1425
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001426 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1427 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1428 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1429
1430 unsigned int fsb_freq, mem_freq, is_ddr3;
1431
Daniel Vetter645416f2013-09-02 16:22:25 +02001432 /**
1433 * wq - Driver workqueue for GEM.
1434 *
1435 * NOTE: Work items scheduled here are not allowed to grab any modeset
1436 * locks, for otherwise the flushing done in the pageflip code will
1437 * result in deadlocks.
1438 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001439 struct workqueue_struct *wq;
1440
1441 /* Display functions */
1442 struct drm_i915_display_funcs display;
1443
1444 /* PCH chipset type */
1445 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001446 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001447
1448 unsigned long quirks;
1449
Zhang Ruib8efb172013-02-05 15:41:53 +08001450 enum modeset_restore modeset_restore;
1451 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001452
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001453 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001454 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001455
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001456 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001457
Daniel Vetter87813422012-05-02 11:49:32 +02001458 /* Kernel Modesetting */
1459
yakui_zhao9b9d1722009-05-31 17:17:17 +08001460 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001461
Jesse Barnes27f82272011-09-02 12:54:37 -07001462 struct drm_crtc *plane_to_crtc_mapping[3];
1463 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001464 wait_queue_head_t pending_flip_queue;
1465
Daniel Vetterc4597872013-10-21 21:04:07 +02001466#ifdef CONFIG_DEBUG_FS
1467 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1468#endif
1469
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001470 int num_shared_dpll;
1471 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001472 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001473 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001474
Jesse Barnes652c3932009-08-17 13:31:43 -07001475 /* Reclocking support */
1476 bool render_reclock_avail;
1477 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001478 /* indicates the reduced downclock for LVDS*/
1479 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001480 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001481
Zhenyu Wangc48044112009-12-17 14:48:43 +08001482 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001483
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001484 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001485
Ben Widawsky59124502013-07-04 11:02:05 -07001486 /* Cannot be determined by PCIID. You must always read a register. */
1487 size_t ellc_size;
1488
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001489 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001490 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001491
Daniel Vetter20e4d402012-08-08 23:35:39 +02001492 /* ilk-only ips/rps state. Everything in here is protected by the global
1493 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001494 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001495
Imre Deak83c00f52013-10-25 17:36:47 +03001496 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001497
Rodrigo Vivia031d702013-10-03 16:15:06 -03001498 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001499
Daniel Vetter99584db2012-11-14 17:14:04 +01001500 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001501
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001502 struct drm_i915_gem_object *vlv_pctx;
1503
Daniel Vetter4520f532013-10-09 09:18:51 +02001504#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001505 /* list of fbdev register on this device */
1506 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001507#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001508
Jesse Barnes073f34d2012-11-02 11:13:59 -07001509 /*
1510 * The console may be contended at resume, but we don't
1511 * want it to block on it.
1512 */
1513 struct work_struct console_resume_work;
1514
Chris Wilsone953fd72011-02-21 22:23:52 +00001515 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001516 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001517
Ben Widawsky254f9652012-06-04 14:42:42 -07001518 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001519 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001520
Damien Lespiau3e683202012-12-11 18:48:29 +00001521 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001522
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001523 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001524
Ville Syrjälä53615a52013-08-01 16:18:50 +03001525 struct {
1526 /*
1527 * Raw watermark latency values:
1528 * in 0.1us units for WM0,
1529 * in 0.5us units for WM1+.
1530 */
1531 /* primary */
1532 uint16_t pri_latency[5];
1533 /* sprite */
1534 uint16_t spr_latency[5];
1535 /* cursor */
1536 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001537
1538 /* current hardware state */
1539 struct hsw_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001540 } wm;
1541
Paulo Zanonic67a4702013-08-19 13:18:09 -03001542 struct i915_package_c8 pc8;
1543
Daniel Vetter231f42a2012-11-02 19:55:05 +01001544 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1545 * here! */
1546 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001547 /* Old ums support infrastructure, same warning applies. */
1548 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549} drm_i915_private_t;
1550
Chris Wilson2c1792a2013-08-01 18:39:55 +01001551static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1552{
1553 return dev->dev_private;
1554}
1555
Chris Wilsonb4519512012-05-11 14:29:30 +01001556/* Iterate over initialised rings */
1557#define for_each_ring(ring__, dev_priv__, i__) \
1558 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1559 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1560
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001561enum hdmi_force_audio {
1562 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1563 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1564 HDMI_AUDIO_AUTO, /* trust EDID */
1565 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1566};
1567
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001568#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001569
Chris Wilson37e680a2012-06-07 15:38:42 +01001570struct drm_i915_gem_object_ops {
1571 /* Interface between the GEM object and its backing storage.
1572 * get_pages() is called once prior to the use of the associated set
1573 * of pages before to binding them into the GTT, and put_pages() is
1574 * called after we no longer need them. As we expect there to be
1575 * associated cost with migrating pages between the backing storage
1576 * and making them available for the GPU (e.g. clflush), we may hold
1577 * onto the pages after they are no longer referenced by the GPU
1578 * in case they may be used again shortly (for example migrating the
1579 * pages to a different memory domain within the GTT). put_pages()
1580 * will therefore most likely be called when the object itself is
1581 * being released or under memory pressure (where we attempt to
1582 * reap pages for the shrinker).
1583 */
1584 int (*get_pages)(struct drm_i915_gem_object *);
1585 void (*put_pages)(struct drm_i915_gem_object *);
1586};
1587
Eric Anholt673a3942008-07-30 12:06:12 -07001588struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001589 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001590
Chris Wilson37e680a2012-06-07 15:38:42 +01001591 const struct drm_i915_gem_object_ops *ops;
1592
Ben Widawsky2f633152013-07-17 12:19:03 -07001593 /** List of VMAs backed by this object */
1594 struct list_head vma_list;
1595
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001596 /** Stolen memory for this object, instead of being backed by shmem. */
1597 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001598 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001599
Chris Wilson69dc4982010-10-19 10:36:51 +01001600 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001601 /** Used in execbuf to temporarily hold a ref */
1602 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001603
1604 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001605 * This is set if the object is on the active lists (has pending
1606 * rendering and so a non-zero seqno), and is not set if it i s on
1607 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001608 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001609 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001610
1611 /**
1612 * This is set if the object has been written to since last bound
1613 * to the GTT
1614 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001615 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001616
1617 /**
1618 * Fence register bits (if any) for this object. Will be set
1619 * as needed when mapped into the GTT.
1620 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001621 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001622 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001623
1624 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001625 * Advice: are the backing pages purgeable?
1626 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001627 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001628
1629 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001630 * Current tiling mode for the object.
1631 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001632 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001633 /**
1634 * Whether the tiling parameters for the currently associated fence
1635 * register have changed. Note that for the purposes of tracking
1636 * tiling changes we also treat the unfenced register, the register
1637 * slot that the object occupies whilst it executes a fenced
1638 * command (such as BLT on gen2/3), as a "fence".
1639 */
1640 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001641
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001642 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001643 * Is the object at the current location in the gtt mappable and
1644 * fenceable? Used to avoid costly recalculations.
1645 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001646 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001647
1648 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001649 * Whether the current gtt mapping needs to be mappable (and isn't just
1650 * mappable by accident). Track pin and fault separate for a more
1651 * accurate mappable working set.
1652 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001653 unsigned int fault_mappable:1;
1654 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001655 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001656
Chris Wilsoncaea7472010-11-12 13:53:37 +00001657 /*
1658 * Is the GPU currently using a fence to access this buffer,
1659 */
1660 unsigned int pending_fenced_gpu_access:1;
1661 unsigned int fenced_gpu_access:1;
1662
Chris Wilson651d7942013-08-08 14:41:10 +01001663 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001664
Daniel Vetter7bddb012012-02-09 17:15:47 +01001665 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001666 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001667 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001668
Chris Wilson9da3da62012-06-01 15:20:22 +01001669 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001670 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001671
Daniel Vetter1286ff72012-05-10 15:25:09 +02001672 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001673 void *dma_buf_vmapping;
1674 int vmapping_count;
1675
Chris Wilsoncaea7472010-11-12 13:53:37 +00001676 struct intel_ring_buffer *ring;
1677
Chris Wilson1c293ea2012-04-17 15:31:27 +01001678 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001679 uint32_t last_read_seqno;
1680 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001681 /** Breadcrumb of last fenced GPU access to the buffer. */
1682 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001683
Daniel Vetter778c3542010-05-13 11:49:44 +02001684 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001685 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001686
Daniel Vetter80075d42013-10-09 21:23:52 +02001687 /** References from framebuffers, locks out tiling changes. */
1688 unsigned long framebuffer_references;
1689
Eric Anholt280b7132009-03-12 16:56:27 -07001690 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001691 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001692
Jesse Barnes79e53942008-11-07 14:24:08 -08001693 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001694 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001695 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001696
1697 /** for phy allocated objects */
1698 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001699};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001700#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001701
Daniel Vetter62b8b212010-04-09 19:05:08 +00001702#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001703
Eric Anholt673a3942008-07-30 12:06:12 -07001704/**
1705 * Request queue structure.
1706 *
1707 * The request queue allows us to note sequence numbers that have been emitted
1708 * and may be associated with active buffers to be retired.
1709 *
1710 * By keeping this list, we can avoid having to do questionable
1711 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1712 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1713 */
1714struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001715 /** On Which ring this request was generated */
1716 struct intel_ring_buffer *ring;
1717
Eric Anholt673a3942008-07-30 12:06:12 -07001718 /** GEM sequence number associated with this request. */
1719 uint32_t seqno;
1720
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001721 /** Position in the ringbuffer of the start of the request */
1722 u32 head;
1723
1724 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001725 u32 tail;
1726
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001727 /** Context related to this request */
1728 struct i915_hw_context *ctx;
1729
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001730 /** Batch buffer related to this request if any */
1731 struct drm_i915_gem_object *batch_obj;
1732
Eric Anholt673a3942008-07-30 12:06:12 -07001733 /** Time at which this request was emitted, in jiffies. */
1734 unsigned long emitted_jiffies;
1735
Eric Anholtb9624422009-06-03 07:27:35 +00001736 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001737 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001738
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001739 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001740 /** file_priv list entry for this request */
1741 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001742};
1743
1744struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001745 struct drm_i915_private *dev_priv;
1746
Eric Anholt673a3942008-07-30 12:06:12 -07001747 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001748 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001749 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001750 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001751 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001752 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001753
1754 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001755 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001756};
1757
Chris Wilson2c1792a2013-08-01 18:39:55 +01001758#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001759
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001760#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1761#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001762#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001763#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001764#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001765#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1766#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001767#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1768#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1769#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001770#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001771#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001772#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1773#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001774#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1775#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001776#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001777#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001778#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1779 (dev)->pdev->device == 0x0152 || \
1780 (dev)->pdev->device == 0x015a)
1781#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1782 (dev)->pdev->device == 0x0106 || \
1783 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001784#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001785#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001786#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001787#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001788#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001789 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001790#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1791 (((dev)->pdev->device & 0xf) == 0x2 || \
1792 ((dev)->pdev->device & 0xf) == 0x6 || \
1793 ((dev)->pdev->device & 0xf) == 0xe))
1794#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001795 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001796#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001797#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001798 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001799#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001800
Jesse Barnes85436692011-04-06 12:11:14 -07001801/*
1802 * The genX designation typically refers to the render engine, so render
1803 * capability related checks should use IS_GEN, while display and other checks
1804 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1805 * chips, etc.).
1806 */
Zou Nan haicae58522010-11-09 17:17:32 +08001807#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1808#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1809#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1810#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1811#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001812#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001813#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001814
Ben Widawsky73ae4782013-10-15 10:02:57 -07001815#define RENDER_RING (1<<RCS)
1816#define BSD_RING (1<<VCS)
1817#define BLT_RING (1<<BCS)
1818#define VEBOX_RING (1<<VECS)
1819#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1820#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1821#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001822#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001823#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001824#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1825
Ben Widawsky254f9652012-06-04 14:42:42 -07001826#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001827#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001828
Chris Wilson05394f32010-11-08 19:18:58 +00001829#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001830#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1831
Daniel Vetterb45305f2012-12-17 16:21:27 +01001832/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1833#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1834
Zou Nan haicae58522010-11-09 17:17:32 +08001835/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1836 * rows, which changed the alignment requirements and fence programming.
1837 */
1838#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1839 IS_I915GM(dev)))
1840#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1841#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1842#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001843#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1844#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001845
1846#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1847#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1848#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001849
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001850#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001851
Damien Lespiaudd93be52013-04-22 18:40:39 +01001852#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001853#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001854#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08001855#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001856
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001857#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1858#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1859#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1860#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1861#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1862#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1863
Chris Wilson2c1792a2013-08-01 18:39:55 +01001864#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001865#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001866#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1867#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001868#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001869#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001870
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001871/* DPF == dynamic parity feature */
1872#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1873#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001874
Ben Widawskyc8735b02012-09-07 19:43:39 -07001875#define GT_FREQUENCY_MULTIPLIER 50
1876
Chris Wilson05394f32010-11-08 19:18:58 +00001877#include "i915_trace.h"
1878
Rob Clarkbaa70942013-08-02 13:27:49 -04001879extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001880extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001881extern unsigned int i915_fbpercrtc __always_unused;
1882extern int i915_panel_ignore_lid __read_mostly;
1883extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001884extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001885extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001886extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001887extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001888extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001889extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001890extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001891extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001892extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001893extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001894extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001895extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001896extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001897extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001898extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001899extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001900extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001901
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001902extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1903extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001904extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1905extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1906
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001908void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001909extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001910extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001911extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001912extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001913extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001914extern void i915_driver_preclose(struct drm_device *dev,
1915 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001916extern void i915_driver_postclose(struct drm_device *dev,
1917 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001918extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001919#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001920extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1921 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001922#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001923extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001924 struct drm_clip_rect *box,
1925 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001926extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001927extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001928extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1929extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1930extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1931extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1932
Jesse Barnes073f34d2012-11-02 11:13:59 -07001933extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001934
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001936void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001937void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001939extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001940extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001941extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001942extern void intel_pm_init(struct drm_device *dev);
1943
1944extern void intel_uncore_sanitize(struct drm_device *dev);
1945extern void intel_uncore_early_sanitize(struct drm_device *dev);
1946extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001947extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001948extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001949
Keith Packard7c463582008-11-04 02:03:27 -08001950void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001951i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001952
1953void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001954i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001955
Eric Anholt673a3942008-07-30 12:06:12 -07001956/* i915_gem.c */
1957int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1958 struct drm_file *file_priv);
1959int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1960 struct drm_file *file_priv);
1961int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1962 struct drm_file *file_priv);
1963int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1964 struct drm_file *file_priv);
1965int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1966 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001967int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1968 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001969int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1970 struct drm_file *file_priv);
1971int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1972 struct drm_file *file_priv);
1973int i915_gem_execbuffer(struct drm_device *dev, void *data,
1974 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001975int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1976 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001977int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1978 struct drm_file *file_priv);
1979int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1980 struct drm_file *file_priv);
1981int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1982 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001983int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1984 struct drm_file *file);
1985int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1986 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001987int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1988 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001989int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1990 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001991int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1992 struct drm_file *file_priv);
1993int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1994 struct drm_file *file_priv);
1995int i915_gem_set_tiling(struct drm_device *dev, void *data,
1996 struct drm_file *file_priv);
1997int i915_gem_get_tiling(struct drm_device *dev, void *data,
1998 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001999int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2000 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002001int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2002 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002003void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002004void *i915_gem_object_alloc(struct drm_device *dev);
2005void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002006void i915_gem_object_init(struct drm_i915_gem_object *obj,
2007 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002008struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2009 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002010void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002011void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002012
Chris Wilson20217462010-11-23 15:26:33 +00002013int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002014 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002015 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002016 bool map_and_fenceable,
2017 bool nonblocking);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002018void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002019int __must_check i915_vma_unbind(struct i915_vma *vma);
2020int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00002021int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002022void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002023void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002024
Chris Wilson37e680a2012-06-07 15:38:42 +01002025int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002026static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2027{
Imre Deak67d5a502013-02-18 19:28:02 +02002028 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002029
Imre Deak67d5a502013-02-18 19:28:02 +02002030 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002031 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002032
2033 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002034}
Chris Wilsona5570172012-09-04 21:02:54 +01002035static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2036{
2037 BUG_ON(obj->pages == NULL);
2038 obj->pages_pin_count++;
2039}
2040static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2041{
2042 BUG_ON(obj->pages_pin_count == 0);
2043 obj->pages_pin_count--;
2044}
2045
Chris Wilson54cf91d2010-11-25 18:00:26 +00002046int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002047int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2048 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002049void i915_vma_move_to_active(struct i915_vma *vma,
2050 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002051int i915_gem_dumb_create(struct drm_file *file_priv,
2052 struct drm_device *dev,
2053 struct drm_mode_create_dumb *args);
2054int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2055 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002056/**
2057 * Returns true if seq1 is later than seq2.
2058 */
2059static inline bool
2060i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2061{
2062 return (int32_t)(seq1 - seq2) >= 0;
2063}
2064
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002065int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2066int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002067int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002068int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002069
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002070static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002071i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2072{
2073 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2074 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2075 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002076 return true;
2077 } else
2078 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002079}
2080
2081static inline void
2082i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2083{
2084 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2085 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002086 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002087 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2088 }
2089}
2090
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002091bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002092void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002093int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002094 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002095static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2096{
2097 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002098 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002099}
2100
2101static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2102{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002103 return atomic_read(&error->reset_counter) & I915_WEDGED;
2104}
2105
2106static inline u32 i915_reset_count(struct i915_gpu_error *error)
2107{
2108 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002109}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002110
Chris Wilson069efc12010-09-30 16:53:18 +01002111void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002112bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002113int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002114int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002115int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002116int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002117void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002118void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002119int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002120int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002121int __i915_add_request(struct intel_ring_buffer *ring,
2122 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002123 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002124 u32 *seqno);
2125#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002126 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002127int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2128 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002129int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002130int __must_check
2131i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2132 bool write);
2133int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002134i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2135int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002136i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2137 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002138 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002139void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002140int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002141 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002142 int id,
2143 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002144void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002145 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002146void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002147int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002148void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002149
Chris Wilson467cffb2011-03-07 10:42:03 +00002150uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002151i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2152uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02002153i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2154 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002155
Chris Wilsone4ffd172011-04-04 09:44:39 +01002156int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2157 enum i915_cache_level cache_level);
2158
Daniel Vetter1286ff72012-05-10 15:25:09 +02002159struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2160 struct dma_buf *dma_buf);
2161
2162struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2163 struct drm_gem_object *gem_obj, int flags);
2164
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002165void i915_gem_restore_fences(struct drm_device *dev);
2166
Ben Widawskya70a3142013-07-31 16:59:56 -07002167unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2168 struct i915_address_space *vm);
2169bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2170bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2171 struct i915_address_space *vm);
2172unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2173 struct i915_address_space *vm);
2174struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2175 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002176struct i915_vma *
2177i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2178 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002179
2180struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002181static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2182 struct i915_vma *vma;
2183 list_for_each_entry(vma, &obj->vma_list, vma_link)
2184 if (vma->pin_count > 0)
2185 return true;
2186 return false;
2187}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002188
Ben Widawskya70a3142013-07-31 16:59:56 -07002189/* Some GGTT VM helpers */
2190#define obj_to_ggtt(obj) \
2191 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2192static inline bool i915_is_ggtt(struct i915_address_space *vm)
2193{
2194 struct i915_address_space *ggtt =
2195 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2196 return vm == ggtt;
2197}
2198
2199static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2200{
2201 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2202}
2203
2204static inline unsigned long
2205i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2206{
2207 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2208}
2209
2210static inline unsigned long
2211i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2212{
2213 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2214}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002215
2216static inline int __must_check
2217i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2218 uint32_t alignment,
2219 bool map_and_fenceable,
2220 bool nonblocking)
2221{
2222 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2223 map_and_fenceable, nonblocking);
2224}
Ben Widawskya70a3142013-07-31 16:59:56 -07002225
Ben Widawsky254f9652012-06-04 14:42:42 -07002226/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002227int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002228void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002229void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002230int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002231int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002232void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002233int i915_switch_context(struct intel_ring_buffer *ring,
2234 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002235void i915_gem_context_free(struct kref *ctx_ref);
2236static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2237{
2238 kref_get(&ctx->ref);
2239}
2240
2241static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2242{
2243 kref_put(&ctx->ref, i915_gem_context_free);
2244}
2245
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002246struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002247i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002248 struct drm_file *file,
2249 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002250int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2251 struct drm_file *file);
2252int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2253 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002254
Daniel Vetter76aaf222010-11-05 22:23:30 +01002255/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002256void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Ben Widawsky828c7902013-10-16 09:21:30 -07002257void i915_check_and_clear_faults(struct drm_device *dev);
2258void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +01002259void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002260int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002261void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002262void i915_gem_init_global_gtt(struct drm_device *dev);
2263void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2264 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002265int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002266static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002267{
2268 if (INTEL_INFO(dev)->gen < 6)
2269 intel_gtt_chipset_flush();
2270}
2271
Daniel Vetter76aaf222010-11-05 22:23:30 +01002272
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002273/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002274int __must_check i915_gem_evict_something(struct drm_device *dev,
2275 struct i915_address_space *vm,
2276 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002277 unsigned alignment,
2278 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002279 bool mappable,
2280 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002281int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002282int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002283
Chris Wilson9797fbf2012-04-24 15:47:39 +01002284/* i915_gem_stolen.c */
2285int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002286int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2287void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002288void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002289struct drm_i915_gem_object *
2290i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002291struct drm_i915_gem_object *
2292i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2293 u32 stolen_offset,
2294 u32 gtt_offset,
2295 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002296void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002297
Eric Anholt673a3942008-07-30 12:06:12 -07002298/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002299static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002300{
2301 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2302
2303 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2304 obj->tiling_mode != I915_TILING_NONE;
2305}
2306
Eric Anholt673a3942008-07-30 12:06:12 -07002307void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002308void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2309void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002310
2311/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002312#if WATCH_LISTS
2313int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002314#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002315#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002316#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
Ben Gamari20172632009-02-17 20:08:50 -05002318/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002319int i915_debugfs_init(struct drm_minor *minor);
2320void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002321#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002322void intel_display_crc_init(struct drm_device *dev);
2323#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002324static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002325#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002326
2327/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002328__printf(2, 3)
2329void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002330int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2331 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002332int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2333 size_t count, loff_t pos);
2334static inline void i915_error_state_buf_release(
2335 struct drm_i915_error_state_buf *eb)
2336{
2337 kfree(eb->buf);
2338}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002339void i915_capture_error_state(struct drm_device *dev);
2340void i915_error_state_get(struct drm_device *dev,
2341 struct i915_error_state_file_priv *error_priv);
2342void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2343void i915_destroy_error_state(struct drm_device *dev);
2344
2345void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2346const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002347
Jesse Barnes317c35d2008-08-25 15:11:06 -07002348/* i915_suspend.c */
2349extern int i915_save_state(struct drm_device *dev);
2350extern int i915_restore_state(struct drm_device *dev);
2351
Daniel Vetterd8157a32013-01-25 17:53:20 +01002352/* i915_ums.c */
2353void i915_save_display_reg(struct drm_device *dev);
2354void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002355
Ben Widawsky0136db52012-04-10 21:17:01 -07002356/* i915_sysfs.c */
2357void i915_setup_sysfs(struct drm_device *dev_priv);
2358void i915_teardown_sysfs(struct drm_device *dev_priv);
2359
Chris Wilsonf899fc62010-07-20 15:44:45 -07002360/* intel_i2c.c */
2361extern int intel_setup_gmbus(struct drm_device *dev);
2362extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002363static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002364{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002365 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002366}
2367
2368extern struct i2c_adapter *intel_gmbus_get_adapter(
2369 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002370extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2371extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002372static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002373{
2374 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2375}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002376extern void intel_i2c_reset(struct drm_device *dev);
2377
Chris Wilson3b617962010-08-24 09:02:58 +01002378/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002379struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002380extern int intel_opregion_setup(struct drm_device *dev);
2381#ifdef CONFIG_ACPI
2382extern void intel_opregion_init(struct drm_device *dev);
2383extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002384extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002385extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2386 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002387extern int intel_opregion_notify_adapter(struct drm_device *dev,
2388 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002389#else
Chris Wilson44834a62010-08-19 16:09:23 +01002390static inline void intel_opregion_init(struct drm_device *dev) { return; }
2391static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002392static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002393static inline int
2394intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2395{
2396 return 0;
2397}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002398static inline int
2399intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2400{
2401 return 0;
2402}
Len Brown65e082c2008-10-24 17:18:10 -04002403#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002404
Jesse Barnes723bfd72010-10-07 16:01:13 -07002405/* intel_acpi.c */
2406#ifdef CONFIG_ACPI
2407extern void intel_register_dsm_handler(void);
2408extern void intel_unregister_dsm_handler(void);
2409#else
2410static inline void intel_register_dsm_handler(void) { return; }
2411static inline void intel_unregister_dsm_handler(void) { return; }
2412#endif /* CONFIG_ACPI */
2413
Jesse Barnes79e53942008-11-07 14:24:08 -08002414/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002415extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002416extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002417extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002418extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002419extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002420extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002421extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2422 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002423extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002424extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002425extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002426extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002427extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002428extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002429extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2430extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2431extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002432extern void intel_detect_pch(struct drm_device *dev);
2433extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07002434extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002435
Ben Widawsky2911a352012-04-05 14:47:36 -07002436extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002437int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2438 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002439int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2440 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002441
Chris Wilson6ef3d422010-08-04 20:26:07 +01002442/* overlay */
2443extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002444extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2445 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002446
2447extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002448extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002449 struct drm_device *dev,
2450 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002451
Ben Widawskyb7287d82011-04-25 11:22:22 -07002452/* On SNB platform, before reading ring registers forcewake bit
2453 * must be set to prevent GT core from power down and stale values being
2454 * returned.
2455 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302456void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2457void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002458
Ben Widawsky42c05262012-09-26 10:34:00 -07002459int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2460int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002461
2462/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002463u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2464void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2465u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002466u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2467void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2468u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2469void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2470u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2471void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002472u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2473void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002474u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2475void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002476u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2477void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002478u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2479 enum intel_sbi_destination destination);
2480void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2481 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002482
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002483int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2484int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002485
Deepak S940aece2013-11-23 14:55:43 +05302486void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2487void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2488
2489#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2490 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2491 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2492 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2493 ((reg) >= 0x2E000 && (reg) < 0x30000))
2494
2495#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2496 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2497 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2498 ((reg) >= 0x30000 && (reg) < 0x40000))
2499
Deepak Sc8d9a592013-11-23 14:55:42 +05302500#define FORCEWAKE_RENDER (1 << 0)
2501#define FORCEWAKE_MEDIA (1 << 1)
2502#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2503
2504
Ben Widawsky0b274482013-10-04 21:22:51 -07002505#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2506#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002507
Ben Widawsky0b274482013-10-04 21:22:51 -07002508#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2509#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2510#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2511#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002512
Ben Widawsky0b274482013-10-04 21:22:51 -07002513#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2514#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2515#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2516#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002517
Ben Widawsky0b274482013-10-04 21:22:51 -07002518#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2519#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002520
2521#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2522#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2523
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002524/* "Broadcast RGB" property */
2525#define INTEL_BROADCAST_RGB_AUTO 0
2526#define INTEL_BROADCAST_RGB_FULL 1
2527#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002528
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002529static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2530{
2531 if (HAS_PCH_SPLIT(dev))
2532 return CPU_VGACNTRL;
2533 else if (IS_VALLEYVIEW(dev))
2534 return VLV_VGACNTRL;
2535 else
2536 return VGACNTRL;
2537}
2538
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002539static inline void __user *to_user_ptr(u64 address)
2540{
2541 return (void __user *)(uintptr_t)address;
2542}
2543
Imre Deakdf977292013-05-21 20:03:17 +03002544static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2545{
2546 unsigned long j = msecs_to_jiffies(m);
2547
2548 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2549}
2550
2551static inline unsigned long
2552timespec_to_jiffies_timeout(const struct timespec *value)
2553{
2554 unsigned long j = timespec_to_jiffies(value);
2555
2556 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2557}
2558
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559#endif