blob: 9258a5c7f73543a665621e706e5bfe3fe36cc051 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
19
Tony Lindgren1dbae812005-11-10 14:26:51 +000020#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060024#include <linux/clk.h>
Tomi Valkeinen91773a02009-08-03 15:06:36 +030025#include <linux/omapfb.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000026
Tony Lindgren120db2c2006-04-02 17:46:27 +010027#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010028
29#include <asm/mach/map.h>
30
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/sram.h>
32#include <plat/sdrc.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/serial.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030034
Paul Walmsleye80a9722010-01-26 20:13:12 -070035#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070036#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070037#include "clock44xx.h"
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070038#include "io.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000039
Tony Lindgrence491cf2009-10-20 09:40:47 -070040#include <plat/omap-pm.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070041#include "powerdomain.h"
Paul Walmsley97171002008-08-19 11:08:40 +030042
Paul Walmsley1540f2142010-12-21 21:05:15 -070043#include "clockdomain.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/omap_hwmod.h>
Tony Lindgren5d190c42010-12-09 15:49:23 -080045#include <plat/multi.h>
Paul Walmsley02bfc032009-09-03 20:14:05 +030046
Tony Lindgren1dbae812005-11-10 14:26:51 +000047/*
48 * The machine specific code may provide the extra mapping besides the
49 * default mapping provided here.
50 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030051
Tony Lindgren088ef952010-02-12 12:26:47 -080052#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030053static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000054 {
55 .virtual = L3_24XX_VIRT,
56 .pfn = __phys_to_pfn(L3_24XX_PHYS),
57 .length = L3_24XX_SIZE,
58 .type = MT_DEVICE
59 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080060 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030061 .virtual = L4_24XX_VIRT,
62 .pfn = __phys_to_pfn(L4_24XX_PHYS),
63 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080064 .type = MT_DEVICE
65 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030066};
67
Tony Lindgren59b479e2011-01-27 16:39:40 -080068#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030069static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000070 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070071 .virtual = DSP_MEM_2420_VIRT,
72 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
73 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080074 .type = MT_DEVICE
75 },
76 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070077 .virtual = DSP_IPI_2420_VIRT,
78 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
79 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080080 .type = MT_DEVICE
81 },
82 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070083 .virtual = DSP_MMU_2420_VIRT,
84 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
85 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000086 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030087 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000088};
89
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030090#endif
91
Tony Lindgren59b479e2011-01-27 16:39:40 -080092#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030093static struct map_desc omap243x_io_desc[] __initdata = {
94 {
95 .virtual = L4_WK_243X_VIRT,
96 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
97 .length = L4_WK_243X_SIZE,
98 .type = MT_DEVICE
99 },
100 {
101 .virtual = OMAP243X_GPMC_VIRT,
102 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
103 .length = OMAP243X_GPMC_SIZE,
104 .type = MT_DEVICE
105 },
106 {
107 .virtual = OMAP243X_SDRC_VIRT,
108 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
109 .length = OMAP243X_SDRC_SIZE,
110 .type = MT_DEVICE
111 },
112 {
113 .virtual = OMAP243X_SMS_VIRT,
114 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
115 .length = OMAP243X_SMS_SIZE,
116 .type = MT_DEVICE
117 },
118};
119#endif
120#endif
121
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800122#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300123static struct map_desc omap34xx_io_desc[] __initdata = {
124 {
125 .virtual = L3_34XX_VIRT,
126 .pfn = __phys_to_pfn(L3_34XX_PHYS),
127 .length = L3_34XX_SIZE,
128 .type = MT_DEVICE
129 },
130 {
131 .virtual = L4_34XX_VIRT,
132 .pfn = __phys_to_pfn(L4_34XX_PHYS),
133 .length = L4_34XX_SIZE,
134 .type = MT_DEVICE
135 },
136 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300137 .virtual = OMAP34XX_GPMC_VIRT,
138 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
139 .length = OMAP34XX_GPMC_SIZE,
140 .type = MT_DEVICE
141 },
142 {
143 .virtual = OMAP343X_SMS_VIRT,
144 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
145 .length = OMAP343X_SMS_SIZE,
146 .type = MT_DEVICE
147 },
148 {
149 .virtual = OMAP343X_SDRC_VIRT,
150 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
151 .length = OMAP343X_SDRC_SIZE,
152 .type = MT_DEVICE
153 },
154 {
155 .virtual = L4_PER_34XX_VIRT,
156 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
157 .length = L4_PER_34XX_SIZE,
158 .type = MT_DEVICE
159 },
160 {
161 .virtual = L4_EMU_34XX_VIRT,
162 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
163 .length = L4_EMU_34XX_SIZE,
164 .type = MT_DEVICE
165 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700166#if defined(CONFIG_DEBUG_LL) && \
167 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
168 {
169 .virtual = ZOOM_UART_VIRT,
170 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
171 .length = SZ_1M,
172 .type = MT_DEVICE
173 },
174#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300175};
176#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800177
178#ifdef CONFIG_SOC_OMAPTI816X
179static struct map_desc omapti816x_io_desc[] __initdata = {
180 {
181 .virtual = L4_34XX_VIRT,
182 .pfn = __phys_to_pfn(L4_34XX_PHYS),
183 .length = L4_34XX_SIZE,
184 .type = MT_DEVICE
185 },
186};
187#endif
188
Santosh Shilimkar44169072009-05-28 14:16:04 -0700189#ifdef CONFIG_ARCH_OMAP4
190static struct map_desc omap44xx_io_desc[] __initdata = {
191 {
192 .virtual = L3_44XX_VIRT,
193 .pfn = __phys_to_pfn(L3_44XX_PHYS),
194 .length = L3_44XX_SIZE,
195 .type = MT_DEVICE,
196 },
197 {
198 .virtual = L4_44XX_VIRT,
199 .pfn = __phys_to_pfn(L4_44XX_PHYS),
200 .length = L4_44XX_SIZE,
201 .type = MT_DEVICE,
202 },
203 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700204 .virtual = OMAP44XX_GPMC_VIRT,
205 .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
206 .length = OMAP44XX_GPMC_SIZE,
207 .type = MT_DEVICE,
208 },
209 {
Santosh Shilimkarf5d2d652009-10-19 17:25:57 -0700210 .virtual = OMAP44XX_EMIF1_VIRT,
211 .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
212 .length = OMAP44XX_EMIF1_SIZE,
213 .type = MT_DEVICE,
214 },
215 {
216 .virtual = OMAP44XX_EMIF2_VIRT,
217 .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
218 .length = OMAP44XX_EMIF2_SIZE,
219 .type = MT_DEVICE,
220 },
221 {
222 .virtual = OMAP44XX_DMM_VIRT,
223 .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
224 .length = OMAP44XX_DMM_SIZE,
225 .type = MT_DEVICE,
226 },
227 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700228 .virtual = L4_PER_44XX_VIRT,
229 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
230 .length = L4_PER_44XX_SIZE,
231 .type = MT_DEVICE,
232 },
233 {
234 .virtual = L4_EMU_44XX_VIRT,
235 .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
236 .length = L4_EMU_44XX_SIZE,
237 .type = MT_DEVICE,
238 },
239};
240#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300241
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800242static void __init _omap2_map_common_io(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000243{
Tony Lindgren120db2c2006-04-02 17:46:27 +0100244 /* Normally devicemaps_init() would flush caches and tlb after
245 * mdesc->map_io(), but we must also do it here because of the CPU
246 * revision check below.
247 */
248 local_flush_tlb_all();
249 flush_cache_all();
250
Tony Lindgren1dbae812005-11-10 14:26:51 +0000251 omap2_check_revision();
252 omap_sram_init();
Tony Lindgren120db2c2006-04-02 17:46:27 +0100253}
254
Tony Lindgren59b479e2011-01-27 16:39:40 -0800255#ifdef CONFIG_SOC_OMAP2420
Aaro Koskinen8185e462010-03-03 16:24:53 +0000256void __init omap242x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800257{
258 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
259 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
260 _omap2_map_common_io();
261}
262#endif
263
Tony Lindgren59b479e2011-01-27 16:39:40 -0800264#ifdef CONFIG_SOC_OMAP2430
Aaro Koskinen8185e462010-03-03 16:24:53 +0000265void __init omap243x_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800266{
267 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
268 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
269 _omap2_map_common_io();
270}
271#endif
272
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800273#ifdef CONFIG_ARCH_OMAP3
Aaro Koskinen8185e462010-03-03 16:24:53 +0000274void __init omap34xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800275{
276 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
277 _omap2_map_common_io();
278}
279#endif
280
Hemant Pedanekar01001712011-02-16 08:31:39 -0800281#ifdef CONFIG_SOC_OMAPTI816X
282void __init omapti816x_map_common_io(void)
283{
284 iotable_init(omapti816x_io_desc, ARRAY_SIZE(omapti816x_io_desc));
285 _omap2_map_common_io();
286}
287#endif
288
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800289#ifdef CONFIG_ARCH_OMAP4
Aaro Koskinen8185e462010-03-03 16:24:53 +0000290void __init omap44xx_map_common_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800291{
292 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
293 _omap2_map_common_io();
294}
295#endif
296
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600297/*
298 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
299 *
300 * Sets the CORE DPLL3 M2 divider to the same value that it's at
301 * currently. This has the effect of setting the SDRC SDRAM AC timing
302 * registers to the values currently defined by the kernel. Currently
303 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
304 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
305 * or passes along the return value of clk_set_rate().
306 */
307static int __init _omap2_init_reprogram_sdrc(void)
308{
309 struct clk *dpll3_m2_ck;
310 int v = -EINVAL;
311 long rate;
312
313 if (!cpu_is_omap34xx())
314 return 0;
315
316 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000317 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600318 return -EINVAL;
319
320 rate = clk_get_rate(dpll3_m2_ck);
321 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
322 v = clk_set_rate(dpll3_m2_ck, rate);
323 if (v)
324 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
325
326 clk_put(dpll3_m2_ck);
327
328 return v;
329}
330
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700331static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
332{
333 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
334}
335
Tony Lindgren741e3a82011-05-17 03:51:26 -0700336/* See irq.c, omap4-common.c and entry-macro.S */
Russell King9f9605c2011-01-07 11:57:44 +0000337void __iomem *omap_irq_base;
338
Paul Walmsley48057342010-12-21 15:25:10 -0700339void __init omap2_init_common_infrastructure(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100340{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700341 u8 postsetup_state;
342
Paul Walmsley6e014782010-12-21 20:01:20 -0700343 if (cpu_is_omap242x()) {
344 omap2xxx_powerdomains_init();
Rajendra Nayak4aef7a22011-02-25 16:06:47 -0700345 omap2xxx_clockdomains_init();
Paul Walmsley73591542010-02-22 22:09:32 -0700346 omap2420_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700347 } else if (cpu_is_omap243x()) {
348 omap2xxx_powerdomains_init();
Rajendra Nayak4aef7a22011-02-25 16:06:47 -0700349 omap2xxx_clockdomains_init();
Paul Walmsley73591542010-02-22 22:09:32 -0700350 omap2430_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700351 } else if (cpu_is_omap34xx()) {
352 omap3xxx_powerdomains_init();
Rajendra Nayak4aef7a22011-02-25 16:06:47 -0700353 omap3xxx_clockdomains_init();
Paul Walmsley73591542010-02-22 22:09:32 -0700354 omap3xxx_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700355 } else if (cpu_is_omap44xx()) {
356 omap44xx_powerdomains_init();
Paul Walmsleydc0b3a72010-12-21 20:01:20 -0700357 omap44xx_clockdomains_init();
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200358 omap44xx_hwmod_init();
Paul Walmsley6e014782010-12-21 20:01:20 -0700359 } else {
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700360 pr_err("Could not init hwmod data - unknown SoC\n");
Paul Walmsley6e014782010-12-21 20:01:20 -0700361 }
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700362
363 /* Set the default postsetup state for all hwmods */
364#ifdef CONFIG_PM_RUNTIME
365 postsetup_state = _HWMOD_STATE_IDLE;
366#else
367 postsetup_state = _HWMOD_STATE_ENABLED;
368#endif
369 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200370
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700371 /*
372 * Set the default postsetup state for unusual modules (like
373 * MPU WDT).
374 *
375 * The postsetup_state is not actually used until
376 * omap_hwmod_late_init(), so boards that desire full watchdog
377 * coverage of kernel initialization can reprogram the
378 * postsetup_state between the calls to
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700379 * omap2_init_common_infra() and omap_sdrc_init().
Paul Walmsleyff2516f2010-12-21 15:39:15 -0700380 *
381 * XXX ideally we could detect whether the MPU WDT was currently
382 * enabled here and make this conditional
383 */
384 postsetup_state = _HWMOD_STATE_DISABLED;
385 omap_hwmod_for_each_by_class("wd_timer",
386 _set_hwmod_postsetup_state,
387 &postsetup_state);
388
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600389 omap_pm_if_early_init();
Paul Walmsleye80a9722010-01-26 20:13:12 -0700390
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700391 if (cpu_is_omap2420())
392 omap2420_clk_init();
393 else if (cpu_is_omap2430())
394 omap2430_clk_init();
Paul Walmsleye80a9722010-01-26 20:13:12 -0700395 else if (cpu_is_omap34xx())
396 omap3xxx_clk_init();
397 else if (cpu_is_omap44xx())
398 omap4xxx_clk_init();
399 else
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700400 pr_err("Could not init clock framework - unknown SoC\n");
Paul Walmsley48057342010-12-21 15:25:10 -0700401}
402
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700403void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700404 struct omap_sdrc_params *sdrc_cs1)
405{
Hemant Pedanekar01001712011-02-16 08:31:39 -0800406 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000407 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
408 _omap2_init_reprogram_sdrc();
409 }
Tony Lindgren5d190c42010-12-09 15:49:23 -0800410
Tony Lindgren1dbae812005-11-10 14:26:51 +0000411}
Tony Lindgrendf1e9d12010-12-10 09:46:24 -0800412
413/*
414 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
415 */
416
417u8 omap_readb(u32 pa)
418{
419 return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
420}
421EXPORT_SYMBOL(omap_readb);
422
423u16 omap_readw(u32 pa)
424{
425 return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
426}
427EXPORT_SYMBOL(omap_readw);
428
429u32 omap_readl(u32 pa)
430{
431 return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
432}
433EXPORT_SYMBOL(omap_readl);
434
435void omap_writeb(u8 v, u32 pa)
436{
437 __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
438}
439EXPORT_SYMBOL(omap_writeb);
440
441void omap_writew(u16 v, u32 pa)
442{
443 __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
444}
445EXPORT_SYMBOL(omap_writew);
446
447void omap_writel(u32 v, u32 pa)
448{
449 __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
450}
451EXPORT_SYMBOL(omap_writel);