blob: 0b5c4de74485c00685da3fdc75b2ab3b82761be1 [file] [log] [blame]
Shawn Guo082d33d2013-04-02 13:15:16 +08001/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Anson Huang22724cf12014-01-20 20:02:38 +080013#include <dt-bindings/gpio/gpio.h>
Anson Huang8e4422a2013-12-19 16:07:24 -050014#include <dt-bindings/input/input.h>
15
Shawn Guo082d33d2013-04-02 13:15:16 +080016/ {
Sascha Hauer48f51962014-05-07 15:19:00 +020017 chosen {
18 stdout-path = &uart1;
19 };
20
Shawn Guo082d33d2013-04-02 13:15:16 +080021 memory {
22 reg = <0x10000000 0x40000000>;
23 };
24
25 regulators {
26 compatible = "simple-bus";
Shawn Guo56160e32014-02-07 23:22:50 +080027 #address-cells = <1>;
28 #size-cells = <0>;
Shawn Guo082d33d2013-04-02 13:15:16 +080029
Shawn Guo56160e32014-02-07 23:22:50 +080030 reg_usb_otg_vbus: regulator@0 {
Shawn Guo082d33d2013-04-02 13:15:16 +080031 compatible = "regulator-fixed";
Shawn Guo56160e32014-02-07 23:22:50 +080032 reg = <0>;
Shawn Guo082d33d2013-04-02 13:15:16 +080033 regulator-name = "usb_otg_vbus";
34 regulator-min-microvolt = <5000000>;
35 regulator-max-microvolt = <5000000>;
36 gpio = <&gpio3 22 0>;
37 enable-active-high;
Peter Chen40f73772015-03-06 16:04:20 +080038 vin-supply = <&swbst_reg>;
Shawn Guo082d33d2013-04-02 13:15:16 +080039 };
Nicolin Chenfdbfb432013-06-13 19:51:00 +080040
Shawn Guo56160e32014-02-07 23:22:50 +080041 reg_usb_h1_vbus: regulator@1 {
Peter Chen015fa462013-08-12 16:46:24 +080042 compatible = "regulator-fixed";
Shawn Guo56160e32014-02-07 23:22:50 +080043 reg = <1>;
Peter Chen015fa462013-08-12 16:46:24 +080044 regulator-name = "usb_h1_vbus";
45 regulator-min-microvolt = <5000000>;
46 regulator-max-microvolt = <5000000>;
47 gpio = <&gpio1 29 0>;
48 enable-active-high;
Peter Chen40f73772015-03-06 16:04:20 +080049 vin-supply = <&swbst_reg>;
Peter Chen015fa462013-08-12 16:46:24 +080050 };
51
Shawn Guo56160e32014-02-07 23:22:50 +080052 reg_audio: regulator@2 {
Nicolin Chenfdbfb432013-06-13 19:51:00 +080053 compatible = "regulator-fixed";
Shawn Guo56160e32014-02-07 23:22:50 +080054 reg = <2>;
Nicolin Chenfdbfb432013-06-13 19:51:00 +080055 regulator-name = "wm8962-supply";
56 gpio = <&gpio4 10 0>;
57 enable-active-high;
58 };
Lucas Stach78827ec2014-07-23 19:29:11 +020059
60 reg_pcie: regulator@3 {
61 compatible = "regulator-fixed";
62 reg = <3>;
63 pinctrl-names = "default";
64 pinctrl-0 = <&pinctrl_pcie_reg>;
65 regulator-name = "MPCIE_3V3";
66 regulator-min-microvolt = <3300000>;
67 regulator-max-microvolt = <3300000>;
68 gpio = <&gpio3 19 0>;
69 regulator-always-on;
70 enable-active-high;
71 };
Shawn Guo082d33d2013-04-02 13:15:16 +080072 };
73
74 gpio-keys {
75 compatible = "gpio-keys";
Anson Huang8e4422a2013-12-19 16:07:24 -050076 pinctrl-names = "default";
77 pinctrl-0 = <&pinctrl_gpio_keys>;
78
79 power {
80 label = "Power Button";
Anson Huang22724cf12014-01-20 20:02:38 +080081 gpios = <&gpio3 29 GPIO_ACTIVE_LOW>;
Sudeep Holla26cefdd2015-10-21 11:10:08 +010082 wakeup-source;
Anson Huang8e4422a2013-12-19 16:07:24 -050083 linux,code = <KEY_POWER>;
84 };
Shawn Guo082d33d2013-04-02 13:15:16 +080085
86 volume-up {
87 label = "Volume Up";
Anson Huang22724cf12014-01-20 20:02:38 +080088 gpios = <&gpio1 4 GPIO_ACTIVE_LOW>;
Sudeep Holla26cefdd2015-10-21 11:10:08 +010089 wakeup-source;
Anson Huang8e4422a2013-12-19 16:07:24 -050090 linux,code = <KEY_VOLUMEUP>;
Shawn Guo082d33d2013-04-02 13:15:16 +080091 };
92
93 volume-down {
94 label = "Volume Down";
Anson Huang22724cf12014-01-20 20:02:38 +080095 gpios = <&gpio1 5 GPIO_ACTIVE_LOW>;
Sudeep Holla26cefdd2015-10-21 11:10:08 +010096 wakeup-source;
Anson Huang8e4422a2013-12-19 16:07:24 -050097 linux,code = <KEY_VOLUMEDOWN>;
Shawn Guo082d33d2013-04-02 13:15:16 +080098 };
99 };
Nicolin Chen77b38fc2013-06-14 13:22:46 +0800100
101 sound {
102 compatible = "fsl,imx6q-sabresd-wm8962",
103 "fsl,imx-audio-wm8962";
104 model = "wm8962-audio";
105 ssi-controller = <&ssi2>;
106 audio-codec = <&codec>;
107 audio-routing =
108 "Headphone Jack", "HPOUTL",
109 "Headphone Jack", "HPOUTR",
110 "Ext Spk", "SPKOUTL",
111 "Ext Spk", "SPKOUTR",
Fabio Estevam76e68682014-11-07 12:08:01 -0200112 "AMIC", "MICBIAS",
113 "IN3R", "AMIC";
Nicolin Chen77b38fc2013-06-14 13:22:46 +0800114 mux-int-port = <2>;
115 mux-ext-port = <3>;
116 };
Rogerio Pimentel2f35c0c2013-10-11 16:48:16 -0300117
118 backlight {
119 compatible = "pwm-backlight";
120 pwms = <&pwm1 0 5000000>;
121 brightness-levels = <0 4 8 16 32 64 128 255>;
122 default-brightness-level = <7>;
123 status = "okay";
124 };
Vincent Stehlé702bfbe2014-03-05 19:58:39 +0100125
126 leds {
127 compatible = "gpio-leds";
128 pinctrl-names = "default";
129 pinctrl-0 = <&pinctrl_gpio_leds>;
130
131 red {
132 gpios = <&gpio1 2 0>;
133 default-state = "on";
134 };
135 };
Shawn Guo082d33d2013-04-02 13:15:16 +0800136};
137
Nicolin Chen48828702013-06-14 13:19:57 +0800138&audmux {
139 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800140 pinctrl-0 = <&pinctrl_audmux>;
Nicolin Chen48828702013-06-14 13:19:57 +0800141 status = "okay";
142};
143
Fabio Estevamd28be492015-06-26 14:10:53 -0300144&clks {
145 assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
146 <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
147 assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
148 <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
149};
150
Huang Shijie9110ede2013-06-21 10:19:11 +0800151&ecspi1 {
152 fsl,spi-num-chipselects = <1>;
153 cs-gpios = <&gpio4 9 0>;
154 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800155 pinctrl-0 = <&pinctrl_ecspi1>;
Huang Shijie9110ede2013-06-21 10:19:11 +0800156 status = "okay";
157
158 flash: m25p80@0 {
159 #address-cells = <1>;
160 #size-cells = <1>;
Rafał Miłecki79826ac2015-08-16 08:39:17 +0200161 compatible = "st,m25p32", "jedec,spi-nor";
Huang Shijie9110ede2013-06-21 10:19:11 +0800162 spi-max-frequency = <20000000>;
163 reg = <0>;
164 };
165};
166
Shawn Guo082d33d2013-04-02 13:15:16 +0800167&fec {
168 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800169 pinctrl-0 = <&pinctrl_enet>;
Shawn Guo082d33d2013-04-02 13:15:16 +0800170 phy-mode = "rgmii";
Fabio Estevamc5f592d2013-09-27 11:12:41 -0300171 phy-reset-gpios = <&gpio1 25 0>;
Shawn Guo082d33d2013-04-02 13:15:16 +0800172 status = "okay";
173};
174
Fabio Estevamad704562014-04-22 10:04:59 -0300175&hdmi {
176 ddc-i2c-bus = <&i2c2>;
177 status = "okay";
178};
179
Nicolin Chen20426fe2013-06-13 19:51:01 +0800180&i2c1 {
181 clock-frequency = <100000>;
182 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800183 pinctrl-0 = <&pinctrl_i2c1>;
Nicolin Chen20426fe2013-06-13 19:51:01 +0800184 status = "okay";
185
186 codec: wm8962@1a {
187 compatible = "wlf,wm8962";
188 reg = <0x1a>;
Fabio Estevamf029ce32014-10-20 11:02:13 -0200189 clocks = <&clks IMX6QDL_CLK_CKO>;
Nicolin Chen20426fe2013-06-13 19:51:01 +0800190 DCVDD-supply = <&reg_audio>;
191 DBVDD-supply = <&reg_audio>;
192 AVDD-supply = <&reg_audio>;
193 CPVDD-supply = <&reg_audio>;
194 MICVDD-supply = <&reg_audio>;
195 PLLVDD-supply = <&reg_audio>;
196 SPKVDD1-supply = <&reg_audio>;
197 SPKVDD2-supply = <&reg_audio>;
198 gpio-cfg = <
199 0x0000 /* 0:Default */
200 0x0000 /* 1:Default */
201 0x0013 /* 2:FN_DMICCLK */
202 0x0000 /* 3:Default */
203 0x8014 /* 4:FN_DMICCDAT */
204 0x0000 /* 5:Default */
205 >;
206 };
207};
208
Fabio Estevam4b444bb2013-12-24 01:04:49 -0200209&i2c2 {
210 clock-frequency = <100000>;
211 pinctrl-names = "default";
212 pinctrl-0 = <&pinctrl_i2c2>;
213 status = "okay";
214
215 pmic: pfuze100@08 {
216 compatible = "fsl,pfuze100";
217 reg = <0x08>;
218
219 regulators {
220 sw1a_reg: sw1ab {
221 regulator-min-microvolt = <300000>;
222 regulator-max-microvolt = <1875000>;
223 regulator-boot-on;
224 regulator-always-on;
225 regulator-ramp-delay = <6250>;
226 };
227
228 sw1c_reg: sw1c {
229 regulator-min-microvolt = <300000>;
230 regulator-max-microvolt = <1875000>;
231 regulator-boot-on;
232 regulator-always-on;
233 regulator-ramp-delay = <6250>;
234 };
235
236 sw2_reg: sw2 {
237 regulator-min-microvolt = <800000>;
238 regulator-max-microvolt = <3300000>;
239 regulator-boot-on;
240 regulator-always-on;
Bai Ping5d625372016-02-02 18:01:35 +0800241 regulator-ramp-delay = <6250>;
Fabio Estevam4b444bb2013-12-24 01:04:49 -0200242 };
243
244 sw3a_reg: sw3a {
245 regulator-min-microvolt = <400000>;
246 regulator-max-microvolt = <1975000>;
247 regulator-boot-on;
248 regulator-always-on;
249 };
250
251 sw3b_reg: sw3b {
252 regulator-min-microvolt = <400000>;
253 regulator-max-microvolt = <1975000>;
254 regulator-boot-on;
255 regulator-always-on;
256 };
257
258 sw4_reg: sw4 {
259 regulator-min-microvolt = <800000>;
260 regulator-max-microvolt = <3300000>;
261 };
262
263 swbst_reg: swbst {
264 regulator-min-microvolt = <5000000>;
265 regulator-max-microvolt = <5150000>;
266 };
267
268 snvs_reg: vsnvs {
269 regulator-min-microvolt = <1000000>;
270 regulator-max-microvolt = <3000000>;
271 regulator-boot-on;
272 regulator-always-on;
273 };
274
275 vref_reg: vrefddr {
276 regulator-boot-on;
277 regulator-always-on;
278 };
279
280 vgen1_reg: vgen1 {
281 regulator-min-microvolt = <800000>;
282 regulator-max-microvolt = <1550000>;
283 };
284
285 vgen2_reg: vgen2 {
286 regulator-min-microvolt = <800000>;
287 regulator-max-microvolt = <1550000>;
288 };
289
290 vgen3_reg: vgen3 {
291 regulator-min-microvolt = <1800000>;
292 regulator-max-microvolt = <3300000>;
293 };
294
295 vgen4_reg: vgen4 {
296 regulator-min-microvolt = <1800000>;
297 regulator-max-microvolt = <3300000>;
298 regulator-always-on;
299 };
300
301 vgen5_reg: vgen5 {
302 regulator-min-microvolt = <1800000>;
303 regulator-max-microvolt = <3300000>;
304 regulator-always-on;
305 };
306
307 vgen6_reg: vgen6 {
308 regulator-min-microvolt = <1800000>;
309 regulator-max-microvolt = <3300000>;
310 regulator-always-on;
311 };
312 };
313 };
314};
315
Fabio Estevam38501172013-07-24 17:20:03 -0300316&i2c3 {
317 clock-frequency = <100000>;
318 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800319 pinctrl-0 = <&pinctrl_i2c3>;
Fabio Estevam38501172013-07-24 17:20:03 -0300320 status = "okay";
321
322 egalax_ts@04 {
323 compatible = "eeti,egalax_ts";
324 reg = <0x04>;
325 interrupt-parent = <&gpio6>;
326 interrupts = <7 2>;
327 wakeup-gpios = <&gpio6 7 0>;
328 };
329};
330
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800331&iomuxc {
332 pinctrl-names = "default";
333 pinctrl-0 = <&pinctrl_hog>;
334
Shawn Guo817c27a2013-10-23 15:36:09 +0800335 imx6qdl-sabresd {
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800336 pinctrl_hog: hoggrp {
337 fsl,pins = <
Fabio Estevam9a060c12014-09-05 09:46:10 -0300338 MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x1b0b0
339 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1b0b0
340 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0
341 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1b0b0
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800342 MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0
Fabio Estevam9a060c12014-09-05 09:46:10 -0300343 MX6QDL_PAD_NANDF_CLE__GPIO6_IO07 0x1b0b0
344 MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0
345 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0
346 MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x1b0b0
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800347 >;
348 };
Shawn Guo817c27a2013-10-23 15:36:09 +0800349
350 pinctrl_audmux: audmuxgrp {
351 fsl,pins = <
Nicolin Chen77112dd2014-02-08 10:14:28 +0800352 MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0
353 MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
354 MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0
355 MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
Shawn Guo817c27a2013-10-23 15:36:09 +0800356 >;
357 };
358
359 pinctrl_ecspi1: ecspi1grp {
360 fsl,pins = <
361 MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
362 MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
363 MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
Fabio Estevamf3c72382014-05-14 16:53:55 -0300364 MX6QDL_PAD_KEY_ROW1__GPIO4_IO09 0x1b0b0
Shawn Guo817c27a2013-10-23 15:36:09 +0800365 >;
366 };
367
368 pinctrl_enet: enetgrp {
369 fsl,pins = <
370 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
371 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
372 MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
373 MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
374 MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
375 MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
376 MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
377 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
378 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
379 MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
380 MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
381 MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
382 MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
383 MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
384 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
385 MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
386 >;
387 };
388
Anson Huang8e4422a2013-12-19 16:07:24 -0500389 pinctrl_gpio_keys: gpio_keysgrp {
390 fsl,pins = <
Fabio Estevam9a060c12014-09-05 09:46:10 -0300391 MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x1b0b0
392 MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0
393 MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b0
Anson Huang8e4422a2013-12-19 16:07:24 -0500394 >;
395 };
396
Shawn Guo817c27a2013-10-23 15:36:09 +0800397 pinctrl_i2c1: i2c1grp {
398 fsl,pins = <
399 MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
400 MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
401 >;
402 };
403
Fabio Estevam4b444bb2013-12-24 01:04:49 -0200404 pinctrl_i2c2: i2c2grp {
405 fsl,pins = <
406 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
407 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
408 >;
409 };
410
Shawn Guo817c27a2013-10-23 15:36:09 +0800411 pinctrl_i2c3: i2c3grp {
412 fsl,pins = <
413 MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
414 MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
415 >;
416 };
417
Marek Vasut9d4ebb32014-04-21 22:56:49 +0200418 pinctrl_pcie: pciegrp {
419 fsl,pins = <
Fabio Estevam9a060c12014-09-05 09:46:10 -0300420 MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x1b0b0
Marek Vasut9d4ebb32014-04-21 22:56:49 +0200421 >;
422 };
423
Lucas Stach78827ec2014-07-23 19:29:11 +0200424 pinctrl_pcie_reg: pciereggrp {
425 fsl,pins = <
426 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x1b0b0
427 >;
428 };
429
Shawn Guo817c27a2013-10-23 15:36:09 +0800430 pinctrl_pwm1: pwm1grp {
431 fsl,pins = <
432 MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
433 >;
434 };
435
436 pinctrl_uart1: uart1grp {
437 fsl,pins = <
438 MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
439 MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
440 >;
441 };
442
443 pinctrl_usbotg: usbotggrp {
444 fsl,pins = <
445 MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
446 >;
447 };
448
449 pinctrl_usdhc2: usdhc2grp {
450 fsl,pins = <
451 MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
452 MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
453 MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
454 MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
455 MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
456 MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
457 MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
458 MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
459 MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
460 MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
461 >;
462 };
463
464 pinctrl_usdhc3: usdhc3grp {
465 fsl,pins = <
466 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
467 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
468 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
469 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
470 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
471 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
472 MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
473 MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
474 MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
475 MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
476 >;
477 };
Fabio Estevame02ab39a2014-05-08 11:10:56 -0300478
479 pinctrl_usdhc4: usdhc4grp {
480 fsl,pins = <
481 MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
482 MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
483 MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
484 MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
485 MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
486 MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
487 MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
488 MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
489 MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
490 MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
491 >;
492 };
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800493 };
Vincent Stehlé702bfbe2014-03-05 19:58:39 +0100494
495 gpio_leds {
496 pinctrl_gpio_leds: gpioledsgrp {
497 fsl,pins = <
Fabio Estevam9a060c12014-09-05 09:46:10 -0300498 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
Vincent Stehlé702bfbe2014-03-05 19:58:39 +0100499 >;
500 };
501 };
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800502};
503
Shawn Guob7fb7102013-07-16 22:15:18 +0800504&ldb {
505 status = "okay";
506
507 lvds-channel@1 {
508 fsl,data-mapping = "spwg";
509 fsl,data-width = <18>;
510 status = "okay";
511
512 display-timings {
513 native-mode = <&timing0>;
514 timing0: hsd100pxn1 {
515 clock-frequency = <65000000>;
516 hactive = <1024>;
517 vactive = <768>;
518 hback-porch = <220>;
519 hfront-porch = <40>;
520 vback-porch = <21>;
521 vfront-porch = <7>;
522 hsync-len = <60>;
523 vsync-len = <10>;
524 };
525 };
526 };
527};
528
Marek Vasut9d4ebb32014-04-21 22:56:49 +0200529&pcie {
530 pinctrl-names = "default";
531 pinctrl-0 = <&pinctrl_pcie>;
Marek Vasut9d4ebb32014-04-21 22:56:49 +0200532 reset-gpio = <&gpio7 12 0>;
533 status = "okay";
534};
535
Rogerio Pimentel2f35c0c2013-10-11 16:48:16 -0300536&pwm1 {
537 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800538 pinctrl-0 = <&pinctrl_pwm1>;
Rogerio Pimentel2f35c0c2013-10-11 16:48:16 -0300539 status = "okay";
540};
541
Robin Gong422b0672014-11-12 16:20:37 +0800542&snvs_poweroff {
543 status = "okay";
544};
545
Nicolin Chen48828702013-06-14 13:19:57 +0800546&ssi2 {
Nicolin Chen48828702013-06-14 13:19:57 +0800547 status = "okay";
548};
549
Shawn Guo082d33d2013-04-02 13:15:16 +0800550&uart1 {
551 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800552 pinctrl-0 = <&pinctrl_uart1>;
Shawn Guo082d33d2013-04-02 13:15:16 +0800553 status = "okay";
554};
555
556&usbh1 {
Peter Chen015fa462013-08-12 16:46:24 +0800557 vbus-supply = <&reg_usb_h1_vbus>;
Shawn Guo082d33d2013-04-02 13:15:16 +0800558 status = "okay";
559};
560
561&usbotg {
562 vbus-supply = <&reg_usb_otg_vbus>;
563 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800564 pinctrl-0 = <&pinctrl_usbotg>;
Shawn Guo082d33d2013-04-02 13:15:16 +0800565 disable-over-current;
566 status = "okay";
567};
568
569&usdhc2 {
570 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800571 pinctrl-0 = <&pinctrl_usdhc2>;
Fabio Estevame3678172013-09-17 13:46:23 -0300572 bus-width = <8>;
Dong Aisheng89c1a8cf2015-07-22 20:53:02 +0800573 cd-gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
574 wp-gpios = <&gpio2 3 GPIO_ACTIVE_HIGH>;
Shawn Guo082d33d2013-04-02 13:15:16 +0800575 status = "okay";
576};
577
578&usdhc3 {
579 pinctrl-names = "default";
Shawn Guo817c27a2013-10-23 15:36:09 +0800580 pinctrl-0 = <&pinctrl_usdhc3>;
Fabio Estevame3678172013-09-17 13:46:23 -0300581 bus-width = <8>;
Dong Aisheng89c1a8cf2015-07-22 20:53:02 +0800582 cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
583 wp-gpios = <&gpio2 1 GPIO_ACTIVE_HIGH>;
Shawn Guo082d33d2013-04-02 13:15:16 +0800584 status = "okay";
585};
Fabio Estevame02ab39a2014-05-08 11:10:56 -0300586
587&usdhc4 {
588 pinctrl-names = "default";
589 pinctrl-0 = <&pinctrl_usdhc4>;
590 bus-width = <8>;
591 non-removable;
592 no-1-8-v;
593 status = "okay";
594};