blob: 93273d9ea4d145f125846f0c9a56a5a6e74915e4 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020045#include <linux/mempool.h>
Matan Barak94c68252016-04-17 17:08:40 +030046#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080047
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030050#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020061 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030062 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +020087 MLX5_EQ_VEC_PFAULT = 3,
Eli Cohene126ba92013-07-07 17:25:49 +030088 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030092 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030093};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
106enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
Eli Cohene126ba92013-07-07 17:25:49 +0300111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300115 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300116 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300121 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300122 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300123 MLX5_REG_PMLP = 0x5002,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200124 MLX5_REG_PCAM = 0x507f,
Eli Cohene126ba92013-07-07 17:25:49 +0300125 MLX5_REG_NODE_DESC = 0x6001,
126 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300127 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300128 MLX5_REG_MLCR = 0x902b,
Gal Pressman8ed1a632016-11-17 13:46:01 +0200129 MLX5_REG_MPCNT = 0x9051,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300130 MLX5_REG_MTPPS = 0x9053,
131 MLX5_REG_MTPPSE = 0x9054,
Gal Pressmancfdcbcea2016-12-08 15:52:00 +0200132 MLX5_REG_MCAM = 0x907f,
Eli Cohene126ba92013-07-07 17:25:49 +0300133};
134
Huy Nguyen341c5ee2016-11-27 17:02:06 +0200135enum mlx5_dcbx_oper_mode {
136 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
137 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
138};
139
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200140enum {
141 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
142 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
143};
144
Haggai Erane420f0c2014-12-11 17:04:19 +0200145enum mlx5_page_fault_resume_flags {
146 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
147 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
148 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
149 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
150};
151
Eli Cohene126ba92013-07-07 17:25:49 +0300152enum dbg_rsc_type {
153 MLX5_DBG_RSC_QP,
154 MLX5_DBG_RSC_EQ,
155 MLX5_DBG_RSC_CQ,
156};
157
158struct mlx5_field_desc {
159 struct dentry *dent;
160 int i;
161};
162
163struct mlx5_rsc_debug {
164 struct mlx5_core_dev *dev;
165 void *object;
166 enum dbg_rsc_type type;
167 struct dentry *root;
168 struct mlx5_field_desc fields[0];
169};
170
171enum mlx5_dev_event {
172 MLX5_DEV_EVENT_SYS_ERROR,
173 MLX5_DEV_EVENT_PORT_UP,
174 MLX5_DEV_EVENT_PORT_DOWN,
175 MLX5_DEV_EVENT_PORT_INITIALIZED,
176 MLX5_DEV_EVENT_LID_CHANGE,
177 MLX5_DEV_EVENT_PKEY_CHANGE,
178 MLX5_DEV_EVENT_GUID_CHANGE,
179 MLX5_DEV_EVENT_CLIENT_REREG,
Eugenia Emantayevf9a1ef72016-10-10 16:05:53 +0300180 MLX5_DEV_EVENT_PPS,
Eli Cohene126ba92013-07-07 17:25:49 +0300181};
182
Rana Shahout4c916a72015-05-28 22:28:43 +0300183enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300184 MLX5_PORT_UP = 1,
185 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300186};
187
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200188enum mlx5_eq_type {
189 MLX5_EQ_TYPE_COMP,
190 MLX5_EQ_TYPE_ASYNC,
191#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
192 MLX5_EQ_TYPE_PF,
193#endif
194};
195
Eli Cohen2f5ff262017-01-03 23:55:21 +0200196struct mlx5_bfreg_info {
Eli Cohenb037c292017-01-03 23:55:26 +0200197 u32 *sys_pages;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200198 int num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300199 unsigned int *count;
Eli Cohene126ba92013-07-07 17:25:49 +0300200
201 /*
Eli Cohen2f5ff262017-01-03 23:55:21 +0200202 * protect bfreg allocation data structs
Eli Cohene126ba92013-07-07 17:25:49 +0300203 */
204 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200205 u32 ver;
Eli Cohenb037c292017-01-03 23:55:26 +0200206 bool lib_uar_4k;
207 u32 num_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300208};
209
210struct mlx5_cmd_first {
211 __be32 data[4];
212};
213
214struct mlx5_cmd_msg {
215 struct list_head list;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200216 struct cmd_msg_cache *parent;
Eli Cohene126ba92013-07-07 17:25:49 +0300217 u32 len;
218 struct mlx5_cmd_first first;
219 struct mlx5_cmd_mailbox *next;
220};
221
222struct mlx5_cmd_debug {
223 struct dentry *dbg_root;
224 struct dentry *dbg_in;
225 struct dentry *dbg_out;
226 struct dentry *dbg_outlen;
227 struct dentry *dbg_status;
228 struct dentry *dbg_run;
229 void *in_msg;
230 void *out_msg;
231 u8 status;
232 u16 inlen;
233 u16 outlen;
234};
235
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200236struct cmd_msg_cache {
Eli Cohene126ba92013-07-07 17:25:49 +0300237 /* protect block chain allocations
238 */
239 spinlock_t lock;
240 struct list_head head;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200241 unsigned int max_inbox_size;
242 unsigned int num_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300243};
244
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200245enum {
246 MLX5_NUM_COMMAND_CACHES = 5,
Eli Cohene126ba92013-07-07 17:25:49 +0300247};
248
249struct mlx5_cmd_stats {
250 u64 sum;
251 u64 n;
252 struct dentry *root;
253 struct dentry *avg;
254 struct dentry *count;
255 /* protect command average calculations */
256 spinlock_t lock;
257};
258
259struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300260 void *cmd_alloc_buf;
261 dma_addr_t alloc_dma;
262 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300263 void *cmd_buf;
264 dma_addr_t dma;
265 u16 cmdif_rev;
266 u8 log_sz;
267 u8 log_stride;
268 int max_reg_cmds;
269 int events;
270 u32 __iomem *vector;
271
272 /* protect command queue allocations
273 */
274 spinlock_t alloc_lock;
275
276 /* protect token allocations
277 */
278 spinlock_t token_lock;
279 u8 token;
280 unsigned long bitmask;
281 char wq_name[MLX5_CMD_WQ_MAX_NAME];
282 struct workqueue_struct *wq;
283 struct semaphore sem;
284 struct semaphore pages_sem;
285 int mode;
286 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
287 struct pci_pool *pool;
288 struct mlx5_cmd_debug dbg;
Mohamad Haj Yahia0ac3ea72016-11-17 13:45:55 +0200289 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
Eli Cohene126ba92013-07-07 17:25:49 +0300290 int checksum_disabled;
291 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
292};
293
294struct mlx5_port_caps {
295 int gid_table_len;
296 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300297 u8 ext_port_cap;
Maor Gottliebc43f1112017-01-18 14:10:33 +0200298 bool has_smi;
Eli Cohene126ba92013-07-07 17:25:49 +0300299};
300
301struct mlx5_cmd_mailbox {
302 void *buf;
303 dma_addr_t dma;
304 struct mlx5_cmd_mailbox *next;
305};
306
307struct mlx5_buf_list {
308 void *buf;
309 dma_addr_t map;
310};
311
312struct mlx5_buf {
313 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300314 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300315 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300316 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300317};
318
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200319struct mlx5_frag_buf {
320 struct mlx5_buf_list *frags;
321 int npages;
322 int size;
323 u8 page_shift;
324};
325
Matan Barak94c68252016-04-17 17:08:40 +0300326struct mlx5_eq_tasklet {
327 struct list_head list;
328 struct list_head process_list;
329 struct tasklet_struct task;
330 /* lock on completion tasklet list */
331 spinlock_t lock;
332};
333
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200334struct mlx5_eq_pagefault {
335 struct work_struct work;
336 /* Pagefaults lock */
337 spinlock_t lock;
338 struct workqueue_struct *wq;
339 mempool_t *pool;
340};
341
Eli Cohene126ba92013-07-07 17:25:49 +0300342struct mlx5_eq {
343 struct mlx5_core_dev *dev;
344 __be32 __iomem *doorbell;
345 u32 cons_index;
346 struct mlx5_buf buf;
347 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200348 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300349 u8 eqn;
350 int nent;
351 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300352 struct list_head list;
353 int index;
354 struct mlx5_rsc_debug *dbg;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200355 enum mlx5_eq_type type;
356 union {
357 struct mlx5_eq_tasklet tasklet_ctx;
358#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
359 struct mlx5_eq_pagefault pf_ctx;
360#endif
361 };
Eli Cohene126ba92013-07-07 17:25:49 +0300362};
363
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200364struct mlx5_core_psv {
365 u32 psv_idx;
366 struct psv_layout {
367 u32 pd;
368 u16 syndrome;
369 u16 reserved;
370 u16 bg;
371 u16 app_tag;
372 u32 ref_tag;
373 } psv;
374};
375
376struct mlx5_core_sig_ctx {
377 struct mlx5_core_psv psv_memory;
378 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200379 struct ib_sig_err err_item;
380 bool sig_status_checked;
381 bool sig_err_exists;
382 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200383};
Eli Cohene126ba92013-07-07 17:25:49 +0300384
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200385enum {
386 MLX5_MKEY_MR = 1,
387 MLX5_MKEY_MW,
388};
389
Matan Baraka606b0f2016-02-29 18:05:28 +0200390struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300391 u64 iova;
392 u64 size;
393 u32 key;
394 u32 pd;
Artemy Kovalyovaa8e08d2017-01-02 11:37:48 +0200395 u32 type;
Eli Cohene126ba92013-07-07 17:25:49 +0300396};
397
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200398#define MLX5_24BIT_MASK ((1 << 24) - 1)
399
Eli Cohen59033252014-10-02 12:19:45 +0300400enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200401 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
402 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
403 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
404 MLX5_RES_SRQ = 3,
405 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300406};
407
408struct mlx5_core_rsc_common {
409 enum mlx5_res_type res;
410 atomic_t refcount;
411 struct completion free;
412};
413
Eli Cohene126ba92013-07-07 17:25:49 +0300414struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300415 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300416 u32 srqn;
417 int max;
418 int max_gs;
419 int max_avail_gather;
420 int wqe_shift;
421 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
422
423 atomic_t refcount;
424 struct completion free;
425};
426
427struct mlx5_eq_table {
428 void __iomem *update_ci;
429 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300430 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300431 struct mlx5_eq pages_eq;
432 struct mlx5_eq async_eq;
433 struct mlx5_eq cmd_eq;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200434#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
435 struct mlx5_eq pfault_eq;
436#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300437 int num_comp_vectors;
438 /* protect EQs list
439 */
440 spinlock_t lock;
441};
442
Eli Cohena6d51b62017-01-03 23:55:23 +0200443struct mlx5_uars_page {
Eli Cohene126ba92013-07-07 17:25:49 +0300444 void __iomem *map;
Eli Cohena6d51b62017-01-03 23:55:23 +0200445 bool wc;
446 u32 index;
447 struct list_head list;
448 unsigned int bfregs;
449 unsigned long *reg_bitmap; /* for non fast path bf regs */
450 unsigned long *fp_bitmap;
451 unsigned int reg_avail;
452 unsigned int fp_avail;
453 struct kref ref_count;
454 struct mlx5_core_dev *mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300455};
456
Eli Cohena6d51b62017-01-03 23:55:23 +0200457struct mlx5_bfreg_head {
458 /* protect blue flame registers allocations */
459 struct mutex lock;
460 struct list_head list;
461};
462
463struct mlx5_bfreg_data {
464 struct mlx5_bfreg_head reg_head;
465 struct mlx5_bfreg_head wc_head;
466};
467
468struct mlx5_sq_bfreg {
469 void __iomem *map;
470 struct mlx5_uars_page *up;
471 bool wc;
472 u32 index;
473 unsigned int offset;
474};
Eli Cohene126ba92013-07-07 17:25:49 +0300475
476struct mlx5_core_health {
477 struct health_buffer __iomem *health;
478 __be32 __iomem *health_counter;
479 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300480 u32 prev;
481 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300482 bool sick;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300483 /* wq spinlock to synchronize draining */
484 spinlock_t wq_lock;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300485 struct workqueue_struct *wq;
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300486 unsigned long flags;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300487 struct work_struct work;
Mohamad Haj Yahia04c0c1ab2016-10-25 18:36:34 +0300488 struct delayed_work recover_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300489};
490
491struct mlx5_cq_table {
492 /* protect radix tree
493 */
494 spinlock_t lock;
495 struct radix_tree_root tree;
496};
497
498struct mlx5_qp_table {
499 /* protect radix tree
500 */
501 spinlock_t lock;
502 struct radix_tree_root tree;
503};
504
505struct mlx5_srq_table {
506 /* protect radix tree
507 */
508 spinlock_t lock;
509 struct radix_tree_root tree;
510};
511
Matan Baraka606b0f2016-02-29 18:05:28 +0200512struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200513 /* protect radix tree
514 */
515 rwlock_t lock;
516 struct radix_tree_root tree;
517};
518
Eli Cohenfc50db92015-12-01 18:03:09 +0200519struct mlx5_vf_context {
520 int enabled;
521};
522
523struct mlx5_core_sriov {
524 struct mlx5_vf_context *vfs_ctx;
525 int num_vfs;
526 int enabled_vfs;
527};
528
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300529struct mlx5_irq_info {
530 cpumask_var_t mask;
531 char name[MLX5_MAX_IRQ_NAME];
532};
533
Amir Vadai43a335e2016-05-13 12:55:41 +0000534struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300535 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000536 struct list_head addlist;
537 /* protect addlist add/splice operations */
538 spinlock_t addlist_lock;
539
540 struct workqueue_struct *wq;
541 struct delayed_work work;
542 unsigned long next_query;
Hadar Hen Zionf6dfb4c2017-02-24 12:16:33 +0200543 unsigned long sampling_interval; /* jiffies */
Amir Vadai43a335e2016-05-13 12:55:41 +0000544};
545
Saeed Mahameed073bb182015-12-01 18:03:18 +0200546struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300547struct mlx5_lag;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200548struct mlx5_pagefault;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200549
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300550struct mlx5_rl_entry {
551 u32 rate;
552 u16 index;
553 u16 refcount;
554};
555
556struct mlx5_rl_table {
557 /* protect rate limit table */
558 struct mutex rl_lock;
559 u16 max_size;
560 u32 max_rate;
561 u32 min_rate;
562 struct mlx5_rl_entry *rl_entry;
563};
564
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200565enum port_module_event_status_type {
566 MLX5_MODULE_STATUS_PLUGGED = 0x1,
567 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
568 MLX5_MODULE_STATUS_ERROR = 0x3,
569 MLX5_MODULE_STATUS_NUM = 0x3,
570};
571
572enum port_module_event_error_type {
573 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
574 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
575 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
576 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
577 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
578 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
579 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
580 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
581 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
582 MLX5_MODULE_EVENT_ERROR_NUM,
583};
584
585struct mlx5_port_module_event_stats {
586 u64 status_counters[MLX5_MODULE_STATUS_NUM];
587 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
588};
589
Eli Cohene126ba92013-07-07 17:25:49 +0300590struct mlx5_priv {
591 char name[MLX5_MAX_NAME_LEN];
592 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300593 struct msix_entry *msix_arr;
594 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300595
596 /* pages stuff */
597 struct workqueue_struct *pg_wq;
598 struct rb_root page_root;
599 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200600 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300601 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200602 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300603
604 struct mlx5_core_health health;
605
606 struct mlx5_srq_table srq_table;
607
608 /* start: qp staff */
609 struct mlx5_qp_table qp_table;
610 struct dentry *qp_debugfs;
611 struct dentry *eq_debugfs;
612 struct dentry *cq_debugfs;
613 struct dentry *cmdif_debugfs;
614 /* end: qp staff */
615
616 /* start: cq staff */
617 struct mlx5_cq_table cq_table;
618 /* end: cq staff */
619
Matan Baraka606b0f2016-02-29 18:05:28 +0200620 /* start: mkey staff */
621 struct mlx5_mkey_table mkey_table;
622 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200623
Eli Cohene126ba92013-07-07 17:25:49 +0300624 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300625 /* protect buffer alocation according to numa node */
626 struct mutex alloc_mutex;
627 int numa_node;
628
Eli Cohene126ba92013-07-07 17:25:49 +0300629 struct mutex pgdir_mutex;
630 struct list_head pgdir_list;
631 /* end: alloc staff */
632 struct dentry *dbg_root;
633
634 /* protect mkey key part */
635 spinlock_t mkey_lock;
636 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300637
638 struct list_head dev_list;
639 struct list_head ctx_list;
640 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200641
Maor Gottliebfba53f72016-07-04 17:23:06 +0300642 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200643 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200644 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300645 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200646 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000647 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300648 struct mlx5_rl_table rl_table;
Huy Nguyend4eb4cd2016-11-17 13:45:57 +0200649
650 struct mlx5_port_module_event_stats pme_stats;
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200651
652#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
653 void (*pfault)(struct mlx5_core_dev *dev,
654 void *context,
655 struct mlx5_pagefault *pfault);
656 void *pfault_ctx;
657 struct srcu_struct pfault_srcu;
658#endif
Eli Cohena6d51b62017-01-03 23:55:23 +0200659 struct mlx5_bfreg_data bfregs;
Eli Cohen01187172017-01-03 23:55:24 +0200660 struct mlx5_uars_page *uar;
Eli Cohene126ba92013-07-07 17:25:49 +0300661};
662
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300663enum mlx5_device_state {
664 MLX5_DEVICE_STATE_UP,
665 MLX5_DEVICE_STATE_INTERNAL_ERROR,
666};
667
668enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300669 MLX5_INTERFACE_STATE_DOWN = BIT(0),
670 MLX5_INTERFACE_STATE_UP = BIT(1),
671 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300672};
673
674enum mlx5_pci_status {
675 MLX5_PCI_STATUS_DISABLED,
676 MLX5_PCI_STATUS_ENABLED,
677};
678
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200679enum mlx5_pagefault_type_flags {
680 MLX5_PFAULT_REQUESTOR = 1 << 0,
681 MLX5_PFAULT_WRITE = 1 << 1,
682 MLX5_PFAULT_RDMA = 1 << 2,
683};
684
685/* Contains the details of a pagefault. */
686struct mlx5_pagefault {
687 u32 bytes_committed;
688 u32 token;
689 u8 event_subtype;
690 u8 type;
691 union {
692 /* Initiator or send message responder pagefault details. */
693 struct {
694 /* Received packet size, only valid for responders. */
695 u32 packet_size;
696 /*
697 * Number of resource holding WQE, depends on type.
698 */
699 u32 wq_num;
700 /*
701 * WQE index. Refers to either the send queue or
702 * receive queue, according to event_subtype.
703 */
704 u16 wqe_index;
705 } wqe;
706 /* RDMA responder pagefault details */
707 struct {
708 u32 r_key;
709 /*
710 * Received packet size, minimal size page fault
711 * resolution required for forward progress.
712 */
713 u32 packet_size;
714 u32 rdma_op_len;
715 u64 rdma_va;
716 } rdma;
717 };
718
719 struct mlx5_eq *eq;
720 struct work_struct work;
721};
722
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300723struct mlx5_td {
724 struct list_head tirs_list;
725 u32 tdn;
726};
727
728struct mlx5e_resources {
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300729 u32 pdn;
730 struct mlx5_td td;
731 struct mlx5_core_mkey mkey;
Saeed Mahameedaff26152017-03-25 00:52:05 +0300732 struct mlx5_sq_bfreg bfreg;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300733};
734
Eli Cohene126ba92013-07-07 17:25:49 +0300735struct mlx5_core_dev {
736 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300737 /* sync pci state */
738 struct mutex pci_status_mutex;
739 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300740 u8 rev_id;
741 char board_id[MLX5_BOARD_ID_LEN];
742 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300743 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
Gal Pressman71862562016-12-08 16:03:31 +0200744 struct {
Gal Pressman701052c2016-12-14 17:40:41 +0200745 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
746 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Gal Pressman71862562016-12-08 16:03:31 +0200747 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
748 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
749 } caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300750 phys_addr_t iseg_base;
751 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300752 enum mlx5_device_state state;
753 /* sync interface state */
754 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300755 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300756 void (*event) (struct mlx5_core_dev *dev,
757 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300758 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300759 struct mlx5_priv priv;
760 struct mlx5_profile *profile;
761 atomic_t num_qps;
Amir Vadaif62b8bb2015-05-28 22:28:48 +0300762 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300763 struct mlx5e_resources mlx5e_res;
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300764#ifdef CONFIG_RFS_ACCEL
765 struct cpu_rmap *rmap;
766#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300767};
768
769struct mlx5_db {
770 __be32 *db;
771 union {
772 struct mlx5_db_pgdir *pgdir;
773 struct mlx5_ib_user_db_page *user_page;
774 } u;
775 dma_addr_t dma;
776 int index;
777};
778
779enum {
Eli Cohene126ba92013-07-07 17:25:49 +0300780 MLX5_COMP_EQ_SIZE = 1024,
781};
782
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300783enum {
784 MLX5_PTYS_IB = 1 << 0,
785 MLX5_PTYS_EN = 1 << 2,
786};
787
Eli Cohene126ba92013-07-07 17:25:49 +0300788typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
789
Mohamad Haj Yahia73dd3a42017-02-23 11:19:36 +0200790enum {
791 MLX5_CMD_ENT_STATE_PENDING_COMP,
792};
793
Eli Cohene126ba92013-07-07 17:25:49 +0300794struct mlx5_cmd_work_ent {
Mohamad Haj Yahia73dd3a42017-02-23 11:19:36 +0200795 unsigned long state;
Eli Cohene126ba92013-07-07 17:25:49 +0300796 struct mlx5_cmd_msg *in;
797 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300798 void *uout;
799 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300800 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300801 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300802 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300803 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300804 struct completion done;
805 struct mlx5_cmd *cmd;
806 struct work_struct work;
807 struct mlx5_cmd_layout *lay;
808 int ret;
809 int page_queue;
810 u8 status;
811 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000812 u64 ts1;
813 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300814 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300815};
816
817struct mlx5_pas {
818 u64 pa;
819 u8 log_sz;
820};
821
Majd Dibbiny707c4602015-06-04 19:30:41 +0300822enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200823 MLX5_POLICY_DOWN = 0,
824 MLX5_POLICY_UP = 1,
825 MLX5_POLICY_FOLLOW = 2,
826 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300827};
828
829enum phy_port_state {
830 MLX5_AAA_111
831};
832
833struct mlx5_hca_vport_context {
834 u32 field_select;
835 bool sm_virt_aware;
836 bool has_smi;
837 bool has_raw;
838 enum port_state_policy policy;
839 enum phy_port_state phys_state;
840 enum ib_port_state vport_state;
841 u8 port_physical_state;
842 u64 sys_image_guid;
843 u64 port_guid;
844 u64 node_guid;
845 u32 cap_mask1;
846 u32 cap_mask1_perm;
847 u32 cap_mask2;
848 u32 cap_mask2_perm;
849 u16 lid;
850 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
851 u8 lmc;
852 u8 subnet_timeout;
853 u16 sm_lid;
854 u8 sm_sl;
855 u16 qkey_violation_counter;
856 u16 pkey_violation_counter;
857 bool grh_required;
858};
859
Eli Cohene126ba92013-07-07 17:25:49 +0300860static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
861{
Eli Cohene126ba92013-07-07 17:25:49 +0300862 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300863}
864
865extern struct workqueue_struct *mlx5_core_wq;
866
867#define STRUCT_FIELD(header, field) \
868 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
869 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
870
Eli Cohene126ba92013-07-07 17:25:49 +0300871static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
872{
873 return pci_get_drvdata(pdev);
874}
875
876extern struct dentry *mlx5_debugfs_root;
877
878static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
879{
880 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
881}
882
883static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
884{
885 return ioread32be(&dev->iseg->fw_rev) >> 16;
886}
887
888static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
889{
890 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
891}
892
893static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
894{
895 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
896}
897
898static inline void *mlx5_vzalloc(unsigned long size)
899{
Michal Hocko752ade62017-05-08 15:57:27 -0700900 return kvzalloc(size, GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300901}
902
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200903static inline u32 mlx5_base_mkey(const u32 key)
904{
905 return key & 0xffffff00u;
906}
907
Eli Cohene126ba92013-07-07 17:25:49 +0300908int mlx5_cmd_init(struct mlx5_core_dev *dev);
909void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
910void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
911void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300912
Eli Cohene126ba92013-07-07 17:25:49 +0300913int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
914 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300915int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
916 void *out, int out_size, mlx5_cmd_cbk_t callback,
917 void *context);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300918void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
919
920int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300921int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
922int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300923void mlx5_health_cleanup(struct mlx5_core_dev *dev);
924int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300925void mlx5_start_health_poll(struct mlx5_core_dev *dev);
926void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Mohamad Haj Yahia05ac2c02016-10-25 18:36:33 +0300927void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300928int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
929 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300930int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300931void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200932int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
933 struct mlx5_frag_buf *buf, int node);
934void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300935struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
936 gfp_t flags, int npages);
937void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
938 struct mlx5_cmd_mailbox *head);
939int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300940 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300941int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
942int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300943 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300944int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
945 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200946void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
947void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300948int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
949 struct mlx5_core_mkey *mkey,
950 u32 *in, int inlen,
951 u32 *out, int outlen,
952 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200953int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
954 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300955 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200956int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
957 struct mlx5_core_mkey *mkey);
958int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300959 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200960int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300961 u32 *mkey);
962int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
963int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400964int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300965 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300966void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
967void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
968int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
969void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
970void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300971 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300972int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300973int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
974void mlx5_register_debugfs(void);
975void mlx5_unregister_debugfs(void);
976int mlx5_eq_init(struct mlx5_core_dev *dev);
977void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
978void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
Tariq Toukan1c1b5222016-11-30 17:59:37 +0200979void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
Eli Cohene126ba92013-07-07 17:25:49 +0300980void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300981void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300982void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
983struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Mohamad Haj Yahia73dd3a42017-02-23 11:19:36 +0200984void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
Eli Cohene126ba92013-07-07 17:25:49 +0300985void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
986int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200987 int nent, u64 mask, const char *name,
Eli Cohen01187172017-01-03 23:55:24 +0200988 enum mlx5_eq_type type);
Eli Cohene126ba92013-07-07 17:25:49 +0300989int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
990int mlx5_start_eqs(struct mlx5_core_dev *dev);
991int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200992int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
993 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300994int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
995int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
996
997int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
998void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
999int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1000 int size_in, void *data_out, int size_out,
1001 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +03001002
Eli Cohene126ba92013-07-07 17:25:49 +03001003int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1004void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1005int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +03001006 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001007int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1008void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1009int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1010void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1011int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +03001012int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1013 int node);
Eli Cohene126ba92013-07-07 17:25:49 +03001014void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1015
Eli Cohene126ba92013-07-07 17:25:49 +03001016const char *mlx5_command_str(int command);
1017int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1018void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +02001019int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1020 int npsvs, u32 *sig_index);
1021int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +03001022void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +02001023int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1024 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +02001025int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1026 u8 port_num, void *out, size_t sz);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001027#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1028int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1029 u32 wq_num, u8 type, int error);
1030#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001031
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001032int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1033void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1034int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1035void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1036bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
Eli Cohena6d51b62017-01-03 23:55:23 +02001037int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1038 bool map_wc, bool fast_path);
1039void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001040
Eli Cohene3297242015-10-14 17:43:47 +03001041static inline int fw_initializing(struct mlx5_core_dev *dev)
1042{
1043 return ioread32be(&dev->iseg->initializing) >> 31;
1044}
1045
Eli Cohene126ba92013-07-07 17:25:49 +03001046static inline u32 mlx5_mkey_to_idx(u32 mkey)
1047{
1048 return mkey >> 8;
1049}
1050
1051static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1052{
1053 return mkey_idx << 8;
1054}
1055
Eli Cohen746b5582013-10-23 09:53:14 +03001056static inline u8 mlx5_mkey_variant(u32 mkey)
1057{
1058 return mkey & 0xff;
1059}
1060
Eli Cohene126ba92013-07-07 17:25:49 +03001061enum {
1062 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +03001063 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +03001064};
1065
1066enum {
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001067 MAX_UMR_CACHE_ENTRY = 20,
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001068 MLX5_IMR_MTT_CACHE_ENTRY,
1069 MLX5_IMR_KSM_CACHE_ENTRY,
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001070 MAX_MR_CACHE_ENTRIES
Eli Cohene126ba92013-07-07 17:25:49 +03001071};
1072
Saeed Mahameed64613d942015-04-02 17:07:34 +03001073enum {
1074 MLX5_INTERFACE_PROTOCOL_IB = 0,
1075 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1076};
1077
Jack Morgenstein9603b612014-07-28 23:30:22 +03001078struct mlx5_interface {
1079 void * (*add)(struct mlx5_core_dev *dev);
1080 void (*remove)(struct mlx5_core_dev *dev, void *context);
Mohamad Haj Yahia737a2342016-09-09 17:35:19 +03001081 int (*attach)(struct mlx5_core_dev *dev, void *context);
1082 void (*detach)(struct mlx5_core_dev *dev, void *context);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001083 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001084 enum mlx5_dev_event event, unsigned long param);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02001085 void (*pfault)(struct mlx5_core_dev *dev,
1086 void *context,
1087 struct mlx5_pagefault *pfault);
Saeed Mahameed64613d942015-04-02 17:07:34 +03001088 void * (*get_dev)(void *context);
1089 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +03001090 struct list_head list;
1091};
1092
Saeed Mahameed64613d942015-04-02 17:07:34 +03001093void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001094int mlx5_register_interface(struct mlx5_interface *intf);
1095void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +03001096int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001097
Aviv Heller3bc34f3b2016-05-09 10:38:42 +00001098int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1099int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +03001100bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +00001101struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Eli Cohen01187172017-01-03 23:55:24 +02001102struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1103void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
Aviv Heller7907f232016-04-17 16:57:32 +03001104
Erez Shitrit693dfd52017-04-27 17:01:34 +03001105#ifndef CONFIG_MLX5_CORE_IPOIB
1106static inline
1107struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1108 struct ib_device *ibdev,
1109 const char *name,
1110 void (*setup)(struct net_device *))
1111{
1112 return ERR_PTR(-EOPNOTSUPP);
1113}
1114
1115static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1116#else
1117struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1118 struct ib_device *ibdev,
1119 const char *name,
1120 void (*setup)(struct net_device *));
1121void mlx5_rdma_netdev_free(struct net_device *netdev);
1122#endif /* CONFIG_MLX5_CORE_IPOIB */
1123
Eli Cohene126ba92013-07-07 17:25:49 +03001124struct mlx5_profile {
1125 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +03001126 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +03001127 struct {
1128 int size;
1129 int limit;
1130 } mr_cache[MAX_MR_CACHE_ENTRIES];
1131};
1132
Eli Cohenfc50db92015-12-01 18:03:09 +02001133enum {
1134 MLX5_PCI_DEV_IS_VF = 1 << 0,
1135};
1136
1137static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1138{
1139 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1140}
1141
Majd Dibbiny707c4602015-06-04 19:30:41 +03001142static inline int mlx5_get_gid_table_len(u16 param)
1143{
1144 if (param > 4) {
1145 pr_warn("gid table length is zero\n");
1146 return 0;
1147 }
1148
1149 return 8 * (1 << param);
1150}
1151
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +03001152static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1153{
1154 return !!(dev->priv.rl_table.max_size);
1155}
1156
Eli Cohen020446e2015-10-08 17:13:58 +03001157enum {
1158 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1159};
1160
Eli Cohene126ba92013-07-07 17:25:49 +03001161#endif /* MLX5_DRIVER_H */