blob: bd56ca629b31e81fa309875591f22b58bdbf8743 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
142#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
143 u32 val = I915_READ(reg); \
144 if (val) { \
145 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
146 (reg), val); \
147 I915_WRITE((reg), 0xffffffff); \
148 POSTING_READ(reg); \
149 I915_WRITE((reg), 0xffffffff); \
150 POSTING_READ(reg); \
151 } \
152} while (0)
153
Paulo Zanoni35079892014-04-01 15:37:15 -0300154#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300155 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300156 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200157 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
158 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300159} while (0)
160
161#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300162 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200164 I915_WRITE(type##IMR, (imr_val)); \
165 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300166} while (0)
167
Imre Deakc9a9a262014-11-05 20:48:37 +0200168static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
169
Egbert Eich0706f172015-09-23 16:15:27 +0200170/* For display hotplug interrupt */
171static inline void
172i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
173 uint32_t mask,
174 uint32_t bits)
175{
176 uint32_t val;
177
178 assert_spin_locked(&dev_priv->irq_lock);
179 WARN_ON(bits & ~mask);
180
181 val = I915_READ(PORT_HOTPLUG_EN);
182 val &= ~mask;
183 val |= bits;
184 I915_WRITE(PORT_HOTPLUG_EN, val);
185}
186
187/**
188 * i915_hotplug_interrupt_update - update hotplug interrupt enable
189 * @dev_priv: driver private
190 * @mask: bits to update
191 * @bits: bits to enable
192 * NOTE: the HPD enable bits are modified both inside and outside
193 * of an interrupt context. To avoid that read-modify-write cycles
194 * interfer, these bits are protected by a spinlock. Since this
195 * function is usually not called from a context where the lock is
196 * held already, this function acquires the lock itself. A non-locking
197 * version is also available.
198 */
199void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
200 uint32_t mask,
201 uint32_t bits)
202{
203 spin_lock_irq(&dev_priv->irq_lock);
204 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
205 spin_unlock_irq(&dev_priv->irq_lock);
206}
207
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300208/**
209 * ilk_update_display_irq - update DEIMR
210 * @dev_priv: driver private
211 * @interrupt_mask: mask of interrupt bits to update
212 * @enabled_irq_mask: mask of interrupt bits to enable
213 */
214static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
215 uint32_t interrupt_mask,
216 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800217{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300218 uint32_t new_val;
219
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200220 assert_spin_locked(&dev_priv->irq_lock);
221
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 WARN_ON(enabled_irq_mask & ~interrupt_mask);
223
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700224 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300225 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 new_val = dev_priv->irq_mask;
228 new_val &= ~interrupt_mask;
229 new_val |= (~enabled_irq_mask & interrupt_mask);
230
231 if (new_val != dev_priv->irq_mask) {
232 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000233 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000234 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800235 }
236}
237
Daniel Vetter47339cd2014-09-30 10:56:46 +0200238void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300239ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
240{
241 ilk_update_display_irq(dev_priv, mask, mask);
242}
243
244void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300245ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800246{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300247 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800248}
249
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300250/**
251 * ilk_update_gt_irq - update GTIMR
252 * @dev_priv: driver private
253 * @interrupt_mask: mask of interrupt bits to update
254 * @enabled_irq_mask: mask of interrupt bits to enable
255 */
256static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
257 uint32_t interrupt_mask,
258 uint32_t enabled_irq_mask)
259{
260 assert_spin_locked(&dev_priv->irq_lock);
261
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100262 WARN_ON(enabled_irq_mask & ~interrupt_mask);
263
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700264 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300265 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300266
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300267 dev_priv->gt_irq_mask &= ~interrupt_mask;
268 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
269 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
270 POSTING_READ(GTIMR);
271}
272
Daniel Vetter480c8032014-07-16 09:49:40 +0200273void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300274{
275 ilk_update_gt_irq(dev_priv, mask, mask);
276}
277
Daniel Vetter480c8032014-07-16 09:49:40 +0200278void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300279{
280 ilk_update_gt_irq(dev_priv, mask, 0);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
284{
285 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
286}
287
Imre Deaka72fbc32014-11-05 20:48:31 +0200288static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
289{
290 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
291}
292
Imre Deakb900b942014-11-05 20:48:48 +0200293static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
294{
295 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
296}
297
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300298/**
299 * snb_update_pm_irq - update GEN6_PMIMR
300 * @dev_priv: driver private
301 * @interrupt_mask: mask of interrupt bits to update
302 * @enabled_irq_mask: mask of interrupt bits to enable
303 */
304static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
305 uint32_t interrupt_mask,
306 uint32_t enabled_irq_mask)
307{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300308 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300309
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100310 WARN_ON(enabled_irq_mask & ~interrupt_mask);
311
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300312 assert_spin_locked(&dev_priv->irq_lock);
313
Paulo Zanoni605cd252013-08-06 18:57:15 -0300314 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 new_val &= ~interrupt_mask;
316 new_val |= (~enabled_irq_mask & interrupt_mask);
317
Paulo Zanoni605cd252013-08-06 18:57:15 -0300318 if (new_val != dev_priv->pm_irq_mask) {
319 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200320 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
321 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300322 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323}
324
Daniel Vetter480c8032014-07-16 09:49:40 +0200325void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300326{
Imre Deak9939fba2014-11-20 23:01:47 +0200327 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
328 return;
329
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330 snb_update_pm_irq(dev_priv, mask, mask);
331}
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
334 uint32_t mask)
335{
336 snb_update_pm_irq(dev_priv, mask, 0);
337}
338
Daniel Vetter480c8032014-07-16 09:49:40 +0200339void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300340{
Imre Deak9939fba2014-11-20 23:01:47 +0200341 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
342 return;
343
344 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300345}
346
Imre Deak3cc134e2014-11-19 15:30:03 +0200347void gen6_reset_rps_interrupts(struct drm_device *dev)
348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 uint32_t reg = gen6_pm_iir(dev_priv);
351
352 spin_lock_irq(&dev_priv->irq_lock);
353 I915_WRITE(reg, dev_priv->pm_rps_events);
354 I915_WRITE(reg, dev_priv->pm_rps_events);
355 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200356 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200357 spin_unlock_irq(&dev_priv->irq_lock);
358}
359
Imre Deakb900b942014-11-05 20:48:48 +0200360void gen6_enable_rps_interrupts(struct drm_device *dev)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
363
364 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200365
Imre Deakb900b942014-11-05 20:48:48 +0200366 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200367 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200368 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200369 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
370 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200371 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200372
Imre Deakb900b942014-11-05 20:48:48 +0200373 spin_unlock_irq(&dev_priv->irq_lock);
374}
375
Imre Deak59d02a12014-12-19 19:33:26 +0200376u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
377{
378 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200379 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200380 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200381 *
382 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200383 */
384 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
385 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
386
387 if (INTEL_INFO(dev_priv)->gen >= 8)
388 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
389
390 return mask;
391}
392
Imre Deakb900b942014-11-05 20:48:48 +0200393void gen6_disable_rps_interrupts(struct drm_device *dev)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
399 spin_unlock_irq(&dev_priv->irq_lock);
400
401 cancel_work_sync(&dev_priv->rps.work);
402
Imre Deak9939fba2014-11-20 23:01:47 +0200403 spin_lock_irq(&dev_priv->irq_lock);
404
Imre Deak59d02a12014-12-19 19:33:26 +0200405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
407 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200408 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
409 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200410
411 spin_unlock_irq(&dev_priv->irq_lock);
412
413 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Ben Widawsky09610212014-05-15 20:58:08 +0300416/**
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300417 * bdw_update_port_irq - update DE port interrupt
418 * @dev_priv: driver private
419 * @interrupt_mask: mask of interrupt bits to update
420 * @enabled_irq_mask: mask of interrupt bits to enable
421 */
422static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
423 uint32_t interrupt_mask,
424 uint32_t enabled_irq_mask)
425{
426 uint32_t new_val;
427 uint32_t old_val;
428
429 assert_spin_locked(&dev_priv->irq_lock);
430
431 WARN_ON(enabled_irq_mask & ~interrupt_mask);
432
433 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
434 return;
435
436 old_val = I915_READ(GEN8_DE_PORT_IMR);
437
438 new_val = old_val;
439 new_val &= ~interrupt_mask;
440 new_val |= (~enabled_irq_mask & interrupt_mask);
441
442 if (new_val != old_val) {
443 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
444 POSTING_READ(GEN8_DE_PORT_IMR);
445 }
446}
447
448/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200449 * ibx_display_interrupt_update - update SDEIMR
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200454void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200457{
458 uint32_t sdeimr = I915_READ(SDEIMR);
459 sdeimr &= ~interrupt_mask;
460 sdeimr |= (~enabled_irq_mask & interrupt_mask);
461
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100462 WARN_ON(enabled_irq_mask & ~interrupt_mask);
463
Daniel Vetterfee884e2013-07-04 23:35:21 +0200464 assert_spin_locked(&dev_priv->irq_lock);
465
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700466 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300467 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300468
Daniel Vetterfee884e2013-07-04 23:35:21 +0200469 I915_WRITE(SDEIMR, sdeimr);
470 POSTING_READ(SDEIMR);
471}
Paulo Zanoni86642812013-04-12 17:57:57 -0300472
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100473static void
Imre Deak755e9012014-02-10 18:42:47 +0200474__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
475 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800476{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200477 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200478 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800479
Daniel Vetterb79480b2013-06-27 17:52:10 +0200480 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200481 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200482
Ville Syrjälä04feced2014-04-03 13:28:33 +0300483 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
484 status_mask & ~PIPESTAT_INT_STATUS_MASK,
485 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
486 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200487 return;
488
489 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200490 return;
491
Imre Deak91d181d2014-02-10 18:42:49 +0200492 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
493
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200494 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200495 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200496 I915_WRITE(reg, pipestat);
497 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800498}
499
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100500static void
Imre Deak755e9012014-02-10 18:42:47 +0200501__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
502 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800503{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200504 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200505 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800506
Daniel Vetterb79480b2013-06-27 17:52:10 +0200507 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200508 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200509
Ville Syrjälä04feced2014-04-03 13:28:33 +0300510 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
511 status_mask & ~PIPESTAT_INT_STATUS_MASK,
512 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
513 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak755e9012014-02-10 18:42:47 +0200516 if ((pipestat & enable_mask) == 0)
517 return;
518
Imre Deak91d181d2014-02-10 18:42:49 +0200519 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
520
Imre Deak755e9012014-02-10 18:42:47 +0200521 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200522 I915_WRITE(reg, pipestat);
523 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800524}
525
Imre Deak10c59c52014-02-10 18:42:48 +0200526static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
527{
528 u32 enable_mask = status_mask << 16;
529
530 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300531 * On pipe A we don't support the PSR interrupt yet,
532 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200533 */
534 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
535 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300536 /*
537 * On pipe B and C we don't support the PSR interrupt yet, on pipe
538 * A the same bit is for perf counters which we don't use either.
539 */
540 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
541 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200542
543 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
544 SPRITE0_FLIP_DONE_INT_EN_VLV |
545 SPRITE1_FLIP_DONE_INT_EN_VLV);
546 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
547 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
548 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
549 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
550
551 return enable_mask;
552}
553
Imre Deak755e9012014-02-10 18:42:47 +0200554void
555i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556 u32 status_mask)
557{
558 u32 enable_mask;
559
Imre Deak10c59c52014-02-10 18:42:48 +0200560 if (IS_VALLEYVIEW(dev_priv->dev))
561 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
562 status_mask);
563 else
564 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200565 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
566}
567
568void
569i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
570 u32 status_mask)
571{
572 u32 enable_mask;
573
Imre Deak10c59c52014-02-10 18:42:48 +0200574 if (IS_VALLEYVIEW(dev_priv->dev))
575 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
576 status_mask);
577 else
578 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200579 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
580}
581
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000582/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300583 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200584 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000585 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300586static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000587{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300588 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000589
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300590 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
591 return;
592
Daniel Vetter13321782014-09-15 14:55:29 +0200593 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000594
Imre Deak755e9012014-02-10 18:42:47 +0200595 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300596 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200597 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200598 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599
Daniel Vetter13321782014-09-15 14:55:29 +0200600 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000601}
602
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300603/*
604 * This timing diagram depicts the video signal in and
605 * around the vertical blanking period.
606 *
607 * Assumptions about the fictitious mode used in this example:
608 * vblank_start >= 3
609 * vsync_start = vblank_start + 1
610 * vsync_end = vblank_start + 2
611 * vtotal = vblank_start + 3
612 *
613 * start of vblank:
614 * latch double buffered registers
615 * increment frame counter (ctg+)
616 * generate start of vblank interrupt (gen4+)
617 * |
618 * | frame start:
619 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
620 * | may be shifted forward 1-3 extra lines via PIPECONF
621 * | |
622 * | | start of vsync:
623 * | | generate vsync interrupt
624 * | | |
625 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
626 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
627 * ----va---> <-----------------vb--------------------> <--------va-------------
628 * | | <----vs-----> |
629 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
630 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
631 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
632 * | | |
633 * last visible pixel first visible pixel
634 * | increment frame counter (gen3/4)
635 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
636 *
637 * x = horizontal active
638 * _ = horizontal blanking
639 * hs = horizontal sync
640 * va = vertical active
641 * vb = vertical blanking
642 * vs = vertical sync
643 * vbs = vblank_start (number)
644 *
645 * Summary:
646 * - most events happen at the start of horizontal sync
647 * - frame start happens at the start of horizontal blank, 1-4 lines
648 * (depending on PIPECONF settings) after the start of vblank
649 * - gen3/4 pixel and frame counter are synchronized with the start
650 * of horizontal active on the first line of vertical active
651 */
652
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300653static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
654{
655 /* Gen2 doesn't have a hardware frame counter */
656 return 0;
657}
658
Keith Packard42f52ef2008-10-18 19:39:29 -0700659/* Called from drm generic code, passed a 'crtc', which
660 * we use as a pipe index
661 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700662static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700663{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300664 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700665 unsigned long high_frame;
666 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300667 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100668 struct intel_crtc *intel_crtc =
669 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200670 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700671
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100672 htotal = mode->crtc_htotal;
673 hsync_start = mode->crtc_hsync_start;
674 vbl_start = mode->crtc_vblank_start;
675 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
676 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300677
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300678 /* Convert to pixel count */
679 vbl_start *= htotal;
680
681 /* Start of vblank event occurs at start of hsync */
682 vbl_start -= htotal - hsync_start;
683
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800684 high_frame = PIPEFRAME(pipe);
685 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100686
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687 /*
688 * High & low register fields aren't synchronized, so make sure
689 * we get a low value that's stable across two reads of the high
690 * register.
691 */
692 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100693 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300694 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100695 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700696 } while (high1 != high2);
697
Chris Wilson5eddb702010-09-11 13:48:45 +0100698 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300699 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100700 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300701
702 /*
703 * The frame counter increments at beginning of active.
704 * Cook up a vblank counter by also checking the pixel
705 * counter against vblank start.
706 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200707 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700708}
709
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700710static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800711{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300712 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800713 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800714
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800715 return I915_READ(reg);
716}
717
Mario Kleinerad3543e2013-10-30 05:13:08 +0100718/* raw reads, only for fast reads of display block, no need for forcewake etc. */
719#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100720
Ville Syrjäläa225f072014-04-29 13:35:45 +0300721static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
722{
723 struct drm_device *dev = crtc->base.dev;
724 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200725 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300726 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300727 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300728
Ville Syrjälä80715b22014-05-15 20:23:23 +0300729 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300730 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
731 vtotal /= 2;
732
733 if (IS_GEN2(dev))
734 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
735 else
736 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
737
738 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700739 * On HSW, the DSL reg (0x70000) appears to return 0 if we
740 * read it just before the start of vblank. So try it again
741 * so we don't accidentally end up spanning a vblank frame
742 * increment, causing the pipe_update_end() code to squak at us.
743 *
744 * The nature of this problem means we can't simply check the ISR
745 * bit and return the vblank start value; nor can we use the scanline
746 * debug register in the transcoder as it appears to have the same
747 * problem. We may need to extend this to include other platforms,
748 * but so far testing only shows the problem on HSW.
749 */
750 if (IS_HASWELL(dev) && !position) {
751 int i, temp;
752
753 for (i = 0; i < 100; i++) {
754 udelay(1);
755 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
756 DSL_LINEMASK_GEN3;
757 if (temp != position) {
758 position = temp;
759 break;
760 }
761 }
762 }
763
764 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300765 * See update_scanline_offset() for the details on the
766 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300767 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300768 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300769}
770
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700771static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200772 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300773 ktime_t *stime, ktime_t *etime,
774 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100775{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300776 struct drm_i915_private *dev_priv = dev->dev_private;
777 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300779 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300780 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781 bool in_vbl = true;
782 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100783 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100784
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200785 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100786 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800787 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100788 return 0;
789 }
790
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300791 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300792 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300793 vtotal = mode->crtc_vtotal;
794 vbl_start = mode->crtc_vblank_start;
795 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100796
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200797 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
798 vbl_start = DIV_ROUND_UP(vbl_start, 2);
799 vbl_end /= 2;
800 vtotal /= 2;
801 }
802
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300803 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
804
Mario Kleinerad3543e2013-10-30 05:13:08 +0100805 /*
806 * Lock uncore.lock, as we will do multiple timing critical raw
807 * register reads, potentially with preemption disabled, so the
808 * following code must not block on uncore.lock.
809 */
810 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300811
Mario Kleinerad3543e2013-10-30 05:13:08 +0100812 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
813
814 /* Get optional system timestamp before query. */
815 if (stime)
816 *stime = ktime_get();
817
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300818 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100819 /* No obvious pixelcount register. Only query vertical
820 * scanout position from Display scan line register.
821 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300822 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100823 } else {
824 /* Have access to pixelcount since start of frame.
825 * We can split this into vertical and horizontal
826 * scanout position.
827 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100828 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100829
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300830 /* convert to pixel counts */
831 vbl_start *= htotal;
832 vbl_end *= htotal;
833 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300834
835 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300836 * In interlaced modes, the pixel counter counts all pixels,
837 * so one field will have htotal more pixels. In order to avoid
838 * the reported position from jumping backwards when the pixel
839 * counter is beyond the length of the shorter field, just
840 * clamp the position the length of the shorter field. This
841 * matches how the scanline counter based position works since
842 * the scanline counter doesn't count the two half lines.
843 */
844 if (position >= vtotal)
845 position = vtotal - 1;
846
847 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300848 * Start of vblank interrupt is triggered at start of hsync,
849 * just prior to the first active line of vblank. However we
850 * consider lines to start at the leading edge of horizontal
851 * active. So, should we get here before we've crossed into
852 * the horizontal active of the first line in vblank, we would
853 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
854 * always add htotal-hsync_start to the current pixel position.
855 */
856 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300857 }
858
Mario Kleinerad3543e2013-10-30 05:13:08 +0100859 /* Get optional system timestamp after query. */
860 if (etime)
861 *etime = ktime_get();
862
863 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
864
865 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
866
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300867 in_vbl = position >= vbl_start && position < vbl_end;
868
869 /*
870 * While in vblank, position will be negative
871 * counting up towards 0 at vbl_end. And outside
872 * vblank, position will be positive counting
873 * up since vbl_end.
874 */
875 if (position >= vbl_start)
876 position -= vbl_end;
877 else
878 position += vtotal - vbl_end;
879
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300880 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300881 *vpos = position;
882 *hpos = 0;
883 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100884 *vpos = position / htotal;
885 *hpos = position - (*vpos * htotal);
886 }
887
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100888 /* In vblank? */
889 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200890 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100891
892 return ret;
893}
894
Ville Syrjäläa225f072014-04-29 13:35:45 +0300895int intel_get_crtc_scanline(struct intel_crtc *crtc)
896{
897 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
898 unsigned long irqflags;
899 int position;
900
901 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
902 position = __intel_get_crtc_scanline(crtc);
903 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
904
905 return position;
906}
907
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700908static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100909 int *max_error,
910 struct timeval *vblank_time,
911 unsigned flags)
912{
Chris Wilson4041b852011-01-22 10:07:56 +0000913 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700915 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000916 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917 return -EINVAL;
918 }
919
920 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000921 crtc = intel_get_crtc_for_pipe(dev, pipe);
922 if (crtc == NULL) {
923 DRM_ERROR("Invalid crtc %d\n", pipe);
924 return -EINVAL;
925 }
926
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200927 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000928 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
929 return -EBUSY;
930 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100931
932 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000933 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
934 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200935 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100936}
937
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200938static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800939{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300940 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000941 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200942 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200943
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200944 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800945
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200946 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
947
Daniel Vetter20e4d402012-08-08 23:35:39 +0200948 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200949
Jesse Barnes7648fa92010-05-20 14:28:11 -0700950 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000951 busy_up = I915_READ(RCPREVBSYTUPAVG);
952 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800953 max_avg = I915_READ(RCBMAXAVG);
954 min_avg = I915_READ(RCBMINAVG);
955
956 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000957 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200958 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
959 new_delay = dev_priv->ips.cur_delay - 1;
960 if (new_delay < dev_priv->ips.max_delay)
961 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000962 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200963 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
964 new_delay = dev_priv->ips.cur_delay + 1;
965 if (new_delay > dev_priv->ips.min_delay)
966 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800967 }
968
Jesse Barnes7648fa92010-05-20 14:28:11 -0700969 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200970 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800971
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200972 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200973
Jesse Barnesf97108d2010-01-29 11:27:07 -0800974 return;
975}
976
Chris Wilson74cdb332015-04-07 16:21:05 +0100977static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100978{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100979 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000980 return;
981
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000982 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000983
Chris Wilson549f7362010-10-19 11:19:32 +0100984 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100985}
986
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000987static void vlv_c0_read(struct drm_i915_private *dev_priv,
988 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400989{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000990 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
991 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
992 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400993}
994
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000995static bool vlv_c0_above(struct drm_i915_private *dev_priv,
996 const struct intel_rps_ei *old,
997 const struct intel_rps_ei *now,
998 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400999{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001000 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001001 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001002
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001003 if (old->cz_clock == 0)
1004 return false;
Deepak S31685c22014-07-03 17:33:01 -04001005
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001006 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1007 mul <<= 8;
1008
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001009 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001010 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001011
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012 /* Workload can be split between render + media, e.g. SwapBuffers
1013 * being blitted in X after being rendered in mesa. To account for
1014 * this we need to combine both engines into our activity counter.
1015 */
1016 c0 = now->render_c0 - old->render_c0;
1017 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001018 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001019
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001020 return c0 >= time;
1021}
Deepak S31685c22014-07-03 17:33:01 -04001022
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001023void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1024{
1025 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1026 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001027}
1028
1029static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1030{
1031 struct intel_rps_ei now;
1032 u32 events = 0;
1033
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001034 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001035 return 0;
1036
1037 vlv_c0_read(dev_priv, &now);
1038 if (now.cz_clock == 0)
1039 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001040
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1042 if (!vlv_c0_above(dev_priv,
1043 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001044 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001045 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1046 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001047 }
1048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1050 if (vlv_c0_above(dev_priv,
1051 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001052 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001053 events |= GEN6_PM_RP_UP_THRESHOLD;
1054 dev_priv->rps.up_ei = now;
1055 }
1056
1057 return events;
Deepak S31685c22014-07-03 17:33:01 -04001058}
1059
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001060static bool any_waiters(struct drm_i915_private *dev_priv)
1061{
1062 struct intel_engine_cs *ring;
1063 int i;
1064
1065 for_each_ring(ring, dev_priv, i)
1066 if (ring->irq_refcount)
1067 return true;
1068
1069 return false;
1070}
1071
Ben Widawsky4912d042011-04-25 11:25:20 -07001072static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001073{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001074 struct drm_i915_private *dev_priv =
1075 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001076 bool client_boost;
1077 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001078 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001079
Daniel Vetter59cdb632013-07-04 23:35:28 +02001080 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001081 /* Speed up work cancelation during disabling rps interrupts. */
1082 if (!dev_priv->rps.interrupts_enabled) {
1083 spin_unlock_irq(&dev_priv->irq_lock);
1084 return;
1085 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001086 pm_iir = dev_priv->rps.pm_iir;
1087 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001088 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1089 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001090 client_boost = dev_priv->rps.client_boost;
1091 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001092 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001093
Paulo Zanoni60611c12013-08-15 11:50:01 -03001094 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301095 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001096
Chris Wilson8d3afd72015-05-21 21:01:47 +01001097 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001098 return;
1099
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001100 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001101
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001102 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1103
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001104 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001105 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001106 min = dev_priv->rps.min_freq_softlimit;
1107 max = dev_priv->rps.max_freq_softlimit;
1108
1109 if (client_boost) {
1110 new_delay = dev_priv->rps.max_freq_softlimit;
1111 adj = 0;
1112 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001113 if (adj > 0)
1114 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001115 else /* CHV needs even encode values */
1116 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001117 /*
1118 * For better performance, jump directly
1119 * to RPe if we're below it.
1120 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001121 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001122 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001123 adj = 0;
1124 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001125 } else if (any_waiters(dev_priv)) {
1126 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001127 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001128 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1129 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001130 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001131 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001132 adj = 0;
1133 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1134 if (adj < 0)
1135 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001136 else /* CHV needs even encode values */
1137 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001138 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001139 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001140 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001141
Chris Wilsonedcf2842015-04-07 16:20:29 +01001142 dev_priv->rps.last_adj = adj;
1143
Ben Widawsky79249632012-09-07 19:43:42 -07001144 /* sysfs frequency interfaces may have snuck in while servicing the
1145 * interrupt
1146 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001147 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001148 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301149
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001150 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001151
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001152 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001153}
1154
Ben Widawskye3689192012-05-25 16:56:22 -07001155
1156/**
1157 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1158 * occurred.
1159 * @work: workqueue struct
1160 *
1161 * Doesn't actually do anything except notify userspace. As a consequence of
1162 * this event, userspace should try to remap the bad rows since statistically
1163 * it is likely the same row is more likely to go bad again.
1164 */
1165static void ivybridge_parity_work(struct work_struct *work)
1166{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001167 struct drm_i915_private *dev_priv =
1168 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001169 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001170 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001171 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001172 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001173
1174 /* We must turn off DOP level clock gating to access the L3 registers.
1175 * In order to prevent a get/put style interface, acquire struct mutex
1176 * any time we access those registers.
1177 */
1178 mutex_lock(&dev_priv->dev->struct_mutex);
1179
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001180 /* If we've screwed up tracking, just let the interrupt fire again */
1181 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1182 goto out;
1183
Ben Widawskye3689192012-05-25 16:56:22 -07001184 misccpctl = I915_READ(GEN7_MISCCPCTL);
1185 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1186 POSTING_READ(GEN7_MISCCPCTL);
1187
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001188 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1189 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001190
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001191 slice--;
1192 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1193 break;
1194
1195 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1196
1197 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1198
1199 error_status = I915_READ(reg);
1200 row = GEN7_PARITY_ERROR_ROW(error_status);
1201 bank = GEN7_PARITY_ERROR_BANK(error_status);
1202 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1203
1204 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1205 POSTING_READ(reg);
1206
1207 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1208 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1209 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1210 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1211 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1212 parity_event[5] = NULL;
1213
Dave Airlie5bdebb12013-10-11 14:07:25 +10001214 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001215 KOBJ_CHANGE, parity_event);
1216
1217 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1218 slice, row, bank, subbank);
1219
1220 kfree(parity_event[4]);
1221 kfree(parity_event[3]);
1222 kfree(parity_event[2]);
1223 kfree(parity_event[1]);
1224 }
Ben Widawskye3689192012-05-25 16:56:22 -07001225
1226 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1227
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228out:
1229 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001230 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001231 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001232 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001233
1234 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001235}
1236
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001237static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001238{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001239 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001240
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001241 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001242 return;
1243
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001244 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001245 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001246 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001247
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248 iir &= GT_PARITY_ERROR(dev);
1249 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1250 dev_priv->l3_parity.which_slice |= 1 << 1;
1251
1252 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1253 dev_priv->l3_parity.which_slice |= 1 << 0;
1254
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001255 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001256}
1257
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001258static void ilk_gt_irq_handler(struct drm_device *dev,
1259 struct drm_i915_private *dev_priv,
1260 u32 gt_iir)
1261{
1262 if (gt_iir &
1263 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001264 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001265 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001266 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001267}
1268
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001269static void snb_gt_irq_handler(struct drm_device *dev,
1270 struct drm_i915_private *dev_priv,
1271 u32 gt_iir)
1272{
1273
Ben Widawskycc609d52013-05-28 19:22:29 -07001274 if (gt_iir &
1275 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001276 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001277 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001278 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001279 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001280 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001281
Ben Widawskycc609d52013-05-28 19:22:29 -07001282 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1283 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001284 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1285 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 if (gt_iir & GT_PARITY_ERROR(dev))
1288 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001289}
1290
Chris Wilson74cdb332015-04-07 16:21:05 +01001291static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001292 u32 master_ctl)
1293{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001294 irqreturn_t ret = IRQ_NONE;
1295
1296 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001297 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001298 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001299 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001300 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001301
Chris Wilson74cdb332015-04-07 16:21:05 +01001302 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1303 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1304 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1305 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001306
Chris Wilson74cdb332015-04-07 16:21:05 +01001307 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1308 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1309 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1310 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001311 } else
1312 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1313 }
1314
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001315 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001316 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001317 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001318 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001319 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001320
Chris Wilson74cdb332015-04-07 16:21:05 +01001321 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1322 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1323 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1324 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001325
Chris Wilson74cdb332015-04-07 16:21:05 +01001326 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1327 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1328 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1329 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330 } else
1331 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1332 }
1333
Chris Wilson74cdb332015-04-07 16:21:05 +01001334 if (master_ctl & GEN8_GT_VECS_IRQ) {
1335 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1336 if (tmp) {
1337 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1338 ret = IRQ_HANDLED;
1339
1340 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1341 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1342 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1343 notify_ring(&dev_priv->ring[VECS]);
1344 } else
1345 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1346 }
1347
Ben Widawsky09610212014-05-15 20:58:08 +03001348 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001349 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001350 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001351 I915_WRITE_FW(GEN8_GT_IIR(2),
1352 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001353 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001354 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001355 } else
1356 DRM_ERROR("The master control interrupt lied (PM)!\n");
1357 }
1358
Ben Widawskyabd58f02013-11-02 21:07:09 -07001359 return ret;
1360}
1361
Imre Deak63c88d22015-07-20 14:43:39 -07001362static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1363{
1364 switch (port) {
1365 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001366 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001367 case PORT_B:
1368 return val & PORTB_HOTPLUG_LONG_DETECT;
1369 case PORT_C:
1370 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001371 default:
1372 return false;
1373 }
1374}
1375
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001376static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1377{
1378 switch (port) {
1379 case PORT_E:
1380 return val & PORTE_HOTPLUG_LONG_DETECT;
1381 default:
1382 return false;
1383 }
1384}
1385
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001386static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1387{
1388 switch (port) {
1389 case PORT_A:
1390 return val & PORTA_HOTPLUG_LONG_DETECT;
1391 case PORT_B:
1392 return val & PORTB_HOTPLUG_LONG_DETECT;
1393 case PORT_C:
1394 return val & PORTC_HOTPLUG_LONG_DETECT;
1395 case PORT_D:
1396 return val & PORTD_HOTPLUG_LONG_DETECT;
1397 default:
1398 return false;
1399 }
1400}
1401
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001402static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1403{
1404 switch (port) {
1405 case PORT_A:
1406 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1407 default:
1408 return false;
1409 }
1410}
1411
Jani Nikula676574d2015-05-28 15:43:53 +03001412static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001413{
1414 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001415 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001416 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001417 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001418 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001419 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001420 return val & PORTD_HOTPLUG_LONG_DETECT;
1421 default:
1422 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001423 }
1424}
1425
Jani Nikula676574d2015-05-28 15:43:53 +03001426static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001427{
1428 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001429 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001430 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001431 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001432 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001433 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001434 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1435 default:
1436 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001437 }
1438}
1439
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001440/*
1441 * Get a bit mask of pins that have triggered, and which ones may be long.
1442 * This can be called multiple times with the same masks to accumulate
1443 * hotplug detection results from several registers.
1444 *
1445 * Note that the caller is expected to zero out the masks initially.
1446 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001447static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001448 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001449 const u32 hpd[HPD_NUM_PINS],
1450 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001451{
Jani Nikula8c841e52015-06-18 13:06:17 +03001452 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001453 int i;
1454
Jani Nikula676574d2015-05-28 15:43:53 +03001455 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001456 if ((hpd[i] & hotplug_trigger) == 0)
1457 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001458
Jani Nikula8c841e52015-06-18 13:06:17 +03001459 *pin_mask |= BIT(i);
1460
Imre Deakcc24fcd2015-07-21 15:32:45 -07001461 if (!intel_hpd_pin_to_port(i, &port))
1462 continue;
1463
Imre Deakfd63e2a2015-07-21 15:32:44 -07001464 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001465 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001466 }
1467
1468 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1469 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1470
1471}
1472
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001473static void gmbus_irq_handler(struct drm_device *dev)
1474{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001475 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001476
Daniel Vetter28c70f12012-12-01 13:53:45 +01001477 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001478}
1479
Daniel Vetterce99c252012-12-01 13:53:47 +01001480static void dp_aux_irq_handler(struct drm_device *dev)
1481{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001482 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001483
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001484 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001485}
1486
Shuang He8bf1e9f2013-10-15 18:55:27 +01001487#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001488static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1489 uint32_t crc0, uint32_t crc1,
1490 uint32_t crc2, uint32_t crc3,
1491 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001492{
1493 struct drm_i915_private *dev_priv = dev->dev_private;
1494 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1495 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001496 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001497
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001498 spin_lock(&pipe_crc->lock);
1499
Damien Lespiau0c912c72013-10-15 18:55:37 +01001500 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001501 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001502 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001503 return;
1504 }
1505
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001506 head = pipe_crc->head;
1507 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001508
1509 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001510 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001511 DRM_ERROR("CRC buffer overflowing\n");
1512 return;
1513 }
1514
1515 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001516
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001517 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001518 entry->crc[0] = crc0;
1519 entry->crc[1] = crc1;
1520 entry->crc[2] = crc2;
1521 entry->crc[3] = crc3;
1522 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001523
1524 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001525 pipe_crc->head = head;
1526
1527 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001528
1529 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001530}
Daniel Vetter277de952013-10-18 16:37:07 +02001531#else
1532static inline void
1533display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1534 uint32_t crc0, uint32_t crc1,
1535 uint32_t crc2, uint32_t crc3,
1536 uint32_t crc4) {}
1537#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001538
Daniel Vetter277de952013-10-18 16:37:07 +02001539
1540static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001541{
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543
Daniel Vetter277de952013-10-18 16:37:07 +02001544 display_pipe_crc_irq_handler(dev, pipe,
1545 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1546 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001547}
1548
Daniel Vetter277de952013-10-18 16:37:07 +02001549static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001550{
1551 struct drm_i915_private *dev_priv = dev->dev_private;
1552
Daniel Vetter277de952013-10-18 16:37:07 +02001553 display_pipe_crc_irq_handler(dev, pipe,
1554 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1555 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1556 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1557 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1558 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001559}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001560
Daniel Vetter277de952013-10-18 16:37:07 +02001561static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001562{
1563 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001564 uint32_t res1, res2;
1565
1566 if (INTEL_INFO(dev)->gen >= 3)
1567 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1568 else
1569 res1 = 0;
1570
1571 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1572 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1573 else
1574 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001575
Daniel Vetter277de952013-10-18 16:37:07 +02001576 display_pipe_crc_irq_handler(dev, pipe,
1577 I915_READ(PIPE_CRC_RES_RED(pipe)),
1578 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1579 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1580 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001581}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001582
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001583/* The RPS events need forcewake, so we add them to a work queue and mask their
1584 * IMR bits until the work is done. Other interrupts can be processed without
1585 * the work queue. */
1586static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001587{
Deepak Sa6706b42014-03-15 20:23:22 +05301588 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001589 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001590 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001591 if (dev_priv->rps.interrupts_enabled) {
1592 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1593 queue_work(dev_priv->wq, &dev_priv->rps.work);
1594 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001595 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001596 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001597
Imre Deakc9a9a262014-11-05 20:48:37 +02001598 if (INTEL_INFO(dev_priv)->gen >= 8)
1599 return;
1600
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001601 if (HAS_VEBOX(dev_priv->dev)) {
1602 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001603 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001604
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001605 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1606 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001607 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001608}
1609
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001610static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1611{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001612 if (!drm_handle_vblank(dev, pipe))
1613 return false;
1614
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001615 return true;
1616}
1617
Imre Deakc1874ed2014-02-04 21:35:46 +02001618static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1619{
1620 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001621 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001622 int pipe;
1623
Imre Deak58ead0d2014-02-04 21:35:47 +02001624 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001625 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001626 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001627 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001628
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001629 /*
1630 * PIPESTAT bits get signalled even when the interrupt is
1631 * disabled with the mask bits, and some of the status bits do
1632 * not generate interrupts at all (like the underrun bit). Hence
1633 * we need to be careful that we only handle what we want to
1634 * handle.
1635 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001636
1637 /* fifo underruns are filterered in the underrun handler. */
1638 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001639
1640 switch (pipe) {
1641 case PIPE_A:
1642 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1643 break;
1644 case PIPE_B:
1645 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1646 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001647 case PIPE_C:
1648 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1649 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001650 }
1651 if (iir & iir_bit)
1652 mask |= dev_priv->pipestat_irq_mask[pipe];
1653
1654 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001655 continue;
1656
1657 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001658 mask |= PIPESTAT_INT_ENABLE_MASK;
1659 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001660
1661 /*
1662 * Clear the PIPE*STAT regs before the IIR
1663 */
Imre Deak91d181d2014-02-10 18:42:49 +02001664 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1665 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001666 I915_WRITE(reg, pipe_stats[pipe]);
1667 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001668 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001669
Damien Lespiau055e3932014-08-18 13:49:10 +01001670 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001671 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1672 intel_pipe_handle_vblank(dev, pipe))
1673 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001674
Imre Deak579a9b02014-02-04 21:35:48 +02001675 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001676 intel_prepare_page_flip(dev, pipe);
1677 intel_finish_page_flip(dev, pipe);
1678 }
1679
1680 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1681 i9xx_pipe_crc_irq_handler(dev, pipe);
1682
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001683 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1684 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001685 }
1686
1687 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1688 gmbus_irq_handler(dev);
1689}
1690
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001691static void i9xx_hpd_irq_handler(struct drm_device *dev)
1692{
1693 struct drm_i915_private *dev_priv = dev->dev_private;
1694 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001695 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001696
Jani Nikula0d2e4292015-05-27 15:03:39 +03001697 if (!hotplug_status)
1698 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001699
Jani Nikula0d2e4292015-05-27 15:03:39 +03001700 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1701 /*
1702 * Make sure hotplug status is cleared before we clear IIR, or else we
1703 * may miss hotplug events.
1704 */
1705 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001706
Jani Nikula0d2e4292015-05-27 15:03:39 +03001707 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1708 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001709
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001710 if (hotplug_trigger) {
1711 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1712 hotplug_trigger, hpd_status_g4x,
1713 i9xx_port_hotplug_long_detect);
1714
1715 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1716 }
Jani Nikula369712e2015-05-27 15:03:40 +03001717
1718 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1719 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001720 } else {
1721 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001722
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001723 if (hotplug_trigger) {
1724 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001725 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001726 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001727 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1728 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001729 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001730}
1731
Daniel Vetterff1f5252012-10-02 15:10:55 +02001732static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001733{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001734 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001736 u32 iir, gt_iir, pm_iir;
1737 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001738
Imre Deak2dd2a882015-02-24 11:14:30 +02001739 if (!intel_irqs_enabled(dev_priv))
1740 return IRQ_NONE;
1741
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001742 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001743 /* Find, clear, then process each source of interrupt */
1744
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001745 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001746 if (gt_iir)
1747 I915_WRITE(GTIIR, gt_iir);
1748
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001749 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001750 if (pm_iir)
1751 I915_WRITE(GEN6_PMIIR, pm_iir);
1752
1753 iir = I915_READ(VLV_IIR);
1754 if (iir) {
1755 /* Consume port before clearing IIR or we'll miss events */
1756 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1757 i9xx_hpd_irq_handler(dev);
1758 I915_WRITE(VLV_IIR, iir);
1759 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001760
1761 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1762 goto out;
1763
1764 ret = IRQ_HANDLED;
1765
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001766 if (gt_iir)
1767 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001768 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001769 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001770 /* Call regardless, as some status bits might not be
1771 * signalled in iir */
1772 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001773 }
1774
1775out:
1776 return ret;
1777}
1778
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001779static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1780{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001781 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001782 struct drm_i915_private *dev_priv = dev->dev_private;
1783 u32 master_ctl, iir;
1784 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001785
Imre Deak2dd2a882015-02-24 11:14:30 +02001786 if (!intel_irqs_enabled(dev_priv))
1787 return IRQ_NONE;
1788
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001789 for (;;) {
1790 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1791 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001792
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001793 if (master_ctl == 0 && iir == 0)
1794 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001795
Oscar Mateo27b6c122014-06-16 16:11:00 +01001796 ret = IRQ_HANDLED;
1797
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001798 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001799
Oscar Mateo27b6c122014-06-16 16:11:00 +01001800 /* Find, clear, then process each source of interrupt */
1801
1802 if (iir) {
1803 /* Consume port before clearing IIR or we'll miss events */
1804 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1805 i9xx_hpd_irq_handler(dev);
1806 I915_WRITE(VLV_IIR, iir);
1807 }
1808
Chris Wilson74cdb332015-04-07 16:21:05 +01001809 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001810
Oscar Mateo27b6c122014-06-16 16:11:00 +01001811 /* Call regardless, as some status bits might not be
1812 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001813 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001814
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001815 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1816 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001817 }
1818
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001819 return ret;
1820}
1821
Ville Syrjälä40e56412015-08-27 23:56:10 +03001822static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1823 const u32 hpd[HPD_NUM_PINS])
1824{
1825 struct drm_i915_private *dev_priv = to_i915(dev);
1826 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1827
1828 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1829 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1830
1831 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1832 dig_hotplug_reg, hpd,
1833 pch_port_hotplug_long_detect);
1834
1835 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1836}
1837
Adam Jackson23e81d62012-06-06 15:45:44 -04001838static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001839{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001840 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001841 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001842 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001843
Ville Syrjälä40e56412015-08-27 23:56:10 +03001844 if (hotplug_trigger)
1845 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001846
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001847 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1848 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1849 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001850 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001851 port_name(port));
1852 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001853
Daniel Vetterce99c252012-12-01 13:53:47 +01001854 if (pch_iir & SDE_AUX_MASK)
1855 dp_aux_irq_handler(dev);
1856
Jesse Barnes776ad802011-01-04 15:09:39 -08001857 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001858 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001859
1860 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1861 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1862
1863 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1864 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1865
1866 if (pch_iir & SDE_POISON)
1867 DRM_ERROR("PCH poison interrupt\n");
1868
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001869 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001870 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001871 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1872 pipe_name(pipe),
1873 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001874
1875 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1876 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1877
1878 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1879 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1880
Jesse Barnes776ad802011-01-04 15:09:39 -08001881 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001882 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001883
1884 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001885 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001886}
1887
1888static void ivb_err_int_handler(struct drm_device *dev)
1889{
1890 struct drm_i915_private *dev_priv = dev->dev_private;
1891 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001892 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001893
Paulo Zanonide032bf2013-04-12 17:57:58 -03001894 if (err_int & ERR_INT_POISON)
1895 DRM_ERROR("Poison interrupt\n");
1896
Damien Lespiau055e3932014-08-18 13:49:10 +01001897 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001898 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1899 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001900
Daniel Vetter5a69b892013-10-16 22:55:52 +02001901 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1902 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001903 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001904 else
Daniel Vetter277de952013-10-18 16:37:07 +02001905 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001906 }
1907 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001908
Paulo Zanoni86642812013-04-12 17:57:57 -03001909 I915_WRITE(GEN7_ERR_INT, err_int);
1910}
1911
1912static void cpt_serr_int_handler(struct drm_device *dev)
1913{
1914 struct drm_i915_private *dev_priv = dev->dev_private;
1915 u32 serr_int = I915_READ(SERR_INT);
1916
Paulo Zanonide032bf2013-04-12 17:57:58 -03001917 if (serr_int & SERR_INT_POISON)
1918 DRM_ERROR("PCH poison interrupt\n");
1919
Paulo Zanoni86642812013-04-12 17:57:57 -03001920 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001921 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001922
1923 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001924 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001925
1926 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001927 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001928
1929 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001930}
1931
Adam Jackson23e81d62012-06-06 15:45:44 -04001932static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1933{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001934 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001935 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001936 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001937
Ville Syrjälä40e56412015-08-27 23:56:10 +03001938 if (hotplug_trigger)
1939 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001940
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001941 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1942 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1943 SDE_AUDIO_POWER_SHIFT_CPT);
1944 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1945 port_name(port));
1946 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001947
1948 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001949 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001950
1951 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001952 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001953
1954 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1955 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1956
1957 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1958 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1959
1960 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001961 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001962 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1963 pipe_name(pipe),
1964 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001965
1966 if (pch_iir & SDE_ERROR_CPT)
1967 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001968}
1969
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001970static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1971{
1972 struct drm_i915_private *dev_priv = dev->dev_private;
1973 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1974 ~SDE_PORTE_HOTPLUG_SPT;
1975 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1976 u32 pin_mask = 0, long_mask = 0;
1977
1978 if (hotplug_trigger) {
1979 u32 dig_hotplug_reg;
1980
1981 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1982 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1983
1984 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1985 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001986 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001987 }
1988
1989 if (hotplug2_trigger) {
1990 u32 dig_hotplug_reg;
1991
1992 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1993 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1994
1995 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1996 dig_hotplug_reg, hpd_spt,
1997 spt_port_hotplug2_long_detect);
1998 }
1999
2000 if (pin_mask)
2001 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2002
2003 if (pch_iir & SDE_GMBUS_CPT)
2004 gmbus_irq_handler(dev);
2005}
2006
Ville Syrjälä40e56412015-08-27 23:56:10 +03002007static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2008 const u32 hpd[HPD_NUM_PINS])
2009{
2010 struct drm_i915_private *dev_priv = to_i915(dev);
2011 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2012
2013 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2014 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2015
2016 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2017 dig_hotplug_reg, hpd,
2018 ilk_port_hotplug_long_detect);
2019
2020 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2021}
2022
Paulo Zanonic008bc62013-07-12 16:35:10 -03002023static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2024{
2025 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002026 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002027 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2028
Ville Syrjälä40e56412015-08-27 23:56:10 +03002029 if (hotplug_trigger)
2030 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002031
2032 if (de_iir & DE_AUX_CHANNEL_A)
2033 dp_aux_irq_handler(dev);
2034
2035 if (de_iir & DE_GSE)
2036 intel_opregion_asle_intr(dev);
2037
Paulo Zanonic008bc62013-07-12 16:35:10 -03002038 if (de_iir & DE_POISON)
2039 DRM_ERROR("Poison interrupt\n");
2040
Damien Lespiau055e3932014-08-18 13:49:10 +01002041 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002042 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2043 intel_pipe_handle_vblank(dev, pipe))
2044 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002045
Daniel Vetter40da17c2013-10-21 18:04:36 +02002046 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002047 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002048
Daniel Vetter40da17c2013-10-21 18:04:36 +02002049 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2050 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002051
Daniel Vetter40da17c2013-10-21 18:04:36 +02002052 /* plane/pipes map 1:1 on ilk+ */
2053 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2054 intel_prepare_page_flip(dev, pipe);
2055 intel_finish_page_flip_plane(dev, pipe);
2056 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002057 }
2058
2059 /* check event from PCH */
2060 if (de_iir & DE_PCH_EVENT) {
2061 u32 pch_iir = I915_READ(SDEIIR);
2062
2063 if (HAS_PCH_CPT(dev))
2064 cpt_irq_handler(dev, pch_iir);
2065 else
2066 ibx_irq_handler(dev, pch_iir);
2067
2068 /* should clear PCH hotplug event before clear CPU irq */
2069 I915_WRITE(SDEIIR, pch_iir);
2070 }
2071
2072 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2073 ironlake_rps_change_irq_handler(dev);
2074}
2075
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002076static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2077{
2078 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002079 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002080 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2081
Ville Syrjälä40e56412015-08-27 23:56:10 +03002082 if (hotplug_trigger)
2083 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002084
2085 if (de_iir & DE_ERR_INT_IVB)
2086 ivb_err_int_handler(dev);
2087
2088 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2089 dp_aux_irq_handler(dev);
2090
2091 if (de_iir & DE_GSE_IVB)
2092 intel_opregion_asle_intr(dev);
2093
Damien Lespiau055e3932014-08-18 13:49:10 +01002094 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002095 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2096 intel_pipe_handle_vblank(dev, pipe))
2097 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002098
2099 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002100 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2101 intel_prepare_page_flip(dev, pipe);
2102 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002103 }
2104 }
2105
2106 /* check event from PCH */
2107 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2108 u32 pch_iir = I915_READ(SDEIIR);
2109
2110 cpt_irq_handler(dev, pch_iir);
2111
2112 /* clear PCH hotplug event before clear CPU irq */
2113 I915_WRITE(SDEIIR, pch_iir);
2114 }
2115}
2116
Oscar Mateo72c90f62014-06-16 16:10:57 +01002117/*
2118 * To handle irqs with the minimum potential races with fresh interrupts, we:
2119 * 1 - Disable Master Interrupt Control.
2120 * 2 - Find the source(s) of the interrupt.
2121 * 3 - Clear the Interrupt Identity bits (IIR).
2122 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2123 * 5 - Re-enable Master Interrupt Control.
2124 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002125static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002126{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002127 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002128 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002129 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002130 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002131
Imre Deak2dd2a882015-02-24 11:14:30 +02002132 if (!intel_irqs_enabled(dev_priv))
2133 return IRQ_NONE;
2134
Paulo Zanoni86642812013-04-12 17:57:57 -03002135 /* We get interrupts on unclaimed registers, so check for this before we
2136 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002137 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002138
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002139 /* disable master interrupt before clearing iir */
2140 de_ier = I915_READ(DEIER);
2141 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002142 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002143
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002144 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2145 * interrupts will will be stored on its back queue, and then we'll be
2146 * able to process them after we restore SDEIER (as soon as we restore
2147 * it, we'll get an interrupt if SDEIIR still has something to process
2148 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002149 if (!HAS_PCH_NOP(dev)) {
2150 sde_ier = I915_READ(SDEIER);
2151 I915_WRITE(SDEIER, 0);
2152 POSTING_READ(SDEIER);
2153 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002154
Oscar Mateo72c90f62014-06-16 16:10:57 +01002155 /* Find, clear, then process each source of interrupt */
2156
Chris Wilson0e434062012-05-09 21:45:44 +01002157 gt_iir = I915_READ(GTIIR);
2158 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002159 I915_WRITE(GTIIR, gt_iir);
2160 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002161 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002162 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002163 else
2164 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002165 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002166
2167 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002168 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002169 I915_WRITE(DEIIR, de_iir);
2170 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002171 if (INTEL_INFO(dev)->gen >= 7)
2172 ivb_display_irq_handler(dev, de_iir);
2173 else
2174 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002175 }
2176
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002177 if (INTEL_INFO(dev)->gen >= 6) {
2178 u32 pm_iir = I915_READ(GEN6_PMIIR);
2179 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002180 I915_WRITE(GEN6_PMIIR, pm_iir);
2181 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002182 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002183 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002184 }
2185
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002186 I915_WRITE(DEIER, de_ier);
2187 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002188 if (!HAS_PCH_NOP(dev)) {
2189 I915_WRITE(SDEIER, sde_ier);
2190 POSTING_READ(SDEIER);
2191 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002192
2193 return ret;
2194}
2195
Ville Syrjälä40e56412015-08-27 23:56:10 +03002196static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2197 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302198{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002199 struct drm_i915_private *dev_priv = to_i915(dev);
2200 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302201
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002202 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2203 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302204
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002205 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002206 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002207 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002208
Jani Nikula475c2e32015-05-28 15:43:54 +03002209 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302210}
2211
Ben Widawskyabd58f02013-11-02 21:07:09 -07002212static irqreturn_t gen8_irq_handler(int irq, void *arg)
2213{
2214 struct drm_device *dev = arg;
2215 struct drm_i915_private *dev_priv = dev->dev_private;
2216 u32 master_ctl;
2217 irqreturn_t ret = IRQ_NONE;
2218 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002219 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002220 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2221
Imre Deak2dd2a882015-02-24 11:14:30 +02002222 if (!intel_irqs_enabled(dev_priv))
2223 return IRQ_NONE;
2224
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002225 if (INTEL_INFO(dev_priv)->gen >= 9)
Jesse Barnes88e04702014-11-13 17:51:48 +00002226 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2227 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002228
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002229 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002230 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2231 if (!master_ctl)
2232 return IRQ_NONE;
2233
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002234 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002235
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002236 /* Find, clear, then process each source of interrupt */
2237
Chris Wilson74cdb332015-04-07 16:21:05 +01002238 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002239
2240 if (master_ctl & GEN8_DE_MISC_IRQ) {
2241 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002242 if (tmp) {
2243 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2244 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002245 if (tmp & GEN8_DE_MISC_GSE)
2246 intel_opregion_asle_intr(dev);
2247 else
2248 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002249 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002250 else
2251 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002252 }
2253
Daniel Vetter6d766f02013-11-07 14:49:55 +01002254 if (master_ctl & GEN8_DE_PORT_IRQ) {
2255 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002256 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302257 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002258 u32 hotplug_trigger = 0;
2259
2260 if (IS_BROXTON(dev_priv))
2261 hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2262 else if (IS_BROADWELL(dev_priv))
2263 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302264
Daniel Vetter6d766f02013-11-07 14:49:55 +01002265 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2266 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002267
Shashank Sharmad04a4922014-08-22 17:40:41 +05302268 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002269 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302270 found = true;
2271 }
2272
Ville Syrjälä40e56412015-08-27 23:56:10 +03002273 if (hotplug_trigger) {
2274 if (IS_BROXTON(dev))
2275 bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
2276 else
2277 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302278 found = true;
2279 }
2280
Shashank Sharma9e637432014-08-22 17:40:43 +05302281 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2282 gmbus_irq_handler(dev);
2283 found = true;
2284 }
2285
Shashank Sharmad04a4922014-08-22 17:40:41 +05302286 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002287 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002288 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002289 else
2290 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002291 }
2292
Damien Lespiau055e3932014-08-18 13:49:10 +01002293 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002294 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002295
Daniel Vetterc42664c2013-11-07 11:05:40 +01002296 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2297 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002298
Daniel Vetterc42664c2013-11-07 11:05:40 +01002299 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002300 if (pipe_iir) {
2301 ret = IRQ_HANDLED;
2302 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002303
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002304 if (pipe_iir & GEN8_PIPE_VBLANK &&
2305 intel_pipe_handle_vblank(dev, pipe))
2306 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002307
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002308 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002309 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2310 else
2311 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2312
2313 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002314 intel_prepare_page_flip(dev, pipe);
2315 intel_finish_page_flip_plane(dev, pipe);
2316 }
2317
2318 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2319 hsw_pipe_crc_irq_handler(dev, pipe);
2320
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002321 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2322 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2323 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002324
Damien Lespiau770de832014-03-20 20:45:01 +00002325
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002326 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002327 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2328 else
2329 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2330
2331 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002332 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2333 pipe_name(pipe),
2334 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002335 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002336 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2337 }
2338
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302339 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2340 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002341 /*
2342 * FIXME(BDW): Assume for now that the new interrupt handling
2343 * scheme also closed the SDE interrupt handling race we've seen
2344 * on older pch-split platforms. But this needs testing.
2345 */
2346 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002347 if (pch_iir) {
2348 I915_WRITE(SDEIIR, pch_iir);
2349 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002350
2351 if (HAS_PCH_SPT(dev_priv))
2352 spt_irq_handler(dev, pch_iir);
2353 else
2354 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002355 } else
2356 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2357
Daniel Vetter92d03a82013-11-07 11:05:43 +01002358 }
2359
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002360 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2361 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002362
2363 return ret;
2364}
2365
Daniel Vetter17e1df02013-09-08 21:57:13 +02002366static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2367 bool reset_completed)
2368{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002369 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002370 int i;
2371
2372 /*
2373 * Notify all waiters for GPU completion events that reset state has
2374 * been changed, and that they need to restart their wait after
2375 * checking for potential errors (and bail out to drop locks if there is
2376 * a gpu reset pending so that i915_error_work_func can acquire them).
2377 */
2378
2379 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2380 for_each_ring(ring, dev_priv, i)
2381 wake_up_all(&ring->irq_queue);
2382
2383 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2384 wake_up_all(&dev_priv->pending_flip_queue);
2385
2386 /*
2387 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2388 * reset state is cleared.
2389 */
2390 if (reset_completed)
2391 wake_up_all(&dev_priv->gpu_error.reset_queue);
2392}
2393
Jesse Barnes8a905232009-07-11 16:48:03 -04002394/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002395 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002396 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002397 *
2398 * Fire an error uevent so userspace can see that a hang or error
2399 * was detected.
2400 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002401static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002402{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002403 struct drm_i915_private *dev_priv = to_i915(dev);
2404 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002405 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2406 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2407 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002408 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002409
Dave Airlie5bdebb12013-10-11 14:07:25 +10002410 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002411
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002412 /*
2413 * Note that there's only one work item which does gpu resets, so we
2414 * need not worry about concurrent gpu resets potentially incrementing
2415 * error->reset_counter twice. We only need to take care of another
2416 * racing irq/hangcheck declaring the gpu dead for a second time. A
2417 * quick check for that is good enough: schedule_work ensures the
2418 * correct ordering between hang detection and this work item, and since
2419 * the reset in-progress bit is only ever set by code outside of this
2420 * work we don't need to worry about any other races.
2421 */
2422 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002423 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002424 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002425 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002426
Daniel Vetter17e1df02013-09-08 21:57:13 +02002427 /*
Imre Deakf454c692014-04-23 01:09:04 +03002428 * In most cases it's guaranteed that we get here with an RPM
2429 * reference held, for example because there is a pending GPU
2430 * request that won't finish until the reset is done. This
2431 * isn't the case at least when we get here by doing a
2432 * simulated reset via debugs, so get an RPM reference.
2433 */
2434 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002435
2436 intel_prepare_reset(dev);
2437
Imre Deakf454c692014-04-23 01:09:04 +03002438 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002439 * All state reset _must_ be completed before we update the
2440 * reset counter, for otherwise waiters might miss the reset
2441 * pending state and not properly drop locks, resulting in
2442 * deadlocks with the reset work.
2443 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002444 ret = i915_reset(dev);
2445
Ville Syrjälä75147472014-11-24 18:28:11 +02002446 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002447
Imre Deakf454c692014-04-23 01:09:04 +03002448 intel_runtime_pm_put(dev_priv);
2449
Daniel Vetterf69061b2012-12-06 09:01:42 +01002450 if (ret == 0) {
2451 /*
2452 * After all the gem state is reset, increment the reset
2453 * counter and wake up everyone waiting for the reset to
2454 * complete.
2455 *
2456 * Since unlock operations are a one-sided barrier only,
2457 * we need to insert a barrier here to order any seqno
2458 * updates before
2459 * the counter increment.
2460 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002461 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002462 atomic_inc(&dev_priv->gpu_error.reset_counter);
2463
Dave Airlie5bdebb12013-10-11 14:07:25 +10002464 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002465 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002466 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002467 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002468 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002469
Daniel Vetter17e1df02013-09-08 21:57:13 +02002470 /*
2471 * Note: The wake_up also serves as a memory barrier so that
2472 * waiters see the update value of the reset counter atomic_t.
2473 */
2474 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002475 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002476}
2477
Chris Wilson35aed2e2010-05-27 13:18:12 +01002478static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002479{
2480 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002481 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002482 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002483 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002484
Chris Wilson35aed2e2010-05-27 13:18:12 +01002485 if (!eir)
2486 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002487
Joe Perchesa70491c2012-03-18 13:00:11 -07002488 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002489
Ben Widawskybd9854f2012-08-23 15:18:09 -07002490 i915_get_extra_instdone(dev, instdone);
2491
Jesse Barnes8a905232009-07-11 16:48:03 -04002492 if (IS_G4X(dev)) {
2493 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2494 u32 ipeir = I915_READ(IPEIR_I965);
2495
Joe Perchesa70491c2012-03-18 13:00:11 -07002496 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2497 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002498 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2499 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002500 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002501 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002502 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002503 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002504 }
2505 if (eir & GM45_ERROR_PAGE_TABLE) {
2506 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002507 pr_err("page table error\n");
2508 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002509 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002510 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002511 }
2512 }
2513
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002514 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002515 if (eir & I915_ERROR_PAGE_TABLE) {
2516 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002517 pr_err("page table error\n");
2518 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002519 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002520 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002521 }
2522 }
2523
2524 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002525 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002526 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002527 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002528 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002529 /* pipestat has already been acked */
2530 }
2531 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002532 pr_err("instruction error\n");
2533 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002534 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2535 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002536 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002537 u32 ipeir = I915_READ(IPEIR);
2538
Joe Perchesa70491c2012-03-18 13:00:11 -07002539 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2540 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002541 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002542 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002543 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002544 } else {
2545 u32 ipeir = I915_READ(IPEIR_I965);
2546
Joe Perchesa70491c2012-03-18 13:00:11 -07002547 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2548 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002549 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002550 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002551 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002552 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002553 }
2554 }
2555
2556 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002557 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002558 eir = I915_READ(EIR);
2559 if (eir) {
2560 /*
2561 * some errors might have become stuck,
2562 * mask them.
2563 */
2564 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2565 I915_WRITE(EMR, I915_READ(EMR) | eir);
2566 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2567 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002568}
2569
2570/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002571 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002572 * @dev: drm device
2573 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002574 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002575 * dump it to the syslog. Also call i915_capture_error_state() to make
2576 * sure we get a record and make it available in debugfs. Fire a uevent
2577 * so userspace knows something bad happened (should trigger collection
2578 * of a ring dump etc.).
2579 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002580void i915_handle_error(struct drm_device *dev, bool wedged,
2581 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002584 va_list args;
2585 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002586
Mika Kuoppala58174462014-02-25 17:11:26 +02002587 va_start(args, fmt);
2588 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2589 va_end(args);
2590
2591 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002592 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002593
Ben Gamariba1234d2009-09-14 17:48:47 -04002594 if (wedged) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002595 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002596 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002597
Ben Gamari11ed50e2009-09-14 17:48:45 -04002598 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002599 * Wakeup waiting processes so that the reset function
2600 * i915_reset_and_wakeup doesn't deadlock trying to grab
2601 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002602 * processes will see a reset in progress and back off,
2603 * releasing their locks and then wait for the reset completion.
2604 * We must do this for _all_ gpu waiters that might hold locks
2605 * that the reset work needs to acquire.
2606 *
2607 * Note: The wake_up serves as the required memory barrier to
2608 * ensure that the waiters see the updated value of the reset
2609 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002610 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002611 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002612 }
2613
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002614 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002615}
2616
Keith Packard42f52ef2008-10-18 19:39:29 -07002617/* Called from drm generic code, passed 'crtc' which
2618 * we use as a pipe index
2619 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002620static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002621{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002622 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002623 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002624
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002625 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002626 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002627 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002628 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002629 else
Keith Packard7c463582008-11-04 02:03:27 -08002630 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002631 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002632 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002633
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002634 return 0;
2635}
2636
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002637static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002638{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002639 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002640 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002641 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002642 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002643
Jesse Barnesf796cf82011-04-07 13:58:17 -07002644 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002645 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002646 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2647
2648 return 0;
2649}
2650
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002651static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2652{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002654 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002655
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002656 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002657 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002658 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2660
2661 return 0;
2662}
2663
Ben Widawskyabd58f02013-11-02 21:07:09 -07002664static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2665{
2666 struct drm_i915_private *dev_priv = dev->dev_private;
2667 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002668
Ben Widawskyabd58f02013-11-02 21:07:09 -07002669 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002670 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2671 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2672 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002673 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2674 return 0;
2675}
2676
Keith Packard42f52ef2008-10-18 19:39:29 -07002677/* Called from drm generic code, passed 'crtc' which
2678 * we use as a pipe index
2679 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002680static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002681{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002682 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002683 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002684
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002685 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002686 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002687 PIPE_VBLANK_INTERRUPT_STATUS |
2688 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002689 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2690}
2691
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002692static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002693{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002694 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002695 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002696 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002697 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002698
2699 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002700 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002701 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2702}
2703
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002704static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2705{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002706 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002707 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002708
2709 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002710 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002711 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002712 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2713}
2714
Ben Widawskyabd58f02013-11-02 21:07:09 -07002715static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2716{
2717 struct drm_i915_private *dev_priv = dev->dev_private;
2718 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002719
Ben Widawskyabd58f02013-11-02 21:07:09 -07002720 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002721 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2722 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2723 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002724 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2725}
2726
Chris Wilson9107e9d2013-06-10 11:20:20 +01002727static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002728ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002729{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002730 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002731 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002732}
2733
Daniel Vettera028c4b2014-03-15 00:08:56 +01002734static bool
2735ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2736{
2737 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002738 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002739 } else {
2740 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2741 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2742 MI_SEMAPHORE_REGISTER);
2743 }
2744}
2745
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002746static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002747semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002748{
2749 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002750 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002751 int i;
2752
2753 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002754 for_each_ring(signaller, dev_priv, i) {
2755 if (ring == signaller)
2756 continue;
2757
2758 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2759 return signaller;
2760 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002761 } else {
2762 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2763
2764 for_each_ring(signaller, dev_priv, i) {
2765 if(ring == signaller)
2766 continue;
2767
Ben Widawskyebc348b2014-04-29 14:52:28 -07002768 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002769 return signaller;
2770 }
2771 }
2772
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002773 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2774 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002775
2776 return NULL;
2777}
2778
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002779static struct intel_engine_cs *
2780semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002781{
2782 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002783 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002784 u64 offset = 0;
2785 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002786
2787 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002788 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002789 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002790
Daniel Vetter88fe4292014-03-15 00:08:55 +01002791 /*
2792 * HEAD is likely pointing to the dword after the actual command,
2793 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002794 * or 4 dwords depending on the semaphore wait command size.
2795 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002796 * point at at batch, and semaphores are always emitted into the
2797 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002798 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002799 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002800 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002801
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002802 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002803 /*
2804 * Be paranoid and presume the hw has gone off into the wild -
2805 * our ring is smaller than what the hardware (and hence
2806 * HEAD_ADDR) allows. Also handles wrap-around.
2807 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002808 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002809
2810 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002811 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002812 if (cmd == ipehr)
2813 break;
2814
Daniel Vetter88fe4292014-03-15 00:08:55 +01002815 head -= 4;
2816 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002817
Daniel Vetter88fe4292014-03-15 00:08:55 +01002818 if (!i)
2819 return NULL;
2820
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002821 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002822 if (INTEL_INFO(ring->dev)->gen >= 8) {
2823 offset = ioread32(ring->buffer->virtual_start + head + 12);
2824 offset <<= 32;
2825 offset = ioread32(ring->buffer->virtual_start + head + 8);
2826 }
2827 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002828}
2829
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002830static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002831{
2832 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002833 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002834 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002835
Chris Wilson4be17382014-06-06 10:22:29 +01002836 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002837
2838 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002839 if (signaller == NULL)
2840 return -1;
2841
2842 /* Prevent pathological recursion due to driver bugs */
2843 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002844 return -1;
2845
Chris Wilson4be17382014-06-06 10:22:29 +01002846 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2847 return 1;
2848
Chris Wilsona0d036b2014-07-19 12:40:42 +01002849 /* cursory check for an unkickable deadlock */
2850 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2851 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002852 return -1;
2853
2854 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002855}
2856
2857static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2858{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002859 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002860 int i;
2861
2862 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002863 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002864}
2865
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002866static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002867ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002868{
2869 struct drm_device *dev = ring->dev;
2870 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002871 u32 tmp;
2872
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002873 if (acthd != ring->hangcheck.acthd) {
2874 if (acthd > ring->hangcheck.max_acthd) {
2875 ring->hangcheck.max_acthd = acthd;
2876 return HANGCHECK_ACTIVE;
2877 }
2878
2879 return HANGCHECK_ACTIVE_LOOP;
2880 }
Chris Wilson6274f212013-06-10 11:20:21 +01002881
Chris Wilson9107e9d2013-06-10 11:20:20 +01002882 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002883 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002884
2885 /* Is the chip hanging on a WAIT_FOR_EVENT?
2886 * If so we can simply poke the RB_WAIT bit
2887 * and break the hang. This should work on
2888 * all but the second generation chipsets.
2889 */
2890 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002891 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002892 i915_handle_error(dev, false,
2893 "Kicking stuck wait on %s",
2894 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002895 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002896 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002897 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002898
Chris Wilson6274f212013-06-10 11:20:21 +01002899 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2900 switch (semaphore_passed(ring)) {
2901 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002902 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002903 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002904 i915_handle_error(dev, false,
2905 "Kicking stuck semaphore on %s",
2906 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002907 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002908 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002909 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002910 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002911 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002912 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002913
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002914 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002915}
2916
Chris Wilson737b1502015-01-26 18:03:03 +02002917/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002918 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002919 * batchbuffers in a long time. We keep track per ring seqno progress and
2920 * if there are no progress, hangcheck score for that ring is increased.
2921 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2922 * we kick the ring. If we see no progress on three subsequent calls
2923 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002924 */
Chris Wilson737b1502015-01-26 18:03:03 +02002925static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002926{
Chris Wilson737b1502015-01-26 18:03:03 +02002927 struct drm_i915_private *dev_priv =
2928 container_of(work, typeof(*dev_priv),
2929 gpu_error.hangcheck_work.work);
2930 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002931 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002932 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002933 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002934 bool stuck[I915_NUM_RINGS] = { 0 };
2935#define BUSY 1
2936#define KICK 5
2937#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002938
Jani Nikulad330a952014-01-21 11:24:25 +02002939 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002940 return;
2941
Chris Wilsonb4519512012-05-11 14:29:30 +01002942 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002943 u64 acthd;
2944 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002945 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002946
Chris Wilson6274f212013-06-10 11:20:21 +01002947 semaphore_clear_deadlocks(dev_priv);
2948
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002949 seqno = ring->get_seqno(ring, false);
2950 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002951
Chris Wilson9107e9d2013-06-10 11:20:20 +01002952 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002953 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002954 ring->hangcheck.action = HANGCHECK_IDLE;
2955
Chris Wilson9107e9d2013-06-10 11:20:20 +01002956 if (waitqueue_active(&ring->irq_queue)) {
2957 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002958 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002959 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2960 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2961 ring->name);
2962 else
2963 DRM_INFO("Fake missed irq on %s\n",
2964 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002965 wake_up_all(&ring->irq_queue);
2966 }
2967 /* Safeguard against driver failure */
2968 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002969 } else
2970 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002971 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002972 /* We always increment the hangcheck score
2973 * if the ring is busy and still processing
2974 * the same request, so that no single request
2975 * can run indefinitely (such as a chain of
2976 * batches). The only time we do not increment
2977 * the hangcheck score on this ring, if this
2978 * ring is in a legitimate wait for another
2979 * ring. In that case the waiting ring is a
2980 * victim and we want to be sure we catch the
2981 * right culprit. Then every time we do kick
2982 * the ring, add a small increment to the
2983 * score so that we can catch a batch that is
2984 * being repeatedly kicked and so responsible
2985 * for stalling the machine.
2986 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002987 ring->hangcheck.action = ring_stuck(ring,
2988 acthd);
2989
2990 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002991 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002992 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002993 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002994 break;
2995 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002996 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002997 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002998 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002999 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003000 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003001 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003002 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003003 stuck[i] = true;
3004 break;
3005 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003006 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003007 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003008 ring->hangcheck.action = HANGCHECK_ACTIVE;
3009
Chris Wilson9107e9d2013-06-10 11:20:20 +01003010 /* Gradually reduce the count so that we catch DoS
3011 * attempts across multiple batches.
3012 */
3013 if (ring->hangcheck.score > 0)
3014 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003015
3016 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003017 }
3018
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003019 ring->hangcheck.seqno = seqno;
3020 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003021 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003022 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003023
Mika Kuoppala92cab732013-05-24 17:16:07 +03003024 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003025 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003026 DRM_INFO("%s on %s\n",
3027 stuck[i] ? "stuck" : "no progress",
3028 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003029 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003030 }
3031 }
3032
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003033 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003034 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003035
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003036 if (busy_count)
3037 /* Reset timer case chip hangs without another request
3038 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003039 i915_queue_hangcheck(dev);
3040}
3041
3042void i915_queue_hangcheck(struct drm_device *dev)
3043{
Chris Wilson737b1502015-01-26 18:03:03 +02003044 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003045
Jani Nikulad330a952014-01-21 11:24:25 +02003046 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003047 return;
3048
Chris Wilson737b1502015-01-26 18:03:03 +02003049 /* Don't continually defer the hangcheck so that it is always run at
3050 * least once after work has been scheduled on any ring. Otherwise,
3051 * we will ignore a hung ring if a second ring is kept busy.
3052 */
3053
3054 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3055 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003056}
3057
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003058static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003059{
3060 struct drm_i915_private *dev_priv = dev->dev_private;
3061
3062 if (HAS_PCH_NOP(dev))
3063 return;
3064
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003065 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003066
3067 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3068 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003069}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003070
Paulo Zanoni622364b2014-04-01 15:37:22 -03003071/*
3072 * SDEIER is also touched by the interrupt handler to work around missed PCH
3073 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3074 * instead we unconditionally enable all PCH interrupt sources here, but then
3075 * only unmask them as needed with SDEIMR.
3076 *
3077 * This function needs to be called before interrupts are enabled.
3078 */
3079static void ibx_irq_pre_postinstall(struct drm_device *dev)
3080{
3081 struct drm_i915_private *dev_priv = dev->dev_private;
3082
3083 if (HAS_PCH_NOP(dev))
3084 return;
3085
3086 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003087 I915_WRITE(SDEIER, 0xffffffff);
3088 POSTING_READ(SDEIER);
3089}
3090
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003091static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003092{
3093 struct drm_i915_private *dev_priv = dev->dev_private;
3094
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003095 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003096 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003097 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003098}
3099
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100/* drm_dma.h hooks
3101*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003102static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003103{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003104 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003105
Paulo Zanoni0c841212014-04-01 15:37:27 -03003106 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003108 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003109 if (IS_GEN7(dev))
3110 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003111
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003112 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003113
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003114 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003115}
3116
Ville Syrjälä70591a42014-10-30 19:42:58 +02003117static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3118{
3119 enum pipe pipe;
3120
Egbert Eich0706f172015-09-23 16:15:27 +02003121 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003122 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3123
3124 for_each_pipe(dev_priv, pipe)
3125 I915_WRITE(PIPESTAT(pipe), 0xffff);
3126
3127 GEN5_IRQ_RESET(VLV_);
3128}
3129
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003130static void valleyview_irq_preinstall(struct drm_device *dev)
3131{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003132 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003133
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003134 /* VLV magic */
3135 I915_WRITE(VLV_IMR, 0);
3136 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3137 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3138 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3139
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003140 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003141
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003142 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003143
Ville Syrjälä70591a42014-10-30 19:42:58 +02003144 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003145}
3146
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003147static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3148{
3149 GEN8_IRQ_RESET_NDX(GT, 0);
3150 GEN8_IRQ_RESET_NDX(GT, 1);
3151 GEN8_IRQ_RESET_NDX(GT, 2);
3152 GEN8_IRQ_RESET_NDX(GT, 3);
3153}
3154
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003155static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003156{
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 int pipe;
3159
Ben Widawskyabd58f02013-11-02 21:07:09 -07003160 I915_WRITE(GEN8_MASTER_IRQ, 0);
3161 POSTING_READ(GEN8_MASTER_IRQ);
3162
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003163 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003164
Damien Lespiau055e3932014-08-18 13:49:10 +01003165 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003166 if (intel_display_power_is_enabled(dev_priv,
3167 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003168 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003169
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003170 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3171 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3172 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003173
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303174 if (HAS_PCH_SPLIT(dev))
3175 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003176}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003177
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003178void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3179 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003180{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003181 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003182
Daniel Vetter13321782014-09-15 14:55:29 +02003183 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003184 if (pipe_mask & 1 << PIPE_A)
3185 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3186 dev_priv->de_irq_mask[PIPE_A],
3187 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003188 if (pipe_mask & 1 << PIPE_B)
3189 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3190 dev_priv->de_irq_mask[PIPE_B],
3191 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3192 if (pipe_mask & 1 << PIPE_C)
3193 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3194 dev_priv->de_irq_mask[PIPE_C],
3195 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003196 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003197}
3198
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003199static void cherryview_irq_preinstall(struct drm_device *dev)
3200{
3201 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003202
3203 I915_WRITE(GEN8_MASTER_IRQ, 0);
3204 POSTING_READ(GEN8_MASTER_IRQ);
3205
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003206 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003207
3208 GEN5_IRQ_RESET(GEN8_PCU_);
3209
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003210 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3211
Ville Syrjälä70591a42014-10-30 19:42:58 +02003212 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003213}
3214
Ville Syrjälä87a02102015-08-27 23:55:57 +03003215static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3216 const u32 hpd[HPD_NUM_PINS])
3217{
3218 struct drm_i915_private *dev_priv = to_i915(dev);
3219 struct intel_encoder *encoder;
3220 u32 enabled_irqs = 0;
3221
3222 for_each_intel_encoder(dev, encoder)
3223 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3224 enabled_irqs |= hpd[encoder->hpd_pin];
3225
3226 return enabled_irqs;
3227}
3228
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003229static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003230{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003231 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003232 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003233
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003234 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003235 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003236 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003237 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003238 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003239 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003240 }
3241
Daniel Vetterfee884e2013-07-04 23:35:21 +02003242 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003243
3244 /*
3245 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003246 * duration to 2ms (which is the minimum in the Display Port spec).
3247 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003248 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003249 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3250 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3251 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3252 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3253 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003254 /*
3255 * When CPU and PCH are on the same package, port A
3256 * HPD must be enabled in both north and south.
3257 */
3258 if (HAS_PCH_LPT_LP(dev))
3259 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003260 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003261}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003262
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003263static void spt_hpd_irq_setup(struct drm_device *dev)
3264{
3265 struct drm_i915_private *dev_priv = dev->dev_private;
3266 u32 hotplug_irqs, hotplug, enabled_irqs;
3267
3268 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3269 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3270
3271 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3272
3273 /* Enable digital hotplug on the PCH */
3274 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3275 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003276 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003277 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3278
3279 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3280 hotplug |= PORTE_HOTPLUG_ENABLE;
3281 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003282}
3283
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003284static void ilk_hpd_irq_setup(struct drm_device *dev)
3285{
3286 struct drm_i915_private *dev_priv = dev->dev_private;
3287 u32 hotplug_irqs, hotplug, enabled_irqs;
3288
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003289 if (INTEL_INFO(dev)->gen >= 8) {
3290 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3291 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3292
3293 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3294 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003295 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3296 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003297
3298 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003299 } else {
3300 hotplug_irqs = DE_DP_A_HOTPLUG;
3301 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003302
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003303 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3304 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003305
3306 /*
3307 * Enable digital hotplug on the CPU, and configure the DP short pulse
3308 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003309 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003310 */
3311 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3312 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3313 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3314 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3315
3316 ibx_hpd_irq_setup(dev);
3317}
3318
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003319static void bxt_hpd_irq_setup(struct drm_device *dev)
3320{
3321 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003322 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003323
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003324 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3325 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003326
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003327 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003328
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003329 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3330 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3331 PORTA_HOTPLUG_ENABLE;
3332 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003333}
3334
Paulo Zanonid46da432013-02-08 17:35:15 -02003335static void ibx_irq_postinstall(struct drm_device *dev)
3336{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003337 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003338 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003339
Daniel Vetter692a04c2013-05-29 21:43:05 +02003340 if (HAS_PCH_NOP(dev))
3341 return;
3342
Paulo Zanoni105b1222014-04-01 15:37:17 -03003343 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003344 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003345 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003346 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003347
Paulo Zanoni337ba012014-04-01 15:37:16 -03003348 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003349 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003350}
3351
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003352static void gen5_gt_irq_postinstall(struct drm_device *dev)
3353{
3354 struct drm_i915_private *dev_priv = dev->dev_private;
3355 u32 pm_irqs, gt_irqs;
3356
3357 pm_irqs = gt_irqs = 0;
3358
3359 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003360 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003361 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003362 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3363 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003364 }
3365
3366 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3367 if (IS_GEN5(dev)) {
3368 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3369 ILK_BSD_USER_INTERRUPT;
3370 } else {
3371 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3372 }
3373
Paulo Zanoni35079892014-04-01 15:37:15 -03003374 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003375
3376 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003377 /*
3378 * RPS interrupts will get enabled/disabled on demand when RPS
3379 * itself is enabled/disabled.
3380 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003381 if (HAS_VEBOX(dev))
3382 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3383
Paulo Zanoni605cd252013-08-06 18:57:15 -03003384 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003385 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003386 }
3387}
3388
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003389static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003390{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003391 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003392 u32 display_mask, extra_mask;
3393
3394 if (INTEL_INFO(dev)->gen >= 7) {
3395 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3396 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3397 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003398 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003399 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003400 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3401 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003402 } else {
3403 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3404 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003405 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003406 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3407 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003408 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3409 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3410 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003411 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003412
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003413 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003414
Paulo Zanoni0c841212014-04-01 15:37:27 -03003415 I915_WRITE(HWSTAM, 0xeffe);
3416
Paulo Zanoni622364b2014-04-01 15:37:22 -03003417 ibx_irq_pre_postinstall(dev);
3418
Paulo Zanoni35079892014-04-01 15:37:15 -03003419 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003420
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003421 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003422
Paulo Zanonid46da432013-02-08 17:35:15 -02003423 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003424
Jesse Barnesf97108d2010-01-29 11:27:07 -08003425 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003426 /* Enable PCU event interrupts
3427 *
3428 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003429 * setup is guaranteed to run in single-threaded context. But we
3430 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003431 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003432 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003433 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003434 }
3435
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003436 return 0;
3437}
3438
Imre Deakf8b79e52014-03-04 19:23:07 +02003439static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3440{
3441 u32 pipestat_mask;
3442 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003443 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003444
3445 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3446 PIPE_FIFO_UNDERRUN_STATUS;
3447
Ville Syrjälä120dda42014-10-30 19:42:57 +02003448 for_each_pipe(dev_priv, pipe)
3449 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003450 POSTING_READ(PIPESTAT(PIPE_A));
3451
3452 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3453 PIPE_CRC_DONE_INTERRUPT_STATUS;
3454
Ville Syrjälä120dda42014-10-30 19:42:57 +02003455 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3456 for_each_pipe(dev_priv, pipe)
3457 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003458
3459 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3460 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3461 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003462 if (IS_CHERRYVIEW(dev_priv))
3463 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003464 dev_priv->irq_mask &= ~iir_mask;
3465
3466 I915_WRITE(VLV_IIR, iir_mask);
3467 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003468 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003469 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3470 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003471}
3472
3473static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3474{
3475 u32 pipestat_mask;
3476 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003477 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003478
3479 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3480 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003481 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003482 if (IS_CHERRYVIEW(dev_priv))
3483 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003484
3485 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003486 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003487 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003488 I915_WRITE(VLV_IIR, iir_mask);
3489 I915_WRITE(VLV_IIR, iir_mask);
3490 POSTING_READ(VLV_IIR);
3491
3492 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3493 PIPE_CRC_DONE_INTERRUPT_STATUS;
3494
Ville Syrjälä120dda42014-10-30 19:42:57 +02003495 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3496 for_each_pipe(dev_priv, pipe)
3497 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003498
3499 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3500 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003501
3502 for_each_pipe(dev_priv, pipe)
3503 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003504 POSTING_READ(PIPESTAT(PIPE_A));
3505}
3506
3507void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3508{
3509 assert_spin_locked(&dev_priv->irq_lock);
3510
3511 if (dev_priv->display_irqs_enabled)
3512 return;
3513
3514 dev_priv->display_irqs_enabled = true;
3515
Imre Deak950eaba2014-09-08 15:21:09 +03003516 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003517 valleyview_display_irqs_install(dev_priv);
3518}
3519
3520void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3521{
3522 assert_spin_locked(&dev_priv->irq_lock);
3523
3524 if (!dev_priv->display_irqs_enabled)
3525 return;
3526
3527 dev_priv->display_irqs_enabled = false;
3528
Imre Deak950eaba2014-09-08 15:21:09 +03003529 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003530 valleyview_display_irqs_uninstall(dev_priv);
3531}
3532
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003533static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003534{
Imre Deakf8b79e52014-03-04 19:23:07 +02003535 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003536
Egbert Eich0706f172015-09-23 16:15:27 +02003537 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003538 POSTING_READ(PORT_HOTPLUG_EN);
3539
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003540 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003541 I915_WRITE(VLV_IIR, 0xffffffff);
3542 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3543 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3544 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003545
Daniel Vetterb79480b2013-06-27 17:52:10 +02003546 /* Interrupt setup is already guaranteed to be single-threaded, this is
3547 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003548 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003549 if (dev_priv->display_irqs_enabled)
3550 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003551 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003552}
3553
3554static int valleyview_irq_postinstall(struct drm_device *dev)
3555{
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557
3558 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003559
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003560 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003561
3562 /* ack & enable invalid PTE error interrupts */
3563#if 0 /* FIXME: add support to irq handler for checking these bits */
3564 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3565 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3566#endif
3567
3568 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003569
3570 return 0;
3571}
3572
Ben Widawskyabd58f02013-11-02 21:07:09 -07003573static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3574{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003575 /* These are interrupts we'll toggle with the ring mask register */
3576 uint32_t gt_interrupts[] = {
3577 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003578 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003579 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003580 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3581 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003582 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003583 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3584 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3585 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003586 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003587 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3588 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003589 };
3590
Ben Widawsky09610212014-05-15 20:58:08 +03003591 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303592 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3593 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003594 /*
3595 * RPS interrupts will get enabled/disabled on demand when RPS itself
3596 * is enabled/disabled.
3597 */
3598 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303599 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003600}
3601
3602static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3603{
Damien Lespiau770de832014-03-20 20:45:01 +00003604 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3605 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003606 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3607 u32 de_port_enables;
3608 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003609
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003610 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003611 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3612 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003613 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3614 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303615 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003616 de_port_masked |= BXT_DE_PORT_GMBUS;
3617 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003618 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3619 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003620 }
Damien Lespiau770de832014-03-20 20:45:01 +00003621
3622 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3623 GEN8_PIPE_FIFO_UNDERRUN;
3624
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003625 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003626 if (IS_BROXTON(dev_priv))
3627 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3628 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003629 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3630
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003631 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3632 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3633 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003634
Damien Lespiau055e3932014-08-18 13:49:10 +01003635 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003636 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003637 POWER_DOMAIN_PIPE(pipe)))
3638 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3639 dev_priv->de_irq_mask[pipe],
3640 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003641
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003642 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003643}
3644
3645static int gen8_irq_postinstall(struct drm_device *dev)
3646{
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303649 if (HAS_PCH_SPLIT(dev))
3650 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003651
Ben Widawskyabd58f02013-11-02 21:07:09 -07003652 gen8_gt_irq_postinstall(dev_priv);
3653 gen8_de_irq_postinstall(dev_priv);
3654
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303655 if (HAS_PCH_SPLIT(dev))
3656 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003657
3658 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3659 POSTING_READ(GEN8_MASTER_IRQ);
3660
3661 return 0;
3662}
3663
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003664static int cherryview_irq_postinstall(struct drm_device *dev)
3665{
3666 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003667
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003668 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003669
3670 gen8_gt_irq_postinstall(dev_priv);
3671
3672 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3673 POSTING_READ(GEN8_MASTER_IRQ);
3674
3675 return 0;
3676}
3677
Ben Widawskyabd58f02013-11-02 21:07:09 -07003678static void gen8_irq_uninstall(struct drm_device *dev)
3679{
3680 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003681
3682 if (!dev_priv)
3683 return;
3684
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003685 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003686}
3687
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003688static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3689{
3690 /* Interrupt setup is already guaranteed to be single-threaded, this is
3691 * just to make the assert_spin_locked check happy. */
3692 spin_lock_irq(&dev_priv->irq_lock);
3693 if (dev_priv->display_irqs_enabled)
3694 valleyview_display_irqs_uninstall(dev_priv);
3695 spin_unlock_irq(&dev_priv->irq_lock);
3696
3697 vlv_display_irq_reset(dev_priv);
3698
Imre Deakc352d1b2014-11-20 16:05:55 +02003699 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003700}
3701
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003702static void valleyview_irq_uninstall(struct drm_device *dev)
3703{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003705
3706 if (!dev_priv)
3707 return;
3708
Imre Deak843d0e72014-04-14 20:24:23 +03003709 I915_WRITE(VLV_MASTER_IER, 0);
3710
Ville Syrjälä893fce82014-10-30 19:42:56 +02003711 gen5_gt_irq_reset(dev);
3712
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003713 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003714
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003715 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003716}
3717
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003718static void cherryview_irq_uninstall(struct drm_device *dev)
3719{
3720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003721
3722 if (!dev_priv)
3723 return;
3724
3725 I915_WRITE(GEN8_MASTER_IRQ, 0);
3726 POSTING_READ(GEN8_MASTER_IRQ);
3727
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003728 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003729
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003730 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003731
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003732 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003733}
3734
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003735static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003736{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003737 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003738
3739 if (!dev_priv)
3740 return;
3741
Paulo Zanonibe30b292014-04-01 15:37:25 -03003742 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003743}
3744
Chris Wilsonc2798b12012-04-22 21:13:57 +01003745static void i8xx_irq_preinstall(struct drm_device * dev)
3746{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003747 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748 int pipe;
3749
Damien Lespiau055e3932014-08-18 13:49:10 +01003750 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003751 I915_WRITE(PIPESTAT(pipe), 0);
3752 I915_WRITE16(IMR, 0xffff);
3753 I915_WRITE16(IER, 0x0);
3754 POSTING_READ16(IER);
3755}
3756
3757static int i8xx_irq_postinstall(struct drm_device *dev)
3758{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003759 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003760
Chris Wilsonc2798b12012-04-22 21:13:57 +01003761 I915_WRITE16(EMR,
3762 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3763
3764 /* Unmask the interrupts that we always want on. */
3765 dev_priv->irq_mask =
3766 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3767 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3768 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003769 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003770 I915_WRITE16(IMR, dev_priv->irq_mask);
3771
3772 I915_WRITE16(IER,
3773 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3774 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003775 I915_USER_INTERRUPT);
3776 POSTING_READ16(IER);
3777
Daniel Vetter379ef822013-10-16 22:55:56 +02003778 /* Interrupt setup is already guaranteed to be single-threaded, this is
3779 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003780 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003781 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3782 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003783 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003784
Chris Wilsonc2798b12012-04-22 21:13:57 +01003785 return 0;
3786}
3787
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003788/*
3789 * Returns true when a page flip has completed.
3790 */
3791static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003792 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003793{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003794 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003795 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003796
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003797 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003798 return false;
3799
3800 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003801 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003802
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003803 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3804 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3805 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3806 * the flip is completed (no longer pending). Since this doesn't raise
3807 * an interrupt per se, we watch for the change at vblank.
3808 */
3809 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003810 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003811
Ville Syrjälä7d475592014-12-17 23:08:03 +02003812 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003813 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003814 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003815
3816check_page_flip:
3817 intel_check_page_flip(dev, pipe);
3818 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003819}
3820
Daniel Vetterff1f5252012-10-02 15:10:55 +02003821static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003822{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003823 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003825 u16 iir, new_iir;
3826 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003827 int pipe;
3828 u16 flip_mask =
3829 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3830 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3831
Imre Deak2dd2a882015-02-24 11:14:30 +02003832 if (!intel_irqs_enabled(dev_priv))
3833 return IRQ_NONE;
3834
Chris Wilsonc2798b12012-04-22 21:13:57 +01003835 iir = I915_READ16(IIR);
3836 if (iir == 0)
3837 return IRQ_NONE;
3838
3839 while (iir & ~flip_mask) {
3840 /* Can't rely on pipestat interrupt bit in iir as it might
3841 * have been cleared after the pipestat interrupt was received.
3842 * It doesn't set the bit in iir again, but it still produces
3843 * interrupts (for non-MSI).
3844 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003845 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003846 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003847 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003848
Damien Lespiau055e3932014-08-18 13:49:10 +01003849 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003850 int reg = PIPESTAT(pipe);
3851 pipe_stats[pipe] = I915_READ(reg);
3852
3853 /*
3854 * Clear the PIPE*STAT regs before the IIR
3855 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003856 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003857 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003858 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003859 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003860
3861 I915_WRITE16(IIR, iir & ~flip_mask);
3862 new_iir = I915_READ16(IIR); /* Flush posted writes */
3863
Chris Wilsonc2798b12012-04-22 21:13:57 +01003864 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003865 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003866
Damien Lespiau055e3932014-08-18 13:49:10 +01003867 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003868 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003869 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003870 plane = !plane;
3871
Daniel Vetter4356d582013-10-16 22:55:55 +02003872 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003873 i8xx_handle_vblank(dev, plane, pipe, iir))
3874 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003875
Daniel Vetter4356d582013-10-16 22:55:55 +02003876 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003877 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003878
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003879 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3880 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3881 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003882 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003883
3884 iir = new_iir;
3885 }
3886
3887 return IRQ_HANDLED;
3888}
3889
3890static void i8xx_irq_uninstall(struct drm_device * dev)
3891{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003893 int pipe;
3894
Damien Lespiau055e3932014-08-18 13:49:10 +01003895 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003896 /* Clear enable bits; then clear status bits */
3897 I915_WRITE(PIPESTAT(pipe), 0);
3898 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3899 }
3900 I915_WRITE16(IMR, 0xffff);
3901 I915_WRITE16(IER, 0x0);
3902 I915_WRITE16(IIR, I915_READ16(IIR));
3903}
3904
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905static void i915_irq_preinstall(struct drm_device * dev)
3906{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003907 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003908 int pipe;
3909
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003911 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3913 }
3914
Chris Wilson00d98eb2012-04-24 22:59:48 +01003915 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003916 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003917 I915_WRITE(PIPESTAT(pipe), 0);
3918 I915_WRITE(IMR, 0xffffffff);
3919 I915_WRITE(IER, 0x0);
3920 POSTING_READ(IER);
3921}
3922
3923static int i915_irq_postinstall(struct drm_device *dev)
3924{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003925 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003926 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927
Chris Wilson38bde182012-04-24 22:59:50 +01003928 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3929
3930 /* Unmask the interrupts that we always want on. */
3931 dev_priv->irq_mask =
3932 ~(I915_ASLE_INTERRUPT |
3933 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3934 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3935 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003936 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003937
3938 enable_mask =
3939 I915_ASLE_INTERRUPT |
3940 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3941 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003942 I915_USER_INTERRUPT;
3943
Chris Wilsona266c7d2012-04-24 22:59:44 +01003944 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003945 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003946 POSTING_READ(PORT_HOTPLUG_EN);
3947
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 /* Enable in IER... */
3949 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3950 /* and unmask in IMR */
3951 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3952 }
3953
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 I915_WRITE(IMR, dev_priv->irq_mask);
3955 I915_WRITE(IER, enable_mask);
3956 POSTING_READ(IER);
3957
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003958 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003959
Daniel Vetter379ef822013-10-16 22:55:56 +02003960 /* Interrupt setup is already guaranteed to be single-threaded, this is
3961 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003962 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003963 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3964 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003965 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003966
Daniel Vetter20afbda2012-12-11 14:05:07 +01003967 return 0;
3968}
3969
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003970/*
3971 * Returns true when a page flip has completed.
3972 */
3973static bool i915_handle_vblank(struct drm_device *dev,
3974 int plane, int pipe, u32 iir)
3975{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003976 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003977 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3978
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003979 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003980 return false;
3981
3982 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003983 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003984
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003985 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3986 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3987 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3988 * the flip is completed (no longer pending). Since this doesn't raise
3989 * an interrupt per se, we watch for the change at vblank.
3990 */
3991 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003992 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003993
Ville Syrjälä7d475592014-12-17 23:08:03 +02003994 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003995 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003996 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003997
3998check_page_flip:
3999 intel_check_page_flip(dev, pipe);
4000 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004001}
4002
Daniel Vetterff1f5252012-10-02 15:10:55 +02004003static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004005 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004006 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004007 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004008 u32 flip_mask =
4009 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4010 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004011 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012
Imre Deak2dd2a882015-02-24 11:14:30 +02004013 if (!intel_irqs_enabled(dev_priv))
4014 return IRQ_NONE;
4015
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004017 do {
4018 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004019 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020
4021 /* Can't rely on pipestat interrupt bit in iir as it might
4022 * have been cleared after the pipestat interrupt was received.
4023 * It doesn't set the bit in iir again, but it still produces
4024 * interrupts (for non-MSI).
4025 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004026 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004028 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029
Damien Lespiau055e3932014-08-18 13:49:10 +01004030 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031 int reg = PIPESTAT(pipe);
4032 pipe_stats[pipe] = I915_READ(reg);
4033
Chris Wilson38bde182012-04-24 22:59:50 +01004034 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004036 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004037 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004038 }
4039 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004040 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004041
4042 if (!irq_received)
4043 break;
4044
Chris Wilsona266c7d2012-04-24 22:59:44 +01004045 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004046 if (I915_HAS_HOTPLUG(dev) &&
4047 iir & I915_DISPLAY_PORT_INTERRUPT)
4048 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049
Chris Wilson38bde182012-04-24 22:59:50 +01004050 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 new_iir = I915_READ(IIR); /* Flush posted writes */
4052
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004054 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055
Damien Lespiau055e3932014-08-18 13:49:10 +01004056 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004057 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004058 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004059 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004060
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004061 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4062 i915_handle_vblank(dev, plane, pipe, iir))
4063 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064
4065 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4066 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004067
4068 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004069 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004070
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004071 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4072 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4073 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074 }
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4077 intel_opregion_asle_intr(dev);
4078
4079 /* With MSI, interrupts are only generated when iir
4080 * transitions from zero to nonzero. If another bit got
4081 * set while we were handling the existing iir bits, then
4082 * we would never get another interrupt.
4083 *
4084 * This is fine on non-MSI as well, as if we hit this path
4085 * we avoid exiting the interrupt handler only to generate
4086 * another one.
4087 *
4088 * Note that for MSI this could cause a stray interrupt report
4089 * if an interrupt landed in the time between writing IIR and
4090 * the posting read. This should be rare enough to never
4091 * trigger the 99% of 100,000 interrupts test for disabling
4092 * stray interrupts.
4093 */
Chris Wilson38bde182012-04-24 22:59:50 +01004094 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004096 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097
4098 return ret;
4099}
4100
4101static void i915_irq_uninstall(struct drm_device * dev)
4102{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004103 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104 int pipe;
4105
Chris Wilsona266c7d2012-04-24 22:59:44 +01004106 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004107 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4109 }
4110
Chris Wilson00d98eb2012-04-24 22:59:48 +01004111 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004112 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004113 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004115 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4116 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117 I915_WRITE(IMR, 0xffffffff);
4118 I915_WRITE(IER, 0x0);
4119
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 I915_WRITE(IIR, I915_READ(IIR));
4121}
4122
4123static void i965_irq_preinstall(struct drm_device * dev)
4124{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004125 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 int pipe;
4127
Egbert Eich0706f172015-09-23 16:15:27 +02004128 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004129 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004130
4131 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004132 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 I915_WRITE(PIPESTAT(pipe), 0);
4134 I915_WRITE(IMR, 0xffffffff);
4135 I915_WRITE(IER, 0x0);
4136 POSTING_READ(IER);
4137}
4138
4139static int i965_irq_postinstall(struct drm_device *dev)
4140{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004142 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 u32 error_mask;
4144
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004146 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004147 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004148 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4149 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4150 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4151 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4152 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4153
4154 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004155 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4156 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004157 enable_mask |= I915_USER_INTERRUPT;
4158
4159 if (IS_G4X(dev))
4160 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161
Daniel Vetterb79480b2013-06-27 17:52:10 +02004162 /* Interrupt setup is already guaranteed to be single-threaded, this is
4163 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004164 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004165 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4166 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4167 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004168 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170 /*
4171 * Enable some error detection, note the instruction error mask
4172 * bit is reserved, so we leave it masked.
4173 */
4174 if (IS_G4X(dev)) {
4175 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4176 GM45_ERROR_MEM_PRIV |
4177 GM45_ERROR_CP_PRIV |
4178 I915_ERROR_MEMORY_REFRESH);
4179 } else {
4180 error_mask = ~(I915_ERROR_PAGE_TABLE |
4181 I915_ERROR_MEMORY_REFRESH);
4182 }
4183 I915_WRITE(EMR, error_mask);
4184
4185 I915_WRITE(IMR, dev_priv->irq_mask);
4186 I915_WRITE(IER, enable_mask);
4187 POSTING_READ(IER);
4188
Egbert Eich0706f172015-09-23 16:15:27 +02004189 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004190 POSTING_READ(PORT_HOTPLUG_EN);
4191
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004192 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004193
4194 return 0;
4195}
4196
Egbert Eichbac56d52013-02-25 12:06:51 -05004197static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004198{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004199 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004200 u32 hotplug_en;
4201
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004202 assert_spin_locked(&dev_priv->irq_lock);
4203
Ville Syrjälä778eb332015-01-09 14:21:13 +02004204 /* Note HDMI and DP share hotplug bits */
4205 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004206 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004207 /* Programming the CRT detection parameters tends
4208 to generate a spurious hotplug event about three
4209 seconds later. So just do it once.
4210 */
4211 if (IS_G4X(dev))
4212 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004213 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214
Ville Syrjälä778eb332015-01-09 14:21:13 +02004215 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004216 i915_hotplug_interrupt_update_locked(dev_priv,
4217 (HOTPLUG_INT_EN_MASK
4218 | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
4219 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220}
4221
Daniel Vetterff1f5252012-10-02 15:10:55 +02004222static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004223{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004224 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004225 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226 u32 iir, new_iir;
4227 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004229 u32 flip_mask =
4230 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4231 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232
Imre Deak2dd2a882015-02-24 11:14:30 +02004233 if (!intel_irqs_enabled(dev_priv))
4234 return IRQ_NONE;
4235
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 iir = I915_READ(IIR);
4237
Chris Wilsona266c7d2012-04-24 22:59:44 +01004238 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004239 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004240 bool blc_event = false;
4241
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242 /* Can't rely on pipestat interrupt bit in iir as it might
4243 * have been cleared after the pipestat interrupt was received.
4244 * It doesn't set the bit in iir again, but it still produces
4245 * interrupts (for non-MSI).
4246 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004247 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004248 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004249 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250
Damien Lespiau055e3932014-08-18 13:49:10 +01004251 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004252 int reg = PIPESTAT(pipe);
4253 pipe_stats[pipe] = I915_READ(reg);
4254
4255 /*
4256 * Clear the PIPE*STAT regs before the IIR
4257 */
4258 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004259 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004260 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004261 }
4262 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004263 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004264
4265 if (!irq_received)
4266 break;
4267
4268 ret = IRQ_HANDLED;
4269
4270 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004271 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4272 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004273
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004274 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275 new_iir = I915_READ(IIR); /* Flush posted writes */
4276
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004278 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004279 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004280 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004281
Damien Lespiau055e3932014-08-18 13:49:10 +01004282 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004283 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004284 i915_handle_vblank(dev, pipe, pipe, iir))
4285 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004286
4287 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4288 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004289
4290 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004291 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004292
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004293 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4294 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004295 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004296
4297 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4298 intel_opregion_asle_intr(dev);
4299
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004300 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4301 gmbus_irq_handler(dev);
4302
Chris Wilsona266c7d2012-04-24 22:59:44 +01004303 /* With MSI, interrupts are only generated when iir
4304 * transitions from zero to nonzero. If another bit got
4305 * set while we were handling the existing iir bits, then
4306 * we would never get another interrupt.
4307 *
4308 * This is fine on non-MSI as well, as if we hit this path
4309 * we avoid exiting the interrupt handler only to generate
4310 * another one.
4311 *
4312 * Note that for MSI this could cause a stray interrupt report
4313 * if an interrupt landed in the time between writing IIR and
4314 * the posting read. This should be rare enough to never
4315 * trigger the 99% of 100,000 interrupts test for disabling
4316 * stray interrupts.
4317 */
4318 iir = new_iir;
4319 }
4320
4321 return ret;
4322}
4323
4324static void i965_irq_uninstall(struct drm_device * dev)
4325{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004327 int pipe;
4328
4329 if (!dev_priv)
4330 return;
4331
Egbert Eich0706f172015-09-23 16:15:27 +02004332 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004333 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004334
4335 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004336 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004337 I915_WRITE(PIPESTAT(pipe), 0);
4338 I915_WRITE(IMR, 0xffffffff);
4339 I915_WRITE(IER, 0x0);
4340
Damien Lespiau055e3932014-08-18 13:49:10 +01004341 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004342 I915_WRITE(PIPESTAT(pipe),
4343 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4344 I915_WRITE(IIR, I915_READ(IIR));
4345}
4346
Daniel Vetterfca52a52014-09-30 10:56:45 +02004347/**
4348 * intel_irq_init - initializes irq support
4349 * @dev_priv: i915 device instance
4350 *
4351 * This function initializes all the irq support including work items, timers
4352 * and all the vtables. It does not setup the interrupt itself though.
4353 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004354void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004355{
Daniel Vetterb9632912014-09-30 10:56:44 +02004356 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004357
Jani Nikula77913b32015-06-18 13:06:16 +03004358 intel_hpd_init_work(dev_priv);
4359
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004360 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004361 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004362
Deepak Sa6706b42014-03-15 20:23:22 +05304363 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004364 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004365 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004366 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004367 else
4368 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304369
Chris Wilson737b1502015-01-26 18:03:03 +02004370 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4371 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004372
Tomas Janousek97a19a22012-12-08 13:48:13 +01004373 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004374
Daniel Vetterb9632912014-09-30 10:56:44 +02004375 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004376 dev->max_vblank_count = 0;
4377 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004378 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004379 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4380 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004381 } else {
4382 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4383 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004384 }
4385
Ville Syrjälä21da2702014-08-06 14:49:55 +03004386 /*
4387 * Opt out of the vblank disable timer on everything except gen2.
4388 * Gen2 doesn't have a hardware frame counter and so depends on
4389 * vblank interrupts to produce sane vblank seuquence numbers.
4390 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004391 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004392 dev->vblank_disable_immediate = true;
4393
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004394 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4395 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004396
Daniel Vetterb9632912014-09-30 10:56:44 +02004397 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004398 dev->driver->irq_handler = cherryview_irq_handler;
4399 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4400 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4401 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4402 dev->driver->enable_vblank = valleyview_enable_vblank;
4403 dev->driver->disable_vblank = valleyview_disable_vblank;
4404 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004405 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004406 dev->driver->irq_handler = valleyview_irq_handler;
4407 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4408 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4409 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4410 dev->driver->enable_vblank = valleyview_enable_vblank;
4411 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004412 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004413 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004414 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004415 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004416 dev->driver->irq_postinstall = gen8_irq_postinstall;
4417 dev->driver->irq_uninstall = gen8_irq_uninstall;
4418 dev->driver->enable_vblank = gen8_enable_vblank;
4419 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004420 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004421 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004422 else if (HAS_PCH_SPT(dev))
4423 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4424 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004425 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004426 } else if (HAS_PCH_SPLIT(dev)) {
4427 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004428 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004429 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4430 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4431 dev->driver->enable_vblank = ironlake_enable_vblank;
4432 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004433 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004434 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004435 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004436 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4437 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4438 dev->driver->irq_handler = i8xx_irq_handler;
4439 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004440 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004441 dev->driver->irq_preinstall = i915_irq_preinstall;
4442 dev->driver->irq_postinstall = i915_irq_postinstall;
4443 dev->driver->irq_uninstall = i915_irq_uninstall;
4444 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004445 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004446 dev->driver->irq_preinstall = i965_irq_preinstall;
4447 dev->driver->irq_postinstall = i965_irq_postinstall;
4448 dev->driver->irq_uninstall = i965_irq_uninstall;
4449 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004450 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004451 if (I915_HAS_HOTPLUG(dev_priv))
4452 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004453 dev->driver->enable_vblank = i915_enable_vblank;
4454 dev->driver->disable_vblank = i915_disable_vblank;
4455 }
4456}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004457
Daniel Vetterfca52a52014-09-30 10:56:45 +02004458/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004459 * intel_irq_install - enables the hardware interrupt
4460 * @dev_priv: i915 device instance
4461 *
4462 * This function enables the hardware interrupt handling, but leaves the hotplug
4463 * handling still disabled. It is called after intel_irq_init().
4464 *
4465 * In the driver load and resume code we need working interrupts in a few places
4466 * but don't want to deal with the hassle of concurrent probe and hotplug
4467 * workers. Hence the split into this two-stage approach.
4468 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004469int intel_irq_install(struct drm_i915_private *dev_priv)
4470{
4471 /*
4472 * We enable some interrupt sources in our postinstall hooks, so mark
4473 * interrupts as enabled _before_ actually enabling them to avoid
4474 * special cases in our ordering checks.
4475 */
4476 dev_priv->pm.irqs_enabled = true;
4477
4478 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4479}
4480
Daniel Vetterfca52a52014-09-30 10:56:45 +02004481/**
4482 * intel_irq_uninstall - finilizes all irq handling
4483 * @dev_priv: i915 device instance
4484 *
4485 * This stops interrupt and hotplug handling and unregisters and frees all
4486 * resources acquired in the init functions.
4487 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004488void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4489{
4490 drm_irq_uninstall(dev_priv->dev);
4491 intel_hpd_cancel_work(dev_priv);
4492 dev_priv->pm.irqs_enabled = false;
4493}
4494
Daniel Vetterfca52a52014-09-30 10:56:45 +02004495/**
4496 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4497 * @dev_priv: i915 device instance
4498 *
4499 * This function is used to disable interrupts at runtime, both in the runtime
4500 * pm and the system suspend/resume code.
4501 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004502void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004503{
Daniel Vetterb9632912014-09-30 10:56:44 +02004504 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004505 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004506 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004507}
4508
Daniel Vetterfca52a52014-09-30 10:56:45 +02004509/**
4510 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4511 * @dev_priv: i915 device instance
4512 *
4513 * This function is used to enable interrupts at runtime, both in the runtime
4514 * pm and the system suspend/resume code.
4515 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004516void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004517{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004518 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004519 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4520 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004521}