blob: 80ba0a8d6d0625d488fcf433c389edea8206d661 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
Thomas Gleixnere2f43022007-10-17 18:04:40 +02003
David Howellsaf170c52012-12-14 22:37:13 +00004#include <uapi/asm/mce.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02005
Borislav Petkovf51bde62012-12-21 17:03:58 +01006/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Chen, Gong4b3db702013-10-21 14:29:25 -070019#define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
Ashok Rajbc12edb2015-06-04 18:55:22 +020020#define MCG_LMCE_P (1ULL<<27) /* Local machine check supported */
Borislav Petkovf51bde62012-12-21 17:03:58 +010021
22/* MCG_STATUS register defines */
23#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
24#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
25#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
Ashok Rajbc12edb2015-06-04 18:55:22 +020026#define MCG_STATUS_LMCES (1ULL<<3) /* LMCE signaled */
27
28/* MCG_EXT_CTL register defines */
29#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Enable LMCE */
Borislav Petkovf51bde62012-12-21 17:03:58 +010030
31/* MCi_STATUS register defines */
32#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
33#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
34#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
35#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
36#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
37#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
38#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
39#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
40#define MCI_STATUS_AR (1ULL<<55) /* Action required */
Tony Luck0ca06c02013-07-24 13:54:20 -070041
Chen Yuconge3480272014-11-18 10:09:19 +080042/* AMD-specific bits */
43#define MCI_STATUS_DEFERRED (1ULL<<44) /* declare an uncorrected error */
44#define MCI_STATUS_POISON (1ULL<<43) /* access poisonous data */
45
Tony Luck0ca06c02013-07-24 13:54:20 -070046/*
47 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
48 * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
49 * errors to indicate that errors are being filtered by hardware.
50 * We should mask out bit 12 when looking for specific signatures
51 * of uncorrected errors - so the F bit is deliberately skipped
52 * in this #define.
53 */
54#define MCACOD 0xefff /* MCA Error Code */
Borislav Petkovf51bde62012-12-21 17:03:58 +010055
56/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
57#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
Tony Luck0ca06c02013-07-24 13:54:20 -070058#define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
Borislav Petkovf51bde62012-12-21 17:03:58 +010059#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
60#define MCACOD_DATA 0x0134 /* Data Load */
61#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
62
63/* MCi_MISC register defines */
64#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
65#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
66#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
67#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
68#define MCI_MISC_ADDR_PHYS 2 /* physical address */
69#define MCI_MISC_ADDR_MEM 3 /* memory address */
70#define MCI_MISC_ADDR_GENERIC 7 /* generic */
71
72/* CTL2 register defines */
73#define MCI_CTL2_CMCI_EN (1ULL << 30)
74#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
75
76#define MCJ_CTX_MASK 3
77#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
78#define MCJ_CTX_RANDOM 0 /* inject context: random */
79#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
80#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
81#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
82#define MCJ_EXCEPTION 0x8 /* raise as exception */
Mathias Krausea9093682013-06-04 20:54:14 +020083#define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
Borislav Petkovf51bde62012-12-21 17:03:58 +010084
85#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
86
87/* Software defined banks */
88#define MCE_EXTENDED_BANK 128
89#define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
Borislav Petkovf51bde62012-12-21 17:03:58 +010090
91#define MCE_LOG_LEN 32
92#define MCE_LOG_SIGNATURE "MACHINECHECK"
93
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +010094/* AMD Scalable MCA */
95#define MSR_AMD64_SMCA_MC0_CONFIG 0xc0002004
96#define MSR_AMD64_SMCA_MCx_CONFIG(x) (MSR_AMD64_SMCA_MC0_CONFIG + 0x10*(x))
97
Borislav Petkovf51bde62012-12-21 17:03:58 +010098/*
99 * This structure contains all data related to the MCE log. Also
100 * carries a signature to make it easier to find from external
101 * debugging tools. Each entry is only valid when its finished flag
102 * is set.
103 */
104struct mce_log {
105 char signature[12]; /* "MACHINECHECK" */
106 unsigned len; /* = MCE_LOG_LEN */
107 unsigned next;
108 unsigned flags;
109 unsigned recordlen; /* length of struct mce */
110 struct mce entry[MCE_LOG_LEN];
111};
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200112
113struct mca_config {
114 bool dont_log_ce;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200115 bool cmci_disabled;
Ashok Raj88d53862015-06-04 18:55:23 +0200116 bool lmce_disabled;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200117 bool ignore_ce;
Borislav Petkov14625942012-10-17 12:05:33 +0200118 bool disabled;
119 bool ser;
120 bool bios_cmci_threshold;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200121 u8 banks;
Borislav Petkov84c25592012-10-15 19:59:18 +0200122 s8 bootlog;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200123 int tolerant;
Borislav Petkov84c25592012-10-15 19:59:18 +0200124 int monarch_timeout;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200125 int panic_timeout;
Borislav Petkov84c25592012-10-15 19:59:18 +0200126 u32 rip_msr;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200127};
128
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500129struct mce_vendor_flags {
Aravind Gopalakrishnanc7f54d22015-10-30 13:11:37 +0100130 /*
131 * Indicates that overflow conditions are not fatal, when set.
132 */
133 __u64 overflow_recov : 1,
Aravind Gopalakrishnan7559e132015-05-06 06:58:55 -0500134
Aravind Gopalakrishnanc7f54d22015-10-30 13:11:37 +0100135 /*
136 * (AMD) SUCCOR stands for S/W UnCorrectable error COntainment and
137 * Recovery. It indicates support for data poisoning in HW and deferred
138 * error interrupts.
139 */
140 succor : 1,
141
142 /*
143 * (AMD) SMCA: This bit indicates support for Scalable MCA which expands
144 * the register space for each MCA bank and also increases number of
145 * banks. Also, to accommodate the new banks and registers, the MCA
146 * register space is moved to a new MSR range.
147 */
148 smca : 1,
149
150 __reserved_0 : 61;
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500151};
152extern struct mce_vendor_flags mce_flags;
153
Borislav Petkov7af19e42012-10-15 20:25:17 +0200154extern struct mca_config mca_cfg;
Borislav Petkoveef4dfa2015-08-12 18:29:38 +0200155extern void mce_register_decode_chain(struct notifier_block *nb);
Borislav Petkov3653ada2011-12-04 15:12:09 +0100156extern void mce_unregister_decode_chain(struct notifier_block *nb);
Alan Coxdf39a2e2010-01-04 16:17:21 +0000157
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900158#include <linux/percpu.h>
Arun Sharma600634972011-07-26 16:09:06 -0700159#include <linux/atomic.h>
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900160
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900161extern int mce_p5_enabled;
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200162
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900163#ifdef CONFIG_X86_MCE
Yong Wanga2202aa2009-11-10 09:38:24 +0800164int mcheck_init(void);
Borislav Petkov5e099542009-10-16 12:31:32 +0200165void mcheck_cpu_init(struct cpuinfo_x86 *c);
Ashok Raj8838eb62015-08-12 18:29:40 +0200166void mcheck_cpu_clear(struct cpuinfo_x86 *c);
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500167void mcheck_vendor_init_severity(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900168#else
Yong Wanga2202aa2009-11-10 09:38:24 +0800169static inline int mcheck_init(void) { return 0; }
Borislav Petkov5e099542009-10-16 12:31:32 +0200170static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
Ashok Raj8838eb62015-08-12 18:29:40 +0200171static inline void mcheck_cpu_clear(struct cpuinfo_x86 *c) {}
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500172static inline void mcheck_vendor_init_severity(void) {}
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900173#endif
174
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900175#ifdef CONFIG_X86_ANCIENT_MCE
176void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
177void winchip_mcheck_init(struct cpuinfo_x86 *c);
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900178static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900179#else
180static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
181static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900182static inline void enable_p5_mce(void) {}
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900183#endif
184
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100185void mce_setup(struct mce *m);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200186void mce_log(struct mce *m);
Greg Kroah-Hartmand6126ef2012-01-26 15:49:14 -0800187DECLARE_PER_CPU(struct device *, mce_device);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200188
Andi Kleen41fdff32009-02-12 13:49:30 +0100189/*
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200190 * Maximum banks number.
191 * This is the limit of the current register layout on
192 * Intel CPUs.
Andi Kleen41fdff32009-02-12 13:49:30 +0100193 */
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200194#define MAX_NR_BANKS 32
Andi Kleen41fdff32009-02-12 13:49:30 +0100195
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200196#ifdef CONFIG_X86_MCE_INTEL
197void mce_intel_feature_init(struct cpuinfo_x86 *c);
Ashok Raj8838eb62015-08-12 18:29:40 +0200198void mce_intel_feature_clear(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100199void cmci_clear(void);
200void cmci_reenable(void);
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530201void cmci_rediscover(void);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100202void cmci_recheck(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200203#else
204static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
Ashok Raj8838eb62015-08-12 18:29:40 +0200205static inline void mce_intel_feature_clear(struct cpuinfo_x86 *c) { }
Andi Kleen88ccbed2009-02-12 13:49:36 +0100206static inline void cmci_clear(void) {}
207static inline void cmci_reenable(void) {}
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530208static inline void cmci_rediscover(void) {}
Andi Kleen88ccbed2009-02-12 13:49:36 +0100209static inline void cmci_recheck(void) {}
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200210#endif
211
212#ifdef CONFIG_X86_MCE_AMD
213void mce_amd_feature_init(struct cpuinfo_x86 *c);
214#else
215static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
216#endif
217
H. Peter Anvin38736072009-05-28 10:05:33 -0700218int mce_available(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100219
Andi Kleen01ca79f2009-05-27 21:56:52 +0200220DECLARE_PER_CPU(unsigned, mce_exception_count);
Andi Kleenca84f692009-05-27 21:56:57 +0200221DECLARE_PER_CPU(unsigned, mce_poll_count);
Andi Kleen01ca79f2009-05-27 21:56:52 +0200222
Andi Kleenee031c32009-02-12 13:49:34 +0100223typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
224DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
225
Andi Kleenb79109c2009-02-12 13:43:23 +0100226enum mcp_flags {
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100227 MCP_TIMESTAMP = BIT(0), /* log time stamp */
228 MCP_UC = BIT(1), /* log uncorrected errors */
229 MCP_DONTLOG = BIT(2), /* only clear, don't log */
Andi Kleenb79109c2009-02-12 13:43:23 +0100230};
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100231bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
Andi Kleenb79109c2009-02-12 13:43:23 +0100232
Andi Kleen9ff36ee2009-05-27 21:56:58 +0200233int mce_notify_irq(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200234
Andi Kleenea149b32009-04-29 19:31:00 +0200235DECLARE_PER_CPU(struct mce, injectm);
Luck, Tony66f5ddf2011-11-03 11:46:47 -0700236
237extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
238 const char __user *ubuf,
239 size_t usize, loff_t *off));
Andi Kleenea149b32009-04-29 19:31:00 +0200240
Naveen N. Raoc3d1fb52013-07-01 21:08:47 +0530241/* Disable CMCI/polling for MCA bank claimed by firmware */
242extern void mce_disable_bank(int bank);
243
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900244/*
245 * Exception handler
246 */
247
248/* Call the installed machine check handler for this CPU setup. */
249extern void (*machine_check_vector)(struct pt_regs *, long error_code);
250void do_machine_check(struct pt_regs *, long);
251
252/*
253 * Threshold handler
254 */
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200255
Andi Kleenb2762682009-02-12 13:49:31 +0100256extern void (*mce_threshold_vector)(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900257extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
Andi Kleenb2762682009-02-12 13:49:31 +0100258
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500259/* Deferred error interrupt handler */
260extern void (*deferred_error_int_vector)(void);
261
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900262/*
263 * Thermal handler
264 */
265
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900266void intel_init_thermal(struct cpuinfo_x86 *c);
267
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900268void mce_log_therm_throt_event(__u64 status);
Yong Wanga2202aa2009-11-10 09:38:24 +0800269
R, Durgadoss9e76a972011-01-03 17:22:04 +0530270/* Interrupt Handler for core thermal thresholds */
271extern int (*platform_thermal_notify)(__u64 msr_val);
272
Srinivas Pandruvada25cdce12013-05-17 23:42:01 +0000273/* Interrupt Handler for package thermal thresholds */
274extern int (*platform_thermal_package_notify)(__u64 msr_val);
275
276/* Callback support of rate control, return true, if
277 * callback has rate control */
278extern bool (*platform_thermal_package_rate_control)(void);
279
Yong Wanga2202aa2009-11-10 09:38:24 +0800280#ifdef CONFIG_X86_THERMAL_VECTOR
281extern void mcheck_intel_therm_init(void);
282#else
283static inline void mcheck_intel_therm_init(void) { }
284#endif
285
Huang Yingd334a492010-05-18 14:35:20 +0800286/*
287 * Used by APEI to report memory error via /dev/mcelog
288 */
289
290struct cper_sec_mem_err;
291extern void apei_mce_report_mem_error(int corrected,
292 struct cper_sec_mem_err *mem_err);
293
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700294#endif /* _ASM_X86_MCE_H */