blob: 0536d442b0682950d3b5aa2d7aeeda2e8c8b1cc4 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Simon Wunderliche93d0832013-01-08 14:48:58 +010023#include <linux/relay.h>
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +020024#include <net/ieee80211_radiotap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025
Sujith55624202010-01-08 10:36:02 +053026#include "ath9k.h"
27
Gabor Juhosab5c4f72012-12-10 15:30:28 +010028struct ath9k_eeprom_ctx {
29 struct completion complete;
30 struct ath_hw *ah;
31};
32
Sujith55624202010-01-08 10:36:02 +053033static char *dev_info = "ath9k";
34
35MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
41module_param_named(debug, ath9k_debug, uint, 0);
42MODULE_PARM_DESC(debug, "Debugging mask");
43
John W. Linville3e6109c2011-01-05 09:39:17 -050044int ath9k_modparam_nohwcrypt;
45module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053046MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
47
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053048int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053049module_param_named(blink, led_blink, int, 0444);
50MODULE_PARM_DESC(blink, "Enable LED blink on activity");
51
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080052static int ath9k_btcoex_enable;
53module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
54MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
55
Sujith Manoharane09f2dc2012-09-16 08:06:56 +053056static int ath9k_enable_diversity;
57module_param_named(enable_diversity, ath9k_enable_diversity, int, 0444);
58MODULE_PARM_DESC(enable_diversity, "Enable Antenna diversity for AR9565");
59
Rajkumar Manoharand5847472010-12-20 14:39:51 +053060bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053061/* We use the hw_value as an index into our private channel structure */
62
63#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053064 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053065 .center_freq = (_freq), \
66 .hw_value = (_idx), \
67 .max_power = 20, \
68}
69
70#define CHAN5G(_freq, _idx) { \
71 .band = IEEE80211_BAND_5GHZ, \
72 .center_freq = (_freq), \
73 .hw_value = (_idx), \
74 .max_power = 20, \
75}
76
77/* Some 2 GHz radios are actually tunable on 2312-2732
78 * on 5 MHz steps, we support the channels which we know
79 * we have calibration data for all cards though to make
80 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020081static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053082 CHAN2G(2412, 0), /* Channel 1 */
83 CHAN2G(2417, 1), /* Channel 2 */
84 CHAN2G(2422, 2), /* Channel 3 */
85 CHAN2G(2427, 3), /* Channel 4 */
86 CHAN2G(2432, 4), /* Channel 5 */
87 CHAN2G(2437, 5), /* Channel 6 */
88 CHAN2G(2442, 6), /* Channel 7 */
89 CHAN2G(2447, 7), /* Channel 8 */
90 CHAN2G(2452, 8), /* Channel 9 */
91 CHAN2G(2457, 9), /* Channel 10 */
92 CHAN2G(2462, 10), /* Channel 11 */
93 CHAN2G(2467, 11), /* Channel 12 */
94 CHAN2G(2472, 12), /* Channel 13 */
95 CHAN2G(2484, 13), /* Channel 14 */
96};
97
98/* Some 5 GHz radios are actually tunable on XXXX-YYYY
99 * on 5 MHz steps, we support the channels which we know
100 * we have calibration data for all cards though to make
101 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +0200102static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +0530103 /* _We_ call this UNII 1 */
104 CHAN5G(5180, 14), /* Channel 36 */
105 CHAN5G(5200, 15), /* Channel 40 */
106 CHAN5G(5220, 16), /* Channel 44 */
107 CHAN5G(5240, 17), /* Channel 48 */
108 /* _We_ call this UNII 2 */
109 CHAN5G(5260, 18), /* Channel 52 */
110 CHAN5G(5280, 19), /* Channel 56 */
111 CHAN5G(5300, 20), /* Channel 60 */
112 CHAN5G(5320, 21), /* Channel 64 */
113 /* _We_ call this "Middle band" */
114 CHAN5G(5500, 22), /* Channel 100 */
115 CHAN5G(5520, 23), /* Channel 104 */
116 CHAN5G(5540, 24), /* Channel 108 */
117 CHAN5G(5560, 25), /* Channel 112 */
118 CHAN5G(5580, 26), /* Channel 116 */
119 CHAN5G(5600, 27), /* Channel 120 */
120 CHAN5G(5620, 28), /* Channel 124 */
121 CHAN5G(5640, 29), /* Channel 128 */
122 CHAN5G(5660, 30), /* Channel 132 */
123 CHAN5G(5680, 31), /* Channel 136 */
124 CHAN5G(5700, 32), /* Channel 140 */
125 /* _We_ call this UNII 3 */
126 CHAN5G(5745, 33), /* Channel 149 */
127 CHAN5G(5765, 34), /* Channel 153 */
128 CHAN5G(5785, 35), /* Channel 157 */
129 CHAN5G(5805, 36), /* Channel 161 */
130 CHAN5G(5825, 37), /* Channel 165 */
131};
132
133/* Atheros hardware rate code addition for short premble */
134#define SHPCHECK(__hw_rate, __flags) \
135 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
136
137#define RATE(_bitrate, _hw_rate, _flags) { \
138 .bitrate = (_bitrate), \
139 .flags = (_flags), \
140 .hw_value = (_hw_rate), \
141 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
142}
143
144static struct ieee80211_rate ath9k_legacy_rates[] = {
145 RATE(10, 0x1b, 0),
146 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
147 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
148 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
149 RATE(60, 0x0b, 0),
150 RATE(90, 0x0f, 0),
151 RATE(120, 0x0a, 0),
152 RATE(180, 0x0e, 0),
153 RATE(240, 0x09, 0),
154 RATE(360, 0x0d, 0),
155 RATE(480, 0x08, 0),
156 RATE(540, 0x0c, 0),
157};
158
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100159#ifdef CONFIG_MAC80211_LEDS
160static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
161 { .throughput = 0 * 1024, .blink_time = 334 },
162 { .throughput = 1 * 1024, .blink_time = 260 },
163 { .throughput = 5 * 1024, .blink_time = 220 },
164 { .throughput = 10 * 1024, .blink_time = 190 },
165 { .throughput = 20 * 1024, .blink_time = 170 },
166 { .throughput = 50 * 1024, .blink_time = 150 },
167 { .throughput = 70 * 1024, .blink_time = 130 },
168 { .throughput = 100 * 1024, .blink_time = 110 },
169 { .throughput = 200 * 1024, .blink_time = 80 },
170 { .throughput = 300 * 1024, .blink_time = 50 },
171};
172#endif
173
Sujith285f2dd2010-01-08 10:36:07 +0530174static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530175
176/*
177 * Read and write, they both share the same lock. We do this to serialize
178 * reads and writes on Atheros 802.11n PCI devices only. This is required
179 * as the FIFO on these devices can only accept sanely 2 requests.
180 */
181
182static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
183{
184 struct ath_hw *ah = (struct ath_hw *) hw_priv;
185 struct ath_common *common = ath9k_hw_common(ah);
186 struct ath_softc *sc = (struct ath_softc *) common->priv;
187
Felix Fietkauf3eef642012-03-14 16:40:25 +0100188 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530189 unsigned long flags;
190 spin_lock_irqsave(&sc->sc_serial_rw, flags);
191 iowrite32(val, sc->mem + reg_offset);
192 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
193 } else
194 iowrite32(val, sc->mem + reg_offset);
195}
196
197static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
198{
199 struct ath_hw *ah = (struct ath_hw *) hw_priv;
200 struct ath_common *common = ath9k_hw_common(ah);
201 struct ath_softc *sc = (struct ath_softc *) common->priv;
202 u32 val;
203
Felix Fietkauf3eef642012-03-14 16:40:25 +0100204 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530205 unsigned long flags;
206 spin_lock_irqsave(&sc->sc_serial_rw, flags);
207 val = ioread32(sc->mem + reg_offset);
208 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
209 } else
210 val = ioread32(sc->mem + reg_offset);
211 return val;
212}
213
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530214static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
215 u32 set, u32 clr)
216{
217 u32 val;
218
219 val = ioread32(sc->mem + reg_offset);
220 val &= ~clr;
221 val |= set;
222 iowrite32(val, sc->mem + reg_offset);
223
224 return val;
225}
226
Felix Fietkau845e03c2011-03-23 20:57:25 +0100227static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
228{
229 struct ath_hw *ah = (struct ath_hw *) hw_priv;
230 struct ath_common *common = ath9k_hw_common(ah);
231 struct ath_softc *sc = (struct ath_softc *) common->priv;
232 unsigned long uninitialized_var(flags);
233 u32 val;
234
Felix Fietkauf3eef642012-03-14 16:40:25 +0100235 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100236 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530237 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100238 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530239 } else
240 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100241
242 return val;
243}
244
Sujith55624202010-01-08 10:36:02 +0530245/**************************/
246/* Initialization */
247/**************************/
248
249static void setup_ht_cap(struct ath_softc *sc,
250 struct ieee80211_sta_ht_cap *ht_info)
251{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200252 struct ath_hw *ah = sc->sc_ah;
253 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530254 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200255 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530256
257 ht_info->ht_supported = true;
258 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
259 IEEE80211_HT_CAP_SM_PS |
260 IEEE80211_HT_CAP_SGI_40 |
261 IEEE80211_HT_CAP_DSSSCCK40;
262
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400263 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
264 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
265
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700266 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
267 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
268
Sujith55624202010-01-08 10:36:02 +0530269 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
270 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
271
Sujith Manoharane41db612012-09-10 09:20:12 +0530272 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800273 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530274 else if (AR_SREV_9462(ah))
275 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800276 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200277 max_streams = 3;
278 else
279 max_streams = 2;
280
Felix Fietkau7a370812010-09-22 12:34:52 +0200281 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200282 if (max_streams >= 2)
283 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
284 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
285 }
286
Sujith55624202010-01-08 10:36:02 +0530287 /* set up supported mcs set */
288 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200289 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
290 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200291
Joe Perchesd2182b62011-12-15 14:55:53 -0800292 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800293 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530294
295 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530296 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
297 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
298 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
299 }
300
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200301 for (i = 0; i < rx_streams; i++)
302 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530303
304 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
305}
306
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000307static void ath9k_reg_notifier(struct wiphy *wiphy,
308 struct regulatory_request *request)
Sujith55624202010-01-08 10:36:02 +0530309{
310 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100311 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530312 struct ath_hw *ah = sc->sc_ah;
313 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
Sujith55624202010-01-08 10:36:02 +0530314
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000315 ath_reg_notifier_apply(wiphy, request, reg);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530316
317 /* Set tx power */
318 if (ah->curchan) {
319 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
320 ath9k_ps_wakeup(sc);
321 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
322 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
Zefir Kurtisi73e49372013-04-03 18:31:31 +0200323 /* synchronize DFS detector if regulatory domain changed */
324 if (sc->dfs_detector != NULL)
325 sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
326 request->dfs_region);
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530327 ath9k_ps_restore(sc);
328 }
Sujith55624202010-01-08 10:36:02 +0530329}
330
331/*
332 * This function will allocate both the DMA descriptor structure, and the
333 * buffers it contains. These are used to contain the descriptors used
334 * by the system.
335*/
336int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
337 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400338 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530339{
Sujith55624202010-01-08 10:36:02 +0530340 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400341 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530342 struct ath_buf *bf;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100343 int i, bsize, desc_len;
Sujith55624202010-01-08 10:36:02 +0530344
Joe Perchesd2182b62011-12-15 14:55:53 -0800345 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800346 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530347
348 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400349
350 if (is_tx)
351 desc_len = sc->sc_ah->caps.tx_desc_len;
352 else
353 desc_len = sizeof(struct ath_desc);
354
Sujith55624202010-01-08 10:36:02 +0530355 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400356 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800357 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400358 BUG_ON((desc_len % 4) != 0);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100359 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530360 }
361
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400362 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530363
364 /*
365 * Need additional DMA memory because we can't use
366 * descriptors that cross the 4K page boundary. Assume
367 * one skipped descriptor per 4K page.
368 */
369 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
370 u32 ndesc_skipped =
371 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
372 u32 dma_len;
373
374 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400375 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530376 dd->dd_desc_len += dma_len;
377
378 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700379 }
Sujith55624202010-01-08 10:36:02 +0530380 }
381
382 /* allocate descriptors */
Felix Fietkaub81950b12012-12-12 13:14:22 +0100383 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
384 &dd->dd_desc_paddr, GFP_KERNEL);
385 if (!dd->dd_desc)
386 return -ENOMEM;
387
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400388 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800389 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800390 name, ds, (u32) dd->dd_desc_len,
391 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530392
393 /* allocate buffers */
394 bsize = sizeof(struct ath_buf) * nbuf;
Felix Fietkaub81950b12012-12-12 13:14:22 +0100395 bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
396 if (!bf)
397 return -ENOMEM;
Sujith55624202010-01-08 10:36:02 +0530398
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400399 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530400 bf->bf_desc = ds;
401 bf->bf_daddr = DS2PHYS(dd, ds);
402
403 if (!(sc->sc_ah->caps.hw_caps &
404 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
405 /*
406 * Skip descriptor addresses which can cause 4KB
407 * boundary crossing (addr + length) with a 32 dword
408 * descriptor fetch.
409 */
410 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
411 BUG_ON((caddr_t) bf->bf_desc >=
412 ((caddr_t) dd->dd_desc +
413 dd->dd_desc_len));
414
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400415 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530416 bf->bf_desc = ds;
417 bf->bf_daddr = DS2PHYS(dd, ds);
418 }
419 }
420 list_add_tail(&bf->list, head);
421 }
422 return 0;
Sujith55624202010-01-08 10:36:02 +0530423}
424
Sujith285f2dd2010-01-08 10:36:07 +0530425static int ath9k_init_queues(struct ath_softc *sc)
426{
Sujith285f2dd2010-01-08 10:36:07 +0530427 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530428
Sujith285f2dd2010-01-08 10:36:07 +0530429 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530430 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530431
Sujith285f2dd2010-01-08 10:36:07 +0530432 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
433 ath_cabq_update(sc);
434
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530435 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100436 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800437 sc->tx.txq_map[i]->mac80211_qnum = i;
Felix Fietkau7702e782012-07-15 19:53:35 +0200438 sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
Ben Greear60f2d1d2011-01-09 23:11:52 -0800439 }
Sujith285f2dd2010-01-08 10:36:07 +0530440 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530441}
442
Felix Fietkauf209f522010-10-01 01:06:53 +0200443static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530444{
Felix Fietkauf209f522010-10-01 01:06:53 +0200445 void *channels;
446
Felix Fietkaucac42202010-10-09 02:39:30 +0200447 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
448 ARRAY_SIZE(ath9k_5ghz_chantable) !=
449 ATH9K_NUM_CHANNELS);
450
Felix Fietkaud4659912010-10-14 16:02:39 +0200451 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkaub81950b12012-12-12 13:14:22 +0100452 channels = devm_kzalloc(sc->dev,
Felix Fietkauf209f522010-10-01 01:06:53 +0200453 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
454 if (!channels)
455 return -ENOMEM;
456
Felix Fietkaub81950b12012-12-12 13:14:22 +0100457 memcpy(channels, ath9k_2ghz_chantable,
458 sizeof(ath9k_2ghz_chantable));
Felix Fietkauf209f522010-10-01 01:06:53 +0200459 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530460 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
461 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
462 ARRAY_SIZE(ath9k_2ghz_chantable);
463 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
464 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
465 ARRAY_SIZE(ath9k_legacy_rates);
466 }
467
Felix Fietkaud4659912010-10-14 16:02:39 +0200468 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkaub81950b12012-12-12 13:14:22 +0100469 channels = devm_kzalloc(sc->dev,
Felix Fietkauf209f522010-10-01 01:06:53 +0200470 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100471 if (!channels)
Felix Fietkauf209f522010-10-01 01:06:53 +0200472 return -ENOMEM;
Felix Fietkauf209f522010-10-01 01:06:53 +0200473
Felix Fietkaub81950b12012-12-12 13:14:22 +0100474 memcpy(channels, ath9k_5ghz_chantable,
475 sizeof(ath9k_5ghz_chantable));
Felix Fietkauf209f522010-10-01 01:06:53 +0200476 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530477 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
478 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
479 ARRAY_SIZE(ath9k_5ghz_chantable);
480 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
481 ath9k_legacy_rates + 4;
482 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
483 ARRAY_SIZE(ath9k_legacy_rates) - 4;
484 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200485 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530486}
Sujith55624202010-01-08 10:36:02 +0530487
Sujith285f2dd2010-01-08 10:36:07 +0530488static void ath9k_init_misc(struct ath_softc *sc)
489{
490 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
491 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530492
Sujith285f2dd2010-01-08 10:36:07 +0530493 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
494
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530495 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith285f2dd2010-01-08 10:36:07 +0530496 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200497 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530498 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
499
Felix Fietkau7545daf2011-01-24 19:23:16 +0100500 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530501 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700502
503 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
504 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +0100505
506 sc->spec_config.enabled = 0;
507 sc->spec_config.short_repeat = true;
508 sc->spec_config.count = 8;
509 sc->spec_config.endless = false;
510 sc->spec_config.period = 0xFF;
511 sc->spec_config.fft_period = 0xF;
Sujith285f2dd2010-01-08 10:36:07 +0530512}
513
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100514static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
515 void *ctx)
516{
517 struct ath9k_eeprom_ctx *ec = ctx;
518
519 if (eeprom_blob)
520 ec->ah->eeprom_blob = eeprom_blob;
521
522 complete(&ec->complete);
523}
524
525static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
526{
527 struct ath9k_eeprom_ctx ec;
528 struct ath_hw *ah = ah = sc->sc_ah;
529 int err;
530
531 /* try to load the EEPROM content asynchronously */
532 init_completion(&ec.complete);
533 ec.ah = sc->sc_ah;
534
535 err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
536 &ec, ath9k_eeprom_request_cb);
537 if (err < 0) {
538 ath_err(ath9k_hw_common(ah),
539 "EEPROM request failed\n");
540 return err;
541 }
542
543 wait_for_completion(&ec.complete);
544
545 if (!ah->eeprom_blob) {
546 ath_err(ath9k_hw_common(ah),
547 "Unable to load EEPROM file %s\n", name);
548 return -EINVAL;
549 }
550
551 return 0;
552}
553
554static void ath9k_eeprom_release(struct ath_softc *sc)
555{
556 release_firmware(sc->sc_ah->eeprom_blob);
557}
558
Pavel Roskineb93e892011-07-23 03:55:39 -0400559static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530560 const struct ath_bus_ops *bus_ops)
561{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100562 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530563 struct ath_hw *ah = NULL;
564 struct ath_common *common;
565 int ret = 0, i;
566 int csz = 0;
567
Felix Fietkaub81950b12012-12-12 13:14:22 +0100568 ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
Sujith285f2dd2010-01-08 10:36:07 +0530569 if (!ah)
570 return -ENOMEM;
571
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100572 ah->dev = sc->dev;
Ben Greear233536e2011-01-09 23:11:44 -0800573 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530574 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100575 ah->reg_ops.read = ath9k_ioread32;
576 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100577 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530578 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530579 sc->sc_ah = ah;
580
Zefir Kurtisica21cfd2013-04-15 11:29:06 +0200581 sc->dfs_detector = dfs_pattern_detector_init(ah, NL80211_DFS_UNSET);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200582
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100583 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100584 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100585 sc->sc_ah->led_pin = -1;
586 } else {
587 sc->sc_ah->gpio_mask = pdata->gpio_mask;
588 sc->sc_ah->gpio_val = pdata->gpio_val;
589 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530590 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200591 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200592 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100593 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100594
Sujith285f2dd2010-01-08 10:36:07 +0530595 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100596 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530597 common->bus_ops = bus_ops;
598 common->ah = ah;
599 common->hw = sc->hw;
600 common->priv = sc;
601 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800602 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530603 common->disable_ani = false;
Sujith Manoharane09f2dc2012-09-16 08:06:56 +0530604
605 /*
606 * Enable Antenna diversity only when BTCOEX is disabled
607 * and the user manually requests the feature.
608 */
609 if (!common->btcoex_enabled && ath9k_enable_diversity)
610 common->antenna_diversity = 1;
611
Ben Greear20b257442010-10-15 15:04:09 -0700612 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530613
Sujith285f2dd2010-01-08 10:36:07 +0530614 spin_lock_init(&sc->sc_serial_rw);
615 spin_lock_init(&sc->sc_pm_lock);
616 mutex_init(&sc->mutex);
617 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530618 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
Sujith285f2dd2010-01-08 10:36:07 +0530619 (unsigned long)sc);
620
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530621 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
622 INIT_WORK(&sc->hw_check_work, ath_hw_check);
623 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
624 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
625 setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);
626
Sujith285f2dd2010-01-08 10:36:07 +0530627 /*
628 * Cache line size is used to size and align various
629 * structures used to communicate with the hardware.
630 */
631 ath_read_cachesize(common, &csz);
632 common->cachelsz = csz << 2; /* convert to bytes */
633
Gabor Juhos36b07d12012-12-11 00:06:41 +0100634 if (pdata && pdata->eeprom_name) {
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100635 ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
636 if (ret)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100637 return ret;
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100638 }
639
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400640 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530641 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530643 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530644
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100645 if (pdata && pdata->macaddr)
646 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
647
Sujith285f2dd2010-01-08 10:36:07 +0530648 ret = ath9k_init_queues(sc);
649 if (ret)
650 goto err_queues;
651
652 ret = ath9k_init_btcoex(sc);
653 if (ret)
654 goto err_btcoex;
655
Felix Fietkauf209f522010-10-01 01:06:53 +0200656 ret = ath9k_init_channels_rates(sc);
657 if (ret)
658 goto err_btcoex;
659
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530660 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530661 ath9k_init_misc(sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530662 ath_fill_led_pin(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530663
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530664 if (common->bus_ops->aspm_init)
665 common->bus_ops->aspm_init(common);
666
Sujith55624202010-01-08 10:36:02 +0530667 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530668
669err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530670 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
671 if (ATH_TXQ_SETUP(sc, i))
672 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530673err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530674 ath9k_hw_deinit(ah);
675err_hw:
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100676 ath9k_eeprom_release(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530677 return ret;
Sujith55624202010-01-08 10:36:02 +0530678}
679
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200680static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
681{
682 struct ieee80211_supported_band *sband;
683 struct ieee80211_channel *chan;
684 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200685 int i;
686
687 sband = &sc->sbands[band];
688 for (i = 0; i < sband->n_channels; i++) {
689 chan = &sband->channels[i];
690 ah->curchan = &ah->channels[chan->hw_value];
691 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
692 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200693 }
694}
695
696static void ath9k_init_txpower_limits(struct ath_softc *sc)
697{
698 struct ath_hw *ah = sc->sc_ah;
699 struct ath9k_channel *curchan = ah->curchan;
700
701 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
702 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
703 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
704 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
705
706 ah->curchan = curchan;
707}
708
Felix Fietkau43c35282011-09-03 01:40:27 +0200709void ath9k_reload_chainmask_settings(struct ath_softc *sc)
710{
711 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
712 return;
713
714 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
715 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
716 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
717 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
718}
719
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200720static const struct ieee80211_iface_limit if_limits[] = {
721 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) |
722 BIT(NL80211_IFTYPE_P2P_CLIENT) |
723 BIT(NL80211_IFTYPE_WDS) },
724 { .max = 8, .types =
725#ifdef CONFIG_MAC80211_MESH
726 BIT(NL80211_IFTYPE_MESH_POINT) |
727#endif
728 BIT(NL80211_IFTYPE_AP) |
729 BIT(NL80211_IFTYPE_P2P_GO) },
730};
731
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200732
733static const struct ieee80211_iface_limit if_dfs_limits[] = {
734 { .max = 1, .types = BIT(NL80211_IFTYPE_AP) },
735};
736
737static const struct ieee80211_iface_combination if_comb[] = {
738 {
739 .limits = if_limits,
740 .n_limits = ARRAY_SIZE(if_limits),
741 .max_interfaces = 2048,
742 .num_different_channels = 1,
743 .beacon_int_infra_match = true,
744 },
745 {
746 .limits = if_dfs_limits,
747 .n_limits = ARRAY_SIZE(if_dfs_limits),
748 .max_interfaces = 1,
749 .num_different_channels = 1,
750 .beacon_int_infra_match = true,
751 .radar_detect_widths = BIT(NL80211_CHAN_NO_HT) |
752 BIT(NL80211_CHAN_HT20),
753 }
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200754};
Felix Fietkau43c35282011-09-03 01:40:27 +0200755
Sujith285f2dd2010-01-08 10:36:07 +0530756void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530757{
Felix Fietkau43c35282011-09-03 01:40:27 +0200758 struct ath_hw *ah = sc->sc_ah;
759 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530760
Sujith55624202010-01-08 10:36:02 +0530761 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
762 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
763 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530764 IEEE80211_HW_SUPPORTS_PS |
765 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530766 IEEE80211_HW_SPECTRUM_MGMT |
Felix Fietkau79acac02013-04-22 23:11:44 +0200767 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
768 IEEE80211_HW_SUPPORTS_RC_TABLE;
Sujith55624202010-01-08 10:36:02 +0530769
Oleksij Rempelb0a1ae92013-05-24 20:30:59 +0200770 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
771 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
772
773 if (AR_SREV_9280_20_OR_LATER(ah))
774 hw->radiotap_mcs_details |=
775 IEEE80211_RADIOTAP_MCS_HAVE_STBC;
776 }
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500777
John W. Linville3e6109c2011-01-05 09:39:17 -0500778 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530779 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
780
781 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100782 BIT(NL80211_IFTYPE_P2P_GO) |
783 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530784 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400785 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530786 BIT(NL80211_IFTYPE_STATION) |
787 BIT(NL80211_IFTYPE_ADHOC) |
788 BIT(NL80211_IFTYPE_MESH_POINT);
789
Zefir Kurtisie9cdedf2013-04-03 18:31:29 +0200790 hw->wiphy->iface_combinations = if_comb;
791 hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200792
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400793 if (AR_SREV_5416(sc->sc_ah))
794 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530795
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200796 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300797 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200798 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200799
Mohammed Shafi Shajakhan9f11e162012-07-10 14:55:35 +0530800#ifdef CONFIG_PM_SLEEP
801
802 if ((ah->caps.hw_caps & ATH9K_HW_WOW_DEVICE_CAPABLE) &&
803 device_can_wakeup(sc->dev)) {
804
805 hw->wiphy->wowlan.flags = WIPHY_WOWLAN_MAGIC_PKT |
806 WIPHY_WOWLAN_DISCONNECT;
807 hw->wiphy->wowlan.n_patterns = MAX_NUM_USER_PATTERN;
808 hw->wiphy->wowlan.pattern_min_len = 1;
809 hw->wiphy->wowlan.pattern_max_len = MAX_PATTERN_SIZE;
810
811 }
812
813 atomic_set(&sc->wow_sleep_proc_intr, -1);
814 atomic_set(&sc->wow_got_bmiss_intr, -1);
815
816#endif
817
Sujith55624202010-01-08 10:36:02 +0530818 hw->queues = 4;
819 hw->max_rates = 4;
820 hw->channel_change_time = 5000;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530821 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100822 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530823 hw->sta_data_size = sizeof(struct ath_node);
824 hw->vif_data_size = sizeof(struct ath_vif);
825
Felix Fietkau43c35282011-09-03 01:40:27 +0200826 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
827 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
828
829 /* single chain devices with rx diversity */
830 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
831 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
832
833 sc->ant_rx = hw->wiphy->available_antennas_rx;
834 sc->ant_tx = hw->wiphy->available_antennas_tx;
835
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200836#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530837 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200838#endif
Sujith55624202010-01-08 10:36:02 +0530839
Felix Fietkaud4659912010-10-14 16:02:39 +0200840 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530841 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
842 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200843 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530844 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
845 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530846
Felix Fietkau43c35282011-09-03 01:40:27 +0200847 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530848
849 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530850}
851
Pavel Roskineb93e892011-07-23 03:55:39 -0400852int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530853 const struct ath_bus_ops *bus_ops)
854{
855 struct ieee80211_hw *hw = sc->hw;
856 struct ath_common *common;
857 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530858 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530859 struct ath_regulatory *reg;
860
Sujith285f2dd2010-01-08 10:36:07 +0530861 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400862 error = ath9k_init_softc(devid, sc, bus_ops);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100863 if (error)
864 return error;
Sujith55624202010-01-08 10:36:02 +0530865
866 ah = sc->sc_ah;
867 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530868 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530869
Sujith285f2dd2010-01-08 10:36:07 +0530870 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530871 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
872 ath9k_reg_notifier);
873 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100874 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530875
876 reg = &common->regulatory;
877
Sujith285f2dd2010-01-08 10:36:07 +0530878 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530879 error = ath_tx_init(sc, ATH_TXBUF);
880 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100881 goto deinit;
Sujith55624202010-01-08 10:36:02 +0530882
Sujith285f2dd2010-01-08 10:36:07 +0530883 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530884 error = ath_rx_init(sc, ATH_RXBUF);
885 if (error != 0)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100886 goto deinit;
Sujith285f2dd2010-01-08 10:36:07 +0530887
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200888 ath9k_init_txpower_limits(sc);
889
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100890#ifdef CONFIG_MAC80211_LEDS
891 /* must be initialized before ieee80211_register_hw */
892 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
893 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
894 ARRAY_SIZE(ath9k_tpt_blink));
895#endif
896
Sujith285f2dd2010-01-08 10:36:07 +0530897 /* Register with mac80211 */
898 error = ieee80211_register_hw(hw);
899 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100900 goto rx_cleanup;
Sujith285f2dd2010-01-08 10:36:07 +0530901
Ben Greeareb272442010-11-29 14:13:22 -0800902 error = ath9k_init_debug(ah);
903 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800904 ath_err(common, "Unable to create debugfs files\n");
Felix Fietkaub81950b12012-12-12 13:14:22 +0100905 goto unregister;
Ben Greeareb272442010-11-29 14:13:22 -0800906 }
907
Sujith285f2dd2010-01-08 10:36:07 +0530908 /* Handle world regulatory */
909 if (!ath_is_world_regd(reg)) {
910 error = regulatory_hint(hw->wiphy, reg->alpha2);
911 if (error)
Felix Fietkaub81950b12012-12-12 13:14:22 +0100912 goto unregister;
Sujith285f2dd2010-01-08 10:36:07 +0530913 }
Sujith55624202010-01-08 10:36:02 +0530914
Sujith55624202010-01-08 10:36:02 +0530915 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530916 ath_start_rfkill_poll(sc);
917
918 return 0;
919
Felix Fietkaub81950b12012-12-12 13:14:22 +0100920unregister:
Sujith285f2dd2010-01-08 10:36:07 +0530921 ieee80211_unregister_hw(hw);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100922rx_cleanup:
Sujith285f2dd2010-01-08 10:36:07 +0530923 ath_rx_cleanup(sc);
Felix Fietkaub81950b12012-12-12 13:14:22 +0100924deinit:
Sujith285f2dd2010-01-08 10:36:07 +0530925 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530926 return error;
927}
928
929/*****************************/
930/* De-Initialization */
931/*****************************/
932
Sujith285f2dd2010-01-08 10:36:07 +0530933static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530934{
Sujith285f2dd2010-01-08 10:36:07 +0530935 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530936
Sujith Manoharan59081202012-02-22 12:40:21 +0530937 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530938
Sujith285f2dd2010-01-08 10:36:07 +0530939 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
940 if (ATH_TXQ_SETUP(sc, i))
941 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
942
Sujith285f2dd2010-01-08 10:36:07 +0530943 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200944 if (sc->dfs_detector != NULL)
945 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530946
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100947 ath9k_eeprom_release(sc);
Simon Wunderliche93d0832013-01-08 14:48:58 +0100948
Sven Eckelmann00b54182013-01-31 15:56:56 +0100949 if (config_enabled(CONFIG_ATH9K_DEBUGFS) && sc->rfs_chan_spec_scan) {
Simon Wunderliche93d0832013-01-08 14:48:58 +0100950 relay_close(sc->rfs_chan_spec_scan);
951 sc->rfs_chan_spec_scan = NULL;
952 }
Sujith55624202010-01-08 10:36:02 +0530953}
954
Sujith285f2dd2010-01-08 10:36:07 +0530955void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530956{
957 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530958
959 ath9k_ps_wakeup(sc);
960
Sujith55624202010-01-08 10:36:02 +0530961 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530962 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530963
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530964 ath9k_ps_restore(sc);
965
Sujith55624202010-01-08 10:36:02 +0530966 ieee80211_unregister_hw(hw);
967 ath_rx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530968 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530969}
970
Sujith55624202010-01-08 10:36:02 +0530971/************************/
972/* Module Hooks */
973/************************/
974
975static int __init ath9k_init(void)
976{
977 int error;
978
979 /* Register rate control algorithm */
980 error = ath_rate_control_register();
981 if (error != 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700982 pr_err("Unable to register rate control algorithm: %d\n",
983 error);
Sujith55624202010-01-08 10:36:02 +0530984 goto err_out;
985 }
986
Sujith55624202010-01-08 10:36:02 +0530987 error = ath_pci_init();
988 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700989 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +0530990 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800991 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530992 }
993
994 error = ath_ahb_init();
995 if (error < 0) {
996 error = -ENODEV;
997 goto err_pci_exit;
998 }
999
1000 return 0;
1001
1002 err_pci_exit:
1003 ath_pci_exit();
1004
Sujith55624202010-01-08 10:36:02 +05301005 err_rate_unregister:
1006 ath_rate_control_unregister();
1007 err_out:
1008 return error;
1009}
1010module_init(ath9k_init);
1011
1012static void __exit ath9k_exit(void)
1013{
Rajkumar Manoharand5847472010-12-20 14:39:51 +05301014 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +05301015 ath_ahb_exit();
1016 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +05301017 ath_rate_control_unregister();
Joe Perches516304b2012-03-18 17:30:52 -07001018 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +05301019}
1020module_exit(ath9k_exit);