blob: b96ba48462f7a0579e0d283e0da9b0218a006752 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000026
27#include <asm/sections.h>
28#include <asm/io.h>
29#include <asm/prom.h>
30#include <asm/pci-bridge.h>
31#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000032#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000033#include <asm/ppc-pci.h>
34#include <asm/opal.h>
35#include <asm/iommu.h>
36#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000037#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080038#include <asm/debug.h>
Guo Chao262af552014-07-21 14:42:30 +100039#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110040#include <asm/pnv-pci.h>
41
42#include <misc/cxl.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000043
44#include "powernv.h"
45#include "pci.h"
46
Joe Perches6d31c2f2014-09-21 10:55:06 -070047static void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
48 const char *fmt, ...)
49{
50 struct va_format vaf;
51 va_list args;
52 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000053
Joe Perches6d31c2f2014-09-21 10:55:06 -070054 va_start(args, fmt);
55
56 vaf.fmt = fmt;
57 vaf.va = &args;
58
59 if (pe->pdev)
60 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
61 else
62 sprintf(pfix, "%04x:%02x ",
63 pci_domain_nr(pe->pbus), pe->pbus->number);
64
65 printk("%spci %s: [PE# %.3d] %pV",
66 level, pfix, pe->pe_number, &vaf);
67
68 va_end(args);
69}
70
71#define pe_err(pe, fmt, ...) \
72 pe_level_printk(pe, KERN_ERR, fmt, ##__VA_ARGS__)
73#define pe_warn(pe, fmt, ...) \
74 pe_level_printk(pe, KERN_WARNING, fmt, ##__VA_ARGS__)
75#define pe_info(pe, fmt, ...) \
76 pe_level_printk(pe, KERN_INFO, fmt, ##__VA_ARGS__)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000077
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +100078/*
79 * stdcix is only supposed to be used in hypervisor real mode as per
80 * the architecture spec
81 */
82static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
83{
84 __asm__ __volatile__("stdcix %0,0,%1"
85 : : "r" (val), "r" (paddr) : "memory");
86}
87
Guo Chao262af552014-07-21 14:42:30 +100088static inline bool pnv_pci_is_mem_pref_64(unsigned long flags)
89{
90 return ((flags & (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH)) ==
91 (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH));
92}
93
Gavin Shan4b82ab12014-11-12 13:36:07 +110094static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
95{
96 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe)) {
97 pr_warn("%s: Invalid PE %d on PHB#%x\n",
98 __func__, pe_no, phb->hose->global_number);
99 return;
100 }
101
102 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc)) {
103 pr_warn("%s: PE %d was assigned on PHB#%x\n",
104 __func__, pe_no, phb->hose->global_number);
105 return;
106 }
107
108 phb->ioda.pe_array[pe_no].phb = phb;
109 phb->ioda.pe_array[pe_no].pe_number = pe_no;
110}
111
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800112static int pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000113{
114 unsigned long pe;
115
116 do {
117 pe = find_next_zero_bit(phb->ioda.pe_alloc,
118 phb->ioda.total_pe, 0);
119 if (pe >= phb->ioda.total_pe)
120 return IODA_INVALID_PE;
121 } while(test_and_set_bit(pe, phb->ioda.pe_alloc));
122
Gavin Shan4cce9552013-04-25 19:21:00 +0000123 phb->ioda.pe_array[pe].phb = phb;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000124 phb->ioda.pe_array[pe].pe_number = pe;
125 return pe;
126}
127
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800128static void pnv_ioda_free_pe(struct pnv_phb *phb, int pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000129{
130 WARN_ON(phb->ioda.pe_array[pe].pdev);
131
132 memset(&phb->ioda.pe_array[pe], 0, sizeof(struct pnv_ioda_pe));
133 clear_bit(pe, phb->ioda.pe_alloc);
134}
135
Guo Chao262af552014-07-21 14:42:30 +1000136/* The default M64 BAR is shared by all PEs */
137static int pnv_ioda2_init_m64(struct pnv_phb *phb)
138{
139 const char *desc;
140 struct resource *r;
141 s64 rc;
142
143 /* Configure the default M64 BAR */
144 rc = opal_pci_set_phb_mem_window(phb->opal_id,
145 OPAL_M64_WINDOW_TYPE,
146 phb->ioda.m64_bar_idx,
147 phb->ioda.m64_base,
148 0, /* unused */
149 phb->ioda.m64_size);
150 if (rc != OPAL_SUCCESS) {
151 desc = "configuring";
152 goto fail;
153 }
154
155 /* Enable the default M64 BAR */
156 rc = opal_pci_phb_mmio_enable(phb->opal_id,
157 OPAL_M64_WINDOW_TYPE,
158 phb->ioda.m64_bar_idx,
159 OPAL_ENABLE_M64_SPLIT);
160 if (rc != OPAL_SUCCESS) {
161 desc = "enabling";
162 goto fail;
163 }
164
165 /* Mark the M64 BAR assigned */
166 set_bit(phb->ioda.m64_bar_idx, &phb->ioda.m64_bar_alloc);
167
168 /*
169 * Strip off the segment used by the reserved PE, which is
170 * expected to be 0 or last one of PE capabicity.
171 */
172 r = &phb->hose->mem_resources[1];
173 if (phb->ioda.reserved_pe == 0)
174 r->start += phb->ioda.m64_segsize;
175 else if (phb->ioda.reserved_pe == (phb->ioda.total_pe - 1))
176 r->end -= phb->ioda.m64_segsize;
177 else
178 pr_warn(" Cannot strip M64 segment for reserved PE#%d\n",
179 phb->ioda.reserved_pe);
180
181 return 0;
182
183fail:
184 pr_warn(" Failure %lld %s M64 BAR#%d\n",
185 rc, desc, phb->ioda.m64_bar_idx);
186 opal_pci_phb_mmio_enable(phb->opal_id,
187 OPAL_M64_WINDOW_TYPE,
188 phb->ioda.m64_bar_idx,
189 OPAL_DISABLE_M64);
190 return -EIO;
191}
192
Gavin Shan5ef73562014-11-12 13:36:06 +1100193static void pnv_ioda2_reserve_m64_pe(struct pnv_phb *phb)
Guo Chao262af552014-07-21 14:42:30 +1000194{
195 resource_size_t sgsz = phb->ioda.m64_segsize;
196 struct pci_dev *pdev;
197 struct resource *r;
198 int base, step, i;
199
200 /*
201 * Root bus always has full M64 range and root port has
202 * M64 range used in reality. So we're checking root port
203 * instead of root bus.
204 */
205 list_for_each_entry(pdev, &phb->hose->bus->devices, bus_list) {
Gavin Shan4b82ab12014-11-12 13:36:07 +1100206 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
207 r = &pdev->resource[PCI_BRIDGE_RESOURCES + i];
Guo Chao262af552014-07-21 14:42:30 +1000208 if (!r->parent ||
209 !pnv_pci_is_mem_pref_64(r->flags))
210 continue;
211
212 base = (r->start - phb->ioda.m64_base) / sgsz;
213 for (step = 0; step < resource_size(r) / sgsz; step++)
Gavin Shan4b82ab12014-11-12 13:36:07 +1100214 pnv_ioda_reserve_pe(phb, base + step);
Guo Chao262af552014-07-21 14:42:30 +1000215 }
216 }
217}
218
219static int pnv_ioda2_pick_m64_pe(struct pnv_phb *phb,
220 struct pci_bus *bus, int all)
221{
222 resource_size_t segsz = phb->ioda.m64_segsize;
223 struct pci_dev *pdev;
224 struct resource *r;
225 struct pnv_ioda_pe *master_pe, *pe;
226 unsigned long size, *pe_alloc;
227 bool found;
228 int start, i, j;
229
230 /* Root bus shouldn't use M64 */
231 if (pci_is_root_bus(bus))
232 return IODA_INVALID_PE;
233
234 /* We support only one M64 window on each bus */
235 found = false;
236 pci_bus_for_each_resource(bus, r, i) {
237 if (r && r->parent &&
238 pnv_pci_is_mem_pref_64(r->flags)) {
239 found = true;
240 break;
241 }
242 }
243
244 /* No M64 window found ? */
245 if (!found)
246 return IODA_INVALID_PE;
247
248 /* Allocate bitmap */
249 size = _ALIGN_UP(phb->ioda.total_pe / 8, sizeof(unsigned long));
250 pe_alloc = kzalloc(size, GFP_KERNEL);
251 if (!pe_alloc) {
252 pr_warn("%s: Out of memory !\n",
253 __func__);
254 return IODA_INVALID_PE;
255 }
256
257 /*
258 * Figure out reserved PE numbers by the PE
259 * the its child PEs.
260 */
261 start = (r->start - phb->ioda.m64_base) / segsz;
262 for (i = 0; i < resource_size(r) / segsz; i++)
263 set_bit(start + i, pe_alloc);
264
265 if (all)
266 goto done;
267
268 /*
269 * If the PE doesn't cover all subordinate buses,
270 * we need subtract from reserved PEs for children.
271 */
272 list_for_each_entry(pdev, &bus->devices, bus_list) {
273 if (!pdev->subordinate)
274 continue;
275
276 pci_bus_for_each_resource(pdev->subordinate, r, i) {
277 if (!r || !r->parent ||
278 !pnv_pci_is_mem_pref_64(r->flags))
279 continue;
280
281 start = (r->start - phb->ioda.m64_base) / segsz;
282 for (j = 0; j < resource_size(r) / segsz ; j++)
283 clear_bit(start + j, pe_alloc);
284 }
285 }
286
287 /*
288 * the current bus might not own M64 window and that's all
289 * contributed by its child buses. For the case, we needn't
290 * pick M64 dependent PE#.
291 */
292 if (bitmap_empty(pe_alloc, phb->ioda.total_pe)) {
293 kfree(pe_alloc);
294 return IODA_INVALID_PE;
295 }
296
297 /*
298 * Figure out the master PE and put all slave PEs to master
299 * PE's list to form compound PE.
300 */
301done:
302 master_pe = NULL;
303 i = -1;
304 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe, i + 1)) <
305 phb->ioda.total_pe) {
306 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000307
308 if (!master_pe) {
309 pe->flags |= PNV_IODA_PE_MASTER;
310 INIT_LIST_HEAD(&pe->slaves);
311 master_pe = pe;
312 } else {
313 pe->flags |= PNV_IODA_PE_SLAVE;
314 pe->master = master_pe;
315 list_add_tail(&pe->list, &master_pe->slaves);
316 }
317 }
318
319 kfree(pe_alloc);
320 return master_pe->pe_number;
321}
322
323static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
324{
325 struct pci_controller *hose = phb->hose;
326 struct device_node *dn = hose->dn;
327 struct resource *res;
328 const u32 *r;
329 u64 pci_addr;
330
Gavin Shan1665c4a2014-11-12 13:36:04 +1100331 /* FIXME: Support M64 for P7IOC */
332 if (phb->type != PNV_PHB_IODA2) {
333 pr_info(" Not support M64 window\n");
334 return;
335 }
336
Guo Chao262af552014-07-21 14:42:30 +1000337 if (!firmware_has_feature(FW_FEATURE_OPALv3)) {
338 pr_info(" Firmware too old to support M64 window\n");
339 return;
340 }
341
342 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
343 if (!r) {
344 pr_info(" No <ibm,opal-m64-window> on %s\n",
345 dn->full_name);
346 return;
347 }
348
Guo Chao262af552014-07-21 14:42:30 +1000349 res = &hose->mem_resources[1];
350 res->start = of_translate_address(dn, r + 2);
351 res->end = res->start + of_read_number(r + 4, 2) - 1;
352 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
353 pci_addr = of_read_number(r, 2);
354 hose->mem_offset[1] = res->start - pci_addr;
355
356 phb->ioda.m64_size = resource_size(res);
357 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe;
358 phb->ioda.m64_base = pci_addr;
359
360 /* Use last M64 BAR to cover M64 window */
361 phb->ioda.m64_bar_idx = 15;
362 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shan5ef73562014-11-12 13:36:06 +1100363 phb->reserve_m64_pe = pnv_ioda2_reserve_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000364 phb->pick_m64_pe = pnv_ioda2_pick_m64_pe;
365}
366
Gavin Shan49dec922014-07-21 14:42:33 +1000367static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
368{
369 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
370 struct pnv_ioda_pe *slave;
371 s64 rc;
372
373 /* Fetch master PE */
374 if (pe->flags & PNV_IODA_PE_SLAVE) {
375 pe = pe->master;
376 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
377 pe_no = pe->pe_number;
378 }
379
380 /* Freeze master PE */
381 rc = opal_pci_eeh_freeze_set(phb->opal_id,
382 pe_no,
383 OPAL_EEH_ACTION_SET_FREEZE_ALL);
384 if (rc != OPAL_SUCCESS) {
385 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
386 __func__, rc, phb->hose->global_number, pe_no);
387 return;
388 }
389
390 /* Freeze slave PEs */
391 if (!(pe->flags & PNV_IODA_PE_MASTER))
392 return;
393
394 list_for_each_entry(slave, &pe->slaves, list) {
395 rc = opal_pci_eeh_freeze_set(phb->opal_id,
396 slave->pe_number,
397 OPAL_EEH_ACTION_SET_FREEZE_ALL);
398 if (rc != OPAL_SUCCESS)
399 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
400 __func__, rc, phb->hose->global_number,
401 slave->pe_number);
402 }
403}
404
Anton Blancharde51df2c2014-08-20 08:55:18 +1000405static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000406{
407 struct pnv_ioda_pe *pe, *slave;
408 s64 rc;
409
410 /* Find master PE */
411 pe = &phb->ioda.pe_array[pe_no];
412 if (pe->flags & PNV_IODA_PE_SLAVE) {
413 pe = pe->master;
414 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
415 pe_no = pe->pe_number;
416 }
417
418 /* Clear frozen state for master PE */
419 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
420 if (rc != OPAL_SUCCESS) {
421 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
422 __func__, rc, opt, phb->hose->global_number, pe_no);
423 return -EIO;
424 }
425
426 if (!(pe->flags & PNV_IODA_PE_MASTER))
427 return 0;
428
429 /* Clear frozen state for slave PEs */
430 list_for_each_entry(slave, &pe->slaves, list) {
431 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
432 slave->pe_number,
433 opt);
434 if (rc != OPAL_SUCCESS) {
435 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
436 __func__, rc, opt, phb->hose->global_number,
437 slave->pe_number);
438 return -EIO;
439 }
440 }
441
442 return 0;
443}
444
445static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
446{
447 struct pnv_ioda_pe *slave, *pe;
448 u8 fstate, state;
449 __be16 pcierr;
450 s64 rc;
451
452 /* Sanity check on PE number */
453 if (pe_no < 0 || pe_no >= phb->ioda.total_pe)
454 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
455
456 /*
457 * Fetch the master PE and the PE instance might be
458 * not initialized yet.
459 */
460 pe = &phb->ioda.pe_array[pe_no];
461 if (pe->flags & PNV_IODA_PE_SLAVE) {
462 pe = pe->master;
463 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
464 pe_no = pe->pe_number;
465 }
466
467 /* Check the master PE */
468 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
469 &state, &pcierr, NULL);
470 if (rc != OPAL_SUCCESS) {
471 pr_warn("%s: Failure %lld getting "
472 "PHB#%x-PE#%x state\n",
473 __func__, rc,
474 phb->hose->global_number, pe_no);
475 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
476 }
477
478 /* Check the slave PE */
479 if (!(pe->flags & PNV_IODA_PE_MASTER))
480 return state;
481
482 list_for_each_entry(slave, &pe->slaves, list) {
483 rc = opal_pci_eeh_freeze_status(phb->opal_id,
484 slave->pe_number,
485 &fstate,
486 &pcierr,
487 NULL);
488 if (rc != OPAL_SUCCESS) {
489 pr_warn("%s: Failure %lld getting "
490 "PHB#%x-PE#%x state\n",
491 __func__, rc,
492 phb->hose->global_number, slave->pe_number);
493 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
494 }
495
496 /*
497 * Override the result based on the ascending
498 * priority.
499 */
500 if (fstate > state)
501 state = fstate;
502 }
503
504 return state;
505}
506
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000507/* Currently those 2 are only used when MSIs are enabled, this will change
508 * but in the meantime, we need to protect them to avoid warnings
509 */
510#ifdef CONFIG_PCI_MSI
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800511static struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000512{
513 struct pci_controller *hose = pci_bus_to_host(dev->bus);
514 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000515 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000516
517 if (!pdn)
518 return NULL;
519 if (pdn->pe_number == IODA_INVALID_PE)
520 return NULL;
521 return &phb->ioda.pe_array[pdn->pe_number];
522}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000523#endif /* CONFIG_PCI_MSI */
524
Gavin Shanb131a842014-11-12 13:36:08 +1100525static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
526 struct pnv_ioda_pe *parent,
527 struct pnv_ioda_pe *child,
528 bool is_add)
529{
530 const char *desc = is_add ? "adding" : "removing";
531 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
532 OPAL_REMOVE_PE_FROM_DOMAIN;
533 struct pnv_ioda_pe *slave;
534 long rc;
535
536 /* Parent PE affects child PE */
537 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
538 child->pe_number, op);
539 if (rc != OPAL_SUCCESS) {
540 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
541 rc, desc);
542 return -ENXIO;
543 }
544
545 if (!(child->flags & PNV_IODA_PE_MASTER))
546 return 0;
547
548 /* Compound case: parent PE affects slave PEs */
549 list_for_each_entry(slave, &child->slaves, list) {
550 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
551 slave->pe_number, op);
552 if (rc != OPAL_SUCCESS) {
553 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
554 rc, desc);
555 return -ENXIO;
556 }
557 }
558
559 return 0;
560}
561
562static int pnv_ioda_set_peltv(struct pnv_phb *phb,
563 struct pnv_ioda_pe *pe,
564 bool is_add)
565{
566 struct pnv_ioda_pe *slave;
567 struct pci_dev *pdev;
568 int ret;
569
570 /*
571 * Clear PE frozen state. If it's master PE, we need
572 * clear slave PE frozen state as well.
573 */
574 if (is_add) {
575 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
576 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
577 if (pe->flags & PNV_IODA_PE_MASTER) {
578 list_for_each_entry(slave, &pe->slaves, list)
579 opal_pci_eeh_freeze_clear(phb->opal_id,
580 slave->pe_number,
581 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
582 }
583 }
584
585 /*
586 * Associate PE in PELT. We need add the PE into the
587 * corresponding PELT-V as well. Otherwise, the error
588 * originated from the PE might contribute to other
589 * PEs.
590 */
591 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
592 if (ret)
593 return ret;
594
595 /* For compound PEs, any one affects all of them */
596 if (pe->flags & PNV_IODA_PE_MASTER) {
597 list_for_each_entry(slave, &pe->slaves, list) {
598 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
599 if (ret)
600 return ret;
601 }
602 }
603
604 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
605 pdev = pe->pbus->self;
606 else
607 pdev = pe->pdev->bus->self;
608 while (pdev) {
609 struct pci_dn *pdn = pci_get_pdn(pdev);
610 struct pnv_ioda_pe *parent;
611
612 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
613 parent = &phb->ioda.pe_array[pdn->pe_number];
614 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
615 if (ret)
616 return ret;
617 }
618
619 pdev = pdev->bus->self;
620 }
621
622 return 0;
623}
624
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800625static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000626{
627 struct pci_dev *parent;
628 uint8_t bcomp, dcomp, fcomp;
629 long rc, rid_end, rid;
630
631 /* Bus validation ? */
632 if (pe->pbus) {
633 int count;
634
635 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
636 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
637 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000638 if (pe->flags & PNV_IODA_PE_BUS_ALL)
639 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
640 else
641 count = 1;
642
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000643 switch(count) {
644 case 1: bcomp = OpalPciBusAll; break;
645 case 2: bcomp = OpalPciBus7Bits; break;
646 case 4: bcomp = OpalPciBus6Bits; break;
647 case 8: bcomp = OpalPciBus5Bits; break;
648 case 16: bcomp = OpalPciBus4Bits; break;
649 case 32: bcomp = OpalPciBus3Bits; break;
650 default:
651 pr_err("%s: Number of subordinate busses %d"
652 " unsupported\n",
653 pci_name(pe->pbus->self), count);
654 /* Do an exact match only */
655 bcomp = OpalPciBusAll;
656 }
657 rid_end = pe->rid + (count << 8);
658 } else {
659 parent = pe->pdev->bus->self;
660 bcomp = OpalPciBusAll;
661 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
662 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
663 rid_end = pe->rid + 1;
664 }
665
Gavin Shan631ad692013-11-04 16:32:46 +0800666 /*
667 * Associate PE in PELT. We need add the PE into the
668 * corresponding PELT-V as well. Otherwise, the error
669 * originated from the PE might contribute to other
670 * PEs.
671 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000672 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
673 bcomp, dcomp, fcomp, OPAL_MAP_PE);
674 if (rc) {
675 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
676 return -ENXIO;
677 }
Gavin Shan631ad692013-11-04 16:32:46 +0800678
Gavin Shanb131a842014-11-12 13:36:08 +1100679 /* Configure PELTV */
680 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000681
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000682 /* Setup reverse map */
683 for (rid = pe->rid; rid < rid_end; rid++)
684 phb->ioda.pe_rmap[rid] = pe->pe_number;
685
686 /* Setup one MVTs on IODA1 */
687 if (phb->type == PNV_PHB_IODA1) {
688 pe->mve_number = pe->pe_number;
689 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number,
690 pe->pe_number);
691 if (rc) {
692 pe_err(pe, "OPAL error %ld setting up MVE %d\n",
693 rc, pe->mve_number);
694 pe->mve_number = -1;
695 } else {
696 rc = opal_pci_set_mve_enable(phb->opal_id,
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +0000697 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000698 if (rc) {
699 pe_err(pe, "OPAL error %ld enabling MVE %d\n",
700 rc, pe->mve_number);
701 pe->mve_number = -1;
702 }
703 }
704 } else if (phb->type == PNV_PHB_IODA2)
705 pe->mve_number = 0;
706
707 return 0;
708}
709
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800710static void pnv_ioda_link_pe_by_weight(struct pnv_phb *phb,
711 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000712{
713 struct pnv_ioda_pe *lpe;
714
Gavin Shan7ebdf952012-08-20 03:49:15 +0000715 list_for_each_entry(lpe, &phb->ioda.pe_dma_list, dma_link) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000716 if (lpe->dma_weight < pe->dma_weight) {
Gavin Shan7ebdf952012-08-20 03:49:15 +0000717 list_add_tail(&pe->dma_link, &lpe->dma_link);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000718 return;
719 }
720 }
Gavin Shan7ebdf952012-08-20 03:49:15 +0000721 list_add_tail(&pe->dma_link, &phb->ioda.pe_dma_list);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000722}
723
724static unsigned int pnv_ioda_dma_weight(struct pci_dev *dev)
725{
726 /* This is quite simplistic. The "base" weight of a device
727 * is 10. 0 means no DMA is to be accounted for it.
728 */
729
730 /* If it's a bridge, no DMA */
731 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
732 return 0;
733
734 /* Reduce the weight of slow USB controllers */
735 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
736 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
737 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
738 return 3;
739
740 /* Increase the weight of RAID (includes Obsidian) */
741 if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
742 return 15;
743
744 /* Default */
745 return 10;
746}
747
Gavin Shanfb446ad2012-08-20 03:49:14 +0000748#if 0
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800749static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000750{
751 struct pci_controller *hose = pci_bus_to_host(dev->bus);
752 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000753 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000754 struct pnv_ioda_pe *pe;
755 int pe_num;
756
757 if (!pdn) {
758 pr_err("%s: Device tree node not associated properly\n",
759 pci_name(dev));
760 return NULL;
761 }
762 if (pdn->pe_number != IODA_INVALID_PE)
763 return NULL;
764
765 /* PE#0 has been pre-set */
766 if (dev->bus->number == 0)
767 pe_num = 0;
768 else
769 pe_num = pnv_ioda_alloc_pe(phb);
770 if (pe_num == IODA_INVALID_PE) {
771 pr_warning("%s: Not enough PE# available, disabling device\n",
772 pci_name(dev));
773 return NULL;
774 }
775
776 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
777 * pointer in the PE data structure, both should be destroyed at the
778 * same time. However, this needs to be looked at more closely again
779 * once we actually start removing things (Hotplug, SR-IOV, ...)
780 *
781 * At some point we want to remove the PDN completely anyways
782 */
783 pe = &phb->ioda.pe_array[pe_num];
784 pci_dev_get(dev);
785 pdn->pcidev = dev;
786 pdn->pe_number = pe_num;
787 pe->pdev = dev;
788 pe->pbus = NULL;
789 pe->tce32_seg = -1;
790 pe->mve_number = -1;
791 pe->rid = dev->bus->number << 8 | pdn->devfn;
792
793 pe_info(pe, "Associated device to PE\n");
794
795 if (pnv_ioda_configure_pe(phb, pe)) {
796 /* XXX What do we do here ? */
797 if (pe_num)
798 pnv_ioda_free_pe(phb, pe_num);
799 pdn->pe_number = IODA_INVALID_PE;
800 pe->pdev = NULL;
801 pci_dev_put(dev);
802 return NULL;
803 }
804
805 /* Assign a DMA weight to the device */
806 pe->dma_weight = pnv_ioda_dma_weight(dev);
807 if (pe->dma_weight != 0) {
808 phb->ioda.dma_weight += pe->dma_weight;
809 phb->ioda.dma_pe_count++;
810 }
811
812 /* Link the PE */
813 pnv_ioda_link_pe_by_weight(phb, pe);
814
815 return pe;
816}
Gavin Shanfb446ad2012-08-20 03:49:14 +0000817#endif /* Useful for SRIOV case */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000818
819static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
820{
821 struct pci_dev *dev;
822
823 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000824 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000825
826 if (pdn == NULL) {
827 pr_warn("%s: No device node associated with device !\n",
828 pci_name(dev));
829 continue;
830 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000831 pdn->pcidev = dev;
832 pdn->pe_number = pe->pe_number;
833 pe->dma_weight += pnv_ioda_dma_weight(dev);
Gavin Shanfb446ad2012-08-20 03:49:14 +0000834 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000835 pnv_ioda_setup_same_PE(dev->subordinate, pe);
836 }
837}
838
Gavin Shanfb446ad2012-08-20 03:49:14 +0000839/*
840 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
841 * single PCI bus. Another one that contains the primary PCI bus and its
842 * subordinate PCI devices and buses. The second type of PE is normally
843 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
844 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800845static void pnv_ioda_setup_bus_PE(struct pci_bus *bus, int all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000846{
Gavin Shanfb446ad2012-08-20 03:49:14 +0000847 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000848 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000849 struct pnv_ioda_pe *pe;
Guo Chao262af552014-07-21 14:42:30 +1000850 int pe_num = IODA_INVALID_PE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000851
Guo Chao262af552014-07-21 14:42:30 +1000852 /* Check if PE is determined by M64 */
853 if (phb->pick_m64_pe)
854 pe_num = phb->pick_m64_pe(phb, bus, all);
855
856 /* The PE number isn't pinned by M64 */
857 if (pe_num == IODA_INVALID_PE)
858 pe_num = pnv_ioda_alloc_pe(phb);
859
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000860 if (pe_num == IODA_INVALID_PE) {
Gavin Shanfb446ad2012-08-20 03:49:14 +0000861 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
862 __func__, pci_domain_nr(bus), bus->number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000863 return;
864 }
865
866 pe = &phb->ioda.pe_array[pe_num];
Guo Chao262af552014-07-21 14:42:30 +1000867 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000868 pe->pbus = bus;
869 pe->pdev = NULL;
870 pe->tce32_seg = -1;
871 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -0700872 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000873 pe->dma_weight = 0;
874
Gavin Shanfb446ad2012-08-20 03:49:14 +0000875 if (all)
876 pe_info(pe, "Secondary bus %d..%d associated with PE#%d\n",
877 bus->busn_res.start, bus->busn_res.end, pe_num);
878 else
879 pe_info(pe, "Secondary bus %d associated with PE#%d\n",
880 bus->busn_res.start, pe_num);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000881
882 if (pnv_ioda_configure_pe(phb, pe)) {
883 /* XXX What do we do here ? */
884 if (pe_num)
885 pnv_ioda_free_pe(phb, pe_num);
886 pe->pbus = NULL;
887 return;
888 }
889
890 /* Associate it with all child devices */
891 pnv_ioda_setup_same_PE(bus, pe);
892
Gavin Shan7ebdf952012-08-20 03:49:15 +0000893 /* Put PE to the list */
894 list_add_tail(&pe->list, &phb->ioda.pe_list);
895
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000896 /* Account for one DMA PE if at least one DMA capable device exist
897 * below the bridge
898 */
899 if (pe->dma_weight != 0) {
900 phb->ioda.dma_weight += pe->dma_weight;
901 phb->ioda.dma_pe_count++;
902 }
903
904 /* Link the PE */
905 pnv_ioda_link_pe_by_weight(phb, pe);
906}
907
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800908static void pnv_ioda_setup_PEs(struct pci_bus *bus)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000909{
910 struct pci_dev *dev;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000911
912 pnv_ioda_setup_bus_PE(bus, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000913
914 list_for_each_entry(dev, &bus->devices, bus_list) {
Gavin Shanfb446ad2012-08-20 03:49:14 +0000915 if (dev->subordinate) {
916 if (pci_pcie_type(dev) == PCI_EXP_TYPE_PCI_BRIDGE)
917 pnv_ioda_setup_bus_PE(dev->subordinate, 1);
918 else
919 pnv_ioda_setup_PEs(dev->subordinate);
920 }
921 }
922}
923
924/*
925 * Configure PEs so that the downstream PCI buses and devices
926 * could have their associated PE#. Unfortunately, we didn't
927 * figure out the way to identify the PLX bridge yet. So we
928 * simply put the PCI bus and the subordinate behind the root
929 * port to PE# here. The game rule here is expected to be changed
930 * as soon as we can detected PLX bridge correctly.
931 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800932static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +0000933{
934 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +1000935 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000936
937 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +1000938 phb = hose->private_data;
939
940 /* M64 layout might affect PE allocation */
Gavin Shan5ef73562014-11-12 13:36:06 +1100941 if (phb->reserve_m64_pe)
942 phb->reserve_m64_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +1000943
Gavin Shanfb446ad2012-08-20 03:49:14 +0000944 pnv_ioda_setup_PEs(hose->bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000945 }
946}
947
Gavin Shan959c9bd2013-04-25 19:21:02 +0000948static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000949{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000950 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +0000951 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000952
Gavin Shan959c9bd2013-04-25 19:21:02 +0000953 /*
954 * The function can be called while the PE#
955 * hasn't been assigned. Do nothing for the
956 * case.
957 */
958 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
959 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000960
Gavin Shan959c9bd2013-04-25 19:21:02 +0000961 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +1100962 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Gavin Shan763fe0a2014-08-06 17:10:16 +1000963 set_iommu_table_base_and_group(&pdev->dev, &pe->tce32_table);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000964}
965
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +1100966static int pnv_pci_ioda_dma_set_mask(struct pnv_phb *phb,
967 struct pci_dev *pdev, u64 dma_mask)
968{
969 struct pci_dn *pdn = pci_get_pdn(pdev);
970 struct pnv_ioda_pe *pe;
971 uint64_t top;
972 bool bypass = false;
973
974 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
975 return -ENODEV;;
976
977 pe = &phb->ioda.pe_array[pdn->pe_number];
978 if (pe->tce_bypass_enabled) {
979 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
980 bypass = (dma_mask >= top);
981 }
982
983 if (bypass) {
984 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
985 set_dma_ops(&pdev->dev, &dma_direct_ops);
986 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
987 } else {
988 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
989 set_dma_ops(&pdev->dev, &dma_iommu_ops);
990 set_iommu_table_base(&pdev->dev, &pe->tce32_table);
991 }
Brian W Harta32305b2014-07-31 14:24:37 -0500992 *pdev->dev.dma_mask = dma_mask;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +1100993 return 0;
994}
995
Gavin Shanfe7e85c2014-09-30 12:39:10 +1000996static u64 pnv_pci_ioda_dma_get_required_mask(struct pnv_phb *phb,
997 struct pci_dev *pdev)
998{
999 struct pci_dn *pdn = pci_get_pdn(pdev);
1000 struct pnv_ioda_pe *pe;
1001 u64 end, mask;
1002
1003 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1004 return 0;
1005
1006 pe = &phb->ioda.pe_array[pdn->pe_number];
1007 if (!pe->tce_bypass_enabled)
1008 return __dma_get_required_mask(&pdev->dev);
1009
1010
1011 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1012 mask = 1ULL << (fls64(end) - 1);
1013 mask += mask - 1;
1014
1015 return mask;
1016}
1017
Gavin Shandff4a392014-07-15 17:00:55 +10001018static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
1019 struct pci_bus *bus,
1020 bool add_to_iommu_group)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001021{
1022 struct pci_dev *dev;
1023
1024 list_for_each_entry(dev, &bus->devices, bus_list) {
Gavin Shandff4a392014-07-15 17:00:55 +10001025 if (add_to_iommu_group)
1026 set_iommu_table_base_and_group(&dev->dev,
1027 &pe->tce32_table);
1028 else
1029 set_iommu_table_base(&dev->dev, &pe->tce32_table);
1030
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001031 if (dev->subordinate)
Gavin Shandff4a392014-07-15 17:00:55 +10001032 pnv_ioda_setup_bus_dma(pe, dev->subordinate,
1033 add_to_iommu_group);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001034 }
1035}
1036
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001037static void pnv_pci_ioda1_tce_invalidate(struct pnv_ioda_pe *pe,
1038 struct iommu_table *tbl,
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001039 __be64 *startp, __be64 *endp, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001040{
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001041 __be64 __iomem *invalidate = rm ?
1042 (__be64 __iomem *)pe->tce_inval_reg_phys :
1043 (__be64 __iomem *)tbl->it_index;
Gavin Shan4cce9552013-04-25 19:21:00 +00001044 unsigned long start, end, inc;
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001045 const unsigned shift = tbl->it_page_shift;
Gavin Shan4cce9552013-04-25 19:21:00 +00001046
1047 start = __pa(startp);
1048 end = __pa(endp);
1049
1050 /* BML uses this case for p6/p7/galaxy2: Shift addr and put in node */
1051 if (tbl->it_busno) {
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001052 start <<= shift;
1053 end <<= shift;
1054 inc = 128ull << shift;
Gavin Shan4cce9552013-04-25 19:21:00 +00001055 start |= tbl->it_busno;
1056 end |= tbl->it_busno;
1057 } else if (tbl->it_type & TCE_PCI_SWINV_PAIR) {
1058 /* p7ioc-style invalidation, 2 TCEs per write */
1059 start |= (1ull << 63);
1060 end |= (1ull << 63);
1061 inc = 16;
1062 } else {
1063 /* Default (older HW) */
1064 inc = 128;
1065 }
1066
1067 end |= inc - 1; /* round up end to be different than start */
1068
1069 mb(); /* Ensure above stores are visible */
1070 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001071 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001072 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001073 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001074 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001075 start += inc;
1076 }
1077
1078 /*
1079 * The iommu layer will do another mb() for us on build()
1080 * and we don't care on free()
1081 */
1082}
1083
1084static void pnv_pci_ioda2_tce_invalidate(struct pnv_ioda_pe *pe,
1085 struct iommu_table *tbl,
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001086 __be64 *startp, __be64 *endp, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001087{
1088 unsigned long start, end, inc;
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001089 __be64 __iomem *invalidate = rm ?
1090 (__be64 __iomem *)pe->tce_inval_reg_phys :
1091 (__be64 __iomem *)tbl->it_index;
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001092 const unsigned shift = tbl->it_page_shift;
Gavin Shan4cce9552013-04-25 19:21:00 +00001093
1094 /* We'll invalidate DMA address in PE scope */
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001095 start = 0x2ull << 60;
Gavin Shan4cce9552013-04-25 19:21:00 +00001096 start |= (pe->pe_number & 0xFF);
1097 end = start;
1098
1099 /* Figure out the start, end and step */
1100 inc = tbl->it_offset + (((u64)startp - tbl->it_base) / sizeof(u64));
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001101 start |= (inc << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001102 inc = tbl->it_offset + (((u64)endp - tbl->it_base) / sizeof(u64));
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001103 end |= (inc << shift);
1104 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001105 mb();
1106
1107 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001108 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001109 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001110 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001111 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001112 start += inc;
1113 }
1114}
1115
1116void pnv_pci_ioda_tce_invalidate(struct iommu_table *tbl,
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001117 __be64 *startp, __be64 *endp, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001118{
1119 struct pnv_ioda_pe *pe = container_of(tbl, struct pnv_ioda_pe,
1120 tce32_table);
1121 struct pnv_phb *phb = pe->phb;
1122
1123 if (phb->type == PNV_PHB_IODA1)
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001124 pnv_pci_ioda1_tce_invalidate(pe, tbl, startp, endp, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001125 else
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001126 pnv_pci_ioda2_tce_invalidate(pe, tbl, startp, endp, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001127}
1128
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001129static void pnv_pci_ioda_setup_dma_pe(struct pnv_phb *phb,
1130 struct pnv_ioda_pe *pe, unsigned int base,
1131 unsigned int segs)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001132{
1133
1134 struct page *tce_mem = NULL;
1135 const __be64 *swinvp;
1136 struct iommu_table *tbl;
1137 unsigned int i;
1138 int64_t rc;
1139 void *addr;
1140
1141 /* 256M DMA window, 4K TCE pages, 8 bytes TCE */
1142#define TCE32_TABLE_SIZE ((0x10000000 / 0x1000) * 8)
1143
1144 /* XXX FIXME: Handle 64-bit only DMA devices */
1145 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
1146 /* XXX FIXME: Allocate multi-level tables on PHB3 */
1147
1148 /* We shouldn't already have a 32-bit DMA associated */
1149 if (WARN_ON(pe->tce32_seg >= 0))
1150 return;
1151
1152 /* Grab a 32-bit TCE table */
1153 pe->tce32_seg = base;
1154 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
1155 (base << 28), ((base + segs) << 28) - 1);
1156
1157 /* XXX Currently, we allocate one big contiguous table for the
1158 * TCEs. We only really need one chunk per 256M of TCE space
1159 * (ie per segment) but that's an optimization for later, it
1160 * requires some added smarts with our get/put_tce implementation
1161 */
1162 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
1163 get_order(TCE32_TABLE_SIZE * segs));
1164 if (!tce_mem) {
1165 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
1166 goto fail;
1167 }
1168 addr = page_address(tce_mem);
1169 memset(addr, 0, TCE32_TABLE_SIZE * segs);
1170
1171 /* Configure HW */
1172 for (i = 0; i < segs; i++) {
1173 rc = opal_pci_map_pe_dma_window(phb->opal_id,
1174 pe->pe_number,
1175 base + i, 1,
1176 __pa(addr) + TCE32_TABLE_SIZE * i,
1177 TCE32_TABLE_SIZE, 0x1000);
1178 if (rc) {
1179 pe_err(pe, " Failed to configure 32-bit TCE table,"
1180 " err %ld\n", rc);
1181 goto fail;
1182 }
1183 }
1184
1185 /* Setup linux iommu table */
1186 tbl = &pe->tce32_table;
1187 pnv_pci_setup_iommu_table(tbl, addr, TCE32_TABLE_SIZE * segs,
Alexey Kardashevskiy8fa5d452014-06-06 18:44:03 +10001188 base << 28, IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001189
1190 /* OPAL variant of P7IOC SW invalidated TCEs */
1191 swinvp = of_get_property(phb->hose->dn, "ibm,opal-tce-kill", NULL);
1192 if (swinvp) {
1193 /* We need a couple more fields -- an address and a data
1194 * to or. Since the bus is only printed out on table free
1195 * errors, and on the first pass the data will be a relative
1196 * bus number, print that out instead.
1197 */
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001198 pe->tce_inval_reg_phys = be64_to_cpup(swinvp);
1199 tbl->it_index = (unsigned long)ioremap(pe->tce_inval_reg_phys,
1200 8);
Gavin Shan65fd7662014-04-24 18:00:28 +10001201 tbl->it_type |= (TCE_PCI_SWINV_CREATE |
1202 TCE_PCI_SWINV_FREE |
1203 TCE_PCI_SWINV_PAIR);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001204 }
1205 iommu_init_table(tbl, phb->hose->node);
Gavin Shane9bc03f2014-04-24 18:00:29 +10001206 iommu_register_group(tbl, phb->hose->global_number, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001207
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001208 if (pe->pdev)
Alexey Kardashevskiyd905c5d2013-11-21 17:43:14 +11001209 set_iommu_table_base_and_group(&pe->pdev->dev, tbl);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001210 else
Gavin Shandff4a392014-07-15 17:00:55 +10001211 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001212
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001213 return;
1214 fail:
1215 /* XXX Failure: Try to fallback to 64-bit only ? */
1216 if (pe->tce32_seg >= 0)
1217 pe->tce32_seg = -1;
1218 if (tce_mem)
1219 __free_pages(tce_mem, get_order(TCE32_TABLE_SIZE * segs));
1220}
1221
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001222static void pnv_pci_ioda2_set_bypass(struct iommu_table *tbl, bool enable)
1223{
1224 struct pnv_ioda_pe *pe = container_of(tbl, struct pnv_ioda_pe,
1225 tce32_table);
1226 uint16_t window_id = (pe->pe_number << 1 ) + 1;
1227 int64_t rc;
1228
1229 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
1230 if (enable) {
1231 phys_addr_t top = memblock_end_of_DRAM();
1232
1233 top = roundup_pow_of_two(top);
1234 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
1235 pe->pe_number,
1236 window_id,
1237 pe->tce_bypass_base,
1238 top);
1239 } else {
1240 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
1241 pe->pe_number,
1242 window_id,
1243 pe->tce_bypass_base,
1244 0);
1245
1246 /*
Gavin Shandff4a392014-07-15 17:00:55 +10001247 * EEH needs the mapping between IOMMU table and group
1248 * of those VFIO/KVM pass-through devices. We can postpone
1249 * resetting DMA ops until the DMA mask is configured in
1250 * host side.
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001251 */
Gavin Shandff4a392014-07-15 17:00:55 +10001252 if (pe->pdev)
1253 set_iommu_table_base(&pe->pdev->dev, tbl);
1254 else
1255 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001256 }
1257 if (rc)
1258 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
1259 else
1260 pe->tce_bypass_enabled = enable;
1261}
1262
1263static void pnv_pci_ioda2_setup_bypass_pe(struct pnv_phb *phb,
1264 struct pnv_ioda_pe *pe)
1265{
1266 /* TVE #1 is selected by PCI address bit 59 */
1267 pe->tce_bypass_base = 1ull << 59;
1268
1269 /* Install set_bypass callback for VFIO */
1270 pe->tce32_table.set_bypass = pnv_pci_ioda2_set_bypass;
1271
1272 /* Enable bypass by default */
1273 pnv_pci_ioda2_set_bypass(&pe->tce32_table, true);
1274}
1275
Gavin Shan373f5652013-04-25 19:21:01 +00001276static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1277 struct pnv_ioda_pe *pe)
1278{
1279 struct page *tce_mem = NULL;
1280 void *addr;
1281 const __be64 *swinvp;
1282 struct iommu_table *tbl;
1283 unsigned int tce_table_size, end;
1284 int64_t rc;
1285
1286 /* We shouldn't already have a 32-bit DMA associated */
1287 if (WARN_ON(pe->tce32_seg >= 0))
1288 return;
1289
1290 /* The PE will reserve all possible 32-bits space */
1291 pe->tce32_seg = 0;
1292 end = (1 << ilog2(phb->ioda.m32_pci_base));
1293 tce_table_size = (end / 0x1000) * 8;
1294 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
1295 end);
1296
1297 /* Allocate TCE table */
1298 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
1299 get_order(tce_table_size));
1300 if (!tce_mem) {
1301 pe_err(pe, "Failed to allocate a 32-bit TCE memory\n");
1302 goto fail;
1303 }
1304 addr = page_address(tce_mem);
1305 memset(addr, 0, tce_table_size);
1306
1307 /*
1308 * Map TCE table through TVT. The TVE index is the PE number
1309 * shifted by 1 bit for 32-bits DMA space.
1310 */
1311 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
1312 pe->pe_number << 1, 1, __pa(addr),
1313 tce_table_size, 0x1000);
1314 if (rc) {
1315 pe_err(pe, "Failed to configure 32-bit TCE table,"
1316 " err %ld\n", rc);
1317 goto fail;
1318 }
1319
1320 /* Setup linux iommu table */
1321 tbl = &pe->tce32_table;
Alexey Kardashevskiy8fa5d452014-06-06 18:44:03 +10001322 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, 0,
1323 IOMMU_PAGE_SHIFT_4K);
Gavin Shan373f5652013-04-25 19:21:01 +00001324
1325 /* OPAL variant of PHB3 invalidated TCEs */
1326 swinvp = of_get_property(phb->hose->dn, "ibm,opal-tce-kill", NULL);
1327 if (swinvp) {
1328 /* We need a couple more fields -- an address and a data
1329 * to or. Since the bus is only printed out on table free
1330 * errors, and on the first pass the data will be a relative
1331 * bus number, print that out instead.
1332 */
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001333 pe->tce_inval_reg_phys = be64_to_cpup(swinvp);
1334 tbl->it_index = (unsigned long)ioremap(pe->tce_inval_reg_phys,
1335 8);
Gavin Shan65fd7662014-04-24 18:00:28 +10001336 tbl->it_type |= (TCE_PCI_SWINV_CREATE | TCE_PCI_SWINV_FREE);
Gavin Shan373f5652013-04-25 19:21:01 +00001337 }
1338 iommu_init_table(tbl, phb->hose->node);
Gavin Shane9bc03f2014-04-24 18:00:29 +10001339 iommu_register_group(tbl, phb->hose->global_number, pe->pe_number);
Gavin Shan373f5652013-04-25 19:21:01 +00001340
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001341 if (pe->pdev)
Alexey Kardashevskiyd905c5d2013-11-21 17:43:14 +11001342 set_iommu_table_base_and_group(&pe->pdev->dev, tbl);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001343 else
Gavin Shandff4a392014-07-15 17:00:55 +10001344 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001345
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001346 /* Also create a bypass window */
1347 pnv_pci_ioda2_setup_bypass_pe(phb, pe);
Gavin Shan373f5652013-04-25 19:21:01 +00001348 return;
1349fail:
1350 if (pe->tce32_seg >= 0)
1351 pe->tce32_seg = -1;
1352 if (tce_mem)
1353 __free_pages(tce_mem, get_order(tce_table_size));
1354}
1355
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001356static void pnv_ioda_setup_dma(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001357{
1358 struct pci_controller *hose = phb->hose;
1359 unsigned int residual, remaining, segs, tw, base;
1360 struct pnv_ioda_pe *pe;
1361
1362 /* If we have more PE# than segments available, hand out one
1363 * per PE until we run out and let the rest fail. If not,
1364 * then we assign at least one segment per PE, plus more based
1365 * on the amount of devices under that PE
1366 */
1367 if (phb->ioda.dma_pe_count > phb->ioda.tce32_count)
1368 residual = 0;
1369 else
1370 residual = phb->ioda.tce32_count -
1371 phb->ioda.dma_pe_count;
1372
1373 pr_info("PCI: Domain %04x has %ld available 32-bit DMA segments\n",
1374 hose->global_number, phb->ioda.tce32_count);
1375 pr_info("PCI: %d PE# for a total weight of %d\n",
1376 phb->ioda.dma_pe_count, phb->ioda.dma_weight);
1377
1378 /* Walk our PE list and configure their DMA segments, hand them
1379 * out one base segment plus any residual segments based on
1380 * weight
1381 */
1382 remaining = phb->ioda.tce32_count;
1383 tw = phb->ioda.dma_weight;
1384 base = 0;
Gavin Shan7ebdf952012-08-20 03:49:15 +00001385 list_for_each_entry(pe, &phb->ioda.pe_dma_list, dma_link) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001386 if (!pe->dma_weight)
1387 continue;
1388 if (!remaining) {
1389 pe_warn(pe, "No DMA32 resources available\n");
1390 continue;
1391 }
1392 segs = 1;
1393 if (residual) {
1394 segs += ((pe->dma_weight * residual) + (tw / 2)) / tw;
1395 if (segs > remaining)
1396 segs = remaining;
1397 }
Gavin Shan373f5652013-04-25 19:21:01 +00001398
1399 /*
1400 * For IODA2 compliant PHB3, we needn't care about the weight.
1401 * The all available 32-bits DMA space will be assigned to
1402 * the specific PE.
1403 */
1404 if (phb->type == PNV_PHB_IODA1) {
1405 pe_info(pe, "DMA weight %d, assigned %d DMA32 segments\n",
1406 pe->dma_weight, segs);
1407 pnv_pci_ioda_setup_dma_pe(phb, pe, base, segs);
1408 } else {
1409 pe_info(pe, "Assign DMA32 space\n");
1410 segs = 0;
1411 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1412 }
1413
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001414 remaining -= segs;
1415 base += segs;
1416 }
1417}
1418
1419#ifdef CONFIG_PCI_MSI
Gavin Shan137436c2013-04-25 19:20:59 +00001420static void pnv_ioda2_msi_eoi(struct irq_data *d)
1421{
1422 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
1423 struct irq_chip *chip = irq_data_get_irq_chip(d);
1424 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
1425 ioda.irq_chip);
1426 int64_t rc;
1427
1428 rc = opal_pci_msi_eoi(phb->opal_id, hw_irq);
1429 WARN_ON_ONCE(rc);
1430
1431 icp_native_eoi(d);
1432}
1433
Ian Munsiefd9a1c22014-10-08 19:54:55 +11001434
1435static void set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
1436{
1437 struct irq_data *idata;
1438 struct irq_chip *ichip;
1439
1440 if (phb->type != PNV_PHB_IODA2)
1441 return;
1442
1443 if (!phb->ioda.irq_chip_init) {
1444 /*
1445 * First time we setup an MSI IRQ, we need to setup the
1446 * corresponding IRQ chip to route correctly.
1447 */
1448 idata = irq_get_irq_data(virq);
1449 ichip = irq_data_get_irq_chip(idata);
1450 phb->ioda.irq_chip_init = 1;
1451 phb->ioda.irq_chip = *ichip;
1452 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
1453 }
1454 irq_set_chip(virq, &phb->ioda.irq_chip);
1455}
1456
Ian Munsie80c49c72014-10-08 19:54:57 +11001457#ifdef CONFIG_CXL_BASE
1458
1459struct device_node *pnv_pci_to_phb_node(struct pci_dev *dev)
1460{
1461 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1462
1463 return hose->dn;
1464}
1465EXPORT_SYMBOL(pnv_pci_to_phb_node);
1466
1467int pnv_phb_to_cxl(struct pci_dev *dev)
1468{
1469 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1470 struct pnv_phb *phb = hose->private_data;
1471 struct pnv_ioda_pe *pe;
1472 int rc;
1473
1474 pe = pnv_ioda_get_pe(dev);
1475 if (!pe)
1476 return -ENODEV;
1477
1478 pe_info(pe, "Switching PHB to CXL\n");
1479
1480 rc = opal_pci_set_phb_cxl_mode(phb->opal_id, 1, pe->pe_number);
1481 if (rc)
1482 dev_err(&dev->dev, "opal_pci_set_phb_cxl_mode failed: %i\n", rc);
1483
1484 return rc;
1485}
1486EXPORT_SYMBOL(pnv_phb_to_cxl);
1487
1488/* Find PHB for cxl dev and allocate MSI hwirqs?
1489 * Returns the absolute hardware IRQ number
1490 */
1491int pnv_cxl_alloc_hwirqs(struct pci_dev *dev, int num)
1492{
1493 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1494 struct pnv_phb *phb = hose->private_data;
1495 int hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, num);
1496
1497 if (hwirq < 0) {
1498 dev_warn(&dev->dev, "Failed to find a free MSI\n");
1499 return -ENOSPC;
1500 }
1501
1502 return phb->msi_base + hwirq;
1503}
1504EXPORT_SYMBOL(pnv_cxl_alloc_hwirqs);
1505
1506void pnv_cxl_release_hwirqs(struct pci_dev *dev, int hwirq, int num)
1507{
1508 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1509 struct pnv_phb *phb = hose->private_data;
1510
1511 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq - phb->msi_base, num);
1512}
1513EXPORT_SYMBOL(pnv_cxl_release_hwirqs);
1514
1515void pnv_cxl_release_hwirq_ranges(struct cxl_irq_ranges *irqs,
1516 struct pci_dev *dev)
1517{
1518 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1519 struct pnv_phb *phb = hose->private_data;
1520 int i, hwirq;
1521
1522 for (i = 1; i < CXL_IRQ_RANGES; i++) {
1523 if (!irqs->range[i])
1524 continue;
1525 pr_devel("cxl release irq range 0x%x: offset: 0x%lx limit: %ld\n",
1526 i, irqs->offset[i],
1527 irqs->range[i]);
1528 hwirq = irqs->offset[i] - phb->msi_base;
1529 msi_bitmap_free_hwirqs(&phb->msi_bmp, hwirq,
1530 irqs->range[i]);
1531 }
1532}
1533EXPORT_SYMBOL(pnv_cxl_release_hwirq_ranges);
1534
1535int pnv_cxl_alloc_hwirq_ranges(struct cxl_irq_ranges *irqs,
1536 struct pci_dev *dev, int num)
1537{
1538 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1539 struct pnv_phb *phb = hose->private_data;
1540 int i, hwirq, try;
1541
1542 memset(irqs, 0, sizeof(struct cxl_irq_ranges));
1543
1544 /* 0 is reserved for the multiplexed PSL DSI interrupt */
1545 for (i = 1; i < CXL_IRQ_RANGES && num; i++) {
1546 try = num;
1547 while (try) {
1548 hwirq = msi_bitmap_alloc_hwirqs(&phb->msi_bmp, try);
1549 if (hwirq >= 0)
1550 break;
1551 try /= 2;
1552 }
1553 if (!try)
1554 goto fail;
1555
1556 irqs->offset[i] = phb->msi_base + hwirq;
1557 irqs->range[i] = try;
1558 pr_devel("cxl alloc irq range 0x%x: offset: 0x%lx limit: %li\n",
1559 i, irqs->offset[i], irqs->range[i]);
1560 num -= try;
1561 }
1562 if (num)
1563 goto fail;
1564
1565 return 0;
1566fail:
1567 pnv_cxl_release_hwirq_ranges(irqs, dev);
1568 return -ENOSPC;
1569}
1570EXPORT_SYMBOL(pnv_cxl_alloc_hwirq_ranges);
1571
1572int pnv_cxl_get_irq_count(struct pci_dev *dev)
1573{
1574 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1575 struct pnv_phb *phb = hose->private_data;
1576
1577 return phb->msi_bmp.irq_count;
1578}
1579EXPORT_SYMBOL(pnv_cxl_get_irq_count);
1580
1581int pnv_cxl_ioda_msi_setup(struct pci_dev *dev, unsigned int hwirq,
1582 unsigned int virq)
1583{
1584 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1585 struct pnv_phb *phb = hose->private_data;
1586 unsigned int xive_num = hwirq - phb->msi_base;
1587 struct pnv_ioda_pe *pe;
1588 int rc;
1589
1590 if (!(pe = pnv_ioda_get_pe(dev)))
1591 return -ENODEV;
1592
1593 /* Assign XIVE to PE */
1594 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
1595 if (rc) {
1596 pe_warn(pe, "%s: OPAL error %d setting msi_base 0x%x "
1597 "hwirq 0x%x XIVE 0x%x PE\n",
1598 pci_name(dev), rc, phb->msi_base, hwirq, xive_num);
1599 return -EIO;
1600 }
1601 set_msi_irq_chip(phb, virq);
1602
1603 return 0;
1604}
1605EXPORT_SYMBOL(pnv_cxl_ioda_msi_setup);
1606#endif
1607
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001608static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00001609 unsigned int hwirq, unsigned int virq,
1610 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001611{
1612 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001613 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001614 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001615 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001616 int rc;
1617
1618 /* No PE assigned ? bail out ... no MSI for you ! */
1619 if (pe == NULL)
1620 return -ENXIO;
1621
1622 /* Check if we have an MVE */
1623 if (pe->mve_number < 0)
1624 return -ENXIO;
1625
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001626 /* Force 32-bit MSI on some broken devices */
1627 if (pdn && pdn->force_32bit_msi)
1628 is_64 = 0;
1629
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001630 /* Assign XIVE to PE */
1631 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
1632 if (rc) {
1633 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
1634 pci_name(dev), rc, xive_num);
1635 return -EIO;
1636 }
1637
1638 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001639 __be64 addr64;
1640
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001641 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
1642 &addr64, &data);
1643 if (rc) {
1644 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
1645 pci_name(dev), rc);
1646 return -EIO;
1647 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001648 msg->address_hi = be64_to_cpu(addr64) >> 32;
1649 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001650 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001651 __be32 addr32;
1652
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001653 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
1654 &addr32, &data);
1655 if (rc) {
1656 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
1657 pci_name(dev), rc);
1658 return -EIO;
1659 }
1660 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001661 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001662 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001663 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001664
Ian Munsiefd9a1c22014-10-08 19:54:55 +11001665 set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00001666
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001667 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
1668 " address=%x_%08x data=%x PE# %d\n",
1669 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
1670 msg->address_hi, msg->address_lo, data, pe->pe_number);
1671
1672 return 0;
1673}
1674
1675static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
1676{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00001677 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001678 const __be32 *prop = of_get_property(phb->hose->dn,
1679 "ibm,opal-msi-ranges", NULL);
1680 if (!prop) {
1681 /* BML Fallback */
1682 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
1683 }
1684 if (!prop)
1685 return;
1686
1687 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00001688 count = be32_to_cpup(prop + 1);
1689 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001690 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
1691 phb->hose->global_number);
1692 return;
1693 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00001694
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001695 phb->msi_setup = pnv_pci_ioda_msi_setup;
1696 phb->msi32_support = 1;
1697 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00001698 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001699}
1700#else
1701static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
1702#endif /* CONFIG_PCI_MSI */
1703
Gavin Shan11685be2012-08-20 03:49:16 +00001704/*
1705 * This function is supposed to be called on basis of PE from top
1706 * to bottom style. So the the I/O or MMIO segment assigned to
1707 * parent PE could be overrided by its child PEs if necessary.
1708 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001709static void pnv_ioda_setup_pe_seg(struct pci_controller *hose,
1710 struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00001711{
1712 struct pnv_phb *phb = hose->private_data;
1713 struct pci_bus_region region;
1714 struct resource *res;
1715 int i, index;
1716 int rc;
1717
1718 /*
1719 * NOTE: We only care PCI bus based PE for now. For PCI
1720 * device based PE, for example SRIOV sensitive VF should
1721 * be figured out later.
1722 */
1723 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
1724
1725 pci_bus_for_each_resource(pe->pbus, res, i) {
1726 if (!res || !res->flags ||
1727 res->start > res->end)
1728 continue;
1729
1730 if (res->flags & IORESOURCE_IO) {
1731 region.start = res->start - phb->ioda.io_pci_base;
1732 region.end = res->end - phb->ioda.io_pci_base;
1733 index = region.start / phb->ioda.io_segsize;
1734
1735 while (index < phb->ioda.total_pe &&
1736 region.start <= region.end) {
1737 phb->ioda.io_segmap[index] = pe->pe_number;
1738 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1739 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
1740 if (rc != OPAL_SUCCESS) {
1741 pr_err("%s: OPAL error %d when mapping IO "
1742 "segment #%d to PE#%d\n",
1743 __func__, rc, index, pe->pe_number);
1744 break;
1745 }
1746
1747 region.start += phb->ioda.io_segsize;
1748 index++;
1749 }
1750 } else if (res->flags & IORESOURCE_MEM) {
1751 region.start = res->start -
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001752 hose->mem_offset[0] -
Gavin Shan11685be2012-08-20 03:49:16 +00001753 phb->ioda.m32_pci_base;
1754 region.end = res->end -
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001755 hose->mem_offset[0] -
Gavin Shan11685be2012-08-20 03:49:16 +00001756 phb->ioda.m32_pci_base;
1757 index = region.start / phb->ioda.m32_segsize;
1758
1759 while (index < phb->ioda.total_pe &&
1760 region.start <= region.end) {
1761 phb->ioda.m32_segmap[index] = pe->pe_number;
1762 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1763 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
1764 if (rc != OPAL_SUCCESS) {
1765 pr_err("%s: OPAL error %d when mapping M32 "
1766 "segment#%d to PE#%d",
1767 __func__, rc, index, pe->pe_number);
1768 break;
1769 }
1770
1771 region.start += phb->ioda.m32_segsize;
1772 index++;
1773 }
1774 }
1775 }
1776}
1777
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001778static void pnv_pci_ioda_setup_seg(void)
Gavin Shan11685be2012-08-20 03:49:16 +00001779{
1780 struct pci_controller *tmp, *hose;
1781 struct pnv_phb *phb;
1782 struct pnv_ioda_pe *pe;
1783
1784 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1785 phb = hose->private_data;
1786 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
1787 pnv_ioda_setup_pe_seg(hose, pe);
1788 }
1789 }
1790}
1791
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001792static void pnv_pci_ioda_setup_DMA(void)
Gavin Shan13395c42012-08-20 03:49:17 +00001793{
1794 struct pci_controller *hose, *tmp;
Gavin Shandb1266c2012-08-20 03:49:18 +00001795 struct pnv_phb *phb;
Gavin Shan13395c42012-08-20 03:49:17 +00001796
1797 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1798 pnv_ioda_setup_dma(hose->private_data);
Gavin Shandb1266c2012-08-20 03:49:18 +00001799
1800 /* Mark the PHB initialization done */
1801 phb = hose->private_data;
1802 phb->initialized = 1;
Gavin Shan13395c42012-08-20 03:49:17 +00001803 }
1804}
1805
Gavin Shan37c367f2013-06-20 18:13:25 +08001806static void pnv_pci_ioda_create_dbgfs(void)
1807{
1808#ifdef CONFIG_DEBUG_FS
1809 struct pci_controller *hose, *tmp;
1810 struct pnv_phb *phb;
1811 char name[16];
1812
1813 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1814 phb = hose->private_data;
1815
1816 sprintf(name, "PCI%04x", hose->global_number);
1817 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
1818 if (!phb->dbgfs)
1819 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
1820 __func__, hose->global_number);
1821 }
1822#endif /* CONFIG_DEBUG_FS */
1823}
1824
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001825static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001826{
1827 pnv_pci_ioda_setup_PEs();
Gavin Shan11685be2012-08-20 03:49:16 +00001828 pnv_pci_ioda_setup_seg();
Gavin Shan13395c42012-08-20 03:49:17 +00001829 pnv_pci_ioda_setup_DMA();
Gavin Shane9cc17d2013-06-20 13:21:14 +08001830
Gavin Shan37c367f2013-06-20 18:13:25 +08001831 pnv_pci_ioda_create_dbgfs();
1832
Gavin Shane9cc17d2013-06-20 13:21:14 +08001833#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08001834 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04001835 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08001836#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00001837}
1838
Gavin Shan271fd032012-09-11 16:59:47 -06001839/*
1840 * Returns the alignment for I/O or memory windows for P2P
1841 * bridges. That actually depends on how PEs are segmented.
1842 * For now, we return I/O or M32 segment size for PE sensitive
1843 * P2P bridges. Otherwise, the default values (4KiB for I/O,
1844 * 1MiB for memory) will be returned.
1845 *
1846 * The current PCI bus might be put into one PE, which was
1847 * create against the parent PCI bridge. For that case, we
1848 * needn't enlarge the alignment so that we can save some
1849 * resources.
1850 */
1851static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
1852 unsigned long type)
1853{
1854 struct pci_dev *bridge;
1855 struct pci_controller *hose = pci_bus_to_host(bus);
1856 struct pnv_phb *phb = hose->private_data;
1857 int num_pci_bridges = 0;
1858
1859 bridge = bus->self;
1860 while (bridge) {
1861 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
1862 num_pci_bridges++;
1863 if (num_pci_bridges >= 2)
1864 return 1;
1865 }
1866
1867 bridge = bridge->bus->self;
1868 }
1869
Guo Chao262af552014-07-21 14:42:30 +10001870 /* We fail back to M32 if M64 isn't supported */
1871 if (phb->ioda.m64_segsize &&
1872 pnv_pci_is_mem_pref_64(type))
1873 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06001874 if (type & IORESOURCE_MEM)
1875 return phb->ioda.m32_segsize;
1876
1877 return phb->ioda.io_segsize;
1878}
1879
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001880/* Prevent enabling devices for which we couldn't properly
1881 * assign a PE
1882 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001883static int pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001884{
Gavin Shandb1266c2012-08-20 03:49:18 +00001885 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1886 struct pnv_phb *phb = hose->private_data;
1887 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001888
Gavin Shandb1266c2012-08-20 03:49:18 +00001889 /* The function is probably called while the PEs have
1890 * not be created yet. For example, resource reassignment
1891 * during PCI probe period. We just skip the check if
1892 * PEs isn't ready.
1893 */
1894 if (!phb->initialized)
1895 return 0;
1896
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001897 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001898 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1899 return -EINVAL;
Gavin Shandb1266c2012-08-20 03:49:18 +00001900
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001901 return 0;
1902}
1903
1904static u32 pnv_ioda_bdfn_to_pe(struct pnv_phb *phb, struct pci_bus *bus,
1905 u32 devfn)
1906{
1907 return phb->ioda.pe_rmap[(bus->number << 8) | devfn];
1908}
1909
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10001910static void pnv_pci_ioda_shutdown(struct pnv_phb *phb)
1911{
Gavin Shand1a85ee2014-09-30 12:39:05 +10001912 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10001913 OPAL_ASSERT_RESET);
1914}
1915
Anton Blancharde51df2c2014-08-20 08:55:18 +10001916static void __init pnv_pci_init_ioda_phb(struct device_node *np,
1917 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001918{
1919 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001920 struct pnv_phb *phb;
Gavin Shan81846162013-12-26 09:29:40 +08001921 unsigned long size, m32map_off, pemap_off, iomap_off = 0;
Alistair Popplec681b932013-09-23 12:04:57 +10001922 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001923 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08001924 int len;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001925 u64 phb_id;
1926 void *aux;
1927 long rc;
1928
Gavin Shan58d714e2013-07-31 16:47:00 +08001929 pr_info("Initializing IODA%d OPAL PHB %s\n", ioda_type, np->full_name);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001930
1931 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
1932 if (!prop64) {
1933 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
1934 return;
1935 }
1936 phb_id = be64_to_cpup(prop64);
1937 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
1938
1939 phb = alloc_bootmem(sizeof(struct pnv_phb));
Gavin Shan58d714e2013-07-31 16:47:00 +08001940 if (!phb) {
1941 pr_err(" Out of memory !\n");
1942 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001943 }
Gavin Shan58d714e2013-07-31 16:47:00 +08001944
1945 /* Allocate PCI controller */
1946 memset(phb, 0, sizeof(struct pnv_phb));
1947 phb->hose = hose = pcibios_alloc_controller(np);
1948 if (!phb->hose) {
1949 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001950 np->full_name);
Gavin Shan58d714e2013-07-31 16:47:00 +08001951 free_bootmem((unsigned long)phb, sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001952 return;
1953 }
1954
1955 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08001956 prop32 = of_get_property(np, "bus-range", &len);
1957 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001958 hose->first_busno = be32_to_cpu(prop32[0]);
1959 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08001960 } else {
1961 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
1962 hose->first_busno = 0;
1963 hose->last_busno = 0xff;
1964 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001965 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08001966 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001967 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00001968 phb->type = ioda_type;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001969
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00001970 /* Detect specific models for error handling */
1971 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
1972 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00001973 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00001974 phb->model = PNV_PHB_MODEL_PHB3;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00001975 else
1976 phb->model = PNV_PHB_MODEL_UNKNOWN;
1977
Gavin Shanaa0c0332013-04-25 19:20:57 +00001978 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08001979 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001980
Gavin Shanaa0c0332013-04-25 19:20:57 +00001981 /* Get registers */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001982 phb->regs = of_iomap(np, 0);
1983 if (phb->regs == NULL)
1984 pr_err(" Failed to map registers !\n");
1985
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001986 /* Initialize more IODA stuff */
Gavin Shan36954dc2013-11-04 16:32:47 +08001987 phb->ioda.total_pe = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00001988 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08001989 if (prop32)
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10001990 phb->ioda.total_pe = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08001991 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
1992 if (prop32)
1993 phb->ioda.reserved_pe = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10001994
1995 /* Parse 64-bit MMIO range */
1996 pnv_ioda_parse_m64_window(phb);
1997
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001998 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00001999 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002000 phb->ioda.m32_size += 0x10000;
2001
2002 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10002003 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002004 phb->ioda.io_size = hose->pci_io_size;
2005 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe;
2006 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
2007
Gavin Shanc35d2a82013-07-31 16:47:04 +08002008 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002009 size = _ALIGN_UP(phb->ioda.total_pe / 8, sizeof(unsigned long));
2010 m32map_off = size;
Gavin Shane47747f2012-08-20 03:49:19 +00002011 size += phb->ioda.total_pe * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08002012 if (phb->type == PNV_PHB_IODA1) {
2013 iomap_off = size;
2014 size += phb->ioda.total_pe * sizeof(phb->ioda.io_segmap[0]);
2015 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002016 pemap_off = size;
2017 size += phb->ioda.total_pe * sizeof(struct pnv_ioda_pe);
2018 aux = alloc_bootmem(size);
2019 memset(aux, 0, size);
2020 phb->ioda.pe_alloc = aux;
2021 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shanc35d2a82013-07-31 16:47:04 +08002022 if (phb->type == PNV_PHB_IODA1)
2023 phb->ioda.io_segmap = aux + iomap_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002024 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan36954dc2013-11-04 16:32:47 +08002025 set_bit(phb->ioda.reserved_pe, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002026
Gavin Shan7ebdf952012-08-20 03:49:15 +00002027 INIT_LIST_HEAD(&phb->ioda.pe_dma_list);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002028 INIT_LIST_HEAD(&phb->ioda.pe_list);
2029
2030 /* Calculate how many 32-bit TCE segments we have */
2031 phb->ioda.tce32_count = phb->ioda.m32_pci_base >> 28;
2032
Gavin Shanaa0c0332013-04-25 19:20:57 +00002033#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002034 rc = opal_pci_set_phb_mem_window(opal->phb_id,
2035 window_type,
2036 window_num,
2037 starting_real_address,
2038 starting_pci_address,
2039 segment_size);
2040#endif
2041
Guo Chao262af552014-07-21 14:42:30 +10002042 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
2043 phb->ioda.total_pe, phb->ioda.reserved_pe,
2044 phb->ioda.m32_size, phb->ioda.m32_segsize);
2045 if (phb->ioda.m64_size)
2046 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
2047 phb->ioda.m64_size, phb->ioda.m64_segsize);
2048 if (phb->ioda.io_size)
2049 pr_info(" IO: 0x%x [segment=0x%x]\n",
2050 phb->ioda.io_size, phb->ioda.io_segsize);
2051
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002052
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002053 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10002054 phb->get_pe_state = pnv_ioda_get_pe_state;
2055 phb->freeze_pe = pnv_ioda_freeze_pe;
2056 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Gavin Shane9cc17d2013-06-20 13:21:14 +08002057#ifdef CONFIG_EEH
2058 phb->eeh_ops = &ioda_eeh_ops;
2059#endif
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002060
2061 /* Setup RID -> PE mapping function */
2062 phb->bdfn_to_pe = pnv_ioda_bdfn_to_pe;
2063
2064 /* Setup TCEs */
2065 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002066 phb->dma_set_mask = pnv_pci_ioda_dma_set_mask;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10002067 phb->dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002068
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10002069 /* Setup shutdown function for kexec */
2070 phb->shutdown = pnv_pci_ioda_shutdown;
2071
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002072 /* Setup MSI support */
2073 pnv_pci_init_ioda_msis(phb);
2074
Gavin Shanc40a4212012-08-20 03:49:20 +00002075 /*
2076 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
2077 * to let the PCI core do resource assignment. It's supposed
2078 * that the PCI core will do correct I/O and MMIO alignment
2079 * for the P2P bridge bars so that each PCI bus (excluding
2080 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002081 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00002082 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002083 ppc_md.pcibios_enable_device_hook = pnv_pci_enable_device_hook;
Gavin Shan271fd032012-09-11 16:59:47 -06002084 ppc_md.pcibios_window_alignment = pnv_pci_window_alignment;
Gavin Shand92a2082014-04-24 18:00:24 +10002085 ppc_md.pcibios_reset_secondary_bus = pnv_pci_reset_secondary_bus;
Gavin Shanc40a4212012-08-20 03:49:20 +00002086 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002087
2088 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10002089 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002090 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00002091 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10002092
2093 /* If we're running in kdump kerenl, the previous kerenl never
2094 * shutdown PCI devices correctly. We already got IODA table
2095 * cleaned out. So we have to issue PHB reset to stop all PCI
2096 * transactions from previous kerenl.
2097 */
2098 if (is_kdump_kernel()) {
2099 pr_info(" Issue PHB reset ...\n");
2100 ioda_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
2101 ioda_eeh_phb_reset(hose, OPAL_DEASSERT_RESET);
2102 }
Guo Chao262af552014-07-21 14:42:30 +10002103
Gavin Shan9e9e8932014-11-12 13:36:05 +11002104 /* Remove M64 resource if we can't configure it successfully */
2105 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10002106 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00002107}
2108
Bjorn Helgaas67975002013-07-02 12:20:03 -06002109void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00002110{
Gavin Shane9cc17d2013-06-20 13:21:14 +08002111 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002112}
2113
2114void __init pnv_pci_init_ioda_hub(struct device_node *np)
2115{
2116 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10002117 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002118 u64 hub_id;
2119
2120 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
2121
2122 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
2123 if (!prop64) {
2124 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
2125 return;
2126 }
2127 hub_id = be64_to_cpup(prop64);
2128 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
2129
2130 /* Count child PHBs */
2131 for_each_child_of_node(np, phbn) {
2132 /* Look for IODA1 PHBs */
2133 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08002134 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002135 }
2136}