blob: 07fd9277d3cb354d580ddc034cb6b4ca94b3464e [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
63#define CQE_STATUS_COMPL_MASK 0xFFFF
64#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080066#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067
Sathya Perlaefd2e402009-07-27 22:53:10 +000068struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069 u32 status; /* dword 0 */
70 u32 tag0; /* dword 1 */
71 u32 tag1; /* dword 2 */
72 u32 flags; /* dword 3 */
73};
74
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000075/* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
77 */
78#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070080#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_EVENT_CODE_GRP_5 0x5
84#define ASYNC_EVENT_QOS_SPEED 0x1
85#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000086#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +000087#define ASYNC_EVENT_CODE_QNQ 0x6
88#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
89
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000090struct be_async_event_trailer {
91 u32 code;
92};
93
94enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000095 LINK_DOWN = 0x0,
96 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097};
Sathya Perlaea172a02011-08-02 19:57:42 +000098#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +000099#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000100
101/* When the event code of an async trailer is link-state, the mcc_compl
102 * must be interpreted as follows
103 */
104struct be_async_event_link_state {
105 u8 physical_port;
106 u8 port_link_status;
107 u8 port_duplex;
108 u8 port_speed;
109 u8 port_fault;
110 u8 rsvd0[7];
111 struct be_async_event_trailer trailer;
112} __packed;
113
Somnath Koturcc4ce022010-10-21 07:11:14 -0700114/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
115 * the mcc_compl must be interpreted as follows
116 */
117struct be_async_event_grp5_qos_link_speed {
118 u8 physical_port;
119 u8 rsvd[5];
120 u16 qos_link_speed;
121 u32 event_tag;
122 struct be_async_event_trailer trailer;
123} __packed;
124
125/* When the event code of an async trailer is GRP5 and event type is
126 * CoS-Priority, the mcc_compl must be interpreted as follows
127 */
128struct be_async_event_grp5_cos_priority {
129 u8 physical_port;
130 u8 available_priority_bmap;
131 u8 reco_default_priority;
132 u8 valid;
133 u8 rsvd0;
134 u8 event_tag;
135 struct be_async_event_trailer trailer;
136} __packed;
137
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000138/* When the event code of an async trailer is GRP5 and event type is
139 * PVID state, the mcc_compl must be interpreted as follows
140 */
141struct be_async_event_grp5_pvid_state {
142 u8 enabled;
143 u8 rsvd0;
144 u16 tag;
145 u32 event_tag;
146 u32 rsvd1;
147 struct be_async_event_trailer trailer;
148} __packed;
149
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000150/* async event indicating outer VLAN tag in QnQ */
151struct be_async_event_qnq {
152 u8 valid; /* Indicates if outer VLAN is valid */
153 u8 rsvd0;
154 u16 vlan_tag;
155 u32 event_tag;
156 u8 rsvd1[4];
157 struct be_async_event_trailer trailer;
158} __packed;
159
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700160struct be_mcc_mailbox {
161 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000162 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700163};
164
165#define CMD_SUBSYSTEM_COMMON 0x1
166#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800167#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700168
169#define OPCODE_COMMON_NTWK_MAC_QUERY 1
170#define OPCODE_COMMON_NTWK_MAC_SET 2
171#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
172#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
173#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800174#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000175#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700176#define OPCODE_COMMON_CQ_CREATE 12
177#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700178#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000179#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700180#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800181#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000182#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700183#define OPCODE_COMMON_NTWK_RX_FILTER 34
184#define OPCODE_COMMON_GET_FW_VERSION 35
185#define OPCODE_COMMON_SET_FLOW_CONTROL 36
186#define OPCODE_COMMON_GET_FLOW_CONTROL 37
187#define OPCODE_COMMON_SET_FRAME_SIZE 39
188#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
189#define OPCODE_COMMON_FIRMWARE_CONFIG 42
190#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
191#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000192#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700193#define OPCODE_COMMON_CQ_DESTROY 54
194#define OPCODE_COMMON_EQ_DESTROY 55
195#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
196#define OPCODE_COMMON_NTWK_PMAC_ADD 59
197#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700198#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000199#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700200#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
201#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700202#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000203#define OPCODE_COMMON_GET_PORT_NAME 77
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000204#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000205#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000206#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000207#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
208#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000209#define OPCODE_COMMON_GET_MAC_LIST 147
210#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000211#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000212#define OPCODE_COMMON_GET_FUNC_CONFIG 160
213#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000214#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000215#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000216#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000217#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000218#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla4c876612013-02-03 20:30:11 +0000219#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000220#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700221
Sathya Perla3abcded2010-10-03 22:12:27 -0700222#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700223#define OPCODE_ETH_ACPI_CONFIG 2
224#define OPCODE_ETH_PROMISCUOUS 3
225#define OPCODE_ETH_GET_STATISTICS 4
226#define OPCODE_ETH_TX_CREATE 7
227#define OPCODE_ETH_RX_CREATE 8
228#define OPCODE_ETH_TX_DESTROY 9
229#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000230#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000231#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700232
Suresh Rff33a6e2009-12-03 16:15:52 -0800233#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
234#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000235#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800236
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700237struct be_cmd_req_hdr {
238 u8 opcode; /* dword 0 */
239 u8 subsystem; /* dword 0 */
240 u8 port_number; /* dword 0 */
241 u8 domain; /* dword 0 */
242 u32 timeout; /* dword 1 */
243 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000244 u8 version; /* dword 3 */
245 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700246};
247
248#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
249#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
250struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000251 u8 opcode; /* dword 0 */
252 u8 subsystem; /* dword 0 */
253 u8 rsvd[2]; /* dword 0 */
254 u8 status; /* dword 1 */
255 u8 add_status; /* dword 1 */
256 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700257 u32 response_length; /* dword 2 */
258 u32 actual_resp_len; /* dword 3 */
259};
260
261struct phys_addr {
262 u32 lo;
263 u32 hi;
264};
265
266/**************************
267 * BE Command definitions *
268 **************************/
269
270/* Pseudo amap definition in which each bit of the actual structure is defined
271 * as a byte: used to calculate offset/shift/mask of each field */
272struct amap_eq_context {
273 u8 cidx[13]; /* dword 0*/
274 u8 rsvd0[3]; /* dword 0*/
275 u8 epidx[13]; /* dword 0*/
276 u8 valid; /* dword 0*/
277 u8 rsvd1; /* dword 0*/
278 u8 size; /* dword 0*/
279 u8 pidx[13]; /* dword 1*/
280 u8 rsvd2[3]; /* dword 1*/
281 u8 pd[10]; /* dword 1*/
282 u8 count[3]; /* dword 1*/
283 u8 solevent; /* dword 1*/
284 u8 stalled; /* dword 1*/
285 u8 armed; /* dword 1*/
286 u8 rsvd3[4]; /* dword 2*/
287 u8 func[8]; /* dword 2*/
288 u8 rsvd4; /* dword 2*/
289 u8 delaymult[10]; /* dword 2*/
290 u8 rsvd5[2]; /* dword 2*/
291 u8 phase[2]; /* dword 2*/
292 u8 nodelay; /* dword 2*/
293 u8 rsvd6[4]; /* dword 2*/
294 u8 rsvd7[32]; /* dword 3*/
295} __packed;
296
297struct be_cmd_req_eq_create {
298 struct be_cmd_req_hdr hdr;
299 u16 num_pages; /* sword */
300 u16 rsvd0; /* sword */
301 u8 context[sizeof(struct amap_eq_context) / 8];
302 struct phys_addr pages[8];
303} __packed;
304
305struct be_cmd_resp_eq_create {
306 struct be_cmd_resp_hdr resp_hdr;
307 u16 eq_id; /* sword */
308 u16 rsvd0; /* sword */
309} __packed;
310
311/******************** Mac query ***************************/
312enum {
313 MAC_ADDRESS_TYPE_STORAGE = 0x0,
314 MAC_ADDRESS_TYPE_NETWORK = 0x1,
315 MAC_ADDRESS_TYPE_PD = 0x2,
316 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
317};
318
319struct mac_addr {
320 u16 size_of_struct;
321 u8 addr[ETH_ALEN];
322} __packed;
323
324struct be_cmd_req_mac_query {
325 struct be_cmd_req_hdr hdr;
326 u8 type;
327 u8 permanent;
328 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000329 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700330} __packed;
331
332struct be_cmd_resp_mac_query {
333 struct be_cmd_resp_hdr hdr;
334 struct mac_addr mac;
335};
336
337/******************** PMac Add ***************************/
338struct be_cmd_req_pmac_add {
339 struct be_cmd_req_hdr hdr;
340 u32 if_id;
341 u8 mac_address[ETH_ALEN];
342 u8 rsvd0[2];
343} __packed;
344
345struct be_cmd_resp_pmac_add {
346 struct be_cmd_resp_hdr hdr;
347 u32 pmac_id;
348};
349
350/******************** PMac Del ***************************/
351struct be_cmd_req_pmac_del {
352 struct be_cmd_req_hdr hdr;
353 u32 if_id;
354 u32 pmac_id;
355};
356
357/******************** Create CQ ***************************/
358/* Pseudo amap definition in which each bit of the actual structure is defined
359 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000360struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700361 u8 cidx[11]; /* dword 0*/
362 u8 rsvd0; /* dword 0*/
363 u8 coalescwm[2]; /* dword 0*/
364 u8 nodelay; /* dword 0*/
365 u8 epidx[11]; /* dword 0*/
366 u8 rsvd1; /* dword 0*/
367 u8 count[2]; /* dword 0*/
368 u8 valid; /* dword 0*/
369 u8 solevent; /* dword 0*/
370 u8 eventable; /* dword 0*/
371 u8 pidx[11]; /* dword 1*/
372 u8 rsvd2; /* dword 1*/
373 u8 pd[10]; /* dword 1*/
374 u8 eqid[8]; /* dword 1*/
375 u8 stalled; /* dword 1*/
376 u8 armed; /* dword 1*/
377 u8 rsvd3[4]; /* dword 2*/
378 u8 func[8]; /* dword 2*/
379 u8 rsvd4[20]; /* dword 2*/
380 u8 rsvd5[32]; /* dword 3*/
381} __packed;
382
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000383struct amap_cq_context_lancer {
384 u8 rsvd0[12]; /* dword 0*/
385 u8 coalescwm[2]; /* dword 0*/
386 u8 nodelay; /* dword 0*/
387 u8 rsvd1[12]; /* dword 0*/
388 u8 count[2]; /* dword 0*/
389 u8 valid; /* dword 0*/
390 u8 rsvd2; /* dword 0*/
391 u8 eventable; /* dword 0*/
392 u8 eqid[16]; /* dword 1*/
393 u8 rsvd3[15]; /* dword 1*/
394 u8 armed; /* dword 1*/
395 u8 rsvd4[32]; /* dword 2*/
396 u8 rsvd5[32]; /* dword 3*/
397} __packed;
398
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700399struct be_cmd_req_cq_create {
400 struct be_cmd_req_hdr hdr;
401 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000402 u8 page_size;
403 u8 rsvd0;
404 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700405 struct phys_addr pages[8];
406} __packed;
407
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000408
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700409struct be_cmd_resp_cq_create {
410 struct be_cmd_resp_hdr hdr;
411 u16 cq_id;
412 u16 rsvd0;
413} __packed;
414
Somnath Kotur311fddc2011-03-16 21:22:43 +0000415struct be_cmd_req_get_fat {
416 struct be_cmd_req_hdr hdr;
417 u32 fat_operation;
418 u32 read_log_offset;
419 u32 read_log_length;
420 u32 data_buffer_size;
421 u32 data_buffer[1];
422} __packed;
423
424struct be_cmd_resp_get_fat {
425 struct be_cmd_resp_hdr hdr;
426 u32 log_size;
427 u32 read_log_length;
428 u32 rsvd[2];
429 u32 data_buffer[1];
430} __packed;
431
432
Sathya Perla5fb379e2009-06-18 00:02:59 +0000433/******************** Create MCCQ ***************************/
434/* Pseudo amap definition in which each bit of the actual structure is defined
435 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000436struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000437 u8 con_index[14];
438 u8 rsvd0[2];
439 u8 ring_size[4];
440 u8 fetch_wrb;
441 u8 fetch_r2t;
442 u8 cq_id[10];
443 u8 prod_index[14];
444 u8 fid[8];
445 u8 pdid[9];
446 u8 valid;
447 u8 rsvd1[32];
448 u8 rsvd2[32];
449} __packed;
450
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000451struct amap_mcc_context_lancer {
452 u8 async_cq_id[16];
453 u8 ring_size[4];
454 u8 rsvd0[12];
455 u8 rsvd1[31];
456 u8 valid;
457 u8 async_cq_valid[1];
458 u8 rsvd2[31];
459 u8 rsvd3[32];
460} __packed;
461
Sathya Perla5fb379e2009-06-18 00:02:59 +0000462struct be_cmd_req_mcc_create {
463 struct be_cmd_req_hdr hdr;
464 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000465 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000466 u8 context[sizeof(struct amap_mcc_context_be) / 8];
467 struct phys_addr pages[8];
468} __packed;
469
470struct be_cmd_req_mcc_ext_create {
471 struct be_cmd_req_hdr hdr;
472 u16 num_pages;
473 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700474 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000475 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000476 struct phys_addr pages[8];
477} __packed;
478
479struct be_cmd_resp_mcc_create {
480 struct be_cmd_resp_hdr hdr;
481 u16 id;
482 u16 rsvd0;
483} __packed;
484
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700485/******************** Create TxQ ***************************/
486#define BE_ETH_TX_RING_TYPE_STANDARD 2
487#define BE_ULP1_NUM 1
488
489/* Pseudo amap definition in which each bit of the actual structure is defined
490 * as a byte: used to calculate offset/shift/mask of each field */
491struct amap_tx_context {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000492 u8 if_id[16]; /* dword 0 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 u8 tx_ring_size[4]; /* dword 0 */
494 u8 rsvd1[26]; /* dword 0 */
495 u8 pci_func_id[8]; /* dword 1 */
496 u8 rsvd2[9]; /* dword 1 */
497 u8 ctx_valid; /* dword 1 */
498 u8 cq_id_send[16]; /* dword 2 */
499 u8 rsvd3[16]; /* dword 2 */
500 u8 rsvd4[32]; /* dword 3 */
501 u8 rsvd5[32]; /* dword 4 */
502 u8 rsvd6[32]; /* dword 5 */
503 u8 rsvd7[32]; /* dword 6 */
504 u8 rsvd8[32]; /* dword 7 */
505 u8 rsvd9[32]; /* dword 8 */
506 u8 rsvd10[32]; /* dword 9 */
507 u8 rsvd11[32]; /* dword 10 */
508 u8 rsvd12[32]; /* dword 11 */
509 u8 rsvd13[32]; /* dword 12 */
510 u8 rsvd14[32]; /* dword 13 */
511 u8 rsvd15[32]; /* dword 14 */
512 u8 rsvd16[32]; /* dword 15 */
513} __packed;
514
515struct be_cmd_req_eth_tx_create {
516 struct be_cmd_req_hdr hdr;
517 u8 num_pages;
518 u8 ulp_num;
519 u8 type;
520 u8 bound_port;
521 u8 context[sizeof(struct amap_tx_context) / 8];
522 struct phys_addr pages[8];
523} __packed;
524
525struct be_cmd_resp_eth_tx_create {
526 struct be_cmd_resp_hdr hdr;
527 u16 cid;
528 u16 rsvd0;
529} __packed;
530
531/******************** Create RxQ ***************************/
532struct be_cmd_req_eth_rx_create {
533 struct be_cmd_req_hdr hdr;
534 u16 cq_id;
535 u8 frag_size;
536 u8 num_pages;
537 struct phys_addr pages[2];
538 u32 interface_id;
539 u16 max_frame_size;
540 u16 rsvd0;
541 u32 rss_queue;
542} __packed;
543
544struct be_cmd_resp_eth_rx_create {
545 struct be_cmd_resp_hdr hdr;
546 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700547 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700548 u8 rsvd0;
549} __packed;
550
551/******************** Q Destroy ***************************/
552/* Type of Queue to be destroyed */
553enum {
554 QTYPE_EQ = 1,
555 QTYPE_CQ,
556 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000557 QTYPE_RXQ,
558 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700559};
560
561struct be_cmd_req_q_destroy {
562 struct be_cmd_req_hdr hdr;
563 u16 id;
564 u16 bypass_flush; /* valid only for rx q destroy */
565} __packed;
566
567/************ I/f Create (it's actually I/f Config Create)**********/
568
569/* Capability flags for the i/f */
570enum be_if_flags {
571 BE_IF_FLAGS_RSS = 0x4,
572 BE_IF_FLAGS_PROMISCUOUS = 0x8,
573 BE_IF_FLAGS_BROADCAST = 0x10,
574 BE_IF_FLAGS_UNTAGGED = 0x20,
575 BE_IF_FLAGS_ULP = 0x40,
576 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
577 BE_IF_FLAGS_VLAN = 0x100,
578 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
579 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000580 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
581 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700582};
583
584/* An RX interface is an object with one or more MAC addresses and
585 * filtering capabilities. */
586struct be_cmd_req_if_create {
587 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200588 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700589 u32 capability_flags;
590 u32 enable_flags;
591 u8 mac_addr[ETH_ALEN];
592 u8 rsvd0;
593 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
594 u32 vlan_tag; /* not used currently */
595} __packed;
596
597struct be_cmd_resp_if_create {
598 struct be_cmd_resp_hdr hdr;
599 u32 interface_id;
600 u32 pmac_id;
601};
602
603/****** I/f Destroy(it's actually I/f Config Destroy )**********/
604struct be_cmd_req_if_destroy {
605 struct be_cmd_req_hdr hdr;
606 u32 interface_id;
607};
608
609/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000610struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 u32 rx_bytes_lsd; /* dword 0*/
612 u32 rx_bytes_msd; /* dword 1*/
613 u32 rx_total_frames; /* dword 2*/
614 u32 rx_unicast_frames; /* dword 3*/
615 u32 rx_multicast_frames; /* dword 4*/
616 u32 rx_broadcast_frames; /* dword 5*/
617 u32 rx_crc_errors; /* dword 6*/
618 u32 rx_alignment_symbol_errors; /* dword 7*/
619 u32 rx_pause_frames; /* dword 8*/
620 u32 rx_control_frames; /* dword 9*/
621 u32 rx_in_range_errors; /* dword 10*/
622 u32 rx_out_range_errors; /* dword 11*/
623 u32 rx_frame_too_long; /* dword 12*/
Sathya Perlad45b9d32012-01-29 20:17:39 +0000624 u32 rx_address_mismatch_drops; /* dword 13*/
625 u32 rx_vlan_mismatch_drops; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626 u32 rx_dropped_too_small; /* dword 15*/
627 u32 rx_dropped_too_short; /* dword 16*/
628 u32 rx_dropped_header_too_small; /* dword 17*/
629 u32 rx_dropped_tcp_length; /* dword 18*/
630 u32 rx_dropped_runt; /* dword 19*/
631 u32 rx_64_byte_packets; /* dword 20*/
632 u32 rx_65_127_byte_packets; /* dword 21*/
633 u32 rx_128_256_byte_packets; /* dword 22*/
634 u32 rx_256_511_byte_packets; /* dword 23*/
635 u32 rx_512_1023_byte_packets; /* dword 24*/
636 u32 rx_1024_1518_byte_packets; /* dword 25*/
637 u32 rx_1519_2047_byte_packets; /* dword 26*/
638 u32 rx_2048_4095_byte_packets; /* dword 27*/
639 u32 rx_4096_8191_byte_packets; /* dword 28*/
640 u32 rx_8192_9216_byte_packets; /* dword 29*/
641 u32 rx_ip_checksum_errs; /* dword 30*/
642 u32 rx_tcp_checksum_errs; /* dword 31*/
643 u32 rx_udp_checksum_errs; /* dword 32*/
644 u32 rx_non_rss_packets; /* dword 33*/
645 u32 rx_ipv4_packets; /* dword 34*/
646 u32 rx_ipv6_packets; /* dword 35*/
647 u32 rx_ipv4_bytes_lsd; /* dword 36*/
648 u32 rx_ipv4_bytes_msd; /* dword 37*/
649 u32 rx_ipv6_bytes_lsd; /* dword 38*/
650 u32 rx_ipv6_bytes_msd; /* dword 39*/
651 u32 rx_chute1_packets; /* dword 40*/
652 u32 rx_chute2_packets; /* dword 41*/
653 u32 rx_chute3_packets; /* dword 42*/
654 u32 rx_management_packets; /* dword 43*/
655 u32 rx_switched_unicast_packets; /* dword 44*/
656 u32 rx_switched_multicast_packets; /* dword 45*/
657 u32 rx_switched_broadcast_packets; /* dword 46*/
658 u32 tx_bytes_lsd; /* dword 47*/
659 u32 tx_bytes_msd; /* dword 48*/
660 u32 tx_unicastframes; /* dword 49*/
661 u32 tx_multicastframes; /* dword 50*/
662 u32 tx_broadcastframes; /* dword 51*/
663 u32 tx_pauseframes; /* dword 52*/
664 u32 tx_controlframes; /* dword 53*/
665 u32 tx_64_byte_packets; /* dword 54*/
666 u32 tx_65_127_byte_packets; /* dword 55*/
667 u32 tx_128_256_byte_packets; /* dword 56*/
668 u32 tx_256_511_byte_packets; /* dword 57*/
669 u32 tx_512_1023_byte_packets; /* dword 58*/
670 u32 tx_1024_1518_byte_packets; /* dword 59*/
671 u32 tx_1519_2047_byte_packets; /* dword 60*/
672 u32 tx_2048_4095_byte_packets; /* dword 61*/
673 u32 tx_4096_8191_byte_packets; /* dword 62*/
674 u32 tx_8192_9216_byte_packets; /* dword 63*/
675 u32 rx_fifo_overflow; /* dword 64*/
676 u32 rx_input_fifo_overflow; /* dword 65*/
677};
678
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000679struct be_rxf_stats_v0 {
680 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681 u32 rx_drops_no_pbuf; /* dword 132*/
682 u32 rx_drops_no_txpb; /* dword 133*/
683 u32 rx_drops_no_erx_descr; /* dword 134*/
684 u32 rx_drops_no_tpre_descr; /* dword 135*/
685 u32 management_rx_port_packets; /* dword 136*/
686 u32 management_rx_port_bytes; /* dword 137*/
687 u32 management_rx_port_pause_frames; /* dword 138*/
688 u32 management_rx_port_errors; /* dword 139*/
689 u32 management_tx_port_packets; /* dword 140*/
690 u32 management_tx_port_bytes; /* dword 141*/
691 u32 management_tx_port_pause; /* dword 142*/
692 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
693 u32 rx_drops_too_many_frags; /* dword 144*/
694 u32 rx_drops_invalid_ring; /* dword 145*/
695 u32 forwarded_packets; /* dword 146*/
696 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000697 u32 rsvd0[7];
698 u32 port0_jabber_events;
699 u32 port1_jabber_events;
700 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701};
702
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000703struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700704 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000705 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706};
707
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000708struct be_pmem_stats {
709 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000710 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000711};
712
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000713struct be_hw_stats_v0 {
714 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700715 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000716 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000717 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718};
719
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000720struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700721 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000722 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723};
724
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000725struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700726 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000727 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700728};
729
Sathya Perlaac124ff2011-07-25 19:10:14 +0000730struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000731 u32 tx_packets_lo;
732 u32 tx_packets_hi;
733 u32 tx_unicast_packets_lo;
734 u32 tx_unicast_packets_hi;
735 u32 tx_multicast_packets_lo;
736 u32 tx_multicast_packets_hi;
737 u32 tx_broadcast_packets_lo;
738 u32 tx_broadcast_packets_hi;
739 u32 tx_bytes_lo;
740 u32 tx_bytes_hi;
741 u32 tx_unicast_bytes_lo;
742 u32 tx_unicast_bytes_hi;
743 u32 tx_multicast_bytes_lo;
744 u32 tx_multicast_bytes_hi;
745 u32 tx_broadcast_bytes_lo;
746 u32 tx_broadcast_bytes_hi;
747 u32 tx_discards_lo;
748 u32 tx_discards_hi;
749 u32 tx_errors_lo;
750 u32 tx_errors_hi;
751 u32 tx_pause_frames_lo;
752 u32 tx_pause_frames_hi;
753 u32 tx_pause_on_frames_lo;
754 u32 tx_pause_on_frames_hi;
755 u32 tx_pause_off_frames_lo;
756 u32 tx_pause_off_frames_hi;
757 u32 tx_internal_mac_errors_lo;
758 u32 tx_internal_mac_errors_hi;
759 u32 tx_control_frames_lo;
760 u32 tx_control_frames_hi;
761 u32 tx_packets_64_bytes_lo;
762 u32 tx_packets_64_bytes_hi;
763 u32 tx_packets_65_to_127_bytes_lo;
764 u32 tx_packets_65_to_127_bytes_hi;
765 u32 tx_packets_128_to_255_bytes_lo;
766 u32 tx_packets_128_to_255_bytes_hi;
767 u32 tx_packets_256_to_511_bytes_lo;
768 u32 tx_packets_256_to_511_bytes_hi;
769 u32 tx_packets_512_to_1023_bytes_lo;
770 u32 tx_packets_512_to_1023_bytes_hi;
771 u32 tx_packets_1024_to_1518_bytes_lo;
772 u32 tx_packets_1024_to_1518_bytes_hi;
773 u32 tx_packets_1519_to_2047_bytes_lo;
774 u32 tx_packets_1519_to_2047_bytes_hi;
775 u32 tx_packets_2048_to_4095_bytes_lo;
776 u32 tx_packets_2048_to_4095_bytes_hi;
777 u32 tx_packets_4096_to_8191_bytes_lo;
778 u32 tx_packets_4096_to_8191_bytes_hi;
779 u32 tx_packets_8192_to_9216_bytes_lo;
780 u32 tx_packets_8192_to_9216_bytes_hi;
781 u32 tx_lso_packets_lo;
782 u32 tx_lso_packets_hi;
783 u32 rx_packets_lo;
784 u32 rx_packets_hi;
785 u32 rx_unicast_packets_lo;
786 u32 rx_unicast_packets_hi;
787 u32 rx_multicast_packets_lo;
788 u32 rx_multicast_packets_hi;
789 u32 rx_broadcast_packets_lo;
790 u32 rx_broadcast_packets_hi;
791 u32 rx_bytes_lo;
792 u32 rx_bytes_hi;
793 u32 rx_unicast_bytes_lo;
794 u32 rx_unicast_bytes_hi;
795 u32 rx_multicast_bytes_lo;
796 u32 rx_multicast_bytes_hi;
797 u32 rx_broadcast_bytes_lo;
798 u32 rx_broadcast_bytes_hi;
799 u32 rx_unknown_protos;
800 u32 rsvd_69; /* Word 69 is reserved */
801 u32 rx_discards_lo;
802 u32 rx_discards_hi;
803 u32 rx_errors_lo;
804 u32 rx_errors_hi;
805 u32 rx_crc_errors_lo;
806 u32 rx_crc_errors_hi;
807 u32 rx_alignment_errors_lo;
808 u32 rx_alignment_errors_hi;
809 u32 rx_symbol_errors_lo;
810 u32 rx_symbol_errors_hi;
811 u32 rx_pause_frames_lo;
812 u32 rx_pause_frames_hi;
813 u32 rx_pause_on_frames_lo;
814 u32 rx_pause_on_frames_hi;
815 u32 rx_pause_off_frames_lo;
816 u32 rx_pause_off_frames_hi;
817 u32 rx_frames_too_long_lo;
818 u32 rx_frames_too_long_hi;
819 u32 rx_internal_mac_errors_lo;
820 u32 rx_internal_mac_errors_hi;
821 u32 rx_undersize_packets;
822 u32 rx_oversize_packets;
823 u32 rx_fragment_packets;
824 u32 rx_jabbers;
825 u32 rx_control_frames_lo;
826 u32 rx_control_frames_hi;
827 u32 rx_control_frames_unknown_opcode_lo;
828 u32 rx_control_frames_unknown_opcode_hi;
829 u32 rx_in_range_errors;
830 u32 rx_out_of_range_errors;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000831 u32 rx_address_mismatch_drops;
832 u32 rx_vlan_mismatch_drops;
Selvin Xavier005d5692011-05-16 07:36:35 +0000833 u32 rx_dropped_too_small;
834 u32 rx_dropped_too_short;
835 u32 rx_dropped_header_too_small;
836 u32 rx_dropped_invalid_tcp_length;
837 u32 rx_dropped_runt;
838 u32 rx_ip_checksum_errors;
839 u32 rx_tcp_checksum_errors;
840 u32 rx_udp_checksum_errors;
841 u32 rx_non_rss_packets;
842 u32 rsvd_111;
843 u32 rx_ipv4_packets_lo;
844 u32 rx_ipv4_packets_hi;
845 u32 rx_ipv6_packets_lo;
846 u32 rx_ipv6_packets_hi;
847 u32 rx_ipv4_bytes_lo;
848 u32 rx_ipv4_bytes_hi;
849 u32 rx_ipv6_bytes_lo;
850 u32 rx_ipv6_bytes_hi;
851 u32 rx_nic_packets_lo;
852 u32 rx_nic_packets_hi;
853 u32 rx_tcp_packets_lo;
854 u32 rx_tcp_packets_hi;
855 u32 rx_iscsi_packets_lo;
856 u32 rx_iscsi_packets_hi;
857 u32 rx_management_packets_lo;
858 u32 rx_management_packets_hi;
859 u32 rx_switched_unicast_packets_lo;
860 u32 rx_switched_unicast_packets_hi;
861 u32 rx_switched_multicast_packets_lo;
862 u32 rx_switched_multicast_packets_hi;
863 u32 rx_switched_broadcast_packets_lo;
864 u32 rx_switched_broadcast_packets_hi;
865 u32 num_forwards_lo;
866 u32 num_forwards_hi;
867 u32 rx_fifo_overflow;
868 u32 rx_input_fifo_overflow;
869 u32 rx_drops_too_many_frags_lo;
870 u32 rx_drops_too_many_frags_hi;
871 u32 rx_drops_invalid_queue;
872 u32 rsvd_141;
873 u32 rx_drops_mtu_lo;
874 u32 rx_drops_mtu_hi;
875 u32 rx_packets_64_bytes_lo;
876 u32 rx_packets_64_bytes_hi;
877 u32 rx_packets_65_to_127_bytes_lo;
878 u32 rx_packets_65_to_127_bytes_hi;
879 u32 rx_packets_128_to_255_bytes_lo;
880 u32 rx_packets_128_to_255_bytes_hi;
881 u32 rx_packets_256_to_511_bytes_lo;
882 u32 rx_packets_256_to_511_bytes_hi;
883 u32 rx_packets_512_to_1023_bytes_lo;
884 u32 rx_packets_512_to_1023_bytes_hi;
885 u32 rx_packets_1024_to_1518_bytes_lo;
886 u32 rx_packets_1024_to_1518_bytes_hi;
887 u32 rx_packets_1519_to_2047_bytes_lo;
888 u32 rx_packets_1519_to_2047_bytes_hi;
889 u32 rx_packets_2048_to_4095_bytes_lo;
890 u32 rx_packets_2048_to_4095_bytes_hi;
891 u32 rx_packets_4096_to_8191_bytes_lo;
892 u32 rx_packets_4096_to_8191_bytes_hi;
893 u32 rx_packets_8192_to_9216_bytes_lo;
894 u32 rx_packets_8192_to_9216_bytes_hi;
895};
896
897struct pport_stats_params {
898 u16 pport_num;
899 u8 rsvd;
900 u8 reset_stats;
901};
902
903struct lancer_cmd_req_pport_stats {
904 struct be_cmd_req_hdr hdr;
905 union {
906 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000907 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000908 } cmd_params;
909};
910
911struct lancer_cmd_resp_pport_stats {
912 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000913 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000914};
915
Sathya Perlaac124ff2011-07-25 19:10:14 +0000916static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000917 pport_stats_from_cmd(struct be_adapter *adapter)
918{
919 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
920 return &cmd->pport_stats;
921}
922
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000923struct be_cmd_req_get_cntl_addnl_attribs {
924 struct be_cmd_req_hdr hdr;
925 u8 rsvd[8];
926};
927
928struct be_cmd_resp_get_cntl_addnl_attribs {
929 struct be_cmd_resp_hdr hdr;
930 u16 ipl_file_number;
931 u8 ipl_file_version;
932 u8 rsvd0;
933 u8 on_die_temperature; /* in degrees centigrade*/
934 u8 rsvd1[3];
935};
936
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700937struct be_cmd_req_vlan_config {
938 struct be_cmd_req_hdr hdr;
939 u8 interface_id;
940 u8 promiscuous;
941 u8 untagged;
942 u8 num_vlan;
943 u16 normal_vlan[64];
944} __packed;
945
Sathya Perla5b8821b2011-08-02 19:57:44 +0000946/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000947#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700948struct macaddr {
949 u8 byte[ETH_ALEN];
950};
951
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000952struct be_cmd_req_rx_filter {
953 struct be_cmd_req_hdr hdr;
954 u32 global_flags_mask;
955 u32 global_flags;
956 u32 if_flags_mask;
957 u32 if_flags;
958 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000959 u32 mcast_num;
960 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000961};
962
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963/******************** Link Status Query *******************/
964struct be_cmd_req_link_status {
965 struct be_cmd_req_hdr hdr;
966 u32 rsvd;
967};
968
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969enum {
970 PHY_LINK_DUPLEX_NONE = 0x0,
971 PHY_LINK_DUPLEX_HALF = 0x1,
972 PHY_LINK_DUPLEX_FULL = 0x2
973};
974
975enum {
976 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
977 PHY_LINK_SPEED_10MBPS = 0x1,
978 PHY_LINK_SPEED_100MBPS = 0x2,
979 PHY_LINK_SPEED_1GBPS = 0x3,
980 PHY_LINK_SPEED_10GBPS = 0x4
981};
982
983struct be_cmd_resp_link_status {
984 struct be_cmd_resp_hdr hdr;
985 u8 physical_port;
986 u8 mac_duplex;
987 u8 mac_speed;
988 u8 mac_fault;
989 u8 mgmt_mac_duplex;
990 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700991 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000992 u8 logical_link_status;
993 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700994} __packed;
995
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700996/******************** Port Identification ***************************/
997/* Identifies the type of port attached to NIC */
998struct be_cmd_req_port_type {
999 struct be_cmd_req_hdr hdr;
1000 u32 page_num;
1001 u32 port;
1002};
1003
1004enum {
1005 TR_PAGE_A0 = 0xa0,
1006 TR_PAGE_A2 = 0xa2
1007};
1008
1009struct be_cmd_resp_port_type {
1010 struct be_cmd_resp_hdr hdr;
1011 u32 page_num;
1012 u32 port;
1013 struct data {
1014 u8 identifier;
1015 u8 identifier_ext;
1016 u8 connector;
1017 u8 transceiver[8];
1018 u8 rsvd0[3];
1019 u8 length_km;
1020 u8 length_hm;
1021 u8 length_om1;
1022 u8 length_om2;
1023 u8 length_cu;
1024 u8 length_cu_m;
1025 u8 vendor_name[16];
1026 u8 rsvd;
1027 u8 vendor_oui[3];
1028 u8 vendor_pn[16];
1029 u8 vendor_rev[4];
1030 } data;
1031};
1032
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001033/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034struct be_cmd_req_get_fw_version {
1035 struct be_cmd_req_hdr hdr;
1036 u8 rsvd0[FW_VER_LEN];
1037 u8 rsvd1[FW_VER_LEN];
1038} __packed;
1039
1040struct be_cmd_resp_get_fw_version {
1041 struct be_cmd_resp_hdr hdr;
1042 u8 firmware_version_string[FW_VER_LEN];
1043 u8 fw_on_flash_version_string[FW_VER_LEN];
1044} __packed;
1045
1046/******************** Set Flow Contrl *******************/
1047struct be_cmd_req_set_flow_control {
1048 struct be_cmd_req_hdr hdr;
1049 u16 tx_flow_control;
1050 u16 rx_flow_control;
1051} __packed;
1052
1053/******************** Get Flow Contrl *******************/
1054struct be_cmd_req_get_flow_control {
1055 struct be_cmd_req_hdr hdr;
1056 u32 rsvd;
1057};
1058
1059struct be_cmd_resp_get_flow_control {
1060 struct be_cmd_resp_hdr hdr;
1061 u16 tx_flow_control;
1062 u16 rx_flow_control;
1063} __packed;
1064
1065/******************** Modify EQ Delay *******************/
1066struct be_cmd_req_modify_eq_delay {
1067 struct be_cmd_req_hdr hdr;
1068 u32 num_eq;
1069 struct {
1070 u32 eq_id;
1071 u32 phase;
1072 u32 delay_multiplier;
1073 } delay[8];
1074} __packed;
1075
1076struct be_cmd_resp_modify_eq_delay {
1077 struct be_cmd_resp_hdr hdr;
1078 u32 rsvd0;
1079} __packed;
1080
1081/******************** Get FW Config *******************/
Sathya Perla3abcded2010-10-03 22:12:27 -07001082#define BE_FUNCTION_CAPS_RSS 0x2
Sathya Perla752961a2011-10-24 02:45:03 +00001083/* The HW can come up in either of the following multi-channel modes
1084 * based on the skew/IPL.
1085 */
Parav Pandit045508a2012-03-26 14:27:13 +00001086#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001087#define FLEX10_MODE 0x400
1088#define VNIC_MODE 0x20000
1089#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001090struct be_cmd_req_query_fw_cfg {
1091 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001092 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001093};
1094
1095struct be_cmd_resp_query_fw_cfg {
1096 struct be_cmd_resp_hdr hdr;
1097 u32 be_config_number;
1098 u32 asic_revision;
1099 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001100 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001102 u32 function_caps;
1103};
1104
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001105/******************** RSS Config ****************************************/
1106/* RSS type Input parameters used to compute RX hash
1107 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1108 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1109 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1110 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1111 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1112 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1113 *
1114 * When multiple RSS types are enabled, HW picks the best hash policy
1115 * based on the type of the received packet.
1116 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001117#define RSS_ENABLE_NONE 0x0
1118#define RSS_ENABLE_IPV4 0x1
1119#define RSS_ENABLE_TCP_IPV4 0x2
1120#define RSS_ENABLE_IPV6 0x4
1121#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001122#define RSS_ENABLE_UDP_IPV4 0x10
1123#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001124
1125struct be_cmd_req_rss_config {
1126 struct be_cmd_req_hdr hdr;
1127 u32 if_id;
1128 u16 enable_rss;
1129 u16 cpu_table_size_log2;
1130 u32 hash[10];
1131 u8 cpu_table[128];
1132 u8 flush;
1133 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001134};
1135
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001136/******************** Port Beacon ***************************/
1137
1138#define BEACON_STATE_ENABLED 0x1
1139#define BEACON_STATE_DISABLED 0x0
1140
1141struct be_cmd_req_enable_disable_beacon {
1142 struct be_cmd_req_hdr hdr;
1143 u8 port_num;
1144 u8 beacon_state;
1145 u8 beacon_duration;
1146 u8 status_duration;
1147} __packed;
1148
1149struct be_cmd_resp_enable_disable_beacon {
1150 struct be_cmd_resp_hdr resp_hdr;
1151 u32 rsvd0;
1152} __packed;
1153
1154struct be_cmd_req_get_beacon_state {
1155 struct be_cmd_req_hdr hdr;
1156 u8 port_num;
1157 u8 rsvd0;
1158 u16 rsvd1;
1159} __packed;
1160
1161struct be_cmd_resp_get_beacon_state {
1162 struct be_cmd_resp_hdr resp_hdr;
1163 u8 beacon_state;
1164 u8 rsvd0[3];
1165} __packed;
1166
Ajit Khaparde84517482009-09-04 03:12:16 +00001167/****************** Firmware Flash ******************/
1168struct flashrom_params {
1169 u32 op_code;
1170 u32 op_type;
1171 u32 data_buf_size;
1172 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001173};
1174
1175struct be_cmd_write_flashrom {
1176 struct be_cmd_req_hdr hdr;
1177 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001178 u8 data_buf[32768];
1179 u8 rsvd[4];
1180} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001181
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001182/* cmd to read flash crc */
1183struct be_cmd_read_flash_crc {
1184 struct be_cmd_req_hdr hdr;
1185 struct flashrom_params params;
1186 u8 crc[4];
1187 u8 rsvd[4];
1188};
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001189/**************** Lancer Firmware Flash ************/
1190struct amap_lancer_write_obj_context {
1191 u8 write_length[24];
1192 u8 reserved1[7];
1193 u8 eof;
1194} __packed;
1195
1196struct lancer_cmd_req_write_object {
1197 struct be_cmd_req_hdr hdr;
1198 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1199 u32 write_offset;
1200 u8 object_name[104];
1201 u32 descriptor_count;
1202 u32 buf_len;
1203 u32 addr_low;
1204 u32 addr_high;
1205};
1206
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001207#define LANCER_NO_RESET_NEEDED 0x00
1208#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001209struct lancer_cmd_resp_write_object {
1210 u8 opcode;
1211 u8 subsystem;
1212 u8 rsvd1[2];
1213 u8 status;
1214 u8 additional_status;
1215 u8 rsvd2[2];
1216 u32 resp_len;
1217 u32 actual_resp_len;
1218 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001219 u8 change_status;
1220 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001221};
1222
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001223/************************ Lancer Read FW info **************/
1224#define LANCER_READ_FILE_CHUNK (32*1024)
1225#define LANCER_READ_FILE_EOF_MASK 0x80000000
1226
1227#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001228#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1229#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001230
1231struct lancer_cmd_req_read_object {
1232 struct be_cmd_req_hdr hdr;
1233 u32 desired_read_len;
1234 u32 read_offset;
1235 u8 object_name[104];
1236 u32 descriptor_count;
1237 u32 buf_len;
1238 u32 addr_low;
1239 u32 addr_high;
1240};
1241
1242struct lancer_cmd_resp_read_object {
1243 u8 opcode;
1244 u8 subsystem;
1245 u8 rsvd1[2];
1246 u8 status;
1247 u8 additional_status;
1248 u8 rsvd2[2];
1249 u32 resp_len;
1250 u32 actual_resp_len;
1251 u32 actual_read_len;
1252 u32 eof;
1253};
1254
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001255/************************ WOL *******************************/
1256struct be_cmd_req_acpi_wol_magic_config{
1257 struct be_cmd_req_hdr hdr;
1258 u32 rsvd0[145];
1259 u8 magic_mac[6];
1260 u8 rsvd2[2];
1261} __packed;
1262
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001263struct be_cmd_req_acpi_wol_magic_config_v1 {
1264 struct be_cmd_req_hdr hdr;
1265 u8 rsvd0[2];
1266 u8 query_options;
1267 u8 rsvd1[5];
1268 u32 rsvd2[288];
1269 u8 magic_mac[6];
1270 u8 rsvd3[22];
1271} __packed;
1272
1273struct be_cmd_resp_acpi_wol_magic_config_v1 {
1274 struct be_cmd_resp_hdr hdr;
1275 u8 rsvd0[2];
1276 u8 wol_settings;
1277 u8 rsvd1[5];
1278 u32 rsvd2[295];
1279} __packed;
1280
1281#define BE_GET_WOL_CAP 2
1282
1283#define BE_WOL_CAP 0x1
1284#define BE_PME_D0_CAP 0x8
1285#define BE_PME_D1_CAP 0x10
1286#define BE_PME_D2_CAP 0x20
1287#define BE_PME_D3HOT_CAP 0x40
1288#define BE_PME_D3COLD_CAP 0x80
1289
Suresh Rff33a6e2009-12-03 16:15:52 -08001290/********************** LoopBack test *********************/
1291struct be_cmd_req_loopback_test {
1292 struct be_cmd_req_hdr hdr;
1293 u32 loopback_type;
1294 u32 num_pkts;
1295 u64 pattern;
1296 u32 src_port;
1297 u32 dest_port;
1298 u32 pkt_size;
1299};
1300
1301struct be_cmd_resp_loopback_test {
1302 struct be_cmd_resp_hdr resp_hdr;
1303 u32 status;
1304 u32 num_txfer;
1305 u32 num_rx;
1306 u32 miscomp_off;
1307 u32 ticks_compl;
1308};
1309
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001310struct be_cmd_req_set_lmode {
1311 struct be_cmd_req_hdr hdr;
1312 u8 src_port;
1313 u8 dest_port;
1314 u8 loopback_type;
1315 u8 loopback_state;
1316};
1317
1318struct be_cmd_resp_set_lmode {
1319 struct be_cmd_resp_hdr resp_hdr;
1320 u8 rsvd0[4];
1321};
1322
Suresh Rff33a6e2009-12-03 16:15:52 -08001323/********************** DDR DMA test *********************/
1324struct be_cmd_req_ddrdma_test {
1325 struct be_cmd_req_hdr hdr;
1326 u64 pattern;
1327 u32 byte_count;
1328 u32 rsvd0;
1329 u8 snd_buff[4096];
1330 u8 rsvd1[4096];
1331};
1332
1333struct be_cmd_resp_ddrdma_test {
1334 struct be_cmd_resp_hdr hdr;
1335 u64 pattern;
1336 u32 byte_cnt;
1337 u32 snd_err;
1338 u8 rsvd0[4096];
1339 u8 rcv_buff[4096];
1340};
1341
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001342/*********************** SEEPROM Read ***********************/
1343
1344#define BE_READ_SEEPROM_LEN 1024
1345struct be_cmd_req_seeprom_read {
1346 struct be_cmd_req_hdr hdr;
1347 u8 rsvd0[BE_READ_SEEPROM_LEN];
1348};
1349
1350struct be_cmd_resp_seeprom_read {
1351 struct be_cmd_req_hdr hdr;
1352 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1353};
1354
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001355enum {
1356 PHY_TYPE_CX4_10GB = 0,
1357 PHY_TYPE_XFP_10GB,
1358 PHY_TYPE_SFP_1GB,
1359 PHY_TYPE_SFP_PLUS_10GB,
1360 PHY_TYPE_KR_10GB,
1361 PHY_TYPE_KX4_10GB,
1362 PHY_TYPE_BASET_10GB,
1363 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001364 PHY_TYPE_BASEX_1GB,
1365 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001366 PHY_TYPE_DISABLED = 255
1367};
1368
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001369#define BE_SUPPORTED_SPEED_NONE 0
1370#define BE_SUPPORTED_SPEED_10MBPS 1
1371#define BE_SUPPORTED_SPEED_100MBPS 2
1372#define BE_SUPPORTED_SPEED_1GBPS 4
1373#define BE_SUPPORTED_SPEED_10GBPS 8
1374
1375#define BE_AN_EN 0x2
1376#define BE_PAUSE_SYM_EN 0x80
1377
1378/* MAC speed valid values */
1379#define SPEED_DEFAULT 0x0
1380#define SPEED_FORCED_10GB 0x1
1381#define SPEED_FORCED_1GB 0x2
1382#define SPEED_AUTONEG_10GB 0x3
1383#define SPEED_AUTONEG_1GB 0x4
1384#define SPEED_AUTONEG_100MB 0x5
1385#define SPEED_AUTONEG_10GB_1GB 0x6
1386#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1387#define SPEED_AUTONEG_1GB_100MB 0x8
1388#define SPEED_AUTONEG_10MB 0x9
1389#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1390#define SPEED_AUTONEG_100MB_10MB 0xb
1391#define SPEED_FORCED_100MB 0xc
1392#define SPEED_FORCED_10MB 0xd
1393
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001394struct be_cmd_req_get_phy_info {
1395 struct be_cmd_req_hdr hdr;
1396 u8 rsvd0[24];
1397};
Sathya Perla306f1342011-08-02 19:57:45 +00001398
1399struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001400 u16 phy_type;
1401 u16 interface_type;
1402 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001403 u16 ext_phy_details;
1404 u16 rsvd;
1405 u16 auto_speeds_supported;
1406 u16 fixed_speeds_supported;
1407 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001408};
1409
Sathya Perla306f1342011-08-02 19:57:45 +00001410struct be_cmd_resp_get_phy_info {
1411 struct be_cmd_req_hdr hdr;
1412 struct be_phy_info phy_info;
1413};
1414
Ajit Khapardee1d18732010-07-23 01:52:13 +00001415/*********************** Set QOS ***********************/
1416
1417#define BE_QOS_BITS_NIC 1
1418
1419struct be_cmd_req_set_qos {
1420 struct be_cmd_req_hdr hdr;
1421 u32 valid_bits;
1422 u32 max_bps_nic;
1423 u32 rsvd[7];
1424};
1425
1426struct be_cmd_resp_set_qos {
1427 struct be_cmd_resp_hdr hdr;
1428 u32 rsvd;
1429};
1430
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001431/*********************** Controller Attributes ***********************/
1432struct be_cmd_req_cntl_attribs {
1433 struct be_cmd_req_hdr hdr;
1434};
1435
1436struct be_cmd_resp_cntl_attribs {
1437 struct be_cmd_resp_hdr hdr;
1438 struct mgmt_controller_attrib attribs;
1439};
1440
Sathya Perla2e588f82011-03-11 02:49:26 +00001441/*********************** Set driver function ***********************/
1442#define CAPABILITY_SW_TIMESTAMPS 2
1443#define CAPABILITY_BE3_NATIVE_ERX_API 4
1444
1445struct be_cmd_req_set_func_cap {
1446 struct be_cmd_req_hdr hdr;
1447 u32 valid_cap_flags;
1448 u32 cap_flags;
1449 u8 rsvd[212];
1450};
1451
1452struct be_cmd_resp_set_func_cap {
1453 struct be_cmd_resp_hdr hdr;
1454 u32 valid_cap_flags;
1455 u32 cap_flags;
1456 u8 rsvd[212];
1457};
1458
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001459/*********************** Function Privileges ***********************/
1460enum {
1461 BE_PRIV_DEFAULT = 0x1,
1462 BE_PRIV_LNKQUERY = 0x2,
1463 BE_PRIV_LNKSTATS = 0x4,
1464 BE_PRIV_LNKMGMT = 0x8,
1465 BE_PRIV_LNKDIAG = 0x10,
1466 BE_PRIV_UTILQUERY = 0x20,
1467 BE_PRIV_FILTMGMT = 0x40,
1468 BE_PRIV_IFACEMGMT = 0x80,
1469 BE_PRIV_VHADM = 0x100,
1470 BE_PRIV_DEVCFG = 0x200,
1471 BE_PRIV_DEVSEC = 0x400
1472};
1473#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1474 BE_PRIV_DEVSEC)
1475#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1476
1477struct be_cmd_priv_map {
1478 u8 opcode;
1479 u8 subsystem;
1480 u32 priv_mask;
1481};
1482
1483struct be_cmd_req_get_fn_privileges {
1484 struct be_cmd_req_hdr hdr;
1485 u32 rsvd;
1486};
1487
1488struct be_cmd_resp_get_fn_privileges {
1489 struct be_cmd_resp_hdr hdr;
1490 u32 privilege_mask;
1491};
1492
1493
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001494/******************** GET/SET_MACLIST **************************/
1495#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001496struct be_cmd_req_get_mac_list {
1497 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001498 u8 mac_type;
1499 u8 perm_override;
1500 u16 iface_id;
1501 u32 mac_id;
1502 u32 rsvd[3];
1503} __packed;
1504
1505struct get_list_macaddr {
1506 u16 mac_addr_size;
1507 union {
1508 u8 macaddr[6];
1509 struct {
1510 u8 rsvd[2];
1511 u32 mac_id;
1512 } __packed s_mac_id;
1513 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001514} __packed;
1515
1516struct be_cmd_resp_get_mac_list {
1517 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001518 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1519 struct get_list_macaddr macid_macaddr; /* soft mac */
1520 u8 true_mac_count;
1521 u8 pseudo_mac_count;
1522 u8 mac_list_size;
1523 u8 rsvd;
1524 /* perm override mac */
1525 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001526} __packed;
1527
1528struct be_cmd_req_set_mac_list {
1529 struct be_cmd_req_hdr hdr;
1530 u8 mac_count;
1531 u8 rsvd1;
1532 u16 rsvd2;
1533 struct macaddr mac[BE_MAX_MAC];
1534} __packed;
1535
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001536/*********************** HSW Config ***********************/
1537struct amap_set_hsw_context {
1538 u8 interface_id[16];
1539 u8 rsvd0[14];
1540 u8 pvid_valid;
1541 u8 rsvd1;
1542 u8 rsvd2[16];
1543 u8 pvid[16];
1544 u8 rsvd3[32];
1545 u8 rsvd4[32];
1546 u8 rsvd5[32];
1547} __packed;
1548
1549struct be_cmd_req_set_hsw_config {
1550 struct be_cmd_req_hdr hdr;
1551 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1552} __packed;
1553
1554struct be_cmd_resp_set_hsw_config {
1555 struct be_cmd_resp_hdr hdr;
1556 u32 rsvd;
1557};
1558
1559struct amap_get_hsw_req_context {
1560 u8 interface_id[16];
1561 u8 rsvd0[14];
1562 u8 pvid_valid;
1563 u8 pport;
1564} __packed;
1565
1566struct amap_get_hsw_resp_context {
1567 u8 rsvd1[16];
1568 u8 pvid[16];
1569 u8 rsvd2[32];
1570 u8 rsvd3[32];
1571 u8 rsvd4[32];
1572} __packed;
1573
1574struct be_cmd_req_get_hsw_config {
1575 struct be_cmd_req_hdr hdr;
1576 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1577} __packed;
1578
1579struct be_cmd_resp_get_hsw_config {
1580 struct be_cmd_resp_hdr hdr;
1581 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1582 u32 rsvd;
1583};
1584
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001585/******************* get port names ***************/
1586struct be_cmd_req_get_port_name {
1587 struct be_cmd_req_hdr hdr;
1588 u32 rsvd0;
1589};
1590
1591struct be_cmd_resp_get_port_name {
1592 struct be_cmd_req_hdr hdr;
1593 u8 port_name[4];
1594};
1595
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001596/*************** HW Stats Get v1 **********************************/
1597#define BE_TXP_SW_SZ 48
1598struct be_port_rxf_stats_v1 {
1599 u32 rsvd0[12];
1600 u32 rx_crc_errors;
1601 u32 rx_alignment_symbol_errors;
1602 u32 rx_pause_frames;
1603 u32 rx_priority_pause_frames;
1604 u32 rx_control_frames;
1605 u32 rx_in_range_errors;
1606 u32 rx_out_range_errors;
1607 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +00001608 u32 rx_address_mismatch_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001609 u32 rx_dropped_too_small;
1610 u32 rx_dropped_too_short;
1611 u32 rx_dropped_header_too_small;
1612 u32 rx_dropped_tcp_length;
1613 u32 rx_dropped_runt;
1614 u32 rsvd1[10];
1615 u32 rx_ip_checksum_errs;
1616 u32 rx_tcp_checksum_errs;
1617 u32 rx_udp_checksum_errs;
1618 u32 rsvd2[7];
1619 u32 rx_switched_unicast_packets;
1620 u32 rx_switched_multicast_packets;
1621 u32 rx_switched_broadcast_packets;
1622 u32 rsvd3[3];
1623 u32 tx_pauseframes;
1624 u32 tx_priority_pauseframes;
1625 u32 tx_controlframes;
1626 u32 rsvd4[10];
1627 u32 rxpp_fifo_overflow_drop;
1628 u32 rx_input_fifo_overflow_drop;
1629 u32 pmem_fifo_overflow_drop;
1630 u32 jabber_events;
1631 u32 rsvd5[3];
1632};
1633
1634
1635struct be_rxf_stats_v1 {
1636 struct be_port_rxf_stats_v1 port[4];
1637 u32 rsvd0[2];
1638 u32 rx_drops_no_pbuf;
1639 u32 rx_drops_no_txpb;
1640 u32 rx_drops_no_erx_descr;
1641 u32 rx_drops_no_tpre_descr;
1642 u32 rsvd1[6];
1643 u32 rx_drops_too_many_frags;
1644 u32 rx_drops_invalid_ring;
1645 u32 forwarded_packets;
1646 u32 rx_drops_mtu;
1647 u32 rsvd2[14];
1648};
1649
1650struct be_erx_stats_v1 {
1651 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1652 u32 rsvd[4];
1653};
1654
1655struct be_hw_stats_v1 {
1656 struct be_rxf_stats_v1 rxf;
1657 u32 rsvd0[BE_TXP_SW_SZ];
1658 struct be_erx_stats_v1 erx;
1659 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001660 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001661};
1662
1663struct be_cmd_req_get_stats_v1 {
1664 struct be_cmd_req_hdr hdr;
1665 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1666};
1667
1668struct be_cmd_resp_get_stats_v1 {
1669 struct be_cmd_resp_hdr hdr;
1670 struct be_hw_stats_v1 hw_stats;
1671};
1672
Somnath Kotur941a77d2012-05-17 22:59:03 +00001673/************** get fat capabilites *******************/
1674#define MAX_MODULES 27
1675#define MAX_MODES 4
1676#define MODE_UART 0
1677#define FW_LOG_LEVEL_DEFAULT 48
1678#define FW_LOG_LEVEL_FATAL 64
1679
1680struct ext_fat_mode {
1681 u8 mode;
1682 u8 rsvd0;
1683 u16 port_mask;
1684 u32 dbg_lvl;
1685 u64 fun_mask;
1686} __packed;
1687
1688struct ext_fat_modules {
1689 u8 modules_str[32];
1690 u32 modules_id;
1691 u32 num_modes;
1692 struct ext_fat_mode trace_lvl[MAX_MODES];
1693} __packed;
1694
1695struct be_fat_conf_params {
1696 u32 max_log_entries;
1697 u32 log_entry_size;
1698 u8 log_type;
1699 u8 max_log_funs;
1700 u8 max_log_ports;
1701 u8 rsvd0;
1702 u32 supp_modes;
1703 u32 num_modules;
1704 struct ext_fat_modules module[MAX_MODULES];
1705} __packed;
1706
1707struct be_cmd_req_get_ext_fat_caps {
1708 struct be_cmd_req_hdr hdr;
1709 u32 parameter_type;
1710};
1711
1712struct be_cmd_resp_get_ext_fat_caps {
1713 struct be_cmd_resp_hdr hdr;
1714 struct be_fat_conf_params get_params;
1715};
1716
1717struct be_cmd_req_set_ext_fat_caps {
1718 struct be_cmd_req_hdr hdr;
1719 struct be_fat_conf_params set_params;
1720};
1721
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001722#define RESOURCE_DESC_SIZE 72
1723#define NIC_RESOURCE_DESC_TYPE_ID 0x41
1724#define MAX_RESOURCE_DESC 4
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001725
1726/* QOS unit number */
1727#define QUN 4
1728/* Immediate */
1729#define IMM 6
1730/* No save */
1731#define NOSV 7
1732
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001733struct be_nic_resource_desc {
1734 u8 desc_type;
1735 u8 desc_len;
1736 u8 rsvd1;
1737 u8 flags;
1738 u8 vf_num;
1739 u8 rsvd2;
1740 u8 pf_num;
1741 u8 rsvd3;
1742 u16 unicast_mac_count;
1743 u8 rsvd4[6];
1744 u16 mcc_count;
1745 u16 vlan_count;
1746 u16 mcast_mac_count;
1747 u16 txq_count;
1748 u16 rq_count;
1749 u16 rssq_count;
1750 u16 lro_count;
1751 u16 cq_count;
1752 u16 toe_conn_count;
1753 u16 eq_count;
1754 u32 rsvd5;
1755 u32 cap_flags;
1756 u8 link_param;
1757 u8 rsvd6[3];
1758 u32 bw_min;
1759 u32 bw_max;
1760 u8 acpi_params;
1761 u8 wol_param;
1762 u16 rsvd7;
1763 u32 rsvd8[3];
1764};
1765
1766struct be_cmd_req_get_func_config {
1767 struct be_cmd_req_hdr hdr;
1768};
1769
1770struct be_cmd_resp_get_func_config {
1771 struct be_cmd_req_hdr hdr;
1772 u32 desc_count;
1773 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1774};
1775
1776#define ACTIVE_PROFILE_TYPE 0x2
1777struct be_cmd_req_get_profile_config {
1778 struct be_cmd_req_hdr hdr;
1779 u8 rsvd;
1780 u8 type;
1781 u16 rsvd1;
1782};
1783
1784struct be_cmd_resp_get_profile_config {
1785 struct be_cmd_req_hdr hdr;
1786 u32 desc_count;
1787 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1788};
1789
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001790struct be_cmd_req_set_profile_config {
1791 struct be_cmd_req_hdr hdr;
1792 u32 rsvd;
1793 u32 desc_count;
1794 struct be_nic_resource_desc nic_desc;
1795};
1796
1797struct be_cmd_resp_set_profile_config {
1798 struct be_cmd_req_hdr hdr;
1799};
1800
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001801struct be_cmd_enable_disable_vf {
1802 struct be_cmd_req_hdr hdr;
1803 u8 enable;
1804 u8 rsvd[3];
1805};
1806
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001807static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1808{
1809 return flags & adapter->cmd_privileges ? true : false;
1810}
1811
Sathya Perla4c876612013-02-03 20:30:11 +00001812/************** Get IFACE LIST *******************/
1813struct be_if_desc {
1814 u32 if_id;
1815 u32 cap_flags;
1816 u32 en_flags;
1817};
1818
1819struct be_cmd_req_get_iface_list {
1820 struct be_cmd_req_hdr hdr;
1821};
1822
1823struct be_cmd_resp_get_iface_list {
1824 struct be_cmd_req_hdr hdr;
1825 u32 if_cnt;
1826 struct be_if_desc if_desc;
1827};
1828
Sathya Perla8788fdc2009-07-27 22:52:03 +00001829extern int be_pci_fnum_get(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001830extern int be_fw_wait_ready(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001831extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +00001832 bool permanent, u32 if_handle, u32 pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001833extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001834 u32 if_id, u32 *pmac_id, u32 domain);
1835extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
Sathya Perla30128032011-11-10 19:17:57 +00001836 int pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001837extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001838 u32 en_flags, u32 *if_handle, u32 domain);
Sathya Perla30128032011-11-10 19:17:57 +00001839extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
Ajit Khaparde658681f2011-02-11 13:34:46 +00001840 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001841extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001842 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001843extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001844 struct be_queue_info *cq, struct be_queue_info *eq,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001845 bool no_delay, int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001846extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001847 struct be_queue_info *mccq,
1848 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001849extern int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001850 struct be_queue_info *txq,
1851 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001852extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001853 struct be_queue_info *rxq, u16 cq_id,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001854 u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001855extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001856 int type);
Sathya Perla482c9e72011-06-29 23:33:17 +00001857extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
1858 struct be_queue_info *q);
Sathya Perla323ff712012-09-28 04:39:43 +00001859extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1860 u8 *link_status, u32 dom);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001861extern int be_cmd_reset(struct be_adapter *adapter);
1862extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001863 struct be_dma_mem *nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001864extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1865 struct be_dma_mem *nonemb_cmd);
Sathya Perla04b71172011-09-27 13:30:27 -04001866extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1867 char *fw_on_flash);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868
Sathya Perla8788fdc2009-07-27 22:52:03 +00001869extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1870extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871 u16 *vtag_array, u32 num, bool untagged,
1872 bool promiscuous);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001873extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001874extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001875 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001876extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001877 u32 *tx_fc, u32 *rx_fc);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001878extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
Sathya Perla3abcded2010-10-03 22:12:27 -07001879 u32 *port_num, u32 *function_mode, u32 *function_caps);
sarveshwarb14074ea2009-08-05 13:05:24 -07001880extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001881extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1882 u16 table_size);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001883extern int be_process_mcc(struct be_adapter *adapter);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001884extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1885 u8 port_num, u8 beacon, u8 status, u8 state);
1886extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1887 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001888extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1889 struct be_dma_mem *cmd, u32 flash_oper,
1890 u32 flash_opcode, u32 buf_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001891extern int lancer_cmd_write_object(struct be_adapter *adapter,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001892 struct be_dma_mem *cmd,
1893 u32 data_size, u32 data_offset,
1894 const char *obj_name,
1895 u32 *data_written, u8 *change_status,
1896 u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001897int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1898 u32 data_size, u32 data_offset, const char *obj_name,
1899 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001900int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1901 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001902extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1903 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001904extern int be_cmd_fw_init(struct be_adapter *adapter);
1905extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001906extern void be_async_mcc_enable(struct be_adapter *adapter);
1907extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001908extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1909 u32 loopback_type, u32 pkt_size,
1910 u32 num_pkts, u64 pattern);
1911extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1912 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001913extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1914 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001915extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1916 u8 loopback_type, u8 enable);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001917extern int be_cmd_get_phy_info(struct be_adapter *adapter);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001918extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001919extern void be_detect_error(struct be_adapter *adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001920extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001921extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
Sathya Perla2dc1deb2011-07-19 19:52:33 +00001922extern int be_cmd_req_native_mode(struct be_adapter *adapter);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001923extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
1924extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001925extern int be_cmd_get_fn_privileges(struct be_adapter *adapter,
1926 u32 *privilege, u32 domain);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001927extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
1928 bool *pmac_id_active, u32 *pmac_id,
1929 u8 domain);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001930extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
1931 u8 mac_count, u32 domain);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001932extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
1933 u32 domain, u16 intf_id);
1934extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
1935 u32 domain, u16 intf_id);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001936extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +00001937extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
1938 struct be_dma_mem *cmd);
1939extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
1940 struct be_dma_mem *cmd,
1941 struct be_fat_conf_params *cfgs);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001942extern int lancer_wait_ready(struct be_adapter *adapter);
1943extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001944extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001945extern int be_cmd_get_func_config(struct be_adapter *adapter);
1946extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
1947 u8 domain);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001948
1949extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
1950 u8 domain);
Sathya Perla4c876612013-02-03 20:30:11 +00001951extern int be_cmd_get_if_id(struct be_adapter *adapter,
1952 struct be_vf_cfg *vf_cfg, int vf_num);
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001953extern int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);