blob: 5b3a122912f79743c2912d0c373276dfa475e450 [file] [log] [blame]
Daniel Vetter0a10c852010-03-11 21:19:14 +00001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
Alex Deucherabf1dc62012-07-17 14:02:36 -040043/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000053static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
Alex Deucherabf1dc62012-07-17 14:02:36 -040060/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000070static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
Alex Deucherabf1dc62012-07-17 14:02:36 -040077/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000085static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
Samuel Li65337e62013-04-05 17:50:53 -0400125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
Daniel Vetter0a10c852010-03-11 21:19:14 +0000134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
Alex Deucherabf1dc62012-07-17 14:02:36 -0400141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
Daniel Vetter0a10c852010-03-11 21:19:14 +0000149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000175static struct radeon_asic r100_asic = {
176 .init = &r100_init,
177 .fini = &r100_fini,
178 .suspend = &r100_suspend,
179 .resume = &r100_resume,
180 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000181 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500182 .ioctl_wait_idle = NULL,
183 .gui_idle = &r100_gui_idle,
184 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500185 .gart = {
186 .tlb_flush = &r100_pci_gart_tlb_flush,
187 .set_page = &r100_pci_gart_set_page,
188 },
Christian König4c87bc22011-10-19 19:02:21 +0200189 .ring = {
190 [RADEON_RING_TYPE_GFX_INDEX] = {
191 .ib_execute = &r100_ring_ib_execute,
192 .emit_fence = &r100_fence_ring_emit,
193 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100194 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500195 .ring_start = &r100_ring_start,
196 .ring_test = &r100_ring_test,
197 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200198 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500199 .get_rptr = &radeon_ring_generic_get_rptr,
200 .get_wptr = &radeon_ring_generic_get_wptr,
201 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200202 }
203 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500204 .irq = {
205 .set = &r100_irq_set,
206 .process = &r100_irq_process,
207 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500208 .display = {
209 .bandwidth_update = &r100_bandwidth_update,
210 .get_vblank_counter = &r100_get_vblank_counter,
211 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400212 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400213 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500214 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500215 .copy = {
216 .blit = &r100_copy_blit,
217 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
218 .dma = NULL,
219 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
220 .copy = &r100_copy_blit,
221 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
222 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500223 .surface = {
224 .set_reg = r100_set_surface_reg,
225 .clear_reg = r100_clear_surface_reg,
226 },
Alex Deucher901ea572012-02-23 17:53:39 -0500227 .hpd = {
228 .init = &r100_hpd_init,
229 .fini = &r100_hpd_fini,
230 .sense = &r100_hpd_sense,
231 .set_polarity = &r100_hpd_set_polarity,
232 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500233 .pm = {
234 .misc = &r100_pm_misc,
235 .prepare = &r100_pm_prepare,
236 .finish = &r100_pm_finish,
237 .init_profile = &r100_pm_init_profile,
238 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500239 .get_engine_clock = &radeon_legacy_get_engine_clock,
240 .set_engine_clock = &radeon_legacy_set_engine_clock,
241 .get_memory_clock = &radeon_legacy_get_memory_clock,
242 .set_memory_clock = NULL,
243 .get_pcie_lanes = NULL,
244 .set_pcie_lanes = NULL,
245 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500246 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500247 .pflip = {
248 .pre_page_flip = &r100_pre_page_flip,
249 .page_flip = &r100_page_flip,
250 .post_page_flip = &r100_post_page_flip,
251 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000252};
253
254static struct radeon_asic r200_asic = {
255 .init = &r100_init,
256 .fini = &r100_fini,
257 .suspend = &r100_suspend,
258 .resume = &r100_resume,
259 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000260 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500261 .ioctl_wait_idle = NULL,
262 .gui_idle = &r100_gui_idle,
263 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500264 .gart = {
265 .tlb_flush = &r100_pci_gart_tlb_flush,
266 .set_page = &r100_pci_gart_set_page,
267 },
Christian König4c87bc22011-10-19 19:02:21 +0200268 .ring = {
269 [RADEON_RING_TYPE_GFX_INDEX] = {
270 .ib_execute = &r100_ring_ib_execute,
271 .emit_fence = &r100_fence_ring_emit,
272 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100273 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500274 .ring_start = &r100_ring_start,
275 .ring_test = &r100_ring_test,
276 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200277 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500278 .get_rptr = &radeon_ring_generic_get_rptr,
279 .get_wptr = &radeon_ring_generic_get_wptr,
280 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200281 }
282 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500283 .irq = {
284 .set = &r100_irq_set,
285 .process = &r100_irq_process,
286 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500287 .display = {
288 .bandwidth_update = &r100_bandwidth_update,
289 .get_vblank_counter = &r100_get_vblank_counter,
290 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400291 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400292 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500293 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500294 .copy = {
295 .blit = &r100_copy_blit,
296 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
297 .dma = &r200_copy_dma,
298 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299 .copy = &r100_copy_blit,
300 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500302 .surface = {
303 .set_reg = r100_set_surface_reg,
304 .clear_reg = r100_clear_surface_reg,
305 },
Alex Deucher901ea572012-02-23 17:53:39 -0500306 .hpd = {
307 .init = &r100_hpd_init,
308 .fini = &r100_hpd_fini,
309 .sense = &r100_hpd_sense,
310 .set_polarity = &r100_hpd_set_polarity,
311 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500312 .pm = {
313 .misc = &r100_pm_misc,
314 .prepare = &r100_pm_prepare,
315 .finish = &r100_pm_finish,
316 .init_profile = &r100_pm_init_profile,
317 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500318 .get_engine_clock = &radeon_legacy_get_engine_clock,
319 .set_engine_clock = &radeon_legacy_set_engine_clock,
320 .get_memory_clock = &radeon_legacy_get_memory_clock,
321 .set_memory_clock = NULL,
322 .get_pcie_lanes = NULL,
323 .set_pcie_lanes = NULL,
324 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500325 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500326 .pflip = {
327 .pre_page_flip = &r100_pre_page_flip,
328 .page_flip = &r100_page_flip,
329 .post_page_flip = &r100_post_page_flip,
330 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000331};
332
333static struct radeon_asic r300_asic = {
334 .init = &r300_init,
335 .fini = &r300_fini,
336 .suspend = &r300_suspend,
337 .resume = &r300_resume,
338 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000339 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500340 .ioctl_wait_idle = NULL,
341 .gui_idle = &r100_gui_idle,
342 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500343 .gart = {
344 .tlb_flush = &r100_pci_gart_tlb_flush,
345 .set_page = &r100_pci_gart_set_page,
346 },
Christian König4c87bc22011-10-19 19:02:21 +0200347 .ring = {
348 [RADEON_RING_TYPE_GFX_INDEX] = {
349 .ib_execute = &r100_ring_ib_execute,
350 .emit_fence = &r300_fence_ring_emit,
351 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100352 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500353 .ring_start = &r300_ring_start,
354 .ring_test = &r100_ring_test,
355 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200356 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500357 .get_rptr = &radeon_ring_generic_get_rptr,
358 .get_wptr = &radeon_ring_generic_get_wptr,
359 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200360 }
361 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500362 .irq = {
363 .set = &r100_irq_set,
364 .process = &r100_irq_process,
365 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500366 .display = {
367 .bandwidth_update = &r100_bandwidth_update,
368 .get_vblank_counter = &r100_get_vblank_counter,
369 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400370 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400371 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500372 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500373 .copy = {
374 .blit = &r100_copy_blit,
375 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
376 .dma = &r200_copy_dma,
377 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
378 .copy = &r100_copy_blit,
379 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
380 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500381 .surface = {
382 .set_reg = r100_set_surface_reg,
383 .clear_reg = r100_clear_surface_reg,
384 },
Alex Deucher901ea572012-02-23 17:53:39 -0500385 .hpd = {
386 .init = &r100_hpd_init,
387 .fini = &r100_hpd_fini,
388 .sense = &r100_hpd_sense,
389 .set_polarity = &r100_hpd_set_polarity,
390 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500391 .pm = {
392 .misc = &r100_pm_misc,
393 .prepare = &r100_pm_prepare,
394 .finish = &r100_pm_finish,
395 .init_profile = &r100_pm_init_profile,
396 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500397 .get_engine_clock = &radeon_legacy_get_engine_clock,
398 .set_engine_clock = &radeon_legacy_set_engine_clock,
399 .get_memory_clock = &radeon_legacy_get_memory_clock,
400 .set_memory_clock = NULL,
401 .get_pcie_lanes = &rv370_get_pcie_lanes,
402 .set_pcie_lanes = &rv370_set_pcie_lanes,
403 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500404 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500405 .pflip = {
406 .pre_page_flip = &r100_pre_page_flip,
407 .page_flip = &r100_page_flip,
408 .post_page_flip = &r100_post_page_flip,
409 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000410};
411
412static struct radeon_asic r300_asic_pcie = {
413 .init = &r300_init,
414 .fini = &r300_fini,
415 .suspend = &r300_suspend,
416 .resume = &r300_resume,
417 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000418 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500419 .ioctl_wait_idle = NULL,
420 .gui_idle = &r100_gui_idle,
421 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500422 .gart = {
423 .tlb_flush = &rv370_pcie_gart_tlb_flush,
424 .set_page = &rv370_pcie_gart_set_page,
425 },
Christian König4c87bc22011-10-19 19:02:21 +0200426 .ring = {
427 [RADEON_RING_TYPE_GFX_INDEX] = {
428 .ib_execute = &r100_ring_ib_execute,
429 .emit_fence = &r300_fence_ring_emit,
430 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100431 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500432 .ring_start = &r300_ring_start,
433 .ring_test = &r100_ring_test,
434 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200435 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500436 .get_rptr = &radeon_ring_generic_get_rptr,
437 .get_wptr = &radeon_ring_generic_get_wptr,
438 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200439 }
440 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500441 .irq = {
442 .set = &r100_irq_set,
443 .process = &r100_irq_process,
444 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500445 .display = {
446 .bandwidth_update = &r100_bandwidth_update,
447 .get_vblank_counter = &r100_get_vblank_counter,
448 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400449 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400450 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500451 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500452 .copy = {
453 .blit = &r100_copy_blit,
454 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
455 .dma = &r200_copy_dma,
456 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
457 .copy = &r100_copy_blit,
458 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
459 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500460 .surface = {
461 .set_reg = r100_set_surface_reg,
462 .clear_reg = r100_clear_surface_reg,
463 },
Alex Deucher901ea572012-02-23 17:53:39 -0500464 .hpd = {
465 .init = &r100_hpd_init,
466 .fini = &r100_hpd_fini,
467 .sense = &r100_hpd_sense,
468 .set_polarity = &r100_hpd_set_polarity,
469 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500470 .pm = {
471 .misc = &r100_pm_misc,
472 .prepare = &r100_pm_prepare,
473 .finish = &r100_pm_finish,
474 .init_profile = &r100_pm_init_profile,
475 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500476 .get_engine_clock = &radeon_legacy_get_engine_clock,
477 .set_engine_clock = &radeon_legacy_set_engine_clock,
478 .get_memory_clock = &radeon_legacy_get_memory_clock,
479 .set_memory_clock = NULL,
480 .get_pcie_lanes = &rv370_get_pcie_lanes,
481 .set_pcie_lanes = &rv370_set_pcie_lanes,
482 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500483 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500484 .pflip = {
485 .pre_page_flip = &r100_pre_page_flip,
486 .page_flip = &r100_page_flip,
487 .post_page_flip = &r100_post_page_flip,
488 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000489};
490
491static struct radeon_asic r420_asic = {
492 .init = &r420_init,
493 .fini = &r420_fini,
494 .suspend = &r420_suspend,
495 .resume = &r420_resume,
496 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000497 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500498 .ioctl_wait_idle = NULL,
499 .gui_idle = &r100_gui_idle,
500 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500501 .gart = {
502 .tlb_flush = &rv370_pcie_gart_tlb_flush,
503 .set_page = &rv370_pcie_gart_set_page,
504 },
Christian König4c87bc22011-10-19 19:02:21 +0200505 .ring = {
506 [RADEON_RING_TYPE_GFX_INDEX] = {
507 .ib_execute = &r100_ring_ib_execute,
508 .emit_fence = &r300_fence_ring_emit,
509 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100510 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500511 .ring_start = &r300_ring_start,
512 .ring_test = &r100_ring_test,
513 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200514 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500515 .get_rptr = &radeon_ring_generic_get_rptr,
516 .get_wptr = &radeon_ring_generic_get_wptr,
517 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200518 }
519 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500520 .irq = {
521 .set = &r100_irq_set,
522 .process = &r100_irq_process,
523 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500524 .display = {
525 .bandwidth_update = &r100_bandwidth_update,
526 .get_vblank_counter = &r100_get_vblank_counter,
527 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400528 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400529 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500530 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500531 .copy = {
532 .blit = &r100_copy_blit,
533 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
534 .dma = &r200_copy_dma,
535 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
536 .copy = &r100_copy_blit,
537 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
538 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500539 .surface = {
540 .set_reg = r100_set_surface_reg,
541 .clear_reg = r100_clear_surface_reg,
542 },
Alex Deucher901ea572012-02-23 17:53:39 -0500543 .hpd = {
544 .init = &r100_hpd_init,
545 .fini = &r100_hpd_fini,
546 .sense = &r100_hpd_sense,
547 .set_polarity = &r100_hpd_set_polarity,
548 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500549 .pm = {
550 .misc = &r100_pm_misc,
551 .prepare = &r100_pm_prepare,
552 .finish = &r100_pm_finish,
553 .init_profile = &r420_pm_init_profile,
554 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500555 .get_engine_clock = &radeon_atom_get_engine_clock,
556 .set_engine_clock = &radeon_atom_set_engine_clock,
557 .get_memory_clock = &radeon_atom_get_memory_clock,
558 .set_memory_clock = &radeon_atom_set_memory_clock,
559 .get_pcie_lanes = &rv370_get_pcie_lanes,
560 .set_pcie_lanes = &rv370_set_pcie_lanes,
561 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500562 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500563 .pflip = {
564 .pre_page_flip = &r100_pre_page_flip,
565 .page_flip = &r100_page_flip,
566 .post_page_flip = &r100_post_page_flip,
567 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000568};
569
570static struct radeon_asic rs400_asic = {
571 .init = &rs400_init,
572 .fini = &rs400_fini,
573 .suspend = &rs400_suspend,
574 .resume = &rs400_resume,
575 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000576 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500577 .ioctl_wait_idle = NULL,
578 .gui_idle = &r100_gui_idle,
579 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500580 .gart = {
581 .tlb_flush = &rs400_gart_tlb_flush,
582 .set_page = &rs400_gart_set_page,
583 },
Christian König4c87bc22011-10-19 19:02:21 +0200584 .ring = {
585 [RADEON_RING_TYPE_GFX_INDEX] = {
586 .ib_execute = &r100_ring_ib_execute,
587 .emit_fence = &r300_fence_ring_emit,
588 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100589 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500590 .ring_start = &r300_ring_start,
591 .ring_test = &r100_ring_test,
592 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200593 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500594 .get_rptr = &radeon_ring_generic_get_rptr,
595 .get_wptr = &radeon_ring_generic_get_wptr,
596 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200597 }
598 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500599 .irq = {
600 .set = &r100_irq_set,
601 .process = &r100_irq_process,
602 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500603 .display = {
604 .bandwidth_update = &r100_bandwidth_update,
605 .get_vblank_counter = &r100_get_vblank_counter,
606 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400607 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400608 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500609 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500610 .copy = {
611 .blit = &r100_copy_blit,
612 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
613 .dma = &r200_copy_dma,
614 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
615 .copy = &r100_copy_blit,
616 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
617 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500618 .surface = {
619 .set_reg = r100_set_surface_reg,
620 .clear_reg = r100_clear_surface_reg,
621 },
Alex Deucher901ea572012-02-23 17:53:39 -0500622 .hpd = {
623 .init = &r100_hpd_init,
624 .fini = &r100_hpd_fini,
625 .sense = &r100_hpd_sense,
626 .set_polarity = &r100_hpd_set_polarity,
627 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500628 .pm = {
629 .misc = &r100_pm_misc,
630 .prepare = &r100_pm_prepare,
631 .finish = &r100_pm_finish,
632 .init_profile = &r100_pm_init_profile,
633 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500634 .get_engine_clock = &radeon_legacy_get_engine_clock,
635 .set_engine_clock = &radeon_legacy_set_engine_clock,
636 .get_memory_clock = &radeon_legacy_get_memory_clock,
637 .set_memory_clock = NULL,
638 .get_pcie_lanes = NULL,
639 .set_pcie_lanes = NULL,
640 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500641 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500642 .pflip = {
643 .pre_page_flip = &r100_pre_page_flip,
644 .page_flip = &r100_page_flip,
645 .post_page_flip = &r100_post_page_flip,
646 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000647};
648
649static struct radeon_asic rs600_asic = {
650 .init = &rs600_init,
651 .fini = &rs600_fini,
652 .suspend = &rs600_suspend,
653 .resume = &rs600_resume,
654 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000655 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500656 .ioctl_wait_idle = NULL,
657 .gui_idle = &r100_gui_idle,
658 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500659 .gart = {
660 .tlb_flush = &rs600_gart_tlb_flush,
661 .set_page = &rs600_gart_set_page,
662 },
Christian König4c87bc22011-10-19 19:02:21 +0200663 .ring = {
664 [RADEON_RING_TYPE_GFX_INDEX] = {
665 .ib_execute = &r100_ring_ib_execute,
666 .emit_fence = &r300_fence_ring_emit,
667 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100668 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500669 .ring_start = &r300_ring_start,
670 .ring_test = &r100_ring_test,
671 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200672 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500673 .get_rptr = &radeon_ring_generic_get_rptr,
674 .get_wptr = &radeon_ring_generic_get_wptr,
675 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200676 }
677 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500678 .irq = {
679 .set = &rs600_irq_set,
680 .process = &rs600_irq_process,
681 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500682 .display = {
683 .bandwidth_update = &rs600_bandwidth_update,
684 .get_vblank_counter = &rs600_get_vblank_counter,
685 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400686 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400687 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400688 .hdmi_enable = &r600_hdmi_enable,
689 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500690 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500691 .copy = {
692 .blit = &r100_copy_blit,
693 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
694 .dma = &r200_copy_dma,
695 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
696 .copy = &r100_copy_blit,
697 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
698 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500699 .surface = {
700 .set_reg = r100_set_surface_reg,
701 .clear_reg = r100_clear_surface_reg,
702 },
Alex Deucher901ea572012-02-23 17:53:39 -0500703 .hpd = {
704 .init = &rs600_hpd_init,
705 .fini = &rs600_hpd_fini,
706 .sense = &rs600_hpd_sense,
707 .set_polarity = &rs600_hpd_set_polarity,
708 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500709 .pm = {
710 .misc = &rs600_pm_misc,
711 .prepare = &rs600_pm_prepare,
712 .finish = &rs600_pm_finish,
713 .init_profile = &r420_pm_init_profile,
714 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500715 .get_engine_clock = &radeon_atom_get_engine_clock,
716 .set_engine_clock = &radeon_atom_set_engine_clock,
717 .get_memory_clock = &radeon_atom_get_memory_clock,
718 .set_memory_clock = &radeon_atom_set_memory_clock,
719 .get_pcie_lanes = NULL,
720 .set_pcie_lanes = NULL,
721 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500722 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500723 .pflip = {
724 .pre_page_flip = &rs600_pre_page_flip,
725 .page_flip = &rs600_page_flip,
726 .post_page_flip = &rs600_post_page_flip,
727 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000728};
729
730static struct radeon_asic rs690_asic = {
731 .init = &rs690_init,
732 .fini = &rs690_fini,
733 .suspend = &rs690_suspend,
734 .resume = &rs690_resume,
735 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000736 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500737 .ioctl_wait_idle = NULL,
738 .gui_idle = &r100_gui_idle,
739 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500740 .gart = {
741 .tlb_flush = &rs400_gart_tlb_flush,
742 .set_page = &rs400_gart_set_page,
743 },
Christian König4c87bc22011-10-19 19:02:21 +0200744 .ring = {
745 [RADEON_RING_TYPE_GFX_INDEX] = {
746 .ib_execute = &r100_ring_ib_execute,
747 .emit_fence = &r300_fence_ring_emit,
748 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100749 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500750 .ring_start = &r300_ring_start,
751 .ring_test = &r100_ring_test,
752 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200753 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500754 .get_rptr = &radeon_ring_generic_get_rptr,
755 .get_wptr = &radeon_ring_generic_get_wptr,
756 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200757 }
758 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500759 .irq = {
760 .set = &rs600_irq_set,
761 .process = &rs600_irq_process,
762 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500763 .display = {
764 .get_vblank_counter = &rs600_get_vblank_counter,
765 .bandwidth_update = &rs690_bandwidth_update,
766 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400767 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400768 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400769 .hdmi_enable = &r600_hdmi_enable,
770 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500771 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r200_copy_dma,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
Alex Deucher901ea572012-02-23 17:53:39 -0500784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = NULL,
801 .set_pcie_lanes = NULL,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500803 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000809};
810
811static struct radeon_asic rv515_asic = {
812 .init = &rv515_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &rv515_resume,
816 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000817 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
Christian König4c87bc22011-10-19 19:02:21 +0200825 .ring = {
826 [RADEON_RING_TYPE_GFX_INDEX] = {
827 .ib_execute = &r100_ring_ib_execute,
828 .emit_fence = &r300_fence_ring_emit,
829 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100830 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500831 .ring_start = &rv515_ring_start,
832 .ring_test = &r100_ring_test,
833 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200834 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500835 .get_rptr = &radeon_ring_generic_get_rptr,
836 .get_wptr = &radeon_ring_generic_get_wptr,
837 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200838 }
839 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500840 .irq = {
841 .set = &rs600_irq_set,
842 .process = &rs600_irq_process,
843 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500844 .display = {
845 .get_vblank_counter = &rs600_get_vblank_counter,
846 .bandwidth_update = &rv515_bandwidth_update,
847 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400848 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400849 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500850 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500851 .copy = {
852 .blit = &r100_copy_blit,
853 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
854 .dma = &r200_copy_dma,
855 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
856 .copy = &r100_copy_blit,
857 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
858 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500859 .surface = {
860 .set_reg = r100_set_surface_reg,
861 .clear_reg = r100_clear_surface_reg,
862 },
Alex Deucher901ea572012-02-23 17:53:39 -0500863 .hpd = {
864 .init = &rs600_hpd_init,
865 .fini = &rs600_hpd_fini,
866 .sense = &rs600_hpd_sense,
867 .set_polarity = &rs600_hpd_set_polarity,
868 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500869 .pm = {
870 .misc = &rs600_pm_misc,
871 .prepare = &rs600_pm_prepare,
872 .finish = &rs600_pm_finish,
873 .init_profile = &r420_pm_init_profile,
874 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500875 .get_engine_clock = &radeon_atom_get_engine_clock,
876 .set_engine_clock = &radeon_atom_set_engine_clock,
877 .get_memory_clock = &radeon_atom_get_memory_clock,
878 .set_memory_clock = &radeon_atom_set_memory_clock,
879 .get_pcie_lanes = &rv370_get_pcie_lanes,
880 .set_pcie_lanes = &rv370_set_pcie_lanes,
881 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500882 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500883 .pflip = {
884 .pre_page_flip = &rs600_pre_page_flip,
885 .page_flip = &rs600_page_flip,
886 .post_page_flip = &rs600_post_page_flip,
887 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000888};
889
890static struct radeon_asic r520_asic = {
891 .init = &r520_init,
892 .fini = &rv515_fini,
893 .suspend = &rv515_suspend,
894 .resume = &r520_resume,
895 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000896 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500897 .ioctl_wait_idle = NULL,
898 .gui_idle = &r100_gui_idle,
899 .mc_wait_for_idle = &r520_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500900 .gart = {
901 .tlb_flush = &rv370_pcie_gart_tlb_flush,
902 .set_page = &rv370_pcie_gart_set_page,
903 },
Christian König4c87bc22011-10-19 19:02:21 +0200904 .ring = {
905 [RADEON_RING_TYPE_GFX_INDEX] = {
906 .ib_execute = &r100_ring_ib_execute,
907 .emit_fence = &r300_fence_ring_emit,
908 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100909 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500910 .ring_start = &rv515_ring_start,
911 .ring_test = &r100_ring_test,
912 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200913 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500914 .get_rptr = &radeon_ring_generic_get_rptr,
915 .get_wptr = &radeon_ring_generic_get_wptr,
916 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200917 }
918 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500919 .irq = {
920 .set = &rs600_irq_set,
921 .process = &rs600_irq_process,
922 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500923 .display = {
924 .bandwidth_update = &rv515_bandwidth_update,
925 .get_vblank_counter = &rs600_get_vblank_counter,
926 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400927 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400928 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500929 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500930 .copy = {
931 .blit = &r100_copy_blit,
932 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
933 .dma = &r200_copy_dma,
934 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
935 .copy = &r100_copy_blit,
936 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
937 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500938 .surface = {
939 .set_reg = r100_set_surface_reg,
940 .clear_reg = r100_clear_surface_reg,
941 },
Alex Deucher901ea572012-02-23 17:53:39 -0500942 .hpd = {
943 .init = &rs600_hpd_init,
944 .fini = &rs600_hpd_fini,
945 .sense = &rs600_hpd_sense,
946 .set_polarity = &rs600_hpd_set_polarity,
947 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500948 .pm = {
949 .misc = &rs600_pm_misc,
950 .prepare = &rs600_pm_prepare,
951 .finish = &rs600_pm_finish,
952 .init_profile = &r420_pm_init_profile,
953 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500954 .get_engine_clock = &radeon_atom_get_engine_clock,
955 .set_engine_clock = &radeon_atom_set_engine_clock,
956 .get_memory_clock = &radeon_atom_get_memory_clock,
957 .set_memory_clock = &radeon_atom_set_memory_clock,
958 .get_pcie_lanes = &rv370_get_pcie_lanes,
959 .set_pcie_lanes = &rv370_set_pcie_lanes,
960 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500961 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500962 .pflip = {
963 .pre_page_flip = &rs600_pre_page_flip,
964 .page_flip = &rs600_page_flip,
965 .post_page_flip = &rs600_post_page_flip,
966 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000967};
968
969static struct radeon_asic r600_asic = {
970 .init = &r600_init,
971 .fini = &r600_fini,
972 .suspend = &r600_suspend,
973 .resume = &r600_resume,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000974 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000975 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500976 .ioctl_wait_idle = r600_ioctl_wait_idle,
977 .gui_idle = &r600_gui_idle,
978 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -0500979 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -0500980 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500981 .gart = {
982 .tlb_flush = &r600_pcie_gart_tlb_flush,
983 .set_page = &rs600_gart_set_page,
984 },
Christian König4c87bc22011-10-19 19:02:21 +0200985 .ring = {
986 [RADEON_RING_TYPE_GFX_INDEX] = {
987 .ib_execute = &r600_ring_ib_execute,
988 .emit_fence = &r600_fence_ring_emit,
989 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100990 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500991 .ring_test = &r600_ring_test,
992 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -0500993 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500994 .get_rptr = &radeon_ring_generic_get_rptr,
995 .get_wptr = &radeon_ring_generic_get_wptr,
996 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -0400997 },
998 [R600_RING_TYPE_DMA_INDEX] = {
999 .ib_execute = &r600_dma_ring_ib_execute,
1000 .emit_fence = &r600_dma_fence_ring_emit,
1001 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001002 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001003 .ring_test = &r600_dma_ring_test,
1004 .ib_test = &r600_dma_ib_test,
1005 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001006 .get_rptr = &radeon_ring_generic_get_rptr,
1007 .get_wptr = &radeon_ring_generic_get_wptr,
1008 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001009 }
1010 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001011 .irq = {
1012 .set = &r600_irq_set,
1013 .process = &r600_irq_process,
1014 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001015 .display = {
1016 .bandwidth_update = &rv515_bandwidth_update,
1017 .get_vblank_counter = &rs600_get_vblank_counter,
1018 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001019 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001020 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001021 .hdmi_enable = &r600_hdmi_enable,
1022 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001023 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001024 .copy = {
1025 .blit = &r600_copy_blit,
1026 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001027 .dma = &r600_copy_dma,
1028 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001029 .copy = &r600_copy_dma,
1030 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001031 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001032 .surface = {
1033 .set_reg = r600_set_surface_reg,
1034 .clear_reg = r600_clear_surface_reg,
1035 },
Alex Deucher901ea572012-02-23 17:53:39 -05001036 .hpd = {
1037 .init = &r600_hpd_init,
1038 .fini = &r600_hpd_fini,
1039 .sense = &r600_hpd_sense,
1040 .set_polarity = &r600_hpd_set_polarity,
1041 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001042 .pm = {
1043 .misc = &r600_pm_misc,
1044 .prepare = &rs600_pm_prepare,
1045 .finish = &rs600_pm_finish,
1046 .init_profile = &r600_pm_init_profile,
1047 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001048 .get_engine_clock = &radeon_atom_get_engine_clock,
1049 .set_engine_clock = &radeon_atom_set_engine_clock,
1050 .get_memory_clock = &radeon_atom_get_memory_clock,
1051 .set_memory_clock = &radeon_atom_set_memory_clock,
1052 .get_pcie_lanes = &r600_get_pcie_lanes,
1053 .set_pcie_lanes = &r600_set_pcie_lanes,
1054 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001055 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001056 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001057 .pflip = {
1058 .pre_page_flip = &rs600_pre_page_flip,
1059 .page_flip = &rs600_page_flip,
1060 .post_page_flip = &rs600_post_page_flip,
1061 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001062};
1063
Alex Deucherca361b62013-06-21 14:42:08 -04001064static struct radeon_asic rv6xx_asic = {
1065 .init = &r600_init,
1066 .fini = &r600_fini,
1067 .suspend = &r600_suspend,
1068 .resume = &r600_resume,
1069 .vga_set_state = &r600_vga_set_state,
1070 .asic_reset = &r600_asic_reset,
1071 .ioctl_wait_idle = r600_ioctl_wait_idle,
1072 .gui_idle = &r600_gui_idle,
1073 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1074 .get_xclk = &r600_get_xclk,
1075 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1076 .gart = {
1077 .tlb_flush = &r600_pcie_gart_tlb_flush,
1078 .set_page = &rs600_gart_set_page,
1079 },
1080 .ring = {
1081 [RADEON_RING_TYPE_GFX_INDEX] = {
1082 .ib_execute = &r600_ring_ib_execute,
1083 .emit_fence = &r600_fence_ring_emit,
1084 .emit_semaphore = &r600_semaphore_ring_emit,
1085 .cs_parse = &r600_cs_parse,
1086 .ring_test = &r600_ring_test,
1087 .ib_test = &r600_ib_test,
1088 .is_lockup = &r600_gfx_is_lockup,
1089 .get_rptr = &radeon_ring_generic_get_rptr,
1090 .get_wptr = &radeon_ring_generic_get_wptr,
1091 .set_wptr = &radeon_ring_generic_set_wptr,
1092 },
1093 [R600_RING_TYPE_DMA_INDEX] = {
1094 .ib_execute = &r600_dma_ring_ib_execute,
1095 .emit_fence = &r600_dma_fence_ring_emit,
1096 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1097 .cs_parse = &r600_dma_cs_parse,
1098 .ring_test = &r600_dma_ring_test,
1099 .ib_test = &r600_dma_ib_test,
1100 .is_lockup = &r600_dma_is_lockup,
1101 .get_rptr = &radeon_ring_generic_get_rptr,
1102 .get_wptr = &radeon_ring_generic_get_wptr,
1103 .set_wptr = &radeon_ring_generic_set_wptr,
1104 }
1105 },
1106 .irq = {
1107 .set = &r600_irq_set,
1108 .process = &r600_irq_process,
1109 },
1110 .display = {
1111 .bandwidth_update = &rv515_bandwidth_update,
1112 .get_vblank_counter = &rs600_get_vblank_counter,
1113 .wait_for_vblank = &avivo_wait_for_vblank,
1114 .set_backlight_level = &atombios_set_backlight_level,
1115 .get_backlight_level = &atombios_get_backlight_level,
1116 },
1117 .copy = {
1118 .blit = &r600_copy_blit,
1119 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1120 .dma = &r600_copy_dma,
1121 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1122 .copy = &r600_copy_dma,
1123 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1124 },
1125 .surface = {
1126 .set_reg = r600_set_surface_reg,
1127 .clear_reg = r600_clear_surface_reg,
1128 },
1129 .hpd = {
1130 .init = &r600_hpd_init,
1131 .fini = &r600_hpd_fini,
1132 .sense = &r600_hpd_sense,
1133 .set_polarity = &r600_hpd_set_polarity,
1134 },
1135 .pm = {
1136 .misc = &r600_pm_misc,
1137 .prepare = &rs600_pm_prepare,
1138 .finish = &rs600_pm_finish,
1139 .init_profile = &r600_pm_init_profile,
1140 .get_dynpm_state = &r600_pm_get_dynpm_state,
1141 .get_engine_clock = &radeon_atom_get_engine_clock,
1142 .set_engine_clock = &radeon_atom_set_engine_clock,
1143 .get_memory_clock = &radeon_atom_get_memory_clock,
1144 .set_memory_clock = &radeon_atom_set_memory_clock,
1145 .get_pcie_lanes = &r600_get_pcie_lanes,
1146 .set_pcie_lanes = &r600_set_pcie_lanes,
1147 .set_clock_gating = NULL,
1148 .get_temperature = &rv6xx_get_temp,
1149 },
Alex Deucher4a6369e2013-04-12 14:04:10 -04001150 .dpm = {
1151 .init = &rv6xx_dpm_init,
1152 .setup_asic = &rv6xx_setup_asic,
1153 .enable = &rv6xx_dpm_enable,
1154 .disable = &rv6xx_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001155 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001156 .set_power_state = &rv6xx_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001157 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001158 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1159 .fini = &rv6xx_dpm_fini,
1160 .get_sclk = &rv6xx_dpm_get_sclk,
1161 .get_mclk = &rv6xx_dpm_get_mclk,
1162 .print_power_state = &rv6xx_dpm_print_power_state,
Alex Deucher242916a2013-06-28 14:20:53 -04001163 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001164 },
Alex Deucherca361b62013-06-21 14:42:08 -04001165 .pflip = {
1166 .pre_page_flip = &rs600_pre_page_flip,
1167 .page_flip = &rs600_page_flip,
1168 .post_page_flip = &rs600_post_page_flip,
1169 },
1170};
1171
Alex Deucherf47299c2010-03-16 20:54:38 -04001172static struct radeon_asic rs780_asic = {
1173 .init = &r600_init,
1174 .fini = &r600_fini,
1175 .suspend = &r600_suspend,
1176 .resume = &r600_resume,
Alex Deucherf47299c2010-03-16 20:54:38 -04001177 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001178 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -05001179 .ioctl_wait_idle = r600_ioctl_wait_idle,
1180 .gui_idle = &r600_gui_idle,
1181 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001182 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001183 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001184 .gart = {
1185 .tlb_flush = &r600_pcie_gart_tlb_flush,
1186 .set_page = &rs600_gart_set_page,
1187 },
Christian König4c87bc22011-10-19 19:02:21 +02001188 .ring = {
1189 [RADEON_RING_TYPE_GFX_INDEX] = {
1190 .ib_execute = &r600_ring_ib_execute,
1191 .emit_fence = &r600_fence_ring_emit,
1192 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001193 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001194 .ring_test = &r600_ring_test,
1195 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001196 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001197 .get_rptr = &radeon_ring_generic_get_rptr,
1198 .get_wptr = &radeon_ring_generic_get_wptr,
1199 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -04001200 },
1201 [R600_RING_TYPE_DMA_INDEX] = {
1202 .ib_execute = &r600_dma_ring_ib_execute,
1203 .emit_fence = &r600_dma_fence_ring_emit,
1204 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001205 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001206 .ring_test = &r600_dma_ring_test,
1207 .ib_test = &r600_dma_ib_test,
1208 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001209 .get_rptr = &radeon_ring_generic_get_rptr,
1210 .get_wptr = &radeon_ring_generic_get_wptr,
1211 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001212 }
1213 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001214 .irq = {
1215 .set = &r600_irq_set,
1216 .process = &r600_irq_process,
1217 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001218 .display = {
1219 .bandwidth_update = &rs690_bandwidth_update,
1220 .get_vblank_counter = &rs600_get_vblank_counter,
1221 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001222 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001223 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001224 .hdmi_enable = &r600_hdmi_enable,
1225 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001226 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001227 .copy = {
1228 .blit = &r600_copy_blit,
1229 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001230 .dma = &r600_copy_dma,
1231 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001232 .copy = &r600_copy_dma,
1233 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001234 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001235 .surface = {
1236 .set_reg = r600_set_surface_reg,
1237 .clear_reg = r600_clear_surface_reg,
1238 },
Alex Deucher901ea572012-02-23 17:53:39 -05001239 .hpd = {
1240 .init = &r600_hpd_init,
1241 .fini = &r600_hpd_fini,
1242 .sense = &r600_hpd_sense,
1243 .set_polarity = &r600_hpd_set_polarity,
1244 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001245 .pm = {
1246 .misc = &r600_pm_misc,
1247 .prepare = &rs600_pm_prepare,
1248 .finish = &rs600_pm_finish,
1249 .init_profile = &rs780_pm_init_profile,
1250 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001251 .get_engine_clock = &radeon_atom_get_engine_clock,
1252 .set_engine_clock = &radeon_atom_set_engine_clock,
1253 .get_memory_clock = NULL,
1254 .set_memory_clock = NULL,
1255 .get_pcie_lanes = NULL,
1256 .set_pcie_lanes = NULL,
1257 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001258 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001259 },
Alex Deucher9d670062013-04-12 13:59:22 -04001260 .dpm = {
1261 .init = &rs780_dpm_init,
1262 .setup_asic = &rs780_dpm_setup_asic,
1263 .enable = &rs780_dpm_enable,
1264 .disable = &rs780_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001265 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001266 .set_power_state = &rs780_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001267 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001268 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1269 .fini = &rs780_dpm_fini,
1270 .get_sclk = &rs780_dpm_get_sclk,
1271 .get_mclk = &rs780_dpm_get_mclk,
1272 .print_power_state = &rs780_dpm_print_power_state,
1273 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001274 .pflip = {
1275 .pre_page_flip = &rs600_pre_page_flip,
1276 .page_flip = &rs600_page_flip,
1277 .post_page_flip = &rs600_post_page_flip,
1278 },
Alex Deucherf47299c2010-03-16 20:54:38 -04001279};
1280
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001281static struct radeon_asic rv770_asic = {
1282 .init = &rv770_init,
1283 .fini = &rv770_fini,
1284 .suspend = &rv770_suspend,
1285 .resume = &rv770_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001286 .asic_reset = &r600_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001287 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001288 .ioctl_wait_idle = r600_ioctl_wait_idle,
1289 .gui_idle = &r600_gui_idle,
1290 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001291 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001292 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001293 .gart = {
1294 .tlb_flush = &r600_pcie_gart_tlb_flush,
1295 .set_page = &rs600_gart_set_page,
1296 },
Christian König4c87bc22011-10-19 19:02:21 +02001297 .ring = {
1298 [RADEON_RING_TYPE_GFX_INDEX] = {
1299 .ib_execute = &r600_ring_ib_execute,
1300 .emit_fence = &r600_fence_ring_emit,
1301 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001302 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001303 .ring_test = &r600_ring_test,
1304 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001305 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001306 .get_rptr = &radeon_ring_generic_get_rptr,
1307 .get_wptr = &radeon_ring_generic_get_wptr,
1308 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -04001309 },
1310 [R600_RING_TYPE_DMA_INDEX] = {
1311 .ib_execute = &r600_dma_ring_ib_execute,
1312 .emit_fence = &r600_dma_fence_ring_emit,
1313 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001314 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001315 .ring_test = &r600_dma_ring_test,
1316 .ib_test = &r600_dma_ib_test,
1317 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001318 .get_rptr = &radeon_ring_generic_get_rptr,
1319 .get_wptr = &radeon_ring_generic_get_wptr,
1320 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001321 },
1322 [R600_RING_TYPE_UVD_INDEX] = {
1323 .ib_execute = &r600_uvd_ib_execute,
1324 .emit_fence = &r600_uvd_fence_emit,
1325 .emit_semaphore = &r600_uvd_semaphore_emit,
1326 .cs_parse = &radeon_uvd_cs_parse,
1327 .ring_test = &r600_uvd_ring_test,
1328 .ib_test = &r600_uvd_ib_test,
1329 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001330 .get_rptr = &radeon_ring_generic_get_rptr,
1331 .get_wptr = &radeon_ring_generic_get_wptr,
1332 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001333 }
1334 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001335 .irq = {
1336 .set = &r600_irq_set,
1337 .process = &r600_irq_process,
1338 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001339 .display = {
1340 .bandwidth_update = &rv515_bandwidth_update,
1341 .get_vblank_counter = &rs600_get_vblank_counter,
1342 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001343 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001344 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001345 .hdmi_enable = &r600_hdmi_enable,
1346 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001347 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001348 .copy = {
1349 .blit = &r600_copy_blit,
1350 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001351 .dma = &rv770_copy_dma,
Alex Deucher4d756582012-09-27 15:08:35 -04001352 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001353 .copy = &rv770_copy_dma,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001354 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001355 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001356 .surface = {
1357 .set_reg = r600_set_surface_reg,
1358 .clear_reg = r600_clear_surface_reg,
1359 },
Alex Deucher901ea572012-02-23 17:53:39 -05001360 .hpd = {
1361 .init = &r600_hpd_init,
1362 .fini = &r600_hpd_fini,
1363 .sense = &r600_hpd_sense,
1364 .set_polarity = &r600_hpd_set_polarity,
1365 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001366 .pm = {
1367 .misc = &rv770_pm_misc,
1368 .prepare = &rs600_pm_prepare,
1369 .finish = &rs600_pm_finish,
1370 .init_profile = &r600_pm_init_profile,
1371 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001372 .get_engine_clock = &radeon_atom_get_engine_clock,
1373 .set_engine_clock = &radeon_atom_set_engine_clock,
1374 .get_memory_clock = &radeon_atom_get_memory_clock,
1375 .set_memory_clock = &radeon_atom_set_memory_clock,
1376 .get_pcie_lanes = &r600_get_pcie_lanes,
1377 .set_pcie_lanes = &r600_set_pcie_lanes,
1378 .set_clock_gating = &radeon_atom_set_clock_gating,
Christian Königef0e6e62013-04-08 12:41:35 +02001379 .set_uvd_clocks = &rv770_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001380 .get_temperature = &rv770_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001381 },
Alex Deucher66229b22013-06-26 00:11:19 -04001382 .dpm = {
1383 .init = &rv770_dpm_init,
1384 .setup_asic = &rv770_dpm_setup_asic,
1385 .enable = &rv770_dpm_enable,
1386 .disable = &rv770_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001387 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001388 .set_power_state = &rv770_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001389 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001390 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1391 .fini = &rv770_dpm_fini,
1392 .get_sclk = &rv770_dpm_get_sclk,
1393 .get_mclk = &rv770_dpm_get_mclk,
1394 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001395 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher66229b22013-06-26 00:11:19 -04001396 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001397 .pflip = {
1398 .pre_page_flip = &rs600_pre_page_flip,
1399 .page_flip = &rv770_page_flip,
1400 .post_page_flip = &rs600_post_page_flip,
1401 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001402};
1403
1404static struct radeon_asic evergreen_asic = {
1405 .init = &evergreen_init,
1406 .fini = &evergreen_fini,
1407 .suspend = &evergreen_suspend,
1408 .resume = &evergreen_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001409 .asic_reset = &evergreen_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001410 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001411 .ioctl_wait_idle = r600_ioctl_wait_idle,
1412 .gui_idle = &r600_gui_idle,
1413 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001414 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001415 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001416 .gart = {
1417 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1418 .set_page = &rs600_gart_set_page,
1419 },
Christian König4c87bc22011-10-19 19:02:21 +02001420 .ring = {
1421 [RADEON_RING_TYPE_GFX_INDEX] = {
1422 .ib_execute = &evergreen_ring_ib_execute,
1423 .emit_fence = &r600_fence_ring_emit,
1424 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001425 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001426 .ring_test = &r600_ring_test,
1427 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001428 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001429 .get_rptr = &radeon_ring_generic_get_rptr,
1430 .get_wptr = &radeon_ring_generic_get_wptr,
1431 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001432 },
1433 [R600_RING_TYPE_DMA_INDEX] = {
1434 .ib_execute = &evergreen_dma_ring_ib_execute,
1435 .emit_fence = &evergreen_dma_fence_ring_emit,
1436 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001437 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001438 .ring_test = &r600_dma_ring_test,
1439 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001440 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001441 .get_rptr = &radeon_ring_generic_get_rptr,
1442 .get_wptr = &radeon_ring_generic_get_wptr,
1443 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001444 },
1445 [R600_RING_TYPE_UVD_INDEX] = {
1446 .ib_execute = &r600_uvd_ib_execute,
1447 .emit_fence = &r600_uvd_fence_emit,
1448 .emit_semaphore = &r600_uvd_semaphore_emit,
1449 .cs_parse = &radeon_uvd_cs_parse,
1450 .ring_test = &r600_uvd_ring_test,
1451 .ib_test = &r600_uvd_ib_test,
1452 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001453 .get_rptr = &radeon_ring_generic_get_rptr,
1454 .get_wptr = &radeon_ring_generic_get_wptr,
1455 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001456 }
1457 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001458 .irq = {
1459 .set = &evergreen_irq_set,
1460 .process = &evergreen_irq_process,
1461 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001462 .display = {
1463 .bandwidth_update = &evergreen_bandwidth_update,
1464 .get_vblank_counter = &evergreen_get_vblank_counter,
1465 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001466 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001467 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001468 .hdmi_enable = &evergreen_hdmi_enable,
1469 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001470 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001471 .copy = {
1472 .blit = &r600_copy_blit,
1473 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001474 .dma = &evergreen_copy_dma,
1475 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001476 .copy = &evergreen_copy_dma,
1477 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001478 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001479 .surface = {
1480 .set_reg = r600_set_surface_reg,
1481 .clear_reg = r600_clear_surface_reg,
1482 },
Alex Deucher901ea572012-02-23 17:53:39 -05001483 .hpd = {
1484 .init = &evergreen_hpd_init,
1485 .fini = &evergreen_hpd_fini,
1486 .sense = &evergreen_hpd_sense,
1487 .set_polarity = &evergreen_hpd_set_polarity,
1488 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001489 .pm = {
1490 .misc = &evergreen_pm_misc,
1491 .prepare = &evergreen_pm_prepare,
1492 .finish = &evergreen_pm_finish,
1493 .init_profile = &r600_pm_init_profile,
1494 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001495 .get_engine_clock = &radeon_atom_get_engine_clock,
1496 .set_engine_clock = &radeon_atom_set_engine_clock,
1497 .get_memory_clock = &radeon_atom_get_memory_clock,
1498 .set_memory_clock = &radeon_atom_set_memory_clock,
1499 .get_pcie_lanes = &r600_get_pcie_lanes,
1500 .set_pcie_lanes = &r600_set_pcie_lanes,
1501 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001502 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001503 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001504 },
Alex Deucherdc50ba72013-06-26 00:33:35 -04001505 .dpm = {
1506 .init = &cypress_dpm_init,
1507 .setup_asic = &cypress_dpm_setup_asic,
1508 .enable = &cypress_dpm_enable,
1509 .disable = &cypress_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001510 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001511 .set_power_state = &cypress_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001512 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001513 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1514 .fini = &cypress_dpm_fini,
1515 .get_sclk = &rv770_dpm_get_sclk,
1516 .get_mclk = &rv770_dpm_get_mclk,
1517 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001518 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001519 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001520 .pflip = {
1521 .pre_page_flip = &evergreen_pre_page_flip,
1522 .page_flip = &evergreen_page_flip,
1523 .post_page_flip = &evergreen_post_page_flip,
1524 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001525};
1526
Alex Deucher958261d2010-11-22 17:56:30 -05001527static struct radeon_asic sumo_asic = {
1528 .init = &evergreen_init,
1529 .fini = &evergreen_fini,
1530 .suspend = &evergreen_suspend,
1531 .resume = &evergreen_resume,
Alex Deucher958261d2010-11-22 17:56:30 -05001532 .asic_reset = &evergreen_asic_reset,
1533 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001534 .ioctl_wait_idle = r600_ioctl_wait_idle,
1535 .gui_idle = &r600_gui_idle,
1536 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001537 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001538 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001539 .gart = {
1540 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1541 .set_page = &rs600_gart_set_page,
1542 },
Christian König4c87bc22011-10-19 19:02:21 +02001543 .ring = {
1544 [RADEON_RING_TYPE_GFX_INDEX] = {
1545 .ib_execute = &evergreen_ring_ib_execute,
1546 .emit_fence = &r600_fence_ring_emit,
1547 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001548 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001549 .ring_test = &r600_ring_test,
1550 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001551 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001552 .get_rptr = &radeon_ring_generic_get_rptr,
1553 .get_wptr = &radeon_ring_generic_get_wptr,
1554 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königeb0c19c2012-02-23 15:18:44 +01001555 },
Alex Deucher233d1ad2012-12-04 15:25:59 -05001556 [R600_RING_TYPE_DMA_INDEX] = {
1557 .ib_execute = &evergreen_dma_ring_ib_execute,
1558 .emit_fence = &evergreen_dma_fence_ring_emit,
1559 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001560 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001561 .ring_test = &r600_dma_ring_test,
1562 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001563 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001564 .get_rptr = &radeon_ring_generic_get_rptr,
1565 .get_wptr = &radeon_ring_generic_get_wptr,
1566 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001567 },
1568 [R600_RING_TYPE_UVD_INDEX] = {
1569 .ib_execute = &r600_uvd_ib_execute,
1570 .emit_fence = &r600_uvd_fence_emit,
1571 .emit_semaphore = &r600_uvd_semaphore_emit,
1572 .cs_parse = &radeon_uvd_cs_parse,
1573 .ring_test = &r600_uvd_ring_test,
1574 .ib_test = &r600_uvd_ib_test,
1575 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001576 .get_rptr = &radeon_ring_generic_get_rptr,
1577 .get_wptr = &radeon_ring_generic_get_wptr,
1578 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001579 }
Christian König4c87bc22011-10-19 19:02:21 +02001580 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001581 .irq = {
1582 .set = &evergreen_irq_set,
1583 .process = &evergreen_irq_process,
1584 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001585 .display = {
1586 .bandwidth_update = &evergreen_bandwidth_update,
1587 .get_vblank_counter = &evergreen_get_vblank_counter,
1588 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001589 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001590 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001591 .hdmi_enable = &evergreen_hdmi_enable,
1592 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001593 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001594 .copy = {
1595 .blit = &r600_copy_blit,
1596 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001597 .dma = &evergreen_copy_dma,
1598 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001599 .copy = &evergreen_copy_dma,
1600 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001601 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001602 .surface = {
1603 .set_reg = r600_set_surface_reg,
1604 .clear_reg = r600_clear_surface_reg,
1605 },
Alex Deucher901ea572012-02-23 17:53:39 -05001606 .hpd = {
1607 .init = &evergreen_hpd_init,
1608 .fini = &evergreen_hpd_fini,
1609 .sense = &evergreen_hpd_sense,
1610 .set_polarity = &evergreen_hpd_set_polarity,
1611 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001612 .pm = {
1613 .misc = &evergreen_pm_misc,
1614 .prepare = &evergreen_pm_prepare,
1615 .finish = &evergreen_pm_finish,
1616 .init_profile = &sumo_pm_init_profile,
1617 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001618 .get_engine_clock = &radeon_atom_get_engine_clock,
1619 .set_engine_clock = &radeon_atom_set_engine_clock,
1620 .get_memory_clock = NULL,
1621 .set_memory_clock = NULL,
1622 .get_pcie_lanes = NULL,
1623 .set_pcie_lanes = NULL,
1624 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001625 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001626 .get_temperature = &sumo_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001627 },
Alex Deucher80ea2c12013-04-12 14:56:21 -04001628 .dpm = {
1629 .init = &sumo_dpm_init,
1630 .setup_asic = &sumo_dpm_setup_asic,
1631 .enable = &sumo_dpm_enable,
1632 .disable = &sumo_dpm_disable,
Alex Deucher422a56b2013-06-25 15:40:21 -04001633 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001634 .set_power_state = &sumo_dpm_set_power_state,
Alex Deucher422a56b2013-06-25 15:40:21 -04001635 .post_set_power_state = &sumo_dpm_post_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001636 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1637 .fini = &sumo_dpm_fini,
1638 .get_sclk = &sumo_dpm_get_sclk,
1639 .get_mclk = &sumo_dpm_get_mclk,
1640 .print_power_state = &sumo_dpm_print_power_state,
Alex Deucherfb701602013-06-28 10:47:56 -04001641 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001642 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001643 .pflip = {
1644 .pre_page_flip = &evergreen_pre_page_flip,
1645 .page_flip = &evergreen_page_flip,
1646 .post_page_flip = &evergreen_post_page_flip,
1647 },
Alex Deucher958261d2010-11-22 17:56:30 -05001648};
1649
Alex Deuchera43b7662011-01-06 21:19:33 -05001650static struct radeon_asic btc_asic = {
1651 .init = &evergreen_init,
1652 .fini = &evergreen_fini,
1653 .suspend = &evergreen_suspend,
1654 .resume = &evergreen_resume,
Alex Deuchera43b7662011-01-06 21:19:33 -05001655 .asic_reset = &evergreen_asic_reset,
1656 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001657 .ioctl_wait_idle = r600_ioctl_wait_idle,
1658 .gui_idle = &r600_gui_idle,
1659 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001660 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001661 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001662 .gart = {
1663 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1664 .set_page = &rs600_gart_set_page,
1665 },
Christian König4c87bc22011-10-19 19:02:21 +02001666 .ring = {
1667 [RADEON_RING_TYPE_GFX_INDEX] = {
1668 .ib_execute = &evergreen_ring_ib_execute,
1669 .emit_fence = &r600_fence_ring_emit,
1670 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001671 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001672 .ring_test = &r600_ring_test,
1673 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001674 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001675 .get_rptr = &radeon_ring_generic_get_rptr,
1676 .get_wptr = &radeon_ring_generic_get_wptr,
1677 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001678 },
1679 [R600_RING_TYPE_DMA_INDEX] = {
1680 .ib_execute = &evergreen_dma_ring_ib_execute,
1681 .emit_fence = &evergreen_dma_fence_ring_emit,
1682 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001683 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001684 .ring_test = &r600_dma_ring_test,
1685 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001686 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001687 .get_rptr = &radeon_ring_generic_get_rptr,
1688 .get_wptr = &radeon_ring_generic_get_wptr,
1689 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001690 },
1691 [R600_RING_TYPE_UVD_INDEX] = {
1692 .ib_execute = &r600_uvd_ib_execute,
1693 .emit_fence = &r600_uvd_fence_emit,
1694 .emit_semaphore = &r600_uvd_semaphore_emit,
1695 .cs_parse = &radeon_uvd_cs_parse,
1696 .ring_test = &r600_uvd_ring_test,
1697 .ib_test = &r600_uvd_ib_test,
1698 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001699 .get_rptr = &radeon_ring_generic_get_rptr,
1700 .get_wptr = &radeon_ring_generic_get_wptr,
1701 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001702 }
1703 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001704 .irq = {
1705 .set = &evergreen_irq_set,
1706 .process = &evergreen_irq_process,
1707 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001708 .display = {
1709 .bandwidth_update = &evergreen_bandwidth_update,
1710 .get_vblank_counter = &evergreen_get_vblank_counter,
1711 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001712 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001713 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001714 .hdmi_enable = &evergreen_hdmi_enable,
1715 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001716 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001717 .copy = {
1718 .blit = &r600_copy_blit,
1719 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001720 .dma = &evergreen_copy_dma,
1721 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001722 .copy = &evergreen_copy_dma,
1723 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001724 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001725 .surface = {
1726 .set_reg = r600_set_surface_reg,
1727 .clear_reg = r600_clear_surface_reg,
1728 },
Alex Deucher901ea572012-02-23 17:53:39 -05001729 .hpd = {
1730 .init = &evergreen_hpd_init,
1731 .fini = &evergreen_hpd_fini,
1732 .sense = &evergreen_hpd_sense,
1733 .set_polarity = &evergreen_hpd_set_polarity,
1734 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001735 .pm = {
1736 .misc = &evergreen_pm_misc,
1737 .prepare = &evergreen_pm_prepare,
1738 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001739 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001740 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001741 .get_engine_clock = &radeon_atom_get_engine_clock,
1742 .set_engine_clock = &radeon_atom_set_engine_clock,
1743 .get_memory_clock = &radeon_atom_get_memory_clock,
1744 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001745 .get_pcie_lanes = &r600_get_pcie_lanes,
1746 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001747 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001748 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001749 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001750 },
Alex Deucher6596afd2013-06-26 00:15:24 -04001751 .dpm = {
1752 .init = &btc_dpm_init,
1753 .setup_asic = &btc_dpm_setup_asic,
1754 .enable = &btc_dpm_enable,
1755 .disable = &btc_dpm_disable,
Alex Deuchere8a95392013-01-16 14:17:23 -05001756 .pre_set_power_state = &btc_dpm_pre_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001757 .set_power_state = &btc_dpm_set_power_state,
Alex Deuchere8a95392013-01-16 14:17:23 -05001758 .post_set_power_state = &btc_dpm_post_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001759 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1760 .fini = &btc_dpm_fini,
Alex Deuchere8a95392013-01-16 14:17:23 -05001761 .get_sclk = &btc_dpm_get_sclk,
1762 .get_mclk = &btc_dpm_get_mclk,
Alex Deucher6596afd2013-06-26 00:15:24 -04001763 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001764 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher6596afd2013-06-26 00:15:24 -04001765 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001766 .pflip = {
1767 .pre_page_flip = &evergreen_pre_page_flip,
1768 .page_flip = &evergreen_page_flip,
1769 .post_page_flip = &evergreen_post_page_flip,
1770 },
Alex Deuchera43b7662011-01-06 21:19:33 -05001771};
1772
Alex Deuchere3487622011-03-02 20:07:36 -05001773static struct radeon_asic cayman_asic = {
1774 .init = &cayman_init,
1775 .fini = &cayman_fini,
1776 .suspend = &cayman_suspend,
1777 .resume = &cayman_resume,
Alex Deuchere3487622011-03-02 20:07:36 -05001778 .asic_reset = &cayman_asic_reset,
1779 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001780 .ioctl_wait_idle = r600_ioctl_wait_idle,
1781 .gui_idle = &r600_gui_idle,
1782 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001783 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001784 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001785 .gart = {
1786 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1787 .set_page = &rs600_gart_set_page,
1788 },
Christian König05b07142012-08-06 20:21:10 +02001789 .vm = {
1790 .init = &cayman_vm_init,
1791 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001792 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001793 .set_page = &cayman_vm_set_page,
1794 },
Christian König4c87bc22011-10-19 19:02:21 +02001795 .ring = {
1796 [RADEON_RING_TYPE_GFX_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001797 .ib_execute = &cayman_ring_ib_execute,
1798 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001799 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001800 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001801 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001802 .ring_test = &r600_ring_test,
1803 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001804 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001805 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001806 .get_rptr = &radeon_ring_generic_get_rptr,
1807 .get_wptr = &radeon_ring_generic_get_wptr,
1808 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001809 },
1810 [CAYMAN_RING_TYPE_CP1_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001811 .ib_execute = &cayman_ring_ib_execute,
1812 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001813 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001814 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001815 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001816 .ring_test = &r600_ring_test,
1817 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001818 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001819 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001820 .get_rptr = &radeon_ring_generic_get_rptr,
1821 .get_wptr = &radeon_ring_generic_get_wptr,
1822 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001823 },
1824 [CAYMAN_RING_TYPE_CP2_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001825 .ib_execute = &cayman_ring_ib_execute,
1826 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001827 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001828 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001829 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001830 .ring_test = &r600_ring_test,
1831 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001832 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001833 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001834 .get_rptr = &radeon_ring_generic_get_rptr,
1835 .get_wptr = &radeon_ring_generic_get_wptr,
1836 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001837 },
1838 [R600_RING_TYPE_DMA_INDEX] = {
1839 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001840 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001841 .emit_fence = &evergreen_dma_fence_ring_emit,
1842 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001843 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001844 .ring_test = &r600_dma_ring_test,
1845 .ib_test = &r600_dma_ib_test,
1846 .is_lockup = &cayman_dma_is_lockup,
1847 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001848 .get_rptr = &radeon_ring_generic_get_rptr,
1849 .get_wptr = &radeon_ring_generic_get_wptr,
1850 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001851 },
1852 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1853 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001854 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001855 .emit_fence = &evergreen_dma_fence_ring_emit,
1856 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001857 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001858 .ring_test = &r600_dma_ring_test,
1859 .ib_test = &r600_dma_ib_test,
1860 .is_lockup = &cayman_dma_is_lockup,
1861 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001862 .get_rptr = &radeon_ring_generic_get_rptr,
1863 .get_wptr = &radeon_ring_generic_get_wptr,
1864 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001865 },
1866 [R600_RING_TYPE_UVD_INDEX] = {
1867 .ib_execute = &r600_uvd_ib_execute,
1868 .emit_fence = &r600_uvd_fence_emit,
1869 .emit_semaphore = &cayman_uvd_semaphore_emit,
1870 .cs_parse = &radeon_uvd_cs_parse,
1871 .ring_test = &r600_uvd_ring_test,
1872 .ib_test = &r600_uvd_ib_test,
1873 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001874 .get_rptr = &radeon_ring_generic_get_rptr,
1875 .get_wptr = &radeon_ring_generic_get_wptr,
1876 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001877 }
1878 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001879 .irq = {
1880 .set = &evergreen_irq_set,
1881 .process = &evergreen_irq_process,
1882 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001883 .display = {
1884 .bandwidth_update = &evergreen_bandwidth_update,
1885 .get_vblank_counter = &evergreen_get_vblank_counter,
1886 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001887 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001888 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001889 .hdmi_enable = &evergreen_hdmi_enable,
1890 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001891 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001892 .copy = {
1893 .blit = &r600_copy_blit,
1894 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001895 .dma = &evergreen_copy_dma,
1896 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001897 .copy = &evergreen_copy_dma,
1898 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001899 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001900 .surface = {
1901 .set_reg = r600_set_surface_reg,
1902 .clear_reg = r600_clear_surface_reg,
1903 },
Alex Deucher901ea572012-02-23 17:53:39 -05001904 .hpd = {
1905 .init = &evergreen_hpd_init,
1906 .fini = &evergreen_hpd_fini,
1907 .sense = &evergreen_hpd_sense,
1908 .set_polarity = &evergreen_hpd_set_polarity,
1909 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001910 .pm = {
1911 .misc = &evergreen_pm_misc,
1912 .prepare = &evergreen_pm_prepare,
1913 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001914 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001915 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001916 .get_engine_clock = &radeon_atom_get_engine_clock,
1917 .set_engine_clock = &radeon_atom_set_engine_clock,
1918 .get_memory_clock = &radeon_atom_get_memory_clock,
1919 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001920 .get_pcie_lanes = &r600_get_pcie_lanes,
1921 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001922 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001923 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001924 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001925 },
Alex Deucher69e0b572013-04-12 16:42:42 -04001926 .dpm = {
1927 .init = &ni_dpm_init,
1928 .setup_asic = &ni_dpm_setup_asic,
1929 .enable = &ni_dpm_enable,
1930 .disable = &ni_dpm_disable,
Alex Deucherfee3d742013-01-16 14:35:39 -05001931 .pre_set_power_state = &ni_dpm_pre_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001932 .set_power_state = &ni_dpm_set_power_state,
Alex Deucherfee3d742013-01-16 14:35:39 -05001933 .post_set_power_state = &ni_dpm_post_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001934 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1935 .fini = &ni_dpm_fini,
1936 .get_sclk = &ni_dpm_get_sclk,
1937 .get_mclk = &ni_dpm_get_mclk,
1938 .print_power_state = &ni_dpm_print_power_state,
Alex Deucherbdf0c4f2013-06-28 17:49:02 -04001939 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
Alex Deucher69e0b572013-04-12 16:42:42 -04001940 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001941 .pflip = {
1942 .pre_page_flip = &evergreen_pre_page_flip,
1943 .page_flip = &evergreen_page_flip,
1944 .post_page_flip = &evergreen_post_page_flip,
1945 },
Alex Deuchere3487622011-03-02 20:07:36 -05001946};
1947
Alex Deucherbe63fe82012-03-20 17:18:40 -04001948static struct radeon_asic trinity_asic = {
1949 .init = &cayman_init,
1950 .fini = &cayman_fini,
1951 .suspend = &cayman_suspend,
1952 .resume = &cayman_resume,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001953 .asic_reset = &cayman_asic_reset,
1954 .vga_set_state = &r600_vga_set_state,
1955 .ioctl_wait_idle = r600_ioctl_wait_idle,
1956 .gui_idle = &r600_gui_idle,
1957 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001958 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001959 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001960 .gart = {
1961 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1962 .set_page = &rs600_gart_set_page,
1963 },
Christian König05b07142012-08-06 20:21:10 +02001964 .vm = {
1965 .init = &cayman_vm_init,
1966 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001967 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001968 .set_page = &cayman_vm_set_page,
1969 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001970 .ring = {
1971 [RADEON_RING_TYPE_GFX_INDEX] = {
1972 .ib_execute = &cayman_ring_ib_execute,
1973 .ib_parse = &evergreen_ib_parse,
1974 .emit_fence = &cayman_fence_ring_emit,
1975 .emit_semaphore = &r600_semaphore_ring_emit,
1976 .cs_parse = &evergreen_cs_parse,
1977 .ring_test = &r600_ring_test,
1978 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001979 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001980 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001981 .get_rptr = &radeon_ring_generic_get_rptr,
1982 .get_wptr = &radeon_ring_generic_get_wptr,
1983 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001984 },
1985 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1986 .ib_execute = &cayman_ring_ib_execute,
1987 .ib_parse = &evergreen_ib_parse,
1988 .emit_fence = &cayman_fence_ring_emit,
1989 .emit_semaphore = &r600_semaphore_ring_emit,
1990 .cs_parse = &evergreen_cs_parse,
1991 .ring_test = &r600_ring_test,
1992 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001993 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001994 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001995 .get_rptr = &radeon_ring_generic_get_rptr,
1996 .get_wptr = &radeon_ring_generic_get_wptr,
1997 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001998 },
1999 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2000 .ib_execute = &cayman_ring_ib_execute,
2001 .ib_parse = &evergreen_ib_parse,
2002 .emit_fence = &cayman_fence_ring_emit,
2003 .emit_semaphore = &r600_semaphore_ring_emit,
2004 .cs_parse = &evergreen_cs_parse,
2005 .ring_test = &r600_ring_test,
2006 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002007 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02002008 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002009 .get_rptr = &radeon_ring_generic_get_rptr,
2010 .get_wptr = &radeon_ring_generic_get_wptr,
2011 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002012 },
2013 [R600_RING_TYPE_DMA_INDEX] = {
2014 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002015 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002016 .emit_fence = &evergreen_dma_fence_ring_emit,
2017 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05002018 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002019 .ring_test = &r600_dma_ring_test,
2020 .ib_test = &r600_dma_ib_test,
2021 .is_lockup = &cayman_dma_is_lockup,
2022 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002023 .get_rptr = &radeon_ring_generic_get_rptr,
2024 .get_wptr = &radeon_ring_generic_get_wptr,
2025 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002026 },
2027 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2028 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002029 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002030 .emit_fence = &evergreen_dma_fence_ring_emit,
2031 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05002032 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002033 .ring_test = &r600_dma_ring_test,
2034 .ib_test = &r600_dma_ib_test,
2035 .is_lockup = &cayman_dma_is_lockup,
2036 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002037 .get_rptr = &radeon_ring_generic_get_rptr,
2038 .get_wptr = &radeon_ring_generic_get_wptr,
2039 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02002040 },
2041 [R600_RING_TYPE_UVD_INDEX] = {
2042 .ib_execute = &r600_uvd_ib_execute,
2043 .emit_fence = &r600_uvd_fence_emit,
2044 .emit_semaphore = &cayman_uvd_semaphore_emit,
2045 .cs_parse = &radeon_uvd_cs_parse,
2046 .ring_test = &r600_uvd_ring_test,
2047 .ib_test = &r600_uvd_ib_test,
2048 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002049 .get_rptr = &radeon_ring_generic_get_rptr,
2050 .get_wptr = &radeon_ring_generic_get_wptr,
2051 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002052 }
2053 },
2054 .irq = {
2055 .set = &evergreen_irq_set,
2056 .process = &evergreen_irq_process,
2057 },
2058 .display = {
2059 .bandwidth_update = &dce6_bandwidth_update,
2060 .get_vblank_counter = &evergreen_get_vblank_counter,
2061 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002062 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04002063 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002064 },
2065 .copy = {
2066 .blit = &r600_copy_blit,
2067 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05002068 .dma = &evergreen_copy_dma,
2069 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04002070 .copy = &evergreen_copy_dma,
2071 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002072 },
2073 .surface = {
2074 .set_reg = r600_set_surface_reg,
2075 .clear_reg = r600_clear_surface_reg,
2076 },
2077 .hpd = {
2078 .init = &evergreen_hpd_init,
2079 .fini = &evergreen_hpd_fini,
2080 .sense = &evergreen_hpd_sense,
2081 .set_polarity = &evergreen_hpd_set_polarity,
2082 },
2083 .pm = {
2084 .misc = &evergreen_pm_misc,
2085 .prepare = &evergreen_pm_prepare,
2086 .finish = &evergreen_pm_finish,
2087 .init_profile = &sumo_pm_init_profile,
2088 .get_dynpm_state = &r600_pm_get_dynpm_state,
2089 .get_engine_clock = &radeon_atom_get_engine_clock,
2090 .set_engine_clock = &radeon_atom_set_engine_clock,
2091 .get_memory_clock = NULL,
2092 .set_memory_clock = NULL,
2093 .get_pcie_lanes = NULL,
2094 .set_pcie_lanes = NULL,
2095 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02002096 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher29a15222012-12-14 11:57:36 -05002097 .get_temperature = &tn_get_temp,
Alex Deucherbe63fe82012-03-20 17:18:40 -04002098 },
Alex Deucherd70229f2013-04-12 16:40:41 -04002099 .dpm = {
2100 .init = &trinity_dpm_init,
2101 .setup_asic = &trinity_dpm_setup_asic,
2102 .enable = &trinity_dpm_enable,
2103 .disable = &trinity_dpm_disable,
Alex Deuchera284c482013-01-16 13:53:40 -05002104 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04002105 .set_power_state = &trinity_dpm_set_power_state,
Alex Deuchera284c482013-01-16 13:53:40 -05002106 .post_set_power_state = &trinity_dpm_post_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04002107 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
2108 .fini = &trinity_dpm_fini,
2109 .get_sclk = &trinity_dpm_get_sclk,
2110 .get_mclk = &trinity_dpm_get_mclk,
2111 .print_power_state = &trinity_dpm_print_power_state,
Alex Deucher490ab932013-06-28 12:01:38 -04002112 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
Alex Deucherd70229f2013-04-12 16:40:41 -04002113 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04002114 .pflip = {
2115 .pre_page_flip = &evergreen_pre_page_flip,
2116 .page_flip = &evergreen_page_flip,
2117 .post_page_flip = &evergreen_post_page_flip,
2118 },
2119};
2120
Alex Deucher02779c02012-03-20 17:18:25 -04002121static struct radeon_asic si_asic = {
2122 .init = &si_init,
2123 .fini = &si_fini,
2124 .suspend = &si_suspend,
2125 .resume = &si_resume,
Alex Deucher02779c02012-03-20 17:18:25 -04002126 .asic_reset = &si_asic_reset,
2127 .vga_set_state = &r600_vga_set_state,
2128 .ioctl_wait_idle = r600_ioctl_wait_idle,
2129 .gui_idle = &r600_gui_idle,
2130 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05002131 .get_xclk = &si_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05002132 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
Alex Deucher02779c02012-03-20 17:18:25 -04002133 .gart = {
2134 .tlb_flush = &si_pcie_gart_tlb_flush,
2135 .set_page = &rs600_gart_set_page,
2136 },
Christian König05b07142012-08-06 20:21:10 +02002137 .vm = {
2138 .init = &si_vm_init,
2139 .fini = &si_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05002140 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher82ffd922012-10-02 14:47:46 -04002141 .set_page = &si_vm_set_page,
Christian König05b07142012-08-06 20:21:10 +02002142 },
Alex Deucher02779c02012-03-20 17:18:25 -04002143 .ring = {
2144 [RADEON_RING_TYPE_GFX_INDEX] = {
2145 .ib_execute = &si_ring_ib_execute,
2146 .ib_parse = &si_ib_parse,
2147 .emit_fence = &si_fence_ring_emit,
2148 .emit_semaphore = &r600_semaphore_ring_emit,
2149 .cs_parse = NULL,
2150 .ring_test = &r600_ring_test,
2151 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002152 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002153 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002154 .get_rptr = &radeon_ring_generic_get_rptr,
2155 .get_wptr = &radeon_ring_generic_get_wptr,
2156 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002157 },
2158 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2159 .ib_execute = &si_ring_ib_execute,
2160 .ib_parse = &si_ib_parse,
2161 .emit_fence = &si_fence_ring_emit,
2162 .emit_semaphore = &r600_semaphore_ring_emit,
2163 .cs_parse = NULL,
2164 .ring_test = &r600_ring_test,
2165 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002166 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002167 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002168 .get_rptr = &radeon_ring_generic_get_rptr,
2169 .get_wptr = &radeon_ring_generic_get_wptr,
2170 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002171 },
2172 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2173 .ib_execute = &si_ring_ib_execute,
2174 .ib_parse = &si_ib_parse,
2175 .emit_fence = &si_fence_ring_emit,
2176 .emit_semaphore = &r600_semaphore_ring_emit,
2177 .cs_parse = NULL,
2178 .ring_test = &r600_ring_test,
2179 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002180 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002181 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002182 .get_rptr = &radeon_ring_generic_get_rptr,
2183 .get_wptr = &radeon_ring_generic_get_wptr,
2184 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002185 },
2186 [R600_RING_TYPE_DMA_INDEX] = {
2187 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002188 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002189 .emit_fence = &evergreen_dma_fence_ring_emit,
2190 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2191 .cs_parse = NULL,
2192 .ring_test = &r600_dma_ring_test,
2193 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002194 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002195 .vm_flush = &si_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002196 .get_rptr = &radeon_ring_generic_get_rptr,
2197 .get_wptr = &radeon_ring_generic_get_wptr,
2198 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002199 },
2200 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2201 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002202 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002203 .emit_fence = &evergreen_dma_fence_ring_emit,
2204 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2205 .cs_parse = NULL,
2206 .ring_test = &r600_dma_ring_test,
2207 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002208 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002209 .vm_flush = &si_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002210 .get_rptr = &radeon_ring_generic_get_rptr,
2211 .get_wptr = &radeon_ring_generic_get_wptr,
2212 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02002213 },
2214 [R600_RING_TYPE_UVD_INDEX] = {
2215 .ib_execute = &r600_uvd_ib_execute,
2216 .emit_fence = &r600_uvd_fence_emit,
2217 .emit_semaphore = &cayman_uvd_semaphore_emit,
2218 .cs_parse = &radeon_uvd_cs_parse,
2219 .ring_test = &r600_uvd_ring_test,
2220 .ib_test = &r600_uvd_ib_test,
2221 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002222 .get_rptr = &radeon_ring_generic_get_rptr,
2223 .get_wptr = &radeon_ring_generic_get_wptr,
2224 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002225 }
2226 },
2227 .irq = {
2228 .set = &si_irq_set,
2229 .process = &si_irq_process,
2230 },
2231 .display = {
2232 .bandwidth_update = &dce6_bandwidth_update,
2233 .get_vblank_counter = &evergreen_get_vblank_counter,
2234 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002235 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04002236 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucher02779c02012-03-20 17:18:25 -04002237 },
2238 .copy = {
2239 .blit = NULL,
2240 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002241 .dma = &si_copy_dma,
2242 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04002243 .copy = &si_copy_dma,
2244 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher02779c02012-03-20 17:18:25 -04002245 },
2246 .surface = {
2247 .set_reg = r600_set_surface_reg,
2248 .clear_reg = r600_clear_surface_reg,
2249 },
2250 .hpd = {
2251 .init = &evergreen_hpd_init,
2252 .fini = &evergreen_hpd_fini,
2253 .sense = &evergreen_hpd_sense,
2254 .set_polarity = &evergreen_hpd_set_polarity,
2255 },
2256 .pm = {
2257 .misc = &evergreen_pm_misc,
2258 .prepare = &evergreen_pm_prepare,
2259 .finish = &evergreen_pm_finish,
2260 .init_profile = &sumo_pm_init_profile,
2261 .get_dynpm_state = &r600_pm_get_dynpm_state,
2262 .get_engine_clock = &radeon_atom_get_engine_clock,
2263 .set_engine_clock = &radeon_atom_set_engine_clock,
2264 .get_memory_clock = &radeon_atom_get_memory_clock,
2265 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04002266 .get_pcie_lanes = &r600_get_pcie_lanes,
2267 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher02779c02012-03-20 17:18:25 -04002268 .set_clock_gating = NULL,
Christian König2539eb02013-04-08 12:41:34 +02002269 .set_uvd_clocks = &si_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04002270 .get_temperature = &si_get_temp,
Alex Deucher02779c02012-03-20 17:18:25 -04002271 },
Alex Deuchera9e61412013-06-25 17:56:16 -04002272 .dpm = {
2273 .init = &si_dpm_init,
2274 .setup_asic = &si_dpm_setup_asic,
2275 .enable = &si_dpm_enable,
2276 .disable = &si_dpm_disable,
2277 .pre_set_power_state = &si_dpm_pre_set_power_state,
2278 .set_power_state = &si_dpm_set_power_state,
2279 .post_set_power_state = &si_dpm_post_set_power_state,
2280 .display_configuration_changed = &si_dpm_display_configuration_changed,
2281 .fini = &si_dpm_fini,
2282 .get_sclk = &ni_dpm_get_sclk,
2283 .get_mclk = &ni_dpm_get_mclk,
2284 .print_power_state = &ni_dpm_print_power_state,
2285 },
Alex Deucher02779c02012-03-20 17:18:25 -04002286 .pflip = {
2287 .pre_page_flip = &evergreen_pre_page_flip,
2288 .page_flip = &evergreen_page_flip,
2289 .post_page_flip = &evergreen_post_page_flip,
2290 },
2291};
2292
Alex Deucher0672e272013-04-09 16:22:31 -04002293static struct radeon_asic ci_asic = {
2294 .init = &cik_init,
2295 .fini = &cik_fini,
2296 .suspend = &cik_suspend,
2297 .resume = &cik_resume,
2298 .asic_reset = &cik_asic_reset,
2299 .vga_set_state = &r600_vga_set_state,
2300 .ioctl_wait_idle = NULL,
2301 .gui_idle = &r600_gui_idle,
2302 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2303 .get_xclk = &cik_get_xclk,
2304 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2305 .gart = {
2306 .tlb_flush = &cik_pcie_gart_tlb_flush,
2307 .set_page = &rs600_gart_set_page,
2308 },
2309 .vm = {
2310 .init = &cik_vm_init,
2311 .fini = &cik_vm_fini,
2312 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2313 .set_page = &cik_vm_set_page,
2314 },
2315 .ring = {
2316 [RADEON_RING_TYPE_GFX_INDEX] = {
2317 .ib_execute = &cik_ring_ib_execute,
2318 .ib_parse = &cik_ib_parse,
2319 .emit_fence = &cik_fence_gfx_ring_emit,
2320 .emit_semaphore = &cik_semaphore_ring_emit,
2321 .cs_parse = NULL,
2322 .ring_test = &cik_ring_test,
2323 .ib_test = &cik_ib_test,
2324 .is_lockup = &cik_gfx_is_lockup,
2325 .vm_flush = &cik_vm_flush,
2326 .get_rptr = &radeon_ring_generic_get_rptr,
2327 .get_wptr = &radeon_ring_generic_get_wptr,
2328 .set_wptr = &radeon_ring_generic_set_wptr,
2329 },
2330 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2331 .ib_execute = &cik_ring_ib_execute,
2332 .ib_parse = &cik_ib_parse,
2333 .emit_fence = &cik_fence_compute_ring_emit,
2334 .emit_semaphore = &cik_semaphore_ring_emit,
2335 .cs_parse = NULL,
2336 .ring_test = &cik_ring_test,
2337 .ib_test = &cik_ib_test,
2338 .is_lockup = &cik_gfx_is_lockup,
2339 .vm_flush = &cik_vm_flush,
2340 .get_rptr = &cik_compute_ring_get_rptr,
2341 .get_wptr = &cik_compute_ring_get_wptr,
2342 .set_wptr = &cik_compute_ring_set_wptr,
2343 },
2344 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2345 .ib_execute = &cik_ring_ib_execute,
2346 .ib_parse = &cik_ib_parse,
2347 .emit_fence = &cik_fence_compute_ring_emit,
2348 .emit_semaphore = &cik_semaphore_ring_emit,
2349 .cs_parse = NULL,
2350 .ring_test = &cik_ring_test,
2351 .ib_test = &cik_ib_test,
2352 .is_lockup = &cik_gfx_is_lockup,
2353 .vm_flush = &cik_vm_flush,
2354 .get_rptr = &cik_compute_ring_get_rptr,
2355 .get_wptr = &cik_compute_ring_get_wptr,
2356 .set_wptr = &cik_compute_ring_set_wptr,
2357 },
2358 [R600_RING_TYPE_DMA_INDEX] = {
2359 .ib_execute = &cik_sdma_ring_ib_execute,
2360 .ib_parse = &cik_ib_parse,
2361 .emit_fence = &cik_sdma_fence_ring_emit,
2362 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2363 .cs_parse = NULL,
2364 .ring_test = &cik_sdma_ring_test,
2365 .ib_test = &cik_sdma_ib_test,
2366 .is_lockup = &cik_sdma_is_lockup,
2367 .vm_flush = &cik_dma_vm_flush,
2368 .get_rptr = &radeon_ring_generic_get_rptr,
2369 .get_wptr = &radeon_ring_generic_get_wptr,
2370 .set_wptr = &radeon_ring_generic_set_wptr,
2371 },
2372 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2373 .ib_execute = &cik_sdma_ring_ib_execute,
2374 .ib_parse = &cik_ib_parse,
2375 .emit_fence = &cik_sdma_fence_ring_emit,
2376 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2377 .cs_parse = NULL,
2378 .ring_test = &cik_sdma_ring_test,
2379 .ib_test = &cik_sdma_ib_test,
2380 .is_lockup = &cik_sdma_is_lockup,
2381 .vm_flush = &cik_dma_vm_flush,
2382 .get_rptr = &radeon_ring_generic_get_rptr,
2383 .get_wptr = &radeon_ring_generic_get_wptr,
2384 .set_wptr = &radeon_ring_generic_set_wptr,
2385 },
2386 [R600_RING_TYPE_UVD_INDEX] = {
2387 .ib_execute = &r600_uvd_ib_execute,
2388 .emit_fence = &r600_uvd_fence_emit,
2389 .emit_semaphore = &cayman_uvd_semaphore_emit,
2390 .cs_parse = &radeon_uvd_cs_parse,
2391 .ring_test = &r600_uvd_ring_test,
2392 .ib_test = &r600_uvd_ib_test,
2393 .is_lockup = &radeon_ring_test_lockup,
2394 .get_rptr = &radeon_ring_generic_get_rptr,
2395 .get_wptr = &radeon_ring_generic_get_wptr,
2396 .set_wptr = &radeon_ring_generic_set_wptr,
2397 }
2398 },
2399 .irq = {
2400 .set = &cik_irq_set,
2401 .process = &cik_irq_process,
2402 },
2403 .display = {
2404 .bandwidth_update = &dce8_bandwidth_update,
2405 .get_vblank_counter = &evergreen_get_vblank_counter,
2406 .wait_for_vblank = &dce4_wait_for_vblank,
2407 },
2408 .copy = {
2409 .blit = NULL,
2410 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2411 .dma = &cik_copy_dma,
2412 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2413 .copy = &cik_copy_dma,
2414 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2415 },
2416 .surface = {
2417 .set_reg = r600_set_surface_reg,
2418 .clear_reg = r600_clear_surface_reg,
2419 },
2420 .hpd = {
2421 .init = &evergreen_hpd_init,
2422 .fini = &evergreen_hpd_fini,
2423 .sense = &evergreen_hpd_sense,
2424 .set_polarity = &evergreen_hpd_set_polarity,
2425 },
2426 .pm = {
2427 .misc = &evergreen_pm_misc,
2428 .prepare = &evergreen_pm_prepare,
2429 .finish = &evergreen_pm_finish,
2430 .init_profile = &sumo_pm_init_profile,
2431 .get_dynpm_state = &r600_pm_get_dynpm_state,
2432 .get_engine_clock = &radeon_atom_get_engine_clock,
2433 .set_engine_clock = &radeon_atom_set_engine_clock,
2434 .get_memory_clock = &radeon_atom_get_memory_clock,
2435 .set_memory_clock = &radeon_atom_set_memory_clock,
2436 .get_pcie_lanes = NULL,
2437 .set_pcie_lanes = NULL,
2438 .set_clock_gating = NULL,
2439 .set_uvd_clocks = &cik_set_uvd_clocks,
2440 },
2441 .pflip = {
2442 .pre_page_flip = &evergreen_pre_page_flip,
2443 .page_flip = &evergreen_page_flip,
2444 .post_page_flip = &evergreen_post_page_flip,
2445 },
2446};
2447
2448static struct radeon_asic kv_asic = {
2449 .init = &cik_init,
2450 .fini = &cik_fini,
2451 .suspend = &cik_suspend,
2452 .resume = &cik_resume,
2453 .asic_reset = &cik_asic_reset,
2454 .vga_set_state = &r600_vga_set_state,
2455 .ioctl_wait_idle = NULL,
2456 .gui_idle = &r600_gui_idle,
2457 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2458 .get_xclk = &cik_get_xclk,
2459 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2460 .gart = {
2461 .tlb_flush = &cik_pcie_gart_tlb_flush,
2462 .set_page = &rs600_gart_set_page,
2463 },
2464 .vm = {
2465 .init = &cik_vm_init,
2466 .fini = &cik_vm_fini,
2467 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2468 .set_page = &cik_vm_set_page,
2469 },
2470 .ring = {
2471 [RADEON_RING_TYPE_GFX_INDEX] = {
2472 .ib_execute = &cik_ring_ib_execute,
2473 .ib_parse = &cik_ib_parse,
2474 .emit_fence = &cik_fence_gfx_ring_emit,
2475 .emit_semaphore = &cik_semaphore_ring_emit,
2476 .cs_parse = NULL,
2477 .ring_test = &cik_ring_test,
2478 .ib_test = &cik_ib_test,
2479 .is_lockup = &cik_gfx_is_lockup,
2480 .vm_flush = &cik_vm_flush,
2481 .get_rptr = &radeon_ring_generic_get_rptr,
2482 .get_wptr = &radeon_ring_generic_get_wptr,
2483 .set_wptr = &radeon_ring_generic_set_wptr,
2484 },
2485 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2486 .ib_execute = &cik_ring_ib_execute,
2487 .ib_parse = &cik_ib_parse,
2488 .emit_fence = &cik_fence_compute_ring_emit,
2489 .emit_semaphore = &cik_semaphore_ring_emit,
2490 .cs_parse = NULL,
2491 .ring_test = &cik_ring_test,
2492 .ib_test = &cik_ib_test,
2493 .is_lockup = &cik_gfx_is_lockup,
2494 .vm_flush = &cik_vm_flush,
2495 .get_rptr = &cik_compute_ring_get_rptr,
2496 .get_wptr = &cik_compute_ring_get_wptr,
2497 .set_wptr = &cik_compute_ring_set_wptr,
2498 },
2499 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2500 .ib_execute = &cik_ring_ib_execute,
2501 .ib_parse = &cik_ib_parse,
2502 .emit_fence = &cik_fence_compute_ring_emit,
2503 .emit_semaphore = &cik_semaphore_ring_emit,
2504 .cs_parse = NULL,
2505 .ring_test = &cik_ring_test,
2506 .ib_test = &cik_ib_test,
2507 .is_lockup = &cik_gfx_is_lockup,
2508 .vm_flush = &cik_vm_flush,
2509 .get_rptr = &cik_compute_ring_get_rptr,
2510 .get_wptr = &cik_compute_ring_get_wptr,
2511 .set_wptr = &cik_compute_ring_set_wptr,
2512 },
2513 [R600_RING_TYPE_DMA_INDEX] = {
2514 .ib_execute = &cik_sdma_ring_ib_execute,
2515 .ib_parse = &cik_ib_parse,
2516 .emit_fence = &cik_sdma_fence_ring_emit,
2517 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2518 .cs_parse = NULL,
2519 .ring_test = &cik_sdma_ring_test,
2520 .ib_test = &cik_sdma_ib_test,
2521 .is_lockup = &cik_sdma_is_lockup,
2522 .vm_flush = &cik_dma_vm_flush,
2523 .get_rptr = &radeon_ring_generic_get_rptr,
2524 .get_wptr = &radeon_ring_generic_get_wptr,
2525 .set_wptr = &radeon_ring_generic_set_wptr,
2526 },
2527 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2528 .ib_execute = &cik_sdma_ring_ib_execute,
2529 .ib_parse = &cik_ib_parse,
2530 .emit_fence = &cik_sdma_fence_ring_emit,
2531 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2532 .cs_parse = NULL,
2533 .ring_test = &cik_sdma_ring_test,
2534 .ib_test = &cik_sdma_ib_test,
2535 .is_lockup = &cik_sdma_is_lockup,
2536 .vm_flush = &cik_dma_vm_flush,
2537 .get_rptr = &radeon_ring_generic_get_rptr,
2538 .get_wptr = &radeon_ring_generic_get_wptr,
2539 .set_wptr = &radeon_ring_generic_set_wptr,
2540 },
2541 [R600_RING_TYPE_UVD_INDEX] = {
2542 .ib_execute = &r600_uvd_ib_execute,
2543 .emit_fence = &r600_uvd_fence_emit,
2544 .emit_semaphore = &cayman_uvd_semaphore_emit,
2545 .cs_parse = &radeon_uvd_cs_parse,
2546 .ring_test = &r600_uvd_ring_test,
2547 .ib_test = &r600_uvd_ib_test,
2548 .is_lockup = &radeon_ring_test_lockup,
2549 .get_rptr = &radeon_ring_generic_get_rptr,
2550 .get_wptr = &radeon_ring_generic_get_wptr,
2551 .set_wptr = &radeon_ring_generic_set_wptr,
2552 }
2553 },
2554 .irq = {
2555 .set = &cik_irq_set,
2556 .process = &cik_irq_process,
2557 },
2558 .display = {
2559 .bandwidth_update = &dce8_bandwidth_update,
2560 .get_vblank_counter = &evergreen_get_vblank_counter,
2561 .wait_for_vblank = &dce4_wait_for_vblank,
2562 },
2563 .copy = {
2564 .blit = NULL,
2565 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2566 .dma = &cik_copy_dma,
2567 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2568 .copy = &cik_copy_dma,
2569 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2570 },
2571 .surface = {
2572 .set_reg = r600_set_surface_reg,
2573 .clear_reg = r600_clear_surface_reg,
2574 },
2575 .hpd = {
2576 .init = &evergreen_hpd_init,
2577 .fini = &evergreen_hpd_fini,
2578 .sense = &evergreen_hpd_sense,
2579 .set_polarity = &evergreen_hpd_set_polarity,
2580 },
2581 .pm = {
2582 .misc = &evergreen_pm_misc,
2583 .prepare = &evergreen_pm_prepare,
2584 .finish = &evergreen_pm_finish,
2585 .init_profile = &sumo_pm_init_profile,
2586 .get_dynpm_state = &r600_pm_get_dynpm_state,
2587 .get_engine_clock = &radeon_atom_get_engine_clock,
2588 .set_engine_clock = &radeon_atom_set_engine_clock,
2589 .get_memory_clock = &radeon_atom_get_memory_clock,
2590 .set_memory_clock = &radeon_atom_set_memory_clock,
2591 .get_pcie_lanes = NULL,
2592 .set_pcie_lanes = NULL,
2593 .set_clock_gating = NULL,
2594 .set_uvd_clocks = &cik_set_uvd_clocks,
2595 },
2596 .pflip = {
2597 .pre_page_flip = &evergreen_pre_page_flip,
2598 .page_flip = &evergreen_page_flip,
2599 .post_page_flip = &evergreen_post_page_flip,
2600 },
2601};
2602
Alex Deucherabf1dc62012-07-17 14:02:36 -04002603/**
2604 * radeon_asic_init - register asic specific callbacks
2605 *
2606 * @rdev: radeon device pointer
2607 *
2608 * Registers the appropriate asic specific callbacks for each
2609 * chip family. Also sets other asics specific info like the number
2610 * of crtcs and the register aperture accessors (all asics).
2611 * Returns 0 for success.
2612 */
Daniel Vetter0a10c852010-03-11 21:19:14 +00002613int radeon_asic_init(struct radeon_device *rdev)
2614{
2615 radeon_register_accessor_init(rdev);
Alex Deucherba7e05e2011-06-16 18:14:22 +00002616
2617 /* set the number of crtcs */
2618 if (rdev->flags & RADEON_SINGLE_CRTC)
2619 rdev->num_crtc = 1;
2620 else
2621 rdev->num_crtc = 2;
2622
Alex Deucher948bee32013-05-14 12:08:35 -04002623 rdev->has_uvd = false;
2624
Daniel Vetter0a10c852010-03-11 21:19:14 +00002625 switch (rdev->family) {
2626 case CHIP_R100:
2627 case CHIP_RV100:
2628 case CHIP_RS100:
2629 case CHIP_RV200:
2630 case CHIP_RS200:
2631 rdev->asic = &r100_asic;
2632 break;
2633 case CHIP_R200:
2634 case CHIP_RV250:
2635 case CHIP_RS300:
2636 case CHIP_RV280:
2637 rdev->asic = &r200_asic;
2638 break;
2639 case CHIP_R300:
2640 case CHIP_R350:
2641 case CHIP_RV350:
2642 case CHIP_RV380:
2643 if (rdev->flags & RADEON_IS_PCIE)
2644 rdev->asic = &r300_asic_pcie;
2645 else
2646 rdev->asic = &r300_asic;
2647 break;
2648 case CHIP_R420:
2649 case CHIP_R423:
2650 case CHIP_RV410:
2651 rdev->asic = &r420_asic;
Alex Deucher07bb0842010-06-22 21:58:26 -04002652 /* handle macs */
2653 if (rdev->bios == NULL) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002654 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2655 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2656 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2657 rdev->asic->pm.set_memory_clock = NULL;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002658 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
Alex Deucher07bb0842010-06-22 21:58:26 -04002659 }
Daniel Vetter0a10c852010-03-11 21:19:14 +00002660 break;
2661 case CHIP_RS400:
2662 case CHIP_RS480:
2663 rdev->asic = &rs400_asic;
2664 break;
2665 case CHIP_RS600:
2666 rdev->asic = &rs600_asic;
2667 break;
2668 case CHIP_RS690:
2669 case CHIP_RS740:
2670 rdev->asic = &rs690_asic;
2671 break;
2672 case CHIP_RV515:
2673 rdev->asic = &rv515_asic;
2674 break;
2675 case CHIP_R520:
2676 case CHIP_RV530:
2677 case CHIP_RV560:
2678 case CHIP_RV570:
2679 case CHIP_R580:
2680 rdev->asic = &r520_asic;
2681 break;
2682 case CHIP_R600:
Alex Deucherca361b62013-06-21 14:42:08 -04002683 rdev->asic = &r600_asic;
2684 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002685 case CHIP_RV610:
2686 case CHIP_RV630:
2687 case CHIP_RV620:
2688 case CHIP_RV635:
2689 case CHIP_RV670:
Alex Deucherca361b62013-06-21 14:42:08 -04002690 rdev->asic = &rv6xx_asic;
2691 rdev->has_uvd = true;
Alex Deucherf47299c2010-03-16 20:54:38 -04002692 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002693 case CHIP_RS780:
2694 case CHIP_RS880:
Alex Deucherf47299c2010-03-16 20:54:38 -04002695 rdev->asic = &rs780_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002696 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002697 break;
2698 case CHIP_RV770:
2699 case CHIP_RV730:
2700 case CHIP_RV710:
2701 case CHIP_RV740:
2702 rdev->asic = &rv770_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002703 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002704 break;
2705 case CHIP_CEDAR:
2706 case CHIP_REDWOOD:
2707 case CHIP_JUNIPER:
2708 case CHIP_CYPRESS:
2709 case CHIP_HEMLOCK:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002710 /* set num crtcs */
2711 if (rdev->family == CHIP_CEDAR)
2712 rdev->num_crtc = 4;
2713 else
2714 rdev->num_crtc = 6;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002715 rdev->asic = &evergreen_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002716 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002717 break;
Alex Deucher958261d2010-11-22 17:56:30 -05002718 case CHIP_PALM:
Alex Deucher89da5a32011-05-31 15:42:47 -04002719 case CHIP_SUMO:
2720 case CHIP_SUMO2:
Alex Deucher958261d2010-11-22 17:56:30 -05002721 rdev->asic = &sumo_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002722 rdev->has_uvd = true;
Alex Deucher958261d2010-11-22 17:56:30 -05002723 break;
Alex Deuchera43b7662011-01-06 21:19:33 -05002724 case CHIP_BARTS:
2725 case CHIP_TURKS:
2726 case CHIP_CAICOS:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002727 /* set num crtcs */
2728 if (rdev->family == CHIP_CAICOS)
2729 rdev->num_crtc = 4;
2730 else
2731 rdev->num_crtc = 6;
Alex Deuchera43b7662011-01-06 21:19:33 -05002732 rdev->asic = &btc_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002733 rdev->has_uvd = true;
Alex Deuchera43b7662011-01-06 21:19:33 -05002734 break;
Alex Deuchere3487622011-03-02 20:07:36 -05002735 case CHIP_CAYMAN:
2736 rdev->asic = &cayman_asic;
Alex Deucherba7e05e2011-06-16 18:14:22 +00002737 /* set num crtcs */
2738 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002739 rdev->has_uvd = true;
Alex Deuchere3487622011-03-02 20:07:36 -05002740 break;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002741 case CHIP_ARUBA:
2742 rdev->asic = &trinity_asic;
2743 /* set num crtcs */
2744 rdev->num_crtc = 4;
Alex Deucher948bee32013-05-14 12:08:35 -04002745 rdev->has_uvd = true;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002746 break;
Alex Deucher02779c02012-03-20 17:18:25 -04002747 case CHIP_TAHITI:
2748 case CHIP_PITCAIRN:
2749 case CHIP_VERDE:
Alex Deuchere737a142012-08-30 14:00:03 -04002750 case CHIP_OLAND:
Alex Deucher86a45ca2012-07-26 19:04:20 -04002751 case CHIP_HAINAN:
Alex Deucher02779c02012-03-20 17:18:25 -04002752 rdev->asic = &si_asic;
2753 /* set num crtcs */
Alex Deucher86a45ca2012-07-26 19:04:20 -04002754 if (rdev->family == CHIP_HAINAN)
2755 rdev->num_crtc = 0;
2756 else if (rdev->family == CHIP_OLAND)
Alex Deuchere737a142012-08-30 14:00:03 -04002757 rdev->num_crtc = 2;
2758 else
2759 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002760 if (rdev->family == CHIP_HAINAN)
2761 rdev->has_uvd = false;
2762 else
2763 rdev->has_uvd = true;
Alex Deucher02779c02012-03-20 17:18:25 -04002764 break;
Alex Deucher0672e272013-04-09 16:22:31 -04002765 case CHIP_BONAIRE:
2766 rdev->asic = &ci_asic;
2767 rdev->num_crtc = 6;
2768 break;
2769 case CHIP_KAVERI:
2770 case CHIP_KABINI:
2771 rdev->asic = &kv_asic;
2772 /* set num crtcs */
2773 if (rdev->family == CHIP_KAVERI)
2774 rdev->num_crtc = 4;
2775 else
2776 rdev->num_crtc = 2;
2777 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002778 default:
2779 /* FIXME: not supported yet */
2780 return -EINVAL;
2781 }
2782
2783 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002784 rdev->asic->pm.get_memory_clock = NULL;
2785 rdev->asic->pm.set_memory_clock = NULL;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002786 }
2787
Daniel Vetter0a10c852010-03-11 21:19:14 +00002788 return 0;
2789}
2790